| David S. Miller | 9fd8b64 | 2007-03-08 21:55:49 -0800 | [diff] [blame] | 1 | /* pci_impl.h: Helper definitions for PCI controller support. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 |  * | 
| David S. Miller | 9fd8b64 | 2007-03-08 21:55:49 -0800 | [diff] [blame] | 3 |  * Copyright (C) 1999, 2007 David S. Miller (davem@davemloft.net) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 |  */ | 
 | 5 |  | 
 | 6 | #ifndef PCI_IMPL_H | 
 | 7 | #define PCI_IMPL_H | 
 | 8 |  | 
 | 9 | #include <linux/types.h> | 
 | 10 | #include <linux/spinlock.h> | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 11 | #include <linux/pci.h> | 
 | 12 | #include <linux/msi.h> | 
| David S. Miller | 22fecba | 2008-09-10 00:19:28 -0700 | [diff] [blame] | 13 | #include <linux/of_device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <asm/io.h> | 
| David S. Miller | de8d28b | 2006-06-22 16:18:54 -0700 | [diff] [blame] | 15 | #include <asm/prom.h> | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 16 | #include <asm/iommu.h> | 
 | 17 |  | 
 | 18 | /* The abstraction used here is that there are PCI controllers, | 
 | 19 |  * each with one (Sabre) or two (PSYCHO/SCHIZO) PCI bus modules | 
 | 20 |  * underneath.  Each PCI bus module uses an IOMMU (shared by both | 
 | 21 |  * PBMs of a controller, or per-PBM), and if a streaming buffer | 
 | 22 |  * is present, each PCI bus module has it's own. (ie. the IOMMU | 
 | 23 |  * might be shared between PBMs, the STC is never shared) | 
 | 24 |  * Furthermore, each PCI bus module controls it's own autonomous | 
 | 25 |  * PCI bus. | 
 | 26 |  */ | 
 | 27 |  | 
 | 28 | #define PCI_STC_FLUSHFLAG_INIT(STC) \ | 
 | 29 | 	(*((STC)->strbuf_flushflag) = 0UL) | 
 | 30 | #define PCI_STC_FLUSHFLAG_SET(STC) \ | 
 | 31 | 	(*((STC)->strbuf_flushflag) != 0UL) | 
 | 32 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 33 | #ifdef CONFIG_PCI_MSI | 
 | 34 | struct pci_pbm_info; | 
 | 35 | struct sparc64_msiq_ops { | 
 | 36 | 	int (*get_head)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
 | 37 | 			unsigned long *head); | 
 | 38 | 	int (*dequeue_msi)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
 | 39 | 			   unsigned long *head, unsigned long *msi); | 
 | 40 | 	int (*set_head)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
 | 41 | 			unsigned long head); | 
 | 42 | 	int (*msi_setup)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
 | 43 | 			 unsigned long msi, int is_msi64); | 
 | 44 | 	int (*msi_teardown)(struct pci_pbm_info *pbm, unsigned long msi); | 
 | 45 | 	int (*msiq_alloc)(struct pci_pbm_info *pbm); | 
 | 46 | 	void (*msiq_free)(struct pci_pbm_info *pbm); | 
 | 47 | 	int (*msiq_build_irq)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
 | 48 | 			      unsigned long devino); | 
 | 49 | }; | 
 | 50 |  | 
 | 51 | extern void sparc64_pbm_msi_init(struct pci_pbm_info *pbm, | 
 | 52 | 				 const struct sparc64_msiq_ops *ops); | 
 | 53 |  | 
 | 54 | struct sparc64_msiq_cookie { | 
 | 55 | 	struct pci_pbm_info *pbm; | 
 | 56 | 	unsigned long msiqid; | 
 | 57 | }; | 
 | 58 | #endif | 
 | 59 |  | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 60 | struct pci_pbm_info { | 
 | 61 | 	struct pci_pbm_info		*next; | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 62 | 	struct pci_pbm_info		*sibling; | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 63 | 	int				index; | 
 | 64 |  | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 65 | 	/* Physical address base of controller registers. */ | 
 | 66 | 	unsigned long			controller_regs; | 
 | 67 |  | 
 | 68 | 	/* Physical address base of PBM registers. */ | 
 | 69 | 	unsigned long			pbm_regs; | 
 | 70 |  | 
 | 71 | 	/* Physical address of DMA sync register, if any.  */ | 
 | 72 | 	unsigned long			sync_reg; | 
 | 73 |  | 
 | 74 | 	/* Opaque 32-bit system bus Port ID. */ | 
 | 75 | 	u32				portid; | 
 | 76 |  | 
 | 77 | 	/* Opaque 32-bit handle used for hypervisor calls.  */ | 
 | 78 | 	u32				devhandle; | 
 | 79 |  | 
 | 80 | 	/* Chipset version information. */ | 
 | 81 | 	int				chip_type; | 
 | 82 | #define PBM_CHIP_TYPE_SABRE		1 | 
 | 83 | #define PBM_CHIP_TYPE_PSYCHO		2 | 
 | 84 | #define PBM_CHIP_TYPE_SCHIZO		3 | 
 | 85 | #define PBM_CHIP_TYPE_SCHIZO_PLUS	4 | 
 | 86 | #define PBM_CHIP_TYPE_TOMATILLO		5 | 
 | 87 | 	int				chip_version; | 
 | 88 | 	int				chip_revision; | 
 | 89 |  | 
 | 90 | 	/* Name used for top-level resources. */ | 
 | 91 | 	char				*name; | 
 | 92 |  | 
 | 93 | 	/* OBP specific information. */ | 
| Grant Likely | cd4cd73 | 2010-07-22 16:04:30 -0600 | [diff] [blame] | 94 | 	struct platform_device		*op; | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 95 | 	u64				ino_bitmap; | 
 | 96 |  | 
 | 97 | 	/* PBM I/O and Memory space resources. */ | 
 | 98 | 	struct resource			io_space; | 
 | 99 | 	struct resource			mem_space; | 
 | 100 |  | 
 | 101 | 	/* Base of PCI Config space, can be per-PBM or shared. */ | 
 | 102 | 	unsigned long			config_space; | 
 | 103 |  | 
| David S. Miller | ca3dd88 | 2007-05-09 02:35:27 -0700 | [diff] [blame] | 104 | 	/* This will be 12 on PCI-E controllers, 8 elsewhere.  */ | 
 | 105 | 	unsigned long			config_space_reg_bits; | 
 | 106 |  | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 107 | 	unsigned long			pci_afsr; | 
 | 108 | 	unsigned long			pci_afar; | 
 | 109 | 	unsigned long			pci_csr; | 
 | 110 |  | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 111 | 	/* State of 66MHz capabilities on this PBM. */ | 
 | 112 | 	int				is_66mhz_capable; | 
 | 113 | 	int				all_devs_66mhz; | 
 | 114 |  | 
 | 115 | #ifdef CONFIG_PCI_MSI | 
 | 116 | 	/* MSI info.  */ | 
 | 117 | 	u32				msiq_num; | 
 | 118 | 	u32				msiq_ent_count; | 
 | 119 | 	u32				msiq_first; | 
 | 120 | 	u32				msiq_first_devino; | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 121 | 	u32				msiq_rotor; | 
 | 122 | 	struct sparc64_msiq_cookie	*msiq_irq_cookies; | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 123 | 	u32				msi_num; | 
 | 124 | 	u32				msi_first; | 
 | 125 | 	u32				msi_data_mask; | 
 | 126 | 	u32				msix_data_width; | 
 | 127 | 	u64				msi32_start; | 
 | 128 | 	u64				msi64_start; | 
 | 129 | 	u32				msi32_len; | 
 | 130 | 	u32				msi64_len; | 
 | 131 | 	void				*msi_queues; | 
 | 132 | 	unsigned long			*msi_bitmap; | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 133 | 	unsigned int			*msi_irq_table; | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 134 | 	int (*setup_msi_irq)(unsigned int *virt_irq_p, struct pci_dev *pdev, | 
 | 135 | 			     struct msi_desc *entry); | 
 | 136 | 	void (*teardown_msi_irq)(unsigned int virt_irq, struct pci_dev *pdev); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 137 | 	const struct sparc64_msiq_ops	*msi_ops; | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 138 | #endif /* !(CONFIG_PCI_MSI) */ | 
 | 139 |  | 
 | 140 | 	/* This PBM's streaming buffer. */ | 
 | 141 | 	struct strbuf			stc; | 
 | 142 |  | 
 | 143 | 	/* IOMMU state, potentially shared by both PBM segments. */ | 
 | 144 | 	struct iommu			*iommu; | 
 | 145 |  | 
 | 146 | 	/* Now things for the actual PCI bus probes. */ | 
 | 147 | 	unsigned int			pci_first_busno; | 
 | 148 | 	unsigned int			pci_last_busno; | 
 | 149 | 	struct pci_bus			*pci_bus; | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 150 | 	struct pci_ops			*pci_ops; | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 151 |  | 
 | 152 | 	int				numa_node; | 
| David S. Miller | c57c2ff | 2007-05-08 00:43:56 -0700 | [diff] [blame] | 153 | }; | 
 | 154 |  | 
| David S. Miller | 34768bc | 2007-05-07 23:06:27 -0700 | [diff] [blame] | 155 | extern struct pci_pbm_info *pci_pbm_root; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 |  | 
| David S. Miller | 6c108f1 | 2007-05-07 23:49:01 -0700 | [diff] [blame] | 157 | extern int pci_num_pbms; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 |  | 
 | 159 | /* PCI bus scanning and fixup support. */ | 
| David S. Miller | cfa0652 | 2007-05-07 21:51:41 -0700 | [diff] [blame] | 160 | extern void pci_get_pbm_props(struct pci_pbm_info *pbm); | 
| David S. Miller | 7cc288a | 2008-09-01 18:32:13 -0700 | [diff] [blame] | 161 | extern struct pci_bus *pci_scan_one_pbm(struct pci_pbm_info *pbm, | 
 | 162 | 					struct device *parent); | 
| David S. Miller | 9fd8b64 | 2007-03-08 21:55:49 -0800 | [diff] [blame] | 163 | extern void pci_determine_mem_io_space(struct pci_pbm_info *pbm); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | /* Error reporting support. */ | 
| David S. Miller | 6c108f1 | 2007-05-07 23:49:01 -0700 | [diff] [blame] | 166 | extern void pci_scan_for_target_abort(struct pci_pbm_info *, struct pci_bus *); | 
 | 167 | extern void pci_scan_for_master_abort(struct pci_pbm_info *, struct pci_bus *); | 
 | 168 | extern void pci_scan_for_parity_error(struct pci_pbm_info *, struct pci_bus *); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 |  | 
 | 170 | /* Configuration space access. */ | 
 | 171 | extern void pci_config_read8(u8 *addr, u8 *ret); | 
 | 172 | extern void pci_config_read16(u16 *addr, u16 *ret); | 
 | 173 | extern void pci_config_read32(u32 *addr, u32 *ret); | 
 | 174 | extern void pci_config_write8(u8 *addr, u8 val); | 
 | 175 | extern void pci_config_write16(u16 *addr, u16 val); | 
 | 176 | extern void pci_config_write32(u32 *addr, u32 val); | 
 | 177 |  | 
| David S. Miller | ca3dd88 | 2007-05-09 02:35:27 -0700 | [diff] [blame] | 178 | extern struct pci_ops sun4u_pci_ops; | 
 | 179 | extern struct pci_ops sun4v_pci_ops; | 
 | 180 |  | 
| David S. Miller | 77d10d0 | 2008-09-11 23:57:40 -0700 | [diff] [blame] | 181 | extern volatile int pci_poke_in_progress; | 
 | 182 | extern volatile int pci_poke_cpu; | 
 | 183 | extern volatile int pci_poke_faulted; | 
 | 184 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | #endif /* !(PCI_IMPL_H) */ |