| H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 1 | #ifndef _ASM_X86_MSR_INDEX_H | 
 | 2 | #define _ASM_X86_MSR_INDEX_H | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 3 |  | 
 | 4 | /* CPU model specific register (MSR) numbers */ | 
 | 5 |  | 
 | 6 | /* x86-64 specific MSRs */ | 
 | 7 | #define MSR_EFER		0xc0000080 /* extended feature register */ | 
 | 8 | #define MSR_STAR		0xc0000081 /* legacy mode SYSCALL target */ | 
 | 9 | #define MSR_LSTAR		0xc0000082 /* long mode SYSCALL target */ | 
 | 10 | #define MSR_CSTAR		0xc0000083 /* compat mode SYSCALL target */ | 
 | 11 | #define MSR_SYSCALL_MASK	0xc0000084 /* EFLAGS mask for syscall */ | 
 | 12 | #define MSR_FS_BASE		0xc0000100 /* 64bit FS base */ | 
 | 13 | #define MSR_GS_BASE		0xc0000101 /* 64bit GS base */ | 
 | 14 | #define MSR_KERNEL_GS_BASE	0xc0000102 /* SwapGS GS shadow */ | 
| Sheng Yang | 5df9740 | 2009-12-16 13:48:04 +0800 | [diff] [blame] | 15 | #define MSR_TSC_AUX		0xc0000103 /* Auxiliary TSC */ | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 16 |  | 
 | 17 | /* EFER bits: */ | 
 | 18 | #define _EFER_SCE		0  /* SYSCALL/SYSRET */ | 
 | 19 | #define _EFER_LME		8  /* Long mode enable */ | 
 | 20 | #define _EFER_LMA		10 /* Long mode active (read-only) */ | 
 | 21 | #define _EFER_NX		11 /* No execute enable */ | 
| Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 22 | #define _EFER_SVME		12 /* Enable virtualization */ | 
| Joerg Roedel | eec4b14 | 2010-05-05 16:04:44 +0200 | [diff] [blame] | 23 | #define _EFER_LMSLE		13 /* Long Mode Segment Limit Enable */ | 
| Alexander Graf | d206269 | 2009-02-02 16:23:50 +0100 | [diff] [blame] | 24 | #define _EFER_FFXSR		14 /* Enable Fast FXSAVE/FXRSTOR */ | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 25 |  | 
 | 26 | #define EFER_SCE		(1<<_EFER_SCE) | 
 | 27 | #define EFER_LME		(1<<_EFER_LME) | 
 | 28 | #define EFER_LMA		(1<<_EFER_LMA) | 
 | 29 | #define EFER_NX			(1<<_EFER_NX) | 
| Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 30 | #define EFER_SVME		(1<<_EFER_SVME) | 
| Joerg Roedel | eec4b14 | 2010-05-05 16:04:44 +0200 | [diff] [blame] | 31 | #define EFER_LMSLE		(1<<_EFER_LMSLE) | 
| Alexander Graf | d206269 | 2009-02-02 16:23:50 +0100 | [diff] [blame] | 32 | #define EFER_FFXSR		(1<<_EFER_FFXSR) | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 33 |  | 
 | 34 | /* Intel MSRs. Some also available on other CPUs */ | 
 | 35 | #define MSR_IA32_PERFCTR0		0x000000c1 | 
 | 36 | #define MSR_IA32_PERFCTR1		0x000000c2 | 
 | 37 | #define MSR_FSB_FREQ			0x000000cd | 
 | 38 |  | 
 | 39 | #define MSR_MTRRcap			0x000000fe | 
 | 40 | #define MSR_IA32_BBL_CR_CTL		0x00000119 | 
 | 41 |  | 
 | 42 | #define MSR_IA32_SYSENTER_CS		0x00000174 | 
 | 43 | #define MSR_IA32_SYSENTER_ESP		0x00000175 | 
 | 44 | #define MSR_IA32_SYSENTER_EIP		0x00000176 | 
 | 45 |  | 
 | 46 | #define MSR_IA32_MCG_CAP		0x00000179 | 
 | 47 | #define MSR_IA32_MCG_STATUS		0x0000017a | 
 | 48 | #define MSR_IA32_MCG_CTL		0x0000017b | 
 | 49 |  | 
 | 50 | #define MSR_IA32_PEBS_ENABLE		0x000003f1 | 
 | 51 | #define MSR_IA32_DS_AREA		0x00000600 | 
 | 52 | #define MSR_IA32_PERF_CAPABILITIES	0x00000345 | 
 | 53 |  | 
 | 54 | #define MSR_MTRRfix64K_00000		0x00000250 | 
 | 55 | #define MSR_MTRRfix16K_80000		0x00000258 | 
 | 56 | #define MSR_MTRRfix16K_A0000		0x00000259 | 
 | 57 | #define MSR_MTRRfix4K_C0000		0x00000268 | 
 | 58 | #define MSR_MTRRfix4K_C8000		0x00000269 | 
 | 59 | #define MSR_MTRRfix4K_D0000		0x0000026a | 
 | 60 | #define MSR_MTRRfix4K_D8000		0x0000026b | 
 | 61 | #define MSR_MTRRfix4K_E0000		0x0000026c | 
 | 62 | #define MSR_MTRRfix4K_E8000		0x0000026d | 
 | 63 | #define MSR_MTRRfix4K_F0000		0x0000026e | 
 | 64 | #define MSR_MTRRfix4K_F8000		0x0000026f | 
 | 65 | #define MSR_MTRRdefType			0x000002ff | 
 | 66 |  | 
| venkatesh.pallipadi@intel.com | 2e5d9c8 | 2008-03-18 17:00:14 -0700 | [diff] [blame] | 67 | #define MSR_IA32_CR_PAT			0x00000277 | 
 | 68 |  | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 69 | #define MSR_IA32_DEBUGCTLMSR		0x000001d9 | 
 | 70 | #define MSR_IA32_LASTBRANCHFROMIP	0x000001db | 
 | 71 | #define MSR_IA32_LASTBRANCHTOIP		0x000001dc | 
 | 72 | #define MSR_IA32_LASTINTFROMIP		0x000001dd | 
 | 73 | #define MSR_IA32_LASTINTTOIP		0x000001de | 
 | 74 |  | 
| Roland McGrath | d2499d8 | 2008-01-30 13:30:54 +0100 | [diff] [blame] | 75 | /* DEBUGCTLMSR bits (others vary by model): */ | 
| Peter Zijlstra | 7c5ecaf | 2010-03-25 14:51:49 +0100 | [diff] [blame] | 76 | #define DEBUGCTLMSR_LBR			(1UL <<  0) /* last branch recording */ | 
 | 77 | #define DEBUGCTLMSR_BTF			(1UL <<  1) /* single-step on branches */ | 
 | 78 | #define DEBUGCTLMSR_TR			(1UL <<  6) | 
 | 79 | #define DEBUGCTLMSR_BTS			(1UL <<  7) | 
 | 80 | #define DEBUGCTLMSR_BTINT		(1UL <<  8) | 
 | 81 | #define DEBUGCTLMSR_BTS_OFF_OS		(1UL <<  9) | 
 | 82 | #define DEBUGCTLMSR_BTS_OFF_USR		(1UL << 10) | 
 | 83 | #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI	(1UL << 11) | 
| Roland McGrath | d2499d8 | 2008-01-30 13:30:54 +0100 | [diff] [blame] | 84 |  | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 85 | #define MSR_IA32_MC0_CTL		0x00000400 | 
 | 86 | #define MSR_IA32_MC0_STATUS		0x00000401 | 
 | 87 | #define MSR_IA32_MC0_ADDR		0x00000402 | 
 | 88 | #define MSR_IA32_MC0_MISC		0x00000403 | 
 | 89 |  | 
| Andi Kleen | a2d32bc | 2009-07-09 00:31:44 +0200 | [diff] [blame] | 90 | #define MSR_IA32_MCx_CTL(x)		(MSR_IA32_MC0_CTL + 4*(x)) | 
 | 91 | #define MSR_IA32_MCx_STATUS(x)		(MSR_IA32_MC0_STATUS + 4*(x)) | 
 | 92 | #define MSR_IA32_MCx_ADDR(x)		(MSR_IA32_MC0_ADDR + 4*(x)) | 
 | 93 | #define MSR_IA32_MCx_MISC(x)		(MSR_IA32_MC0_MISC + 4*(x)) | 
 | 94 |  | 
| Andi Kleen | 03195c6 | 2009-02-12 13:49:35 +0100 | [diff] [blame] | 95 | /* These are consecutive and not in the normal 4er MCE bank block */ | 
 | 96 | #define MSR_IA32_MC0_CTL2		0x00000280 | 
| Andi Kleen | a2d32bc | 2009-07-09 00:31:44 +0200 | [diff] [blame] | 97 | #define MSR_IA32_MCx_CTL2(x)		(MSR_IA32_MC0_CTL2 + (x)) | 
 | 98 |  | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 99 | #define MSR_P6_PERFCTR0			0x000000c1 | 
 | 100 | #define MSR_P6_PERFCTR1			0x000000c2 | 
 | 101 | #define MSR_P6_EVNTSEL0			0x00000186 | 
 | 102 | #define MSR_P6_EVNTSEL1			0x00000187 | 
 | 103 |  | 
| Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 104 | /* AMD64 MSRs. Not complete. See the architecture manual for a more | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 105 |    complete list. */ | 
| Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 106 |  | 
| Andreas Herrmann | 29d0887 | 2008-12-16 19:16:34 +0100 | [diff] [blame] | 107 | #define MSR_AMD64_PATCH_LEVEL		0x0000008b | 
| stephane eranian | 12db648 | 2008-03-07 13:05:39 -0800 | [diff] [blame] | 108 | #define MSR_AMD64_NB_CFG		0xc001001f | 
| Andreas Herrmann | 29d0887 | 2008-12-16 19:16:34 +0100 | [diff] [blame] | 109 | #define MSR_AMD64_PATCH_LOADER		0xc0010020 | 
| Andreas Herrmann | 035a02c | 2010-03-19 12:09:22 +0100 | [diff] [blame] | 110 | #define MSR_AMD64_OSVW_ID_LENGTH	0xc0010140 | 
 | 111 | #define MSR_AMD64_OSVW_STATUS		0xc0010141 | 
| Joerg Roedel | 67ec660 | 2010-05-17 14:43:35 +0200 | [diff] [blame] | 112 | #define MSR_AMD64_DC_CFG		0xc0011022 | 
| Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 113 | #define MSR_AMD64_IBSFETCHCTL		0xc0011030 | 
 | 114 | #define MSR_AMD64_IBSFETCHLINAD		0xc0011031 | 
 | 115 | #define MSR_AMD64_IBSFETCHPHYSAD	0xc0011032 | 
 | 116 | #define MSR_AMD64_IBSOPCTL		0xc0011033 | 
 | 117 | #define MSR_AMD64_IBSOPRIP		0xc0011034 | 
 | 118 | #define MSR_AMD64_IBSOPDATA		0xc0011035 | 
 | 119 | #define MSR_AMD64_IBSOPDATA2		0xc0011036 | 
 | 120 | #define MSR_AMD64_IBSOPDATA3		0xc0011037 | 
 | 121 | #define MSR_AMD64_IBSDCLINAD		0xc0011038 | 
 | 122 | #define MSR_AMD64_IBSDCPHYSAD		0xc0011039 | 
 | 123 | #define MSR_AMD64_IBSCTL		0xc001103a | 
| Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 124 | #define MSR_AMD64_IBSBRTARGET		0xc001103b | 
| Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 125 |  | 
| Robert Richter | da169f5 | 2010-09-24 15:54:43 +0200 | [diff] [blame] | 126 | /* Fam 15h MSRs */ | 
 | 127 | #define MSR_F15H_PERF_CTL		0xc0010200 | 
 | 128 | #define MSR_F15H_PERF_CTR		0xc0010201 | 
 | 129 |  | 
| Yinghai Lu | 2274c33 | 2008-01-30 13:33:18 +0100 | [diff] [blame] | 130 | /* Fam 10h MSRs */ | 
 | 131 | #define MSR_FAM10H_MMIO_CONF_BASE	0xc0010058 | 
 | 132 | #define FAM10H_MMIO_CONF_ENABLE		(1<<0) | 
 | 133 | #define FAM10H_MMIO_CONF_BUSRANGE_MASK	0xf | 
 | 134 | #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 | 
| Jan Beulich | 37db6c8 | 2010-11-16 08:25:08 +0000 | [diff] [blame] | 135 | #define FAM10H_MMIO_CONF_BASE_MASK	0xfffffffULL | 
| Yinghai Lu | 2274c33 | 2008-01-30 13:33:18 +0100 | [diff] [blame] | 136 | #define FAM10H_MMIO_CONF_BASE_SHIFT	20 | 
| Andreas Herrmann | 9d260eb | 2009-12-16 15:43:55 +0100 | [diff] [blame] | 137 | #define MSR_FAM10H_NODE_ID		0xc001100c | 
| Yinghai Lu | 2274c33 | 2008-01-30 13:33:18 +0100 | [diff] [blame] | 138 |  | 
| Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 139 | /* K8 MSRs */ | 
 | 140 | #define MSR_K8_TOP_MEM1			0xc001001a | 
 | 141 | #define MSR_K8_TOP_MEM2			0xc001001d | 
 | 142 | #define MSR_K8_SYSCFG			0xc0010010 | 
| Thomas Gleixner | aa83f3f | 2008-06-09 17:11:13 +0200 | [diff] [blame] | 143 | #define MSR_K8_INT_PENDING_MSG		0xc0010055 | 
 | 144 | /* C1E active bits in int pending message */ | 
 | 145 | #define K8_INTP_C1E_ACTIVE_MASK		0x18000000 | 
| Andi Kleen | 8346ea1 | 2008-03-12 03:53:32 +0100 | [diff] [blame] | 146 | #define MSR_K8_TSEG_ADDR		0xc0010112 | 
| Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 147 | #define K8_MTRRFIXRANGE_DRAM_ENABLE	0x00040000 /* MtrrFixDramEn bit    */ | 
 | 148 | #define K8_MTRRFIXRANGE_DRAM_MODIFY	0x00080000 /* MtrrFixDramModEn bit */ | 
 | 149 | #define K8_MTRR_RDMEM_WRMEM_MASK	0x18181818 /* Mask: RdMem|WrMem    */ | 
 | 150 |  | 
 | 151 | /* K7 MSRs */ | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 152 | #define MSR_K7_EVNTSEL0			0xc0010000 | 
 | 153 | #define MSR_K7_PERFCTR0			0xc0010004 | 
 | 154 | #define MSR_K7_EVNTSEL1			0xc0010001 | 
 | 155 | #define MSR_K7_PERFCTR1			0xc0010005 | 
 | 156 | #define MSR_K7_EVNTSEL2			0xc0010002 | 
 | 157 | #define MSR_K7_PERFCTR2			0xc0010006 | 
 | 158 | #define MSR_K7_EVNTSEL3			0xc0010003 | 
 | 159 | #define MSR_K7_PERFCTR3			0xc0010007 | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 160 | #define MSR_K7_CLK_CTL			0xc001001b | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 161 | #define MSR_K7_HWCR			0xc0010015 | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 162 | #define MSR_K7_FID_VID_CTL		0xc0010041 | 
 | 163 | #define MSR_K7_FID_VID_STATUS		0xc0010042 | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 164 |  | 
 | 165 | /* K6 MSRs */ | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 166 | #define MSR_K6_WHCR			0xc0000082 | 
 | 167 | #define MSR_K6_UWCCR			0xc0000085 | 
 | 168 | #define MSR_K6_EPMR			0xc0000086 | 
 | 169 | #define MSR_K6_PSOR			0xc0000087 | 
 | 170 | #define MSR_K6_PFIR			0xc0000088 | 
 | 171 |  | 
 | 172 | /* Centaur-Hauls/IDT defined MSRs. */ | 
 | 173 | #define MSR_IDT_FCR1			0x00000107 | 
 | 174 | #define MSR_IDT_FCR2			0x00000108 | 
 | 175 | #define MSR_IDT_FCR3			0x00000109 | 
 | 176 | #define MSR_IDT_FCR4			0x0000010a | 
 | 177 |  | 
 | 178 | #define MSR_IDT_MCR0			0x00000110 | 
 | 179 | #define MSR_IDT_MCR1			0x00000111 | 
 | 180 | #define MSR_IDT_MCR2			0x00000112 | 
 | 181 | #define MSR_IDT_MCR3			0x00000113 | 
 | 182 | #define MSR_IDT_MCR4			0x00000114 | 
 | 183 | #define MSR_IDT_MCR5			0x00000115 | 
 | 184 | #define MSR_IDT_MCR6			0x00000116 | 
 | 185 | #define MSR_IDT_MCR7			0x00000117 | 
 | 186 | #define MSR_IDT_MCR_CTRL		0x00000120 | 
 | 187 |  | 
 | 188 | /* VIA Cyrix defined MSRs*/ | 
 | 189 | #define MSR_VIA_FCR			0x00001107 | 
 | 190 | #define MSR_VIA_LONGHAUL		0x0000110a | 
 | 191 | #define MSR_VIA_RNG			0x0000110b | 
 | 192 | #define MSR_VIA_BCR2			0x00001147 | 
 | 193 |  | 
 | 194 | /* Transmeta defined MSRs */ | 
 | 195 | #define MSR_TMTA_LONGRUN_CTRL		0x80868010 | 
 | 196 | #define MSR_TMTA_LONGRUN_FLAGS		0x80868011 | 
 | 197 | #define MSR_TMTA_LRTI_READOUT		0x80868018 | 
 | 198 | #define MSR_TMTA_LRTI_VOLT_MHZ		0x8086801a | 
 | 199 |  | 
 | 200 | /* Intel defined MSRs. */ | 
 | 201 | #define MSR_IA32_P5_MC_ADDR		0x00000000 | 
 | 202 | #define MSR_IA32_P5_MC_TYPE		0x00000001 | 
 | 203 | #define MSR_IA32_TSC			0x00000010 | 
 | 204 | #define MSR_IA32_PLATFORM_ID		0x00000017 | 
 | 205 | #define MSR_IA32_EBL_CR_POWERON		0x0000002a | 
| Jes Sorensen | b9a52c4 | 2010-09-09 12:06:45 +0200 | [diff] [blame] | 206 | #define MSR_EBC_FREQUENCY_ID		0x0000002c | 
| Sheng Yang | 315a655 | 2008-09-09 14:54:53 +0800 | [diff] [blame] | 207 | #define MSR_IA32_FEATURE_CONTROL        0x0000003a | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 208 |  | 
| Shane Wang | cafd665 | 2010-04-29 12:09:01 -0400 | [diff] [blame] | 209 | #define FEATURE_CONTROL_LOCKED				(1<<0) | 
 | 210 | #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX	(1<<1) | 
 | 211 | #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX	(1<<2) | 
| Sheng Yang | defed7e | 2008-09-11 15:27:50 +0800 | [diff] [blame] | 212 |  | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 213 | #define MSR_IA32_APICBASE		0x0000001b | 
 | 214 | #define MSR_IA32_APICBASE_BSP		(1<<8) | 
 | 215 | #define MSR_IA32_APICBASE_ENABLE	(1<<11) | 
 | 216 | #define MSR_IA32_APICBASE_BASE		(0xfffff<<12) | 
 | 217 |  | 
 | 218 | #define MSR_IA32_UCODE_WRITE		0x00000079 | 
 | 219 | #define MSR_IA32_UCODE_REV		0x0000008b | 
 | 220 |  | 
 | 221 | #define MSR_IA32_PERF_STATUS		0x00000198 | 
 | 222 | #define MSR_IA32_PERF_CTL		0x00000199 | 
 | 223 |  | 
 | 224 | #define MSR_IA32_MPERF			0x000000e7 | 
 | 225 | #define MSR_IA32_APERF			0x000000e8 | 
 | 226 |  | 
 | 227 | #define MSR_IA32_THERM_CONTROL		0x0000019a | 
 | 228 | #define MSR_IA32_THERM_INTERRUPT	0x0000019b | 
| Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 229 |  | 
| Fenghua Yu | 9792db6 | 2010-07-29 17:13:42 -0700 | [diff] [blame] | 230 | #define THERM_INT_HIGH_ENABLE		(1 << 0) | 
 | 231 | #define THERM_INT_LOW_ENABLE		(1 << 1) | 
 | 232 | #define THERM_INT_PLN_ENABLE		(1 << 24) | 
| Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 233 |  | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 234 | #define MSR_IA32_THERM_STATUS		0x0000019c | 
| Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 235 |  | 
 | 236 | #define THERM_STATUS_PROCHOT		(1 << 0) | 
| Fenghua Yu | 9792db6 | 2010-07-29 17:13:42 -0700 | [diff] [blame] | 237 | #define THERM_STATUS_POWER_LIMIT	(1 << 10) | 
| Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 238 |  | 
| Bartlomiej Zolnierkiewicz | f3a0867 | 2009-07-29 00:04:59 +0200 | [diff] [blame] | 239 | #define MSR_THERM2_CTL			0x0000019d | 
 | 240 |  | 
 | 241 | #define MSR_THERM2_CTL_TM_SELECT	(1ULL << 16) | 
 | 242 |  | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 243 | #define MSR_IA32_MISC_ENABLE		0x000001a0 | 
 | 244 |  | 
| Carsten Emde | a321ced | 2010-05-24 14:33:41 -0700 | [diff] [blame] | 245 | #define MSR_IA32_TEMPERATURE_TARGET	0x000001a2 | 
 | 246 |  | 
| Venkatesh Pallipadi | 23016bf | 2010-06-03 23:22:28 -0400 | [diff] [blame] | 247 | #define MSR_IA32_ENERGY_PERF_BIAS	0x000001b0 | 
 | 248 |  | 
| Fenghua Yu | 9792db6 | 2010-07-29 17:13:42 -0700 | [diff] [blame] | 249 | #define MSR_IA32_PACKAGE_THERM_STATUS		0x000001b1 | 
 | 250 |  | 
 | 251 | #define PACKAGE_THERM_STATUS_PROCHOT		(1 << 0) | 
 | 252 | #define PACKAGE_THERM_STATUS_POWER_LIMIT	(1 << 10) | 
 | 253 |  | 
 | 254 | #define MSR_IA32_PACKAGE_THERM_INTERRUPT	0x000001b2 | 
 | 255 |  | 
 | 256 | #define PACKAGE_THERM_INT_HIGH_ENABLE		(1 << 0) | 
 | 257 | #define PACKAGE_THERM_INT_LOW_ENABLE		(1 << 1) | 
 | 258 | #define PACKAGE_THERM_INT_PLN_ENABLE		(1 << 24) | 
 | 259 |  | 
| R, Durgadoss | 9e76a97 | 2011-01-03 17:22:04 +0530 | [diff] [blame] | 260 | /* Thermal Thresholds Support */ | 
 | 261 | #define THERM_INT_THRESHOLD0_ENABLE    (1 << 15) | 
 | 262 | #define THERM_SHIFT_THRESHOLD0        8 | 
 | 263 | #define THERM_MASK_THRESHOLD0          (0x7f << THERM_SHIFT_THRESHOLD0) | 
 | 264 | #define THERM_INT_THRESHOLD1_ENABLE    (1 << 23) | 
 | 265 | #define THERM_SHIFT_THRESHOLD1        16 | 
 | 266 | #define THERM_MASK_THRESHOLD1          (0x7f << THERM_SHIFT_THRESHOLD1) | 
 | 267 | #define THERM_STATUS_THRESHOLD0        (1 << 6) | 
 | 268 | #define THERM_LOG_THRESHOLD0           (1 << 7) | 
 | 269 | #define THERM_STATUS_THRESHOLD1        (1 << 8) | 
 | 270 | #define THERM_LOG_THRESHOLD1           (1 << 9) | 
 | 271 |  | 
| H. Peter Anvin | bdf21a4 | 2009-01-21 15:01:56 -0800 | [diff] [blame] | 272 | /* MISC_ENABLE bits: architectural */ | 
 | 273 | #define MSR_IA32_MISC_ENABLE_FAST_STRING	(1ULL << 0) | 
 | 274 | #define MSR_IA32_MISC_ENABLE_TCC		(1ULL << 1) | 
 | 275 | #define MSR_IA32_MISC_ENABLE_EMON		(1ULL << 7) | 
 | 276 | #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL	(1ULL << 11) | 
 | 277 | #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL	(1ULL << 12) | 
 | 278 | #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP	(1ULL << 16) | 
 | 279 | #define MSR_IA32_MISC_ENABLE_MWAIT		(1ULL << 18) | 
 | 280 | #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID	(1ULL << 22) | 
 | 281 | #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE	(1ULL << 23) | 
 | 282 | #define MSR_IA32_MISC_ENABLE_XD_DISABLE		(1ULL << 34) | 
 | 283 |  | 
 | 284 | /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ | 
 | 285 | #define MSR_IA32_MISC_ENABLE_X87_COMPAT		(1ULL << 2) | 
 | 286 | #define MSR_IA32_MISC_ENABLE_TM1		(1ULL << 3) | 
 | 287 | #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE	(1ULL << 4) | 
 | 288 | #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE	(1ULL << 6) | 
 | 289 | #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK	(1ULL << 8) | 
 | 290 | #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE	(1ULL << 9) | 
 | 291 | #define MSR_IA32_MISC_ENABLE_FERR		(1ULL << 10) | 
 | 292 | #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX	(1ULL << 10) | 
 | 293 | #define MSR_IA32_MISC_ENABLE_TM2		(1ULL << 13) | 
 | 294 | #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE	(1ULL << 19) | 
 | 295 | #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK	(1ULL << 20) | 
 | 296 | #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT	(1ULL << 24) | 
 | 297 | #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE	(1ULL << 37) | 
 | 298 | #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE	(1ULL << 38) | 
 | 299 | #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE	(1ULL << 39) | 
 | 300 |  | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 301 | /* P4/Xeon+ specific */ | 
 | 302 | #define MSR_IA32_MCG_EAX		0x00000180 | 
 | 303 | #define MSR_IA32_MCG_EBX		0x00000181 | 
 | 304 | #define MSR_IA32_MCG_ECX		0x00000182 | 
 | 305 | #define MSR_IA32_MCG_EDX		0x00000183 | 
 | 306 | #define MSR_IA32_MCG_ESI		0x00000184 | 
 | 307 | #define MSR_IA32_MCG_EDI		0x00000185 | 
 | 308 | #define MSR_IA32_MCG_EBP		0x00000186 | 
 | 309 | #define MSR_IA32_MCG_ESP		0x00000187 | 
 | 310 | #define MSR_IA32_MCG_EFLAGS		0x00000188 | 
 | 311 | #define MSR_IA32_MCG_EIP		0x00000189 | 
 | 312 | #define MSR_IA32_MCG_RESERVED		0x0000018a | 
 | 313 |  | 
 | 314 | /* Pentium IV performance counter MSRs */ | 
 | 315 | #define MSR_P4_BPU_PERFCTR0		0x00000300 | 
 | 316 | #define MSR_P4_BPU_PERFCTR1		0x00000301 | 
 | 317 | #define MSR_P4_BPU_PERFCTR2		0x00000302 | 
 | 318 | #define MSR_P4_BPU_PERFCTR3		0x00000303 | 
 | 319 | #define MSR_P4_MS_PERFCTR0		0x00000304 | 
 | 320 | #define MSR_P4_MS_PERFCTR1		0x00000305 | 
 | 321 | #define MSR_P4_MS_PERFCTR2		0x00000306 | 
 | 322 | #define MSR_P4_MS_PERFCTR3		0x00000307 | 
 | 323 | #define MSR_P4_FLAME_PERFCTR0		0x00000308 | 
 | 324 | #define MSR_P4_FLAME_PERFCTR1		0x00000309 | 
 | 325 | #define MSR_P4_FLAME_PERFCTR2		0x0000030a | 
 | 326 | #define MSR_P4_FLAME_PERFCTR3		0x0000030b | 
 | 327 | #define MSR_P4_IQ_PERFCTR0		0x0000030c | 
 | 328 | #define MSR_P4_IQ_PERFCTR1		0x0000030d | 
 | 329 | #define MSR_P4_IQ_PERFCTR2		0x0000030e | 
 | 330 | #define MSR_P4_IQ_PERFCTR3		0x0000030f | 
 | 331 | #define MSR_P4_IQ_PERFCTR4		0x00000310 | 
 | 332 | #define MSR_P4_IQ_PERFCTR5		0x00000311 | 
 | 333 | #define MSR_P4_BPU_CCCR0		0x00000360 | 
 | 334 | #define MSR_P4_BPU_CCCR1		0x00000361 | 
 | 335 | #define MSR_P4_BPU_CCCR2		0x00000362 | 
 | 336 | #define MSR_P4_BPU_CCCR3		0x00000363 | 
 | 337 | #define MSR_P4_MS_CCCR0			0x00000364 | 
 | 338 | #define MSR_P4_MS_CCCR1			0x00000365 | 
 | 339 | #define MSR_P4_MS_CCCR2			0x00000366 | 
 | 340 | #define MSR_P4_MS_CCCR3			0x00000367 | 
 | 341 | #define MSR_P4_FLAME_CCCR0		0x00000368 | 
 | 342 | #define MSR_P4_FLAME_CCCR1		0x00000369 | 
 | 343 | #define MSR_P4_FLAME_CCCR2		0x0000036a | 
 | 344 | #define MSR_P4_FLAME_CCCR3		0x0000036b | 
 | 345 | #define MSR_P4_IQ_CCCR0			0x0000036c | 
 | 346 | #define MSR_P4_IQ_CCCR1			0x0000036d | 
 | 347 | #define MSR_P4_IQ_CCCR2			0x0000036e | 
 | 348 | #define MSR_P4_IQ_CCCR3			0x0000036f | 
 | 349 | #define MSR_P4_IQ_CCCR4			0x00000370 | 
 | 350 | #define MSR_P4_IQ_CCCR5			0x00000371 | 
 | 351 | #define MSR_P4_ALF_ESCR0		0x000003ca | 
 | 352 | #define MSR_P4_ALF_ESCR1		0x000003cb | 
 | 353 | #define MSR_P4_BPU_ESCR0		0x000003b2 | 
 | 354 | #define MSR_P4_BPU_ESCR1		0x000003b3 | 
 | 355 | #define MSR_P4_BSU_ESCR0		0x000003a0 | 
 | 356 | #define MSR_P4_BSU_ESCR1		0x000003a1 | 
 | 357 | #define MSR_P4_CRU_ESCR0		0x000003b8 | 
 | 358 | #define MSR_P4_CRU_ESCR1		0x000003b9 | 
 | 359 | #define MSR_P4_CRU_ESCR2		0x000003cc | 
 | 360 | #define MSR_P4_CRU_ESCR3		0x000003cd | 
 | 361 | #define MSR_P4_CRU_ESCR4		0x000003e0 | 
 | 362 | #define MSR_P4_CRU_ESCR5		0x000003e1 | 
 | 363 | #define MSR_P4_DAC_ESCR0		0x000003a8 | 
 | 364 | #define MSR_P4_DAC_ESCR1		0x000003a9 | 
 | 365 | #define MSR_P4_FIRM_ESCR0		0x000003a4 | 
 | 366 | #define MSR_P4_FIRM_ESCR1		0x000003a5 | 
 | 367 | #define MSR_P4_FLAME_ESCR0		0x000003a6 | 
 | 368 | #define MSR_P4_FLAME_ESCR1		0x000003a7 | 
 | 369 | #define MSR_P4_FSB_ESCR0		0x000003a2 | 
 | 370 | #define MSR_P4_FSB_ESCR1		0x000003a3 | 
 | 371 | #define MSR_P4_IQ_ESCR0			0x000003ba | 
 | 372 | #define MSR_P4_IQ_ESCR1			0x000003bb | 
 | 373 | #define MSR_P4_IS_ESCR0			0x000003b4 | 
 | 374 | #define MSR_P4_IS_ESCR1			0x000003b5 | 
 | 375 | #define MSR_P4_ITLB_ESCR0		0x000003b6 | 
 | 376 | #define MSR_P4_ITLB_ESCR1		0x000003b7 | 
 | 377 | #define MSR_P4_IX_ESCR0			0x000003c8 | 
 | 378 | #define MSR_P4_IX_ESCR1			0x000003c9 | 
 | 379 | #define MSR_P4_MOB_ESCR0		0x000003aa | 
 | 380 | #define MSR_P4_MOB_ESCR1		0x000003ab | 
 | 381 | #define MSR_P4_MS_ESCR0			0x000003c0 | 
 | 382 | #define MSR_P4_MS_ESCR1			0x000003c1 | 
 | 383 | #define MSR_P4_PMH_ESCR0		0x000003ac | 
 | 384 | #define MSR_P4_PMH_ESCR1		0x000003ad | 
 | 385 | #define MSR_P4_RAT_ESCR0		0x000003bc | 
 | 386 | #define MSR_P4_RAT_ESCR1		0x000003bd | 
 | 387 | #define MSR_P4_SAAT_ESCR0		0x000003ae | 
 | 388 | #define MSR_P4_SAAT_ESCR1		0x000003af | 
 | 389 | #define MSR_P4_SSU_ESCR0		0x000003be | 
 | 390 | #define MSR_P4_SSU_ESCR1		0x000003bf /* guess: not in manual */ | 
 | 391 |  | 
 | 392 | #define MSR_P4_TBPU_ESCR0		0x000003c2 | 
 | 393 | #define MSR_P4_TBPU_ESCR1		0x000003c3 | 
 | 394 | #define MSR_P4_TC_ESCR0			0x000003c4 | 
 | 395 | #define MSR_P4_TC_ESCR1			0x000003c5 | 
 | 396 | #define MSR_P4_U2L_ESCR0		0x000003b0 | 
 | 397 | #define MSR_P4_U2L_ESCR1		0x000003b1 | 
 | 398 |  | 
| Lin Ming | cb7d6b5 | 2010-03-18 18:33:12 +0800 | [diff] [blame] | 399 | #define MSR_P4_PEBS_MATRIX_VERT		0x000003f2 | 
 | 400 |  | 
| H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 401 | /* Intel Core-based CPU performance counters */ | 
 | 402 | #define MSR_CORE_PERF_FIXED_CTR0	0x00000309 | 
 | 403 | #define MSR_CORE_PERF_FIXED_CTR1	0x0000030a | 
 | 404 | #define MSR_CORE_PERF_FIXED_CTR2	0x0000030b | 
 | 405 | #define MSR_CORE_PERF_FIXED_CTR_CTRL	0x0000038d | 
 | 406 | #define MSR_CORE_PERF_GLOBAL_STATUS	0x0000038e | 
 | 407 | #define MSR_CORE_PERF_GLOBAL_CTRL	0x0000038f | 
 | 408 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL	0x00000390 | 
 | 409 |  | 
 | 410 | /* Geode defined MSRs */ | 
 | 411 | #define MSR_GEODE_BUSCONT_CONF0		0x00001900 | 
 | 412 |  | 
| Sheng Yang | 315a655 | 2008-09-09 14:54:53 +0800 | [diff] [blame] | 413 | /* Intel VT MSRs */ | 
 | 414 | #define MSR_IA32_VMX_BASIC              0x00000480 | 
 | 415 | #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481 | 
 | 416 | #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482 | 
 | 417 | #define MSR_IA32_VMX_EXIT_CTLS          0x00000483 | 
 | 418 | #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484 | 
 | 419 | #define MSR_IA32_VMX_MISC               0x00000485 | 
 | 420 | #define MSR_IA32_VMX_CR0_FIXED0         0x00000486 | 
 | 421 | #define MSR_IA32_VMX_CR0_FIXED1         0x00000487 | 
 | 422 | #define MSR_IA32_VMX_CR4_FIXED0         0x00000488 | 
 | 423 | #define MSR_IA32_VMX_CR4_FIXED1         0x00000489 | 
 | 424 | #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a | 
 | 425 | #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b | 
 | 426 | #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c | 
 | 427 |  | 
| Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 428 | /* AMD-V MSRs */ | 
 | 429 |  | 
 | 430 | #define MSR_VM_CR                       0xc0010114 | 
| Alexander Graf | 0367b43 | 2009-06-15 15:21:22 +0200 | [diff] [blame] | 431 | #define MSR_VM_IGNNE                    0xc0010115 | 
| Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 432 | #define MSR_VM_HSAVE_PA                 0xc0010117 | 
 | 433 |  | 
| H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 434 | #endif /* _ASM_X86_MSR_INDEX_H */ |