blob: 1bfa9b9d7aa0b501b20039067103b35652bf3715 [file] [log] [blame]
Mike Iselyd8554972006-06-26 20:58:46 -03001/*
2 *
Mike Iselyd8554972006-06-26 20:58:46 -03003 *
4 * Copyright (C) 2005 Mike Isely <isely@pobox.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 *
19 */
20
21#include <linux/errno.h>
22#include <linux/string.h>
23#include <linux/slab.h>
24#include <linux/firmware.h>
Mike Iselyd8554972006-06-26 20:58:46 -030025#include <linux/videodev2.h>
Mike Isely32ffa9a2006-09-23 22:26:52 -030026#include <media/v4l2-common.h>
Mike Isely75212a02009-03-07 01:48:42 -030027#include <media/tuner.h>
Mike Iselyd8554972006-06-26 20:58:46 -030028#include "pvrusb2.h"
29#include "pvrusb2-std.h"
30#include "pvrusb2-util.h"
31#include "pvrusb2-hdw.h"
32#include "pvrusb2-i2c-core.h"
Mike Iselyd8554972006-06-26 20:58:46 -030033#include "pvrusb2-eeprom.h"
34#include "pvrusb2-hdw-internal.h"
35#include "pvrusb2-encoder.h"
36#include "pvrusb2-debug.h"
Michael Krufky8d364362007-01-22 02:17:55 -030037#include "pvrusb2-fx2-cmd.h"
Mike Isely5f6dae82009-03-07 00:39:34 -030038#include "pvrusb2-wm8775.h"
Mike Isely6f956512009-03-07 00:43:26 -030039#include "pvrusb2-video-v4l.h"
Mike Isely634ba262009-03-07 00:54:02 -030040#include "pvrusb2-cx2584x-v4l.h"
Mike Isely2a6b6272009-03-15 17:53:29 -030041#include "pvrusb2-cs53l32a.h"
Mike Isely76891d62009-03-07 00:52:06 -030042#include "pvrusb2-audio.h"
Mike Iselyd8554972006-06-26 20:58:46 -030043
Mike Isely1bde0282006-12-27 23:30:13 -030044#define TV_MIN_FREQ 55250000L
45#define TV_MAX_FREQ 850000000L
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -030046
Mike Isely83ce57a2008-05-26 05:51:57 -030047/* This defines a minimum interval that the decoder must remain quiet
48 before we are allowed to start it running. */
49#define TIME_MSEC_DECODER_WAIT 50
50
51/* This defines a minimum interval that the encoder must remain quiet
Mike Iselyfa98e592008-05-26 05:54:24 -030052 before we are allowed to configure it. I had this originally set to
53 50msec, but Martin Dauskardt <martin.dauskardt@gmx.de> reports that
54 things work better when it's set to 100msec. */
55#define TIME_MSEC_ENCODER_WAIT 100
Mike Isely83ce57a2008-05-26 05:51:57 -030056
57/* This defines the minimum interval that the encoder must successfully run
58 before we consider that the encoder has run at least once since its
59 firmware has been loaded. This measurement is in important for cases
60 where we can't do something until we know that the encoder has been run
61 at least once. */
62#define TIME_MSEC_ENCODER_OK 250
63
Mike Iselya0fd1cb2006-06-30 11:35:28 -030064static struct pvr2_hdw *unit_pointers[PVR_NUM] = {[ 0 ... PVR_NUM-1 ] = NULL};
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -030065static DEFINE_MUTEX(pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -030066
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030067static int ctlchg;
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030068static int procreload;
Mike Iselyd8554972006-06-26 20:58:46 -030069static int tuner[PVR_NUM] = { [0 ... PVR_NUM-1] = -1 };
70static int tolerance[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
71static int video_std[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030072static int init_pause_msec;
Mike Iselyd8554972006-06-26 20:58:46 -030073
74module_param(ctlchg, int, S_IRUGO|S_IWUSR);
75MODULE_PARM_DESC(ctlchg, "0=optimize ctl change 1=always accept new ctl value");
76module_param(init_pause_msec, int, S_IRUGO|S_IWUSR);
77MODULE_PARM_DESC(init_pause_msec, "hardware initialization settling delay");
Mike Iselyd8554972006-06-26 20:58:46 -030078module_param(procreload, int, S_IRUGO|S_IWUSR);
79MODULE_PARM_DESC(procreload,
80 "Attempt init failure recovery with firmware reload");
81module_param_array(tuner, int, NULL, 0444);
82MODULE_PARM_DESC(tuner,"specify installed tuner type");
83module_param_array(video_std, int, NULL, 0444);
84MODULE_PARM_DESC(video_std,"specify initial video standard");
85module_param_array(tolerance, int, NULL, 0444);
86MODULE_PARM_DESC(tolerance,"specify stream error tolerance");
87
Mike Isely6f441ed2009-06-20 14:51:29 -030088/* US Broadcast channel 3 (61.25 MHz), to help with testing */
89static int default_tv_freq = 61250000L;
Michael Krufky5a4f5da62008-05-11 16:37:50 -030090/* 104.3 MHz, a usable FM station for my area */
91static int default_radio_freq = 104300000L;
92
93module_param_named(tv_freq, default_tv_freq, int, 0444);
94MODULE_PARM_DESC(tv_freq, "specify initial television frequency");
95module_param_named(radio_freq, default_radio_freq, int, 0444);
96MODULE_PARM_DESC(radio_freq, "specify initial radio frequency");
97
Mike Iselyd8554972006-06-26 20:58:46 -030098#define PVR2_CTL_WRITE_ENDPOINT 0x01
99#define PVR2_CTL_READ_ENDPOINT 0x81
100
101#define PVR2_GPIO_IN 0x9008
102#define PVR2_GPIO_OUT 0x900c
103#define PVR2_GPIO_DIR 0x9020
104
105#define trace_firmware(...) pvr2_trace(PVR2_TRACE_FIRMWARE,__VA_ARGS__)
106
107#define PVR2_FIRMWARE_ENDPOINT 0x02
108
109/* size of a firmware chunk */
110#define FIRMWARE_CHUNK_SIZE 0x2000
111
Mike Iselyedb9dcb2009-03-07 00:37:10 -0300112typedef void (*pvr2_subdev_update_func)(struct pvr2_hdw *,
113 struct v4l2_subdev *);
114
115static const pvr2_subdev_update_func pvr2_module_update_functions[] = {
Mike Isely4ecbc282009-03-07 00:49:19 -0300116 [PVR2_CLIENT_ID_WM8775] = pvr2_wm8775_subdev_update,
Mike Isely6f956512009-03-07 00:43:26 -0300117 [PVR2_CLIENT_ID_SAA7115] = pvr2_saa7115_subdev_update,
Mike Isely76891d62009-03-07 00:52:06 -0300118 [PVR2_CLIENT_ID_MSP3400] = pvr2_msp3400_subdev_update,
Mike Isely634ba262009-03-07 00:54:02 -0300119 [PVR2_CLIENT_ID_CX25840] = pvr2_cx25840_subdev_update,
Mike Isely2a6b6272009-03-15 17:53:29 -0300120 [PVR2_CLIENT_ID_CS53L32A] = pvr2_cs53l32a_subdev_update,
Mike Iselyedb9dcb2009-03-07 00:37:10 -0300121};
122
Mike Iselye9c64a72009-03-06 23:42:20 -0300123static const char *module_names[] = {
124 [PVR2_CLIENT_ID_MSP3400] = "msp3400",
125 [PVR2_CLIENT_ID_CX25840] = "cx25840",
126 [PVR2_CLIENT_ID_SAA7115] = "saa7115",
127 [PVR2_CLIENT_ID_TUNER] = "tuner",
Mike Iselybb652422009-03-14 14:09:04 -0300128 [PVR2_CLIENT_ID_DEMOD] = "tuner",
Mike Isely851981a2009-03-07 02:02:32 -0300129 [PVR2_CLIENT_ID_CS53L32A] = "cs53l32a",
Mike Isely5f6dae82009-03-07 00:39:34 -0300130 [PVR2_CLIENT_ID_WM8775] = "wm8775",
Mike Iselye9c64a72009-03-06 23:42:20 -0300131};
132
133
134static const unsigned char *module_i2c_addresses[] = {
135 [PVR2_CLIENT_ID_TUNER] = "\x60\x61\x62\x63",
Mike Iselybb652422009-03-14 14:09:04 -0300136 [PVR2_CLIENT_ID_DEMOD] = "\x43",
Mike Isely1dfe6c72009-03-07 02:00:21 -0300137 [PVR2_CLIENT_ID_MSP3400] = "\x40",
138 [PVR2_CLIENT_ID_SAA7115] = "\x21",
Mike Iselyae111f72009-03-07 00:57:42 -0300139 [PVR2_CLIENT_ID_WM8775] = "\x1b",
Mike Isely0b467012009-03-07 01:49:37 -0300140 [PVR2_CLIENT_ID_CX25840] = "\x44",
Mike Isely23334a22009-03-07 02:03:28 -0300141 [PVR2_CLIENT_ID_CS53L32A] = "\x11",
Mike Iselye9c64a72009-03-06 23:42:20 -0300142};
143
144
Mike Isely27eab382009-04-06 01:51:38 -0300145static const char *ir_scheme_names[] = {
146 [PVR2_IR_SCHEME_NONE] = "none",
147 [PVR2_IR_SCHEME_29XXX] = "29xxx",
148 [PVR2_IR_SCHEME_24XXX] = "24xxx (29xxx emulation)",
149 [PVR2_IR_SCHEME_24XXX_MCE] = "24xxx (MCE device)",
150 [PVR2_IR_SCHEME_ZILOG] = "Zilog",
151};
152
153
Mike Iselyb30d2442006-06-25 20:05:01 -0300154/* Define the list of additional controls we'll dynamically construct based
155 on query of the cx2341x module. */
156struct pvr2_mpeg_ids {
157 const char *strid;
158 int id;
159};
160static const struct pvr2_mpeg_ids mpeg_ids[] = {
161 {
162 .strid = "audio_layer",
163 .id = V4L2_CID_MPEG_AUDIO_ENCODING,
164 },{
165 .strid = "audio_bitrate",
166 .id = V4L2_CID_MPEG_AUDIO_L2_BITRATE,
167 },{
168 /* Already using audio_mode elsewhere :-( */
169 .strid = "mpeg_audio_mode",
170 .id = V4L2_CID_MPEG_AUDIO_MODE,
171 },{
172 .strid = "mpeg_audio_mode_extension",
173 .id = V4L2_CID_MPEG_AUDIO_MODE_EXTENSION,
174 },{
175 .strid = "audio_emphasis",
176 .id = V4L2_CID_MPEG_AUDIO_EMPHASIS,
177 },{
178 .strid = "audio_crc",
179 .id = V4L2_CID_MPEG_AUDIO_CRC,
180 },{
181 .strid = "video_aspect",
182 .id = V4L2_CID_MPEG_VIDEO_ASPECT,
183 },{
184 .strid = "video_b_frames",
185 .id = V4L2_CID_MPEG_VIDEO_B_FRAMES,
186 },{
187 .strid = "video_gop_size",
188 .id = V4L2_CID_MPEG_VIDEO_GOP_SIZE,
189 },{
190 .strid = "video_gop_closure",
191 .id = V4L2_CID_MPEG_VIDEO_GOP_CLOSURE,
192 },{
Mike Iselyb30d2442006-06-25 20:05:01 -0300193 .strid = "video_bitrate_mode",
194 .id = V4L2_CID_MPEG_VIDEO_BITRATE_MODE,
195 },{
196 .strid = "video_bitrate",
197 .id = V4L2_CID_MPEG_VIDEO_BITRATE,
198 },{
199 .strid = "video_bitrate_peak",
200 .id = V4L2_CID_MPEG_VIDEO_BITRATE_PEAK,
201 },{
202 .strid = "video_temporal_decimation",
203 .id = V4L2_CID_MPEG_VIDEO_TEMPORAL_DECIMATION,
204 },{
205 .strid = "stream_type",
206 .id = V4L2_CID_MPEG_STREAM_TYPE,
207 },{
208 .strid = "video_spatial_filter_mode",
209 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER_MODE,
210 },{
211 .strid = "video_spatial_filter",
212 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER,
213 },{
214 .strid = "video_luma_spatial_filter_type",
215 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_SPATIAL_FILTER_TYPE,
216 },{
217 .strid = "video_chroma_spatial_filter_type",
218 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_SPATIAL_FILTER_TYPE,
219 },{
220 .strid = "video_temporal_filter_mode",
221 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER_MODE,
222 },{
223 .strid = "video_temporal_filter",
224 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER,
225 },{
226 .strid = "video_median_filter_type",
227 .id = V4L2_CID_MPEG_CX2341X_VIDEO_MEDIAN_FILTER_TYPE,
228 },{
229 .strid = "video_luma_median_filter_top",
230 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_TOP,
231 },{
232 .strid = "video_luma_median_filter_bottom",
233 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_BOTTOM,
234 },{
235 .strid = "video_chroma_median_filter_top",
236 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_TOP,
237 },{
238 .strid = "video_chroma_median_filter_bottom",
239 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_BOTTOM,
240 }
241};
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -0300242#define MPEGDEF_COUNT ARRAY_SIZE(mpeg_ids)
Mike Iselyc05c0462006-06-25 20:04:25 -0300243
Mike Iselyd8554972006-06-26 20:58:46 -0300244
Mike Isely434449f2006-08-08 09:10:06 -0300245static const char *control_values_srate[] = {
246 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100] = "44.1 kHz",
247 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000] = "48 kHz",
248 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000] = "32 kHz",
249};
Mike Iselyd8554972006-06-26 20:58:46 -0300250
Mike Iselyd8554972006-06-26 20:58:46 -0300251
252
253static const char *control_values_input[] = {
254 [PVR2_CVAL_INPUT_TV] = "television", /*xawtv needs this name*/
Mike Isely29bf5b12008-04-22 14:45:37 -0300255 [PVR2_CVAL_INPUT_DTV] = "dtv",
Mike Iselyd8554972006-06-26 20:58:46 -0300256 [PVR2_CVAL_INPUT_RADIO] = "radio",
257 [PVR2_CVAL_INPUT_SVIDEO] = "s-video",
258 [PVR2_CVAL_INPUT_COMPOSITE] = "composite",
259};
260
261
262static const char *control_values_audiomode[] = {
263 [V4L2_TUNER_MODE_MONO] = "Mono",
264 [V4L2_TUNER_MODE_STEREO] = "Stereo",
265 [V4L2_TUNER_MODE_LANG1] = "Lang1",
266 [V4L2_TUNER_MODE_LANG2] = "Lang2",
267 [V4L2_TUNER_MODE_LANG1_LANG2] = "Lang1+Lang2",
268};
269
270
271static const char *control_values_hsm[] = {
272 [PVR2_CVAL_HSM_FAIL] = "Fail",
273 [PVR2_CVAL_HSM_HIGH] = "High",
274 [PVR2_CVAL_HSM_FULL] = "Full",
275};
276
277
Mike Isely681c7392007-11-26 01:48:52 -0300278static const char *pvr2_state_names[] = {
279 [PVR2_STATE_NONE] = "none",
280 [PVR2_STATE_DEAD] = "dead",
281 [PVR2_STATE_COLD] = "cold",
282 [PVR2_STATE_WARM] = "warm",
283 [PVR2_STATE_ERROR] = "error",
284 [PVR2_STATE_READY] = "ready",
285 [PVR2_STATE_RUN] = "run",
Mike Iselyd8554972006-06-26 20:58:46 -0300286};
287
Mike Isely681c7392007-11-26 01:48:52 -0300288
Mike Isely694dca22008-03-28 05:42:10 -0300289struct pvr2_fx2cmd_descdef {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300290 unsigned char id;
291 unsigned char *desc;
292};
293
Mike Isely694dca22008-03-28 05:42:10 -0300294static const struct pvr2_fx2cmd_descdef pvr2_fx2cmd_desc[] = {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300295 {FX2CMD_MEM_WRITE_DWORD, "write encoder dword"},
296 {FX2CMD_MEM_READ_DWORD, "read encoder dword"},
Mike Isely31335b12008-07-25 19:35:31 -0300297 {FX2CMD_HCW_ZILOG_RESET, "zilog IR reset control"},
Mike Isely1c9d10d2008-03-28 05:38:54 -0300298 {FX2CMD_MEM_READ_64BYTES, "read encoder 64bytes"},
299 {FX2CMD_REG_WRITE, "write encoder register"},
300 {FX2CMD_REG_READ, "read encoder register"},
301 {FX2CMD_MEMSEL, "encoder memsel"},
302 {FX2CMD_I2C_WRITE, "i2c write"},
303 {FX2CMD_I2C_READ, "i2c read"},
304 {FX2CMD_GET_USB_SPEED, "get USB speed"},
305 {FX2CMD_STREAMING_ON, "stream on"},
306 {FX2CMD_STREAMING_OFF, "stream off"},
307 {FX2CMD_FWPOST1, "fwpost1"},
308 {FX2CMD_POWER_OFF, "power off"},
309 {FX2CMD_POWER_ON, "power on"},
310 {FX2CMD_DEEP_RESET, "deep reset"},
311 {FX2CMD_GET_EEPROM_ADDR, "get rom addr"},
312 {FX2CMD_GET_IR_CODE, "get IR code"},
313 {FX2CMD_HCW_DEMOD_RESETIN, "hcw demod resetin"},
314 {FX2CMD_HCW_DTV_STREAMING_ON, "hcw dtv stream on"},
315 {FX2CMD_HCW_DTV_STREAMING_OFF, "hcw dtv stream off"},
316 {FX2CMD_ONAIR_DTV_STREAMING_ON, "onair dtv stream on"},
317 {FX2CMD_ONAIR_DTV_STREAMING_OFF, "onair dtv stream off"},
318 {FX2CMD_ONAIR_DTV_POWER_ON, "onair dtv power on"},
319 {FX2CMD_ONAIR_DTV_POWER_OFF, "onair dtv power off"},
320};
321
322
Mike Isely1cb03b72008-04-21 03:47:43 -0300323static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v);
Mike Isely681c7392007-11-26 01:48:52 -0300324static void pvr2_hdw_state_sched(struct pvr2_hdw *);
325static int pvr2_hdw_state_eval(struct pvr2_hdw *);
Mike Isely1bde0282006-12-27 23:30:13 -0300326static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *,unsigned long);
Mike Isely681c7392007-11-26 01:48:52 -0300327static void pvr2_hdw_worker_poll(struct work_struct *work);
Mike Isely681c7392007-11-26 01:48:52 -0300328static int pvr2_hdw_wait(struct pvr2_hdw *,int state);
329static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *);
330static void pvr2_hdw_state_log_state(struct pvr2_hdw *);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300331static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl);
Mike Isely681c7392007-11-26 01:48:52 -0300332static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300333static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300334static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw);
335static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw);
Mike Isely681c7392007-11-26 01:48:52 -0300336static void pvr2_hdw_quiescent_timeout(unsigned long);
337static void pvr2_hdw_encoder_wait_timeout(unsigned long);
Mike Iselyd913d632008-04-06 04:04:35 -0300338static void pvr2_hdw_encoder_run_timeout(unsigned long);
Mike Isely1c9d10d2008-03-28 05:38:54 -0300339static int pvr2_issue_simple_cmd(struct pvr2_hdw *,u32);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300340static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
341 unsigned int timeout,int probe_fl,
342 void *write_data,unsigned int write_len,
343 void *read_data,unsigned int read_len);
Mike Isely432907f2008-08-31 21:02:20 -0300344static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300345
Mike Isely681c7392007-11-26 01:48:52 -0300346
347static void trace_stbit(const char *name,int val)
348{
349 pvr2_trace(PVR2_TRACE_STBITS,
350 "State bit %s <-- %s",
351 name,(val ? "true" : "false"));
352}
353
Mike Iselyd8554972006-06-26 20:58:46 -0300354static int ctrl_channelfreq_get(struct pvr2_ctrl *cptr,int *vp)
355{
356 struct pvr2_hdw *hdw = cptr->hdw;
357 if ((hdw->freqProgSlot > 0) && (hdw->freqProgSlot <= FREQTABLE_SIZE)) {
358 *vp = hdw->freqTable[hdw->freqProgSlot-1];
359 } else {
360 *vp = 0;
361 }
362 return 0;
363}
364
365static int ctrl_channelfreq_set(struct pvr2_ctrl *cptr,int m,int v)
366{
367 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300368 unsigned int slotId = hdw->freqProgSlot;
369 if ((slotId > 0) && (slotId <= FREQTABLE_SIZE)) {
370 hdw->freqTable[slotId-1] = v;
371 /* Handle side effects correctly - if we're tuned to this
372 slot, then forgot the slot id relation since the stored
373 frequency has been changed. */
374 if (hdw->freqSelector) {
375 if (hdw->freqSlotRadio == slotId) {
376 hdw->freqSlotRadio = 0;
377 }
378 } else {
379 if (hdw->freqSlotTelevision == slotId) {
380 hdw->freqSlotTelevision = 0;
381 }
382 }
Mike Iselyd8554972006-06-26 20:58:46 -0300383 }
384 return 0;
385}
386
387static int ctrl_channelprog_get(struct pvr2_ctrl *cptr,int *vp)
388{
389 *vp = cptr->hdw->freqProgSlot;
390 return 0;
391}
392
393static int ctrl_channelprog_set(struct pvr2_ctrl *cptr,int m,int v)
394{
395 struct pvr2_hdw *hdw = cptr->hdw;
396 if ((v >= 0) && (v <= FREQTABLE_SIZE)) {
397 hdw->freqProgSlot = v;
398 }
399 return 0;
400}
401
402static int ctrl_channel_get(struct pvr2_ctrl *cptr,int *vp)
403{
Mike Isely1bde0282006-12-27 23:30:13 -0300404 struct pvr2_hdw *hdw = cptr->hdw;
405 *vp = hdw->freqSelector ? hdw->freqSlotRadio : hdw->freqSlotTelevision;
Mike Iselyd8554972006-06-26 20:58:46 -0300406 return 0;
407}
408
Mike Isely1bde0282006-12-27 23:30:13 -0300409static int ctrl_channel_set(struct pvr2_ctrl *cptr,int m,int slotId)
Mike Iselyd8554972006-06-26 20:58:46 -0300410{
411 unsigned freq = 0;
412 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300413 if ((slotId < 0) || (slotId > FREQTABLE_SIZE)) return 0;
414 if (slotId > 0) {
415 freq = hdw->freqTable[slotId-1];
416 if (!freq) return 0;
417 pvr2_hdw_set_cur_freq(hdw,freq);
Mike Iselyd8554972006-06-26 20:58:46 -0300418 }
Mike Isely1bde0282006-12-27 23:30:13 -0300419 if (hdw->freqSelector) {
420 hdw->freqSlotRadio = slotId;
421 } else {
422 hdw->freqSlotTelevision = slotId;
Mike Iselyd8554972006-06-26 20:58:46 -0300423 }
424 return 0;
425}
426
427static int ctrl_freq_get(struct pvr2_ctrl *cptr,int *vp)
428{
Mike Isely1bde0282006-12-27 23:30:13 -0300429 *vp = pvr2_hdw_get_cur_freq(cptr->hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300430 return 0;
431}
432
433static int ctrl_freq_is_dirty(struct pvr2_ctrl *cptr)
434{
435 return cptr->hdw->freqDirty != 0;
436}
437
438static void ctrl_freq_clear_dirty(struct pvr2_ctrl *cptr)
439{
440 cptr->hdw->freqDirty = 0;
441}
442
443static int ctrl_freq_set(struct pvr2_ctrl *cptr,int m,int v)
444{
Mike Isely1bde0282006-12-27 23:30:13 -0300445 pvr2_hdw_set_cur_freq(cptr->hdw,v);
Mike Iselyd8554972006-06-26 20:58:46 -0300446 return 0;
447}
448
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300449static int ctrl_cropl_min_get(struct pvr2_ctrl *cptr, int *left)
450{
Mike Isely432907f2008-08-31 21:02:20 -0300451 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
452 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
453 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300454 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300455 }
Mike Isely432907f2008-08-31 21:02:20 -0300456 *left = cap->bounds.left;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300457 return 0;
458}
459
460static int ctrl_cropl_max_get(struct pvr2_ctrl *cptr, int *left)
461{
Mike Isely432907f2008-08-31 21:02:20 -0300462 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
463 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
464 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300465 return stat;
466 }
467 *left = cap->bounds.left;
468 if (cap->bounds.width > cptr->hdw->cropw_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300469 *left += cap->bounds.width - cptr->hdw->cropw_val;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300470 }
471 return 0;
472}
473
474static int ctrl_cropt_min_get(struct pvr2_ctrl *cptr, int *top)
475{
Mike Isely432907f2008-08-31 21:02:20 -0300476 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
477 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
478 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300479 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300480 }
Mike Isely432907f2008-08-31 21:02:20 -0300481 *top = cap->bounds.top;
482 return 0;
483}
484
485static int ctrl_cropt_max_get(struct pvr2_ctrl *cptr, int *top)
486{
487 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
488 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
489 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300490 return stat;
491 }
492 *top = cap->bounds.top;
493 if (cap->bounds.height > cptr->hdw->croph_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300494 *top += cap->bounds.height - cptr->hdw->croph_val;
495 }
496 return 0;
497}
498
499static int ctrl_cropw_max_get(struct pvr2_ctrl *cptr, int *val)
500{
501 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
502 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
503 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300504 return stat;
505 }
506 *val = 0;
507 if (cap->bounds.width > cptr->hdw->cropl_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300508 *val = cap->bounds.width - cptr->hdw->cropl_val;
509 }
510 return 0;
511}
512
513static int ctrl_croph_max_get(struct pvr2_ctrl *cptr, int *val)
514{
515 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
516 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
517 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300518 return stat;
519 }
520 *val = 0;
521 if (cap->bounds.height > cptr->hdw->cropt_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300522 *val = cap->bounds.height - cptr->hdw->cropt_val;
523 }
524 return 0;
525}
526
527static int ctrl_get_cropcapbl(struct pvr2_ctrl *cptr, int *val)
528{
529 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
530 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
531 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300532 return stat;
533 }
534 *val = cap->bounds.left;
535 return 0;
536}
537
538static int ctrl_get_cropcapbt(struct pvr2_ctrl *cptr, int *val)
539{
540 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
541 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
542 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300543 return stat;
544 }
545 *val = cap->bounds.top;
546 return 0;
547}
548
549static int ctrl_get_cropcapbw(struct pvr2_ctrl *cptr, int *val)
550{
551 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
552 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
553 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300554 return stat;
555 }
556 *val = cap->bounds.width;
557 return 0;
558}
559
560static int ctrl_get_cropcapbh(struct pvr2_ctrl *cptr, int *val)
561{
562 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
563 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
564 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300565 return stat;
566 }
567 *val = cap->bounds.height;
568 return 0;
569}
570
571static int ctrl_get_cropcapdl(struct pvr2_ctrl *cptr, int *val)
572{
573 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
574 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
575 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300576 return stat;
577 }
578 *val = cap->defrect.left;
579 return 0;
580}
581
582static int ctrl_get_cropcapdt(struct pvr2_ctrl *cptr, int *val)
583{
584 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
585 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
586 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300587 return stat;
588 }
589 *val = cap->defrect.top;
590 return 0;
591}
592
593static int ctrl_get_cropcapdw(struct pvr2_ctrl *cptr, int *val)
594{
595 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
596 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
597 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300598 return stat;
599 }
600 *val = cap->defrect.width;
601 return 0;
602}
603
604static int ctrl_get_cropcapdh(struct pvr2_ctrl *cptr, int *val)
605{
606 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
607 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
608 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300609 return stat;
610 }
611 *val = cap->defrect.height;
612 return 0;
613}
614
615static int ctrl_get_cropcappan(struct pvr2_ctrl *cptr, int *val)
616{
617 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
618 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
619 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300620 return stat;
621 }
622 *val = cap->pixelaspect.numerator;
623 return 0;
624}
625
626static int ctrl_get_cropcappad(struct pvr2_ctrl *cptr, int *val)
627{
628 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
629 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
630 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300631 return stat;
632 }
633 *val = cap->pixelaspect.denominator;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300634 return 0;
635}
636
Mike Isely3ad9fc32006-09-02 22:37:52 -0300637static int ctrl_vres_max_get(struct pvr2_ctrl *cptr,int *vp)
638{
639 /* Actual maximum depends on the video standard in effect. */
640 if (cptr->hdw->std_mask_cur & V4L2_STD_525_60) {
641 *vp = 480;
642 } else {
643 *vp = 576;
644 }
645 return 0;
646}
647
648static int ctrl_vres_min_get(struct pvr2_ctrl *cptr,int *vp)
649{
Mike Isely989eb152007-11-26 01:53:12 -0300650 /* Actual minimum depends on device digitizer type. */
651 if (cptr->hdw->hdw_desc->flag_has_cx25840) {
Mike Isely3ad9fc32006-09-02 22:37:52 -0300652 *vp = 75;
653 } else {
654 *vp = 17;
655 }
656 return 0;
657}
658
Mike Isely1bde0282006-12-27 23:30:13 -0300659static int ctrl_get_input(struct pvr2_ctrl *cptr,int *vp)
660{
661 *vp = cptr->hdw->input_val;
662 return 0;
663}
664
Mike Isely29bf5b12008-04-22 14:45:37 -0300665static int ctrl_check_input(struct pvr2_ctrl *cptr,int v)
666{
Mike Isely1cb03b72008-04-21 03:47:43 -0300667 return ((1 << v) & cptr->hdw->input_allowed_mask) != 0;
Mike Isely29bf5b12008-04-22 14:45:37 -0300668}
669
Mike Isely1bde0282006-12-27 23:30:13 -0300670static int ctrl_set_input(struct pvr2_ctrl *cptr,int m,int v)
671{
Mike Isely1cb03b72008-04-21 03:47:43 -0300672 return pvr2_hdw_set_input(cptr->hdw,v);
Mike Isely1bde0282006-12-27 23:30:13 -0300673}
674
675static int ctrl_isdirty_input(struct pvr2_ctrl *cptr)
676{
677 return cptr->hdw->input_dirty != 0;
678}
679
680static void ctrl_cleardirty_input(struct pvr2_ctrl *cptr)
681{
682 cptr->hdw->input_dirty = 0;
683}
684
Mike Isely5549f542006-12-27 23:28:54 -0300685
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300686static int ctrl_freq_max_get(struct pvr2_ctrl *cptr, int *vp)
687{
Mike Isely644afdb2007-01-20 00:19:23 -0300688 unsigned long fv;
689 struct pvr2_hdw *hdw = cptr->hdw;
690 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300691 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300692 }
Mike Isely644afdb2007-01-20 00:19:23 -0300693 fv = hdw->tuner_signal_info.rangehigh;
694 if (!fv) {
695 /* Safety fallback */
696 *vp = TV_MAX_FREQ;
697 return 0;
698 }
699 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
700 fv = (fv * 125) / 2;
701 } else {
702 fv = fv * 62500;
703 }
704 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300705 return 0;
706}
707
708static int ctrl_freq_min_get(struct pvr2_ctrl *cptr, int *vp)
709{
Mike Isely644afdb2007-01-20 00:19:23 -0300710 unsigned long fv;
711 struct pvr2_hdw *hdw = cptr->hdw;
712 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300713 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300714 }
Mike Isely644afdb2007-01-20 00:19:23 -0300715 fv = hdw->tuner_signal_info.rangelow;
716 if (!fv) {
717 /* Safety fallback */
718 *vp = TV_MIN_FREQ;
719 return 0;
720 }
721 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
722 fv = (fv * 125) / 2;
723 } else {
724 fv = fv * 62500;
725 }
726 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300727 return 0;
728}
729
Mike Iselyb30d2442006-06-25 20:05:01 -0300730static int ctrl_cx2341x_is_dirty(struct pvr2_ctrl *cptr)
731{
732 return cptr->hdw->enc_stale != 0;
733}
734
735static void ctrl_cx2341x_clear_dirty(struct pvr2_ctrl *cptr)
736{
737 cptr->hdw->enc_stale = 0;
Mike Isely681c7392007-11-26 01:48:52 -0300738 cptr->hdw->enc_unsafe_stale = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300739}
740
741static int ctrl_cx2341x_get(struct pvr2_ctrl *cptr,int *vp)
742{
743 int ret;
744 struct v4l2_ext_controls cs;
745 struct v4l2_ext_control c1;
746 memset(&cs,0,sizeof(cs));
747 memset(&c1,0,sizeof(c1));
748 cs.controls = &c1;
749 cs.count = 1;
750 c1.id = cptr->info->v4l_id;
Hans Verkuil01f1e442007-08-21 18:32:42 -0300751 ret = cx2341x_ext_ctrls(&cptr->hdw->enc_ctl_state, 0, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300752 VIDIOC_G_EXT_CTRLS);
753 if (ret) return ret;
754 *vp = c1.value;
755 return 0;
756}
757
758static int ctrl_cx2341x_set(struct pvr2_ctrl *cptr,int m,int v)
759{
760 int ret;
Mike Isely681c7392007-11-26 01:48:52 -0300761 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselyb30d2442006-06-25 20:05:01 -0300762 struct v4l2_ext_controls cs;
763 struct v4l2_ext_control c1;
764 memset(&cs,0,sizeof(cs));
765 memset(&c1,0,sizeof(c1));
766 cs.controls = &c1;
767 cs.count = 1;
768 c1.id = cptr->info->v4l_id;
769 c1.value = v;
Mike Isely681c7392007-11-26 01:48:52 -0300770 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
771 hdw->state_encoder_run, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300772 VIDIOC_S_EXT_CTRLS);
Mike Isely681c7392007-11-26 01:48:52 -0300773 if (ret == -EBUSY) {
774 /* Oops. cx2341x is telling us it's not safe to change
775 this control while we're capturing. Make a note of this
776 fact so that the pipeline will be stopped the next time
777 controls are committed. Then go on ahead and store this
778 change anyway. */
779 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
780 0, &cs,
781 VIDIOC_S_EXT_CTRLS);
782 if (!ret) hdw->enc_unsafe_stale = !0;
783 }
Mike Iselyb30d2442006-06-25 20:05:01 -0300784 if (ret) return ret;
Mike Isely681c7392007-11-26 01:48:52 -0300785 hdw->enc_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300786 return 0;
787}
788
789static unsigned int ctrl_cx2341x_getv4lflags(struct pvr2_ctrl *cptr)
790{
791 struct v4l2_queryctrl qctrl;
792 struct pvr2_ctl_info *info;
793 qctrl.id = cptr->info->v4l_id;
794 cx2341x_ctrl_query(&cptr->hdw->enc_ctl_state,&qctrl);
795 /* Strip out the const so we can adjust a function pointer. It's
796 OK to do this here because we know this is a dynamically created
797 control, so the underlying storage for the info pointer is (a)
798 private to us, and (b) not in read-only storage. Either we do
799 this or we significantly complicate the underlying control
800 implementation. */
801 info = (struct pvr2_ctl_info *)(cptr->info);
802 if (qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY) {
803 if (info->set_value) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -0300804 info->set_value = NULL;
Mike Iselyb30d2442006-06-25 20:05:01 -0300805 }
806 } else {
807 if (!(info->set_value)) {
808 info->set_value = ctrl_cx2341x_set;
809 }
810 }
811 return qctrl.flags;
812}
813
Mike Iselyd8554972006-06-26 20:58:46 -0300814static int ctrl_streamingenabled_get(struct pvr2_ctrl *cptr,int *vp)
815{
Mike Isely681c7392007-11-26 01:48:52 -0300816 *vp = cptr->hdw->state_pipeline_req;
817 return 0;
818}
819
820static int ctrl_masterstate_get(struct pvr2_ctrl *cptr,int *vp)
821{
822 *vp = cptr->hdw->master_state;
Mike Iselyd8554972006-06-26 20:58:46 -0300823 return 0;
824}
825
826static int ctrl_hsm_get(struct pvr2_ctrl *cptr,int *vp)
827{
828 int result = pvr2_hdw_is_hsm(cptr->hdw);
829 *vp = PVR2_CVAL_HSM_FULL;
830 if (result < 0) *vp = PVR2_CVAL_HSM_FAIL;
831 if (result) *vp = PVR2_CVAL_HSM_HIGH;
832 return 0;
833}
834
835static int ctrl_stdavail_get(struct pvr2_ctrl *cptr,int *vp)
836{
837 *vp = cptr->hdw->std_mask_avail;
838 return 0;
839}
840
841static int ctrl_stdavail_set(struct pvr2_ctrl *cptr,int m,int v)
842{
843 struct pvr2_hdw *hdw = cptr->hdw;
844 v4l2_std_id ns;
845 ns = hdw->std_mask_avail;
846 ns = (ns & ~m) | (v & m);
847 if (ns == hdw->std_mask_avail) return 0;
848 hdw->std_mask_avail = ns;
849 pvr2_hdw_internal_set_std_avail(hdw);
850 pvr2_hdw_internal_find_stdenum(hdw);
851 return 0;
852}
853
854static int ctrl_std_val_to_sym(struct pvr2_ctrl *cptr,int msk,int val,
855 char *bufPtr,unsigned int bufSize,
856 unsigned int *len)
857{
858 *len = pvr2_std_id_to_str(bufPtr,bufSize,msk & val);
859 return 0;
860}
861
862static int ctrl_std_sym_to_val(struct pvr2_ctrl *cptr,
863 const char *bufPtr,unsigned int bufSize,
864 int *mskp,int *valp)
865{
866 int ret;
867 v4l2_std_id id;
868 ret = pvr2_std_str_to_id(&id,bufPtr,bufSize);
869 if (ret < 0) return ret;
870 if (mskp) *mskp = id;
871 if (valp) *valp = id;
872 return 0;
873}
874
875static int ctrl_stdcur_get(struct pvr2_ctrl *cptr,int *vp)
876{
877 *vp = cptr->hdw->std_mask_cur;
878 return 0;
879}
880
881static int ctrl_stdcur_set(struct pvr2_ctrl *cptr,int m,int v)
882{
883 struct pvr2_hdw *hdw = cptr->hdw;
884 v4l2_std_id ns;
885 ns = hdw->std_mask_cur;
886 ns = (ns & ~m) | (v & m);
887 if (ns == hdw->std_mask_cur) return 0;
888 hdw->std_mask_cur = ns;
889 hdw->std_dirty = !0;
890 pvr2_hdw_internal_find_stdenum(hdw);
891 return 0;
892}
893
894static int ctrl_stdcur_is_dirty(struct pvr2_ctrl *cptr)
895{
896 return cptr->hdw->std_dirty != 0;
897}
898
899static void ctrl_stdcur_clear_dirty(struct pvr2_ctrl *cptr)
900{
901 cptr->hdw->std_dirty = 0;
902}
903
904static int ctrl_signal_get(struct pvr2_ctrl *cptr,int *vp)
905{
Mike Isely18103c52007-01-20 00:09:47 -0300906 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300907 pvr2_hdw_status_poll(hdw);
Mike Isely18103c52007-01-20 00:09:47 -0300908 *vp = hdw->tuner_signal_info.signal;
909 return 0;
910}
911
912static int ctrl_audio_modes_present_get(struct pvr2_ctrl *cptr,int *vp)
913{
914 int val = 0;
915 unsigned int subchan;
916 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300917 pvr2_hdw_status_poll(hdw);
Mike Isely18103c52007-01-20 00:09:47 -0300918 subchan = hdw->tuner_signal_info.rxsubchans;
919 if (subchan & V4L2_TUNER_SUB_MONO) {
920 val |= (1 << V4L2_TUNER_MODE_MONO);
921 }
922 if (subchan & V4L2_TUNER_SUB_STEREO) {
923 val |= (1 << V4L2_TUNER_MODE_STEREO);
924 }
925 if (subchan & V4L2_TUNER_SUB_LANG1) {
926 val |= (1 << V4L2_TUNER_MODE_LANG1);
927 }
928 if (subchan & V4L2_TUNER_SUB_LANG2) {
929 val |= (1 << V4L2_TUNER_MODE_LANG2);
930 }
931 *vp = val;
Mike Iselyd8554972006-06-26 20:58:46 -0300932 return 0;
933}
934
Mike Iselyd8554972006-06-26 20:58:46 -0300935
936static int ctrl_stdenumcur_set(struct pvr2_ctrl *cptr,int m,int v)
937{
938 struct pvr2_hdw *hdw = cptr->hdw;
939 if (v < 0) return -EINVAL;
940 if (v > hdw->std_enum_cnt) return -EINVAL;
941 hdw->std_enum_cur = v;
942 if (!v) return 0;
943 v--;
944 if (hdw->std_mask_cur == hdw->std_defs[v].id) return 0;
945 hdw->std_mask_cur = hdw->std_defs[v].id;
946 hdw->std_dirty = !0;
947 return 0;
948}
949
950
951static int ctrl_stdenumcur_get(struct pvr2_ctrl *cptr,int *vp)
952{
953 *vp = cptr->hdw->std_enum_cur;
954 return 0;
955}
956
957
958static int ctrl_stdenumcur_is_dirty(struct pvr2_ctrl *cptr)
959{
960 return cptr->hdw->std_dirty != 0;
961}
962
963
964static void ctrl_stdenumcur_clear_dirty(struct pvr2_ctrl *cptr)
965{
966 cptr->hdw->std_dirty = 0;
967}
968
969
970#define DEFINT(vmin,vmax) \
971 .type = pvr2_ctl_int, \
972 .def.type_int.min_value = vmin, \
973 .def.type_int.max_value = vmax
974
975#define DEFENUM(tab) \
976 .type = pvr2_ctl_enum, \
Mike Isely27c7b712007-01-20 00:39:17 -0300977 .def.type_enum.count = ARRAY_SIZE(tab), \
Mike Iselyd8554972006-06-26 20:58:46 -0300978 .def.type_enum.value_names = tab
979
Mike Isely33213962006-06-25 20:04:40 -0300980#define DEFBOOL \
981 .type = pvr2_ctl_bool
982
Mike Iselyd8554972006-06-26 20:58:46 -0300983#define DEFMASK(msk,tab) \
984 .type = pvr2_ctl_bitmask, \
985 .def.type_bitmask.valid_bits = msk, \
986 .def.type_bitmask.bit_names = tab
987
988#define DEFREF(vname) \
989 .set_value = ctrl_set_##vname, \
990 .get_value = ctrl_get_##vname, \
991 .is_dirty = ctrl_isdirty_##vname, \
992 .clear_dirty = ctrl_cleardirty_##vname
993
994
995#define VCREATE_FUNCS(vname) \
996static int ctrl_get_##vname(struct pvr2_ctrl *cptr,int *vp) \
997{*vp = cptr->hdw->vname##_val; return 0;} \
998static int ctrl_set_##vname(struct pvr2_ctrl *cptr,int m,int v) \
999{cptr->hdw->vname##_val = v; cptr->hdw->vname##_dirty = !0; return 0;} \
1000static int ctrl_isdirty_##vname(struct pvr2_ctrl *cptr) \
1001{return cptr->hdw->vname##_dirty != 0;} \
1002static void ctrl_cleardirty_##vname(struct pvr2_ctrl *cptr) \
1003{cptr->hdw->vname##_dirty = 0;}
1004
1005VCREATE_FUNCS(brightness)
1006VCREATE_FUNCS(contrast)
1007VCREATE_FUNCS(saturation)
1008VCREATE_FUNCS(hue)
1009VCREATE_FUNCS(volume)
1010VCREATE_FUNCS(balance)
1011VCREATE_FUNCS(bass)
1012VCREATE_FUNCS(treble)
1013VCREATE_FUNCS(mute)
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001014VCREATE_FUNCS(cropl)
1015VCREATE_FUNCS(cropt)
1016VCREATE_FUNCS(cropw)
1017VCREATE_FUNCS(croph)
Mike Iselyc05c0462006-06-25 20:04:25 -03001018VCREATE_FUNCS(audiomode)
1019VCREATE_FUNCS(res_hor)
1020VCREATE_FUNCS(res_ver)
Mike Iselyd8554972006-06-26 20:58:46 -03001021VCREATE_FUNCS(srate)
Mike Iselyd8554972006-06-26 20:58:46 -03001022
Mike Iselyd8554972006-06-26 20:58:46 -03001023/* Table definition of all controls which can be manipulated */
1024static const struct pvr2_ctl_info control_defs[] = {
1025 {
1026 .v4l_id = V4L2_CID_BRIGHTNESS,
1027 .desc = "Brightness",
1028 .name = "brightness",
1029 .default_value = 128,
1030 DEFREF(brightness),
1031 DEFINT(0,255),
1032 },{
1033 .v4l_id = V4L2_CID_CONTRAST,
1034 .desc = "Contrast",
1035 .name = "contrast",
1036 .default_value = 68,
1037 DEFREF(contrast),
1038 DEFINT(0,127),
1039 },{
1040 .v4l_id = V4L2_CID_SATURATION,
1041 .desc = "Saturation",
1042 .name = "saturation",
1043 .default_value = 64,
1044 DEFREF(saturation),
1045 DEFINT(0,127),
1046 },{
1047 .v4l_id = V4L2_CID_HUE,
1048 .desc = "Hue",
1049 .name = "hue",
1050 .default_value = 0,
1051 DEFREF(hue),
1052 DEFINT(-128,127),
1053 },{
1054 .v4l_id = V4L2_CID_AUDIO_VOLUME,
1055 .desc = "Volume",
1056 .name = "volume",
Mike Isely139eecf2006-12-27 23:36:33 -03001057 .default_value = 62000,
Mike Iselyd8554972006-06-26 20:58:46 -03001058 DEFREF(volume),
1059 DEFINT(0,65535),
1060 },{
1061 .v4l_id = V4L2_CID_AUDIO_BALANCE,
1062 .desc = "Balance",
1063 .name = "balance",
1064 .default_value = 0,
1065 DEFREF(balance),
1066 DEFINT(-32768,32767),
1067 },{
1068 .v4l_id = V4L2_CID_AUDIO_BASS,
1069 .desc = "Bass",
1070 .name = "bass",
1071 .default_value = 0,
1072 DEFREF(bass),
1073 DEFINT(-32768,32767),
1074 },{
1075 .v4l_id = V4L2_CID_AUDIO_TREBLE,
1076 .desc = "Treble",
1077 .name = "treble",
1078 .default_value = 0,
1079 DEFREF(treble),
1080 DEFINT(-32768,32767),
1081 },{
1082 .v4l_id = V4L2_CID_AUDIO_MUTE,
1083 .desc = "Mute",
1084 .name = "mute",
1085 .default_value = 0,
1086 DEFREF(mute),
Mike Isely33213962006-06-25 20:04:40 -03001087 DEFBOOL,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001088 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001089 .desc = "Capture crop left margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001090 .name = "crop_left",
1091 .internal_id = PVR2_CID_CROPL,
1092 .default_value = 0,
1093 DEFREF(cropl),
1094 DEFINT(-129, 340),
1095 .get_min_value = ctrl_cropl_min_get,
1096 .get_max_value = ctrl_cropl_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001097 .get_def_value = ctrl_get_cropcapdl,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001098 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001099 .desc = "Capture crop top margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001100 .name = "crop_top",
1101 .internal_id = PVR2_CID_CROPT,
1102 .default_value = 0,
1103 DEFREF(cropt),
1104 DEFINT(-35, 544),
1105 .get_min_value = ctrl_cropt_min_get,
1106 .get_max_value = ctrl_cropt_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001107 .get_def_value = ctrl_get_cropcapdt,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001108 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001109 .desc = "Capture crop width",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001110 .name = "crop_width",
1111 .internal_id = PVR2_CID_CROPW,
1112 .default_value = 720,
1113 DEFREF(cropw),
Mike Isely432907f2008-08-31 21:02:20 -03001114 .get_max_value = ctrl_cropw_max_get,
1115 .get_def_value = ctrl_get_cropcapdw,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001116 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001117 .desc = "Capture crop height",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001118 .name = "crop_height",
1119 .internal_id = PVR2_CID_CROPH,
1120 .default_value = 480,
1121 DEFREF(croph),
Mike Isely432907f2008-08-31 21:02:20 -03001122 .get_max_value = ctrl_croph_max_get,
1123 .get_def_value = ctrl_get_cropcapdh,
1124 }, {
1125 .desc = "Capture capability pixel aspect numerator",
1126 .name = "cropcap_pixel_numerator",
1127 .internal_id = PVR2_CID_CROPCAPPAN,
1128 .get_value = ctrl_get_cropcappan,
1129 }, {
1130 .desc = "Capture capability pixel aspect denominator",
1131 .name = "cropcap_pixel_denominator",
1132 .internal_id = PVR2_CID_CROPCAPPAD,
1133 .get_value = ctrl_get_cropcappad,
1134 }, {
1135 .desc = "Capture capability bounds top",
1136 .name = "cropcap_bounds_top",
1137 .internal_id = PVR2_CID_CROPCAPBT,
1138 .get_value = ctrl_get_cropcapbt,
1139 }, {
1140 .desc = "Capture capability bounds left",
1141 .name = "cropcap_bounds_left",
1142 .internal_id = PVR2_CID_CROPCAPBL,
1143 .get_value = ctrl_get_cropcapbl,
1144 }, {
1145 .desc = "Capture capability bounds width",
1146 .name = "cropcap_bounds_width",
1147 .internal_id = PVR2_CID_CROPCAPBW,
1148 .get_value = ctrl_get_cropcapbw,
1149 }, {
1150 .desc = "Capture capability bounds height",
1151 .name = "cropcap_bounds_height",
1152 .internal_id = PVR2_CID_CROPCAPBH,
1153 .get_value = ctrl_get_cropcapbh,
Mike Iselyd8554972006-06-26 20:58:46 -03001154 },{
Mike Iselyc05c0462006-06-25 20:04:25 -03001155 .desc = "Video Source",
1156 .name = "input",
1157 .internal_id = PVR2_CID_INPUT,
1158 .default_value = PVR2_CVAL_INPUT_TV,
Mike Isely29bf5b12008-04-22 14:45:37 -03001159 .check_value = ctrl_check_input,
Mike Iselyc05c0462006-06-25 20:04:25 -03001160 DEFREF(input),
1161 DEFENUM(control_values_input),
1162 },{
1163 .desc = "Audio Mode",
1164 .name = "audio_mode",
1165 .internal_id = PVR2_CID_AUDIOMODE,
1166 .default_value = V4L2_TUNER_MODE_STEREO,
1167 DEFREF(audiomode),
1168 DEFENUM(control_values_audiomode),
1169 },{
1170 .desc = "Horizontal capture resolution",
1171 .name = "resolution_hor",
1172 .internal_id = PVR2_CID_HRES,
1173 .default_value = 720,
1174 DEFREF(res_hor),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001175 DEFINT(19,720),
Mike Iselyc05c0462006-06-25 20:04:25 -03001176 },{
1177 .desc = "Vertical capture resolution",
1178 .name = "resolution_ver",
1179 .internal_id = PVR2_CID_VRES,
1180 .default_value = 480,
1181 DEFREF(res_ver),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001182 DEFINT(17,576),
1183 /* Hook in check for video standard and adjust maximum
1184 depending on the standard. */
1185 .get_max_value = ctrl_vres_max_get,
1186 .get_min_value = ctrl_vres_min_get,
Mike Iselyc05c0462006-06-25 20:04:25 -03001187 },{
Mike Iselyb30d2442006-06-25 20:05:01 -03001188 .v4l_id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ,
Mike Isely434449f2006-08-08 09:10:06 -03001189 .default_value = V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000,
1190 .desc = "Audio Sampling Frequency",
Mike Iselyd8554972006-06-26 20:58:46 -03001191 .name = "srate",
Mike Iselyd8554972006-06-26 20:58:46 -03001192 DEFREF(srate),
1193 DEFENUM(control_values_srate),
1194 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001195 .desc = "Tuner Frequency (Hz)",
1196 .name = "frequency",
1197 .internal_id = PVR2_CID_FREQUENCY,
Mike Isely1bde0282006-12-27 23:30:13 -03001198 .default_value = 0,
Mike Iselyd8554972006-06-26 20:58:46 -03001199 .set_value = ctrl_freq_set,
1200 .get_value = ctrl_freq_get,
1201 .is_dirty = ctrl_freq_is_dirty,
1202 .clear_dirty = ctrl_freq_clear_dirty,
Mike Isely644afdb2007-01-20 00:19:23 -03001203 DEFINT(0,0),
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -03001204 /* Hook in check for input value (tv/radio) and adjust
1205 max/min values accordingly */
1206 .get_max_value = ctrl_freq_max_get,
1207 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001208 },{
1209 .desc = "Channel",
1210 .name = "channel",
1211 .set_value = ctrl_channel_set,
1212 .get_value = ctrl_channel_get,
1213 DEFINT(0,FREQTABLE_SIZE),
1214 },{
1215 .desc = "Channel Program Frequency",
1216 .name = "freq_table_value",
1217 .set_value = ctrl_channelfreq_set,
1218 .get_value = ctrl_channelfreq_get,
Mike Isely644afdb2007-01-20 00:19:23 -03001219 DEFINT(0,0),
Mike Isely1bde0282006-12-27 23:30:13 -03001220 /* Hook in check for input value (tv/radio) and adjust
1221 max/min values accordingly */
Mike Isely1bde0282006-12-27 23:30:13 -03001222 .get_max_value = ctrl_freq_max_get,
1223 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001224 },{
1225 .desc = "Channel Program ID",
1226 .name = "freq_table_channel",
1227 .set_value = ctrl_channelprog_set,
1228 .get_value = ctrl_channelprog_get,
1229 DEFINT(0,FREQTABLE_SIZE),
1230 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001231 .desc = "Streaming Enabled",
1232 .name = "streaming_enabled",
1233 .get_value = ctrl_streamingenabled_get,
Mike Isely33213962006-06-25 20:04:40 -03001234 DEFBOOL,
Mike Iselyd8554972006-06-26 20:58:46 -03001235 },{
1236 .desc = "USB Speed",
1237 .name = "usb_speed",
1238 .get_value = ctrl_hsm_get,
1239 DEFENUM(control_values_hsm),
1240 },{
Mike Isely681c7392007-11-26 01:48:52 -03001241 .desc = "Master State",
1242 .name = "master_state",
1243 .get_value = ctrl_masterstate_get,
1244 DEFENUM(pvr2_state_names),
1245 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001246 .desc = "Signal Present",
1247 .name = "signal_present",
1248 .get_value = ctrl_signal_get,
Mike Isely18103c52007-01-20 00:09:47 -03001249 DEFINT(0,65535),
1250 },{
1251 .desc = "Audio Modes Present",
1252 .name = "audio_modes_present",
1253 .get_value = ctrl_audio_modes_present_get,
1254 /* For this type we "borrow" the V4L2_TUNER_MODE enum from
1255 v4l. Nothing outside of this module cares about this,
1256 but I reuse it in order to also reuse the
1257 control_values_audiomode string table. */
1258 DEFMASK(((1 << V4L2_TUNER_MODE_MONO)|
1259 (1 << V4L2_TUNER_MODE_STEREO)|
1260 (1 << V4L2_TUNER_MODE_LANG1)|
1261 (1 << V4L2_TUNER_MODE_LANG2)),
1262 control_values_audiomode),
Mike Iselyd8554972006-06-26 20:58:46 -03001263 },{
1264 .desc = "Video Standards Available Mask",
1265 .name = "video_standard_mask_available",
1266 .internal_id = PVR2_CID_STDAVAIL,
1267 .skip_init = !0,
1268 .get_value = ctrl_stdavail_get,
1269 .set_value = ctrl_stdavail_set,
1270 .val_to_sym = ctrl_std_val_to_sym,
1271 .sym_to_val = ctrl_std_sym_to_val,
1272 .type = pvr2_ctl_bitmask,
1273 },{
1274 .desc = "Video Standards In Use Mask",
1275 .name = "video_standard_mask_active",
1276 .internal_id = PVR2_CID_STDCUR,
1277 .skip_init = !0,
1278 .get_value = ctrl_stdcur_get,
1279 .set_value = ctrl_stdcur_set,
1280 .is_dirty = ctrl_stdcur_is_dirty,
1281 .clear_dirty = ctrl_stdcur_clear_dirty,
1282 .val_to_sym = ctrl_std_val_to_sym,
1283 .sym_to_val = ctrl_std_sym_to_val,
1284 .type = pvr2_ctl_bitmask,
1285 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001286 .desc = "Video Standard Name",
1287 .name = "video_standard",
1288 .internal_id = PVR2_CID_STDENUM,
1289 .skip_init = !0,
1290 .get_value = ctrl_stdenumcur_get,
1291 .set_value = ctrl_stdenumcur_set,
1292 .is_dirty = ctrl_stdenumcur_is_dirty,
1293 .clear_dirty = ctrl_stdenumcur_clear_dirty,
1294 .type = pvr2_ctl_enum,
1295 }
1296};
1297
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001298#define CTRLDEF_COUNT ARRAY_SIZE(control_defs)
Mike Iselyd8554972006-06-26 20:58:46 -03001299
1300
1301const char *pvr2_config_get_name(enum pvr2_config cfg)
1302{
1303 switch (cfg) {
1304 case pvr2_config_empty: return "empty";
1305 case pvr2_config_mpeg: return "mpeg";
1306 case pvr2_config_vbi: return "vbi";
Mike Isely16eb40d2006-12-30 18:27:32 -03001307 case pvr2_config_pcm: return "pcm";
1308 case pvr2_config_rawvideo: return "raw video";
Mike Iselyd8554972006-06-26 20:58:46 -03001309 }
1310 return "<unknown>";
1311}
1312
1313
1314struct usb_device *pvr2_hdw_get_dev(struct pvr2_hdw *hdw)
1315{
1316 return hdw->usb_dev;
1317}
1318
1319
1320unsigned long pvr2_hdw_get_sn(struct pvr2_hdw *hdw)
1321{
1322 return hdw->serial_number;
1323}
1324
Mike Isely31a18542007-04-08 01:11:47 -03001325
1326const char *pvr2_hdw_get_bus_info(struct pvr2_hdw *hdw)
1327{
1328 return hdw->bus_info;
1329}
1330
1331
Mike Isely13a88792009-01-14 04:22:56 -03001332const char *pvr2_hdw_get_device_identifier(struct pvr2_hdw *hdw)
1333{
1334 return hdw->identifier;
1335}
1336
1337
Mike Isely1bde0282006-12-27 23:30:13 -03001338unsigned long pvr2_hdw_get_cur_freq(struct pvr2_hdw *hdw)
1339{
1340 return hdw->freqSelector ? hdw->freqValTelevision : hdw->freqValRadio;
1341}
1342
1343/* Set the currently tuned frequency and account for all possible
1344 driver-core side effects of this action. */
Adrian Bunkf55a8712008-04-18 05:38:56 -03001345static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *hdw,unsigned long val)
Mike Isely1bde0282006-12-27 23:30:13 -03001346{
Mike Isely7c74e572007-01-20 00:15:41 -03001347 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
Mike Isely1bde0282006-12-27 23:30:13 -03001348 if (hdw->freqSelector) {
1349 /* Swing over to radio frequency selection */
1350 hdw->freqSelector = 0;
1351 hdw->freqDirty = !0;
1352 }
Mike Isely1bde0282006-12-27 23:30:13 -03001353 if (hdw->freqValRadio != val) {
1354 hdw->freqValRadio = val;
1355 hdw->freqSlotRadio = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001356 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001357 }
Mike Isely7c74e572007-01-20 00:15:41 -03001358 } else {
Mike Isely1bde0282006-12-27 23:30:13 -03001359 if (!(hdw->freqSelector)) {
1360 /* Swing over to television frequency selection */
1361 hdw->freqSelector = 1;
1362 hdw->freqDirty = !0;
1363 }
Mike Isely1bde0282006-12-27 23:30:13 -03001364 if (hdw->freqValTelevision != val) {
1365 hdw->freqValTelevision = val;
1366 hdw->freqSlotTelevision = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001367 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001368 }
Mike Isely1bde0282006-12-27 23:30:13 -03001369 }
1370}
1371
Mike Iselyd8554972006-06-26 20:58:46 -03001372int pvr2_hdw_get_unit_number(struct pvr2_hdw *hdw)
1373{
1374 return hdw->unit_number;
1375}
1376
1377
1378/* Attempt to locate one of the given set of files. Messages are logged
1379 appropriate to what has been found. The return value will be 0 or
1380 greater on success (it will be the index of the file name found) and
1381 fw_entry will be filled in. Otherwise a negative error is returned on
1382 failure. If the return value is -ENOENT then no viable firmware file
1383 could be located. */
1384static int pvr2_locate_firmware(struct pvr2_hdw *hdw,
1385 const struct firmware **fw_entry,
1386 const char *fwtypename,
1387 unsigned int fwcount,
1388 const char *fwnames[])
1389{
1390 unsigned int idx;
1391 int ret = -EINVAL;
1392 for (idx = 0; idx < fwcount; idx++) {
1393 ret = request_firmware(fw_entry,
1394 fwnames[idx],
1395 &hdw->usb_dev->dev);
1396 if (!ret) {
1397 trace_firmware("Located %s firmware: %s;"
1398 " uploading...",
1399 fwtypename,
1400 fwnames[idx]);
1401 return idx;
1402 }
1403 if (ret == -ENOENT) continue;
1404 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1405 "request_firmware fatal error with code=%d",ret);
1406 return ret;
1407 }
1408 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1409 "***WARNING***"
1410 " Device %s firmware"
1411 " seems to be missing.",
1412 fwtypename);
1413 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1414 "Did you install the pvrusb2 firmware files"
1415 " in their proper location?");
1416 if (fwcount == 1) {
1417 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1418 "request_firmware unable to locate %s file %s",
1419 fwtypename,fwnames[0]);
1420 } else {
1421 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1422 "request_firmware unable to locate"
1423 " one of the following %s files:",
1424 fwtypename);
1425 for (idx = 0; idx < fwcount; idx++) {
1426 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1427 "request_firmware: Failed to find %s",
1428 fwnames[idx]);
1429 }
1430 }
1431 return ret;
1432}
1433
1434
1435/*
1436 * pvr2_upload_firmware1().
1437 *
1438 * Send the 8051 firmware to the device. After the upload, arrange for
1439 * device to re-enumerate.
1440 *
1441 * NOTE : the pointer to the firmware data given by request_firmware()
1442 * is not suitable for an usb transaction.
1443 *
1444 */
Adrian Bunk07e337e2006-06-30 11:30:20 -03001445static int pvr2_upload_firmware1(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03001446{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001447 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001448 void *fw_ptr;
1449 unsigned int pipe;
1450 int ret;
1451 u16 address;
Mike Isely1d643a32007-09-08 22:18:50 -03001452
Mike Isely989eb152007-11-26 01:53:12 -03001453 if (!hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03001454 hdw->fw1_state = FW1_STATE_OK;
Mike Isely56dcbfa2007-11-26 02:00:51 -03001455 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1456 "Connected device type defines"
1457 " no firmware to upload; ignoring firmware");
1458 return -ENOTTY;
Mike Isely1d643a32007-09-08 22:18:50 -03001459 }
1460
Mike Iselyd8554972006-06-26 20:58:46 -03001461 hdw->fw1_state = FW1_STATE_FAILED; // default result
1462
1463 trace_firmware("pvr2_upload_firmware1");
1464
1465 ret = pvr2_locate_firmware(hdw,&fw_entry,"fx2 controller",
Mike Isely989eb152007-11-26 01:53:12 -03001466 hdw->hdw_desc->fx2_firmware.cnt,
1467 hdw->hdw_desc->fx2_firmware.lst);
Mike Iselyd8554972006-06-26 20:58:46 -03001468 if (ret < 0) {
1469 if (ret == -ENOENT) hdw->fw1_state = FW1_STATE_MISSING;
1470 return ret;
1471 }
1472
Mike Iselyd8554972006-06-26 20:58:46 -03001473 usb_clear_halt(hdw->usb_dev, usb_sndbulkpipe(hdw->usb_dev, 0 & 0x7f));
1474
1475 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
1476
1477 if (fw_entry->size != 0x2000){
1478 pvr2_trace(PVR2_TRACE_ERROR_LEGS,"wrong fx2 firmware size");
1479 release_firmware(fw_entry);
1480 return -ENOMEM;
1481 }
1482
1483 fw_ptr = kmalloc(0x800, GFP_KERNEL);
1484 if (fw_ptr == NULL){
1485 release_firmware(fw_entry);
1486 return -ENOMEM;
1487 }
1488
1489 /* We have to hold the CPU during firmware upload. */
1490 pvr2_hdw_cpureset_assert(hdw,1);
1491
1492 /* upload the firmware to address 0000-1fff in 2048 (=0x800) bytes
1493 chunk. */
1494
1495 ret = 0;
1496 for(address = 0; address < fw_entry->size; address += 0x800) {
1497 memcpy(fw_ptr, fw_entry->data + address, 0x800);
1498 ret += usb_control_msg(hdw->usb_dev, pipe, 0xa0, 0x40, address,
1499 0, fw_ptr, 0x800, HZ);
1500 }
1501
1502 trace_firmware("Upload done, releasing device's CPU");
1503
1504 /* Now release the CPU. It will disconnect and reconnect later. */
1505 pvr2_hdw_cpureset_assert(hdw,0);
1506
1507 kfree(fw_ptr);
1508 release_firmware(fw_entry);
1509
1510 trace_firmware("Upload done (%d bytes sent)",ret);
1511
1512 /* We should have written 8192 bytes */
1513 if (ret == 8192) {
1514 hdw->fw1_state = FW1_STATE_RELOAD;
1515 return 0;
1516 }
1517
1518 return -EIO;
1519}
1520
1521
1522/*
1523 * pvr2_upload_firmware2()
1524 *
1525 * This uploads encoder firmware on endpoint 2.
1526 *
1527 */
1528
1529int pvr2_upload_firmware2(struct pvr2_hdw *hdw)
1530{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001531 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001532 void *fw_ptr;
Mike Isely90060d32007-02-08 02:02:53 -03001533 unsigned int pipe, fw_len, fw_done, bcnt, icnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001534 int actual_length;
1535 int ret = 0;
1536 int fwidx;
1537 static const char *fw_files[] = {
1538 CX2341X_FIRM_ENC_FILENAME,
1539 };
1540
Mike Isely989eb152007-11-26 01:53:12 -03001541 if (hdw->hdw_desc->flag_skip_cx23416_firmware) {
Mike Isely1d643a32007-09-08 22:18:50 -03001542 return 0;
1543 }
1544
Mike Iselyd8554972006-06-26 20:58:46 -03001545 trace_firmware("pvr2_upload_firmware2");
1546
1547 ret = pvr2_locate_firmware(hdw,&fw_entry,"encoder",
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001548 ARRAY_SIZE(fw_files), fw_files);
Mike Iselyd8554972006-06-26 20:58:46 -03001549 if (ret < 0) return ret;
1550 fwidx = ret;
1551 ret = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -03001552 /* Since we're about to completely reinitialize the encoder,
1553 invalidate our cached copy of its configuration state. Next
1554 time we configure the encoder, then we'll fully configure it. */
1555 hdw->enc_cur_valid = 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001556
Mike Iselyd913d632008-04-06 04:04:35 -03001557 /* Encoder is about to be reset so note that as far as we're
1558 concerned now, the encoder has never been run. */
1559 del_timer_sync(&hdw->encoder_run_timer);
1560 if (hdw->state_encoder_runok) {
1561 hdw->state_encoder_runok = 0;
1562 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
1563 }
1564
Mike Iselyd8554972006-06-26 20:58:46 -03001565 /* First prepare firmware loading */
1566 ret |= pvr2_write_register(hdw, 0x0048, 0xffffffff); /*interrupt mask*/
1567 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000088); /*gpio dir*/
1568 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1569 ret |= pvr2_hdw_cmd_deep_reset(hdw);
1570 ret |= pvr2_write_register(hdw, 0xa064, 0x00000000); /*APU command*/
1571 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000408); /*gpio dir*/
1572 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1573 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffed); /*VPU ctrl*/
1574 ret |= pvr2_write_register(hdw, 0x9054, 0xfffffffd); /*reset hw blocks*/
1575 ret |= pvr2_write_register(hdw, 0x07f8, 0x80000800); /*encoder SDRAM refresh*/
1576 ret |= pvr2_write_register(hdw, 0x07fc, 0x0000001a); /*encoder SDRAM pre-charge*/
1577 ret |= pvr2_write_register(hdw, 0x0700, 0x00000000); /*I2C clock*/
1578 ret |= pvr2_write_register(hdw, 0xaa00, 0x00000000); /*unknown*/
1579 ret |= pvr2_write_register(hdw, 0xaa04, 0x00057810); /*unknown*/
1580 ret |= pvr2_write_register(hdw, 0xaa10, 0x00148500); /*unknown*/
1581 ret |= pvr2_write_register(hdw, 0xaa18, 0x00840000); /*unknown*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001582 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_FWPOST1);
1583 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001584
1585 if (ret) {
1586 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1587 "firmware2 upload prep failed, ret=%d",ret);
1588 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001589 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001590 }
1591
1592 /* Now send firmware */
1593
1594 fw_len = fw_entry->size;
1595
Mike Isely90060d32007-02-08 02:02:53 -03001596 if (fw_len % sizeof(u32)) {
Mike Iselyd8554972006-06-26 20:58:46 -03001597 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1598 "size of %s firmware"
Mike Isely48dc30a2007-03-03 10:13:05 -02001599 " must be a multiple of %zu bytes",
Mike Isely90060d32007-02-08 02:02:53 -03001600 fw_files[fwidx],sizeof(u32));
Mike Iselyd8554972006-06-26 20:58:46 -03001601 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001602 ret = -EINVAL;
1603 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001604 }
1605
1606 fw_ptr = kmalloc(FIRMWARE_CHUNK_SIZE, GFP_KERNEL);
1607 if (fw_ptr == NULL){
1608 release_firmware(fw_entry);
1609 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1610 "failed to allocate memory for firmware2 upload");
Mike Isely21684ba2008-04-21 03:49:33 -03001611 ret = -ENOMEM;
1612 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001613 }
1614
1615 pipe = usb_sndbulkpipe(hdw->usb_dev, PVR2_FIRMWARE_ENDPOINT);
1616
Mike Isely90060d32007-02-08 02:02:53 -03001617 fw_done = 0;
1618 for (fw_done = 0; fw_done < fw_len;) {
1619 bcnt = fw_len - fw_done;
1620 if (bcnt > FIRMWARE_CHUNK_SIZE) bcnt = FIRMWARE_CHUNK_SIZE;
1621 memcpy(fw_ptr, fw_entry->data + fw_done, bcnt);
1622 /* Usbsnoop log shows that we must swap bytes... */
Mike Isely5f33df12008-08-30 15:09:31 -03001623 /* Some background info: The data being swapped here is a
1624 firmware image destined for the mpeg encoder chip that
1625 lives at the other end of a USB endpoint. The encoder
1626 chip always talks in 32 bit chunks and its storage is
1627 organized into 32 bit words. However from the file
1628 system to the encoder chip everything is purely a byte
1629 stream. The firmware file's contents are always 32 bit
1630 swapped from what the encoder expects. Thus the need
1631 always exists to swap the bytes regardless of the endian
1632 type of the host processor and therefore swab32() makes
1633 the most sense. */
Mike Isely90060d32007-02-08 02:02:53 -03001634 for (icnt = 0; icnt < bcnt/4 ; icnt++)
Harvey Harrison513edce2008-08-18 17:38:01 -03001635 ((u32 *)fw_ptr)[icnt] = swab32(((u32 *)fw_ptr)[icnt]);
Mike Iselyd8554972006-06-26 20:58:46 -03001636
Mike Isely90060d32007-02-08 02:02:53 -03001637 ret |= usb_bulk_msg(hdw->usb_dev, pipe, fw_ptr,bcnt,
Mike Iselyd8554972006-06-26 20:58:46 -03001638 &actual_length, HZ);
Mike Isely90060d32007-02-08 02:02:53 -03001639 ret |= (actual_length != bcnt);
1640 if (ret) break;
1641 fw_done += bcnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001642 }
1643
1644 trace_firmware("upload of %s : %i / %i ",
1645 fw_files[fwidx],fw_done,fw_len);
1646
1647 kfree(fw_ptr);
1648 release_firmware(fw_entry);
1649
1650 if (ret) {
1651 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1652 "firmware2 upload transfer failure");
Mike Isely21684ba2008-04-21 03:49:33 -03001653 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001654 }
1655
1656 /* Finish upload */
1657
1658 ret |= pvr2_write_register(hdw, 0x9054, 0xffffffff); /*reset hw blocks*/
1659 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffe8); /*VPU ctrl*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001660 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001661
1662 if (ret) {
1663 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1664 "firmware2 upload post-proc failure");
Mike Iselyd8554972006-06-26 20:58:46 -03001665 }
Mike Isely21684ba2008-04-21 03:49:33 -03001666
1667 done:
Mike Isely1df59f02008-04-21 03:50:39 -03001668 if (hdw->hdw_desc->signal_routing_scheme ==
1669 PVR2_ROUTING_SCHEME_GOTVIEW) {
1670 /* Ensure that GPIO 11 is set to output for GOTVIEW
1671 hardware. */
1672 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
1673 }
Mike Iselyd8554972006-06-26 20:58:46 -03001674 return ret;
1675}
1676
1677
Mike Isely681c7392007-11-26 01:48:52 -03001678static const char *pvr2_get_state_name(unsigned int st)
Mike Iselyd8554972006-06-26 20:58:46 -03001679{
Mike Isely681c7392007-11-26 01:48:52 -03001680 if (st < ARRAY_SIZE(pvr2_state_names)) {
1681 return pvr2_state_names[st];
Mike Iselyd8554972006-06-26 20:58:46 -03001682 }
Mike Isely681c7392007-11-26 01:48:52 -03001683 return "???";
Mike Iselyd8554972006-06-26 20:58:46 -03001684}
1685
Mike Isely681c7392007-11-26 01:48:52 -03001686static int pvr2_decoder_enable(struct pvr2_hdw *hdw,int enablefl)
Mike Iselyd8554972006-06-26 20:58:46 -03001687{
Mike Iselyaf78e162009-03-07 00:21:30 -03001688 /* Even though we really only care about the video decoder chip at
1689 this point, we'll broadcast stream on/off to all sub-devices
1690 anyway, just in case somebody else wants to hear the
1691 command... */
Mike Iselye2605082009-03-07 01:50:48 -03001692 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 stream=%s",
1693 (enablefl ? "on" : "off"));
Mike Iselyaf78e162009-03-07 00:21:30 -03001694 v4l2_device_call_all(&hdw->v4l2_dev, 0, video, s_stream, enablefl);
1695 if (hdw->decoder_client_id) {
1696 /* We get here if the encoder has been noticed. Otherwise
1697 we'll issue a warning to the user (which should
1698 normally never happen). */
1699 return 0;
1700 }
1701 if (!hdw->flag_decoder_missed) {
1702 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1703 "WARNING: No decoder present");
1704 hdw->flag_decoder_missed = !0;
1705 trace_stbit("flag_decoder_missed",
1706 hdw->flag_decoder_missed);
1707 }
1708 return -EIO;
Mike Iselyd8554972006-06-26 20:58:46 -03001709}
1710
1711
Mike Isely681c7392007-11-26 01:48:52 -03001712int pvr2_hdw_get_state(struct pvr2_hdw *hdw)
1713{
1714 return hdw->master_state;
1715}
1716
1717
1718static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *hdw)
1719{
1720 if (!hdw->flag_tripped) return 0;
1721 hdw->flag_tripped = 0;
1722 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1723 "Clearing driver error statuss");
1724 return !0;
1725}
1726
1727
1728int pvr2_hdw_untrip(struct pvr2_hdw *hdw)
1729{
1730 int fl;
1731 LOCK_TAKE(hdw->big_lock); do {
1732 fl = pvr2_hdw_untrip_unlocked(hdw);
1733 } while (0); LOCK_GIVE(hdw->big_lock);
1734 if (fl) pvr2_hdw_state_sched(hdw);
1735 return 0;
1736}
1737
1738
Mike Isely681c7392007-11-26 01:48:52 -03001739
1740
Mike Iselyd8554972006-06-26 20:58:46 -03001741int pvr2_hdw_get_streaming(struct pvr2_hdw *hdw)
1742{
Mike Isely681c7392007-11-26 01:48:52 -03001743 return hdw->state_pipeline_req != 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001744}
1745
1746
1747int pvr2_hdw_set_streaming(struct pvr2_hdw *hdw,int enable_flag)
1748{
Mike Isely681c7392007-11-26 01:48:52 -03001749 int ret,st;
Mike Iselyd8554972006-06-26 20:58:46 -03001750 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03001751 pvr2_hdw_untrip_unlocked(hdw);
1752 if ((!enable_flag) != !(hdw->state_pipeline_req)) {
1753 hdw->state_pipeline_req = enable_flag != 0;
1754 pvr2_trace(PVR2_TRACE_START_STOP,
1755 "/*--TRACE_STREAM--*/ %s",
1756 enable_flag ? "enable" : "disable");
1757 }
1758 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001759 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001760 if ((ret = pvr2_hdw_wait(hdw,0)) < 0) return ret;
1761 if (enable_flag) {
1762 while ((st = hdw->master_state) != PVR2_STATE_RUN) {
1763 if (st != PVR2_STATE_READY) return -EIO;
1764 if ((ret = pvr2_hdw_wait(hdw,st)) < 0) return ret;
1765 }
1766 }
Mike Iselyd8554972006-06-26 20:58:46 -03001767 return 0;
1768}
1769
1770
1771int pvr2_hdw_set_stream_type(struct pvr2_hdw *hdw,enum pvr2_config config)
1772{
Mike Isely681c7392007-11-26 01:48:52 -03001773 int fl;
Mike Iselyd8554972006-06-26 20:58:46 -03001774 LOCK_TAKE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001775 if ((fl = (hdw->desired_stream_type != config)) != 0) {
1776 hdw->desired_stream_type = config;
1777 hdw->state_pipeline_config = 0;
1778 trace_stbit("state_pipeline_config",
1779 hdw->state_pipeline_config);
1780 pvr2_hdw_state_sched(hdw);
1781 }
Mike Iselyd8554972006-06-26 20:58:46 -03001782 LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001783 if (fl) return 0;
1784 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03001785}
1786
1787
1788static int get_default_tuner_type(struct pvr2_hdw *hdw)
1789{
1790 int unit_number = hdw->unit_number;
1791 int tp = -1;
1792 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1793 tp = tuner[unit_number];
1794 }
1795 if (tp < 0) return -EINVAL;
1796 hdw->tuner_type = tp;
Mike Iselyaaf78842007-11-26 02:04:11 -03001797 hdw->tuner_updated = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03001798 return 0;
1799}
1800
1801
1802static v4l2_std_id get_default_standard(struct pvr2_hdw *hdw)
1803{
1804 int unit_number = hdw->unit_number;
1805 int tp = 0;
1806 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1807 tp = video_std[unit_number];
Mike Isely6a540252007-12-02 23:51:34 -03001808 if (tp) return tp;
Mike Iselyd8554972006-06-26 20:58:46 -03001809 }
Mike Isely6a540252007-12-02 23:51:34 -03001810 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001811}
1812
1813
1814static unsigned int get_default_error_tolerance(struct pvr2_hdw *hdw)
1815{
1816 int unit_number = hdw->unit_number;
1817 int tp = 0;
1818 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1819 tp = tolerance[unit_number];
1820 }
1821 return tp;
1822}
1823
1824
1825static int pvr2_hdw_check_firmware(struct pvr2_hdw *hdw)
1826{
1827 /* Try a harmless request to fetch the eeprom's address over
1828 endpoint 1. See what happens. Only the full FX2 image can
1829 respond to this. If this probe fails then likely the FX2
1830 firmware needs be loaded. */
1831 int result;
1832 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03001833 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03001834 result = pvr2_send_request_ex(hdw,HZ*1,!0,
1835 hdw->cmd_buffer,1,
1836 hdw->cmd_buffer,1);
1837 if (result < 0) break;
1838 } while(0); LOCK_GIVE(hdw->ctl_lock);
1839 if (result) {
1840 pvr2_trace(PVR2_TRACE_INIT,
1841 "Probe of device endpoint 1 result status %d",
1842 result);
1843 } else {
1844 pvr2_trace(PVR2_TRACE_INIT,
1845 "Probe of device endpoint 1 succeeded");
1846 }
1847 return result == 0;
1848}
1849
Mike Isely9f66d4e2007-09-08 22:28:51 -03001850struct pvr2_std_hack {
1851 v4l2_std_id pat; /* Pattern to match */
1852 v4l2_std_id msk; /* Which bits we care about */
1853 v4l2_std_id std; /* What additional standards or default to set */
1854};
1855
1856/* This data structure labels specific combinations of standards from
1857 tveeprom that we'll try to recognize. If we recognize one, then assume
1858 a specified default standard to use. This is here because tveeprom only
1859 tells us about available standards not the intended default standard (if
1860 any) for the device in question. We guess the default based on what has
1861 been reported as available. Note that this is only for guessing a
1862 default - which can always be overridden explicitly - and if the user
1863 has otherwise named a default then that default will always be used in
1864 place of this table. */
Tobias Klauserebff0332008-04-22 14:45:45 -03001865static const struct pvr2_std_hack std_eeprom_maps[] = {
Mike Isely9f66d4e2007-09-08 22:28:51 -03001866 { /* PAL(B/G) */
1867 .pat = V4L2_STD_B|V4L2_STD_GH,
1868 .std = V4L2_STD_PAL_B|V4L2_STD_PAL_B1|V4L2_STD_PAL_G,
1869 },
1870 { /* NTSC(M) */
1871 .pat = V4L2_STD_MN,
1872 .std = V4L2_STD_NTSC_M,
1873 },
1874 { /* PAL(I) */
1875 .pat = V4L2_STD_PAL_I,
1876 .std = V4L2_STD_PAL_I,
1877 },
1878 { /* SECAM(L/L') */
1879 .pat = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1880 .std = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1881 },
1882 { /* PAL(D/D1/K) */
1883 .pat = V4L2_STD_DK,
Roel Kluinea2562d2007-12-02 23:04:57 -03001884 .std = V4L2_STD_PAL_D|V4L2_STD_PAL_D1|V4L2_STD_PAL_K,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001885 },
1886};
1887
Mike Iselyd8554972006-06-26 20:58:46 -03001888static void pvr2_hdw_setup_std(struct pvr2_hdw *hdw)
1889{
1890 char buf[40];
1891 unsigned int bcnt;
Mike Isely3d290bd2007-12-03 01:47:12 -03001892 v4l2_std_id std1,std2,std3;
Mike Iselyd8554972006-06-26 20:58:46 -03001893
1894 std1 = get_default_standard(hdw);
Mike Isely3d290bd2007-12-03 01:47:12 -03001895 std3 = std1 ? 0 : hdw->hdw_desc->default_std_mask;
Mike Iselyd8554972006-06-26 20:58:46 -03001896
1897 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),hdw->std_mask_eeprom);
Mike Isely56585382007-09-08 22:32:12 -03001898 pvr2_trace(PVR2_TRACE_STD,
Mike Isely56dcbfa2007-11-26 02:00:51 -03001899 "Supported video standard(s) reported available"
1900 " in hardware: %.*s",
Mike Iselyd8554972006-06-26 20:58:46 -03001901 bcnt,buf);
1902
1903 hdw->std_mask_avail = hdw->std_mask_eeprom;
1904
Mike Isely3d290bd2007-12-03 01:47:12 -03001905 std2 = (std1|std3) & ~hdw->std_mask_avail;
Mike Iselyd8554972006-06-26 20:58:46 -03001906 if (std2) {
1907 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std2);
Mike Isely56585382007-09-08 22:32:12 -03001908 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001909 "Expanding supported video standards"
1910 " to include: %.*s",
1911 bcnt,buf);
1912 hdw->std_mask_avail |= std2;
1913 }
1914
1915 pvr2_hdw_internal_set_std_avail(hdw);
1916
1917 if (std1) {
1918 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std1);
Mike Isely56585382007-09-08 22:32:12 -03001919 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001920 "Initial video standard forced to %.*s",
1921 bcnt,buf);
1922 hdw->std_mask_cur = std1;
1923 hdw->std_dirty = !0;
1924 pvr2_hdw_internal_find_stdenum(hdw);
1925 return;
1926 }
Mike Isely3d290bd2007-12-03 01:47:12 -03001927 if (std3) {
1928 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std3);
1929 pvr2_trace(PVR2_TRACE_STD,
1930 "Initial video standard"
1931 " (determined by device type): %.*s",bcnt,buf);
1932 hdw->std_mask_cur = std3;
1933 hdw->std_dirty = !0;
1934 pvr2_hdw_internal_find_stdenum(hdw);
1935 return;
1936 }
Mike Iselyd8554972006-06-26 20:58:46 -03001937
Mike Isely9f66d4e2007-09-08 22:28:51 -03001938 {
1939 unsigned int idx;
1940 for (idx = 0; idx < ARRAY_SIZE(std_eeprom_maps); idx++) {
1941 if (std_eeprom_maps[idx].msk ?
1942 ((std_eeprom_maps[idx].pat ^
1943 hdw->std_mask_eeprom) &
1944 std_eeprom_maps[idx].msk) :
1945 (std_eeprom_maps[idx].pat !=
1946 hdw->std_mask_eeprom)) continue;
1947 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),
1948 std_eeprom_maps[idx].std);
Mike Isely56585382007-09-08 22:32:12 -03001949 pvr2_trace(PVR2_TRACE_STD,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001950 "Initial video standard guessed as %.*s",
1951 bcnt,buf);
1952 hdw->std_mask_cur = std_eeprom_maps[idx].std;
1953 hdw->std_dirty = !0;
1954 pvr2_hdw_internal_find_stdenum(hdw);
1955 return;
1956 }
1957 }
1958
Mike Iselyd8554972006-06-26 20:58:46 -03001959 if (hdw->std_enum_cnt > 1) {
1960 // Autoselect the first listed standard
1961 hdw->std_enum_cur = 1;
1962 hdw->std_mask_cur = hdw->std_defs[hdw->std_enum_cur-1].id;
1963 hdw->std_dirty = !0;
Mike Isely56585382007-09-08 22:32:12 -03001964 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001965 "Initial video standard auto-selected to %s",
1966 hdw->std_defs[hdw->std_enum_cur-1].name);
1967 return;
1968 }
1969
Mike Isely0885ba12006-06-25 21:30:47 -03001970 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Iselyd8554972006-06-26 20:58:46 -03001971 "Unable to select a viable initial video standard");
1972}
1973
1974
Mike Iselye9c64a72009-03-06 23:42:20 -03001975static unsigned int pvr2_copy_i2c_addr_list(
1976 unsigned short *dst, const unsigned char *src,
1977 unsigned int dst_max)
1978{
Mike Isely3ab8d292009-03-07 01:37:58 -03001979 unsigned int cnt = 0;
Mike Iselye9c64a72009-03-06 23:42:20 -03001980 if (!src) return 0;
1981 while (src[cnt] && (cnt + 1) < dst_max) {
1982 dst[cnt] = src[cnt];
1983 cnt++;
1984 }
1985 dst[cnt] = I2C_CLIENT_END;
1986 return cnt;
1987}
1988
1989
Mike Iselye17d7872009-06-20 14:45:52 -03001990static void pvr2_hdw_cx25840_vbi_hack(struct pvr2_hdw *hdw)
1991{
1992 /*
1993 Mike Isely <isely@pobox.com> 19-Nov-2006 - This bit of nuttiness
1994 for cx25840 causes that module to correctly set up its video
1995 scaling. This is really a problem in the cx25840 module itself,
1996 but we work around it here. The problem has not been seen in
1997 ivtv because there VBI is supported and set up. We don't do VBI
1998 here (at least not yet) and thus we never attempted to even set
1999 it up.
2000 */
2001 struct v4l2_format fmt;
2002 if (hdw->decoder_client_id != PVR2_CLIENT_ID_CX25840) {
2003 /* We're not using a cx25840 so don't enable the hack */
2004 return;
2005 }
2006
2007 pvr2_trace(PVR2_TRACE_INIT,
2008 "Module ID %u:"
2009 " Executing cx25840 VBI hack",
2010 hdw->decoder_client_id);
2011 memset(&fmt, 0, sizeof(fmt));
2012 fmt.type = V4L2_BUF_TYPE_SLICED_VBI_CAPTURE;
2013 v4l2_device_call_all(&hdw->v4l2_dev, hdw->decoder_client_id,
2014 video, s_fmt, &fmt);
2015}
2016
2017
Mike Isely1ab5e742009-03-07 00:24:24 -03002018static int pvr2_hdw_load_subdev(struct pvr2_hdw *hdw,
2019 const struct pvr2_device_client_desc *cd)
Mike Iselye9c64a72009-03-06 23:42:20 -03002020{
2021 const char *fname;
2022 unsigned char mid;
2023 struct v4l2_subdev *sd;
2024 unsigned int i2ccnt;
2025 const unsigned char *p;
2026 /* Arbitrary count - max # i2c addresses we will probe */
2027 unsigned short i2caddr[25];
2028
2029 mid = cd->module_id;
2030 fname = (mid < ARRAY_SIZE(module_names)) ? module_names[mid] : NULL;
2031 if (!fname) {
2032 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Isely27108142009-10-12 00:21:20 -03002033 "Module ID %u for device %s has no name?"
2034 " The driver might have a configuration problem.",
Mike Iselye9c64a72009-03-06 23:42:20 -03002035 mid,
2036 hdw->hdw_desc->description);
Mike Isely1ab5e742009-03-07 00:24:24 -03002037 return -EINVAL;
Mike Iselye9c64a72009-03-06 23:42:20 -03002038 }
Mike Iselybd14d4f2009-03-07 00:56:52 -03002039 pvr2_trace(PVR2_TRACE_INIT,
2040 "Module ID %u (%s) for device %s being loaded...",
2041 mid, fname,
2042 hdw->hdw_desc->description);
Mike Iselye9c64a72009-03-06 23:42:20 -03002043
2044 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, cd->i2c_address_list,
2045 ARRAY_SIZE(i2caddr));
2046 if (!i2ccnt && ((p = (mid < ARRAY_SIZE(module_i2c_addresses)) ?
2047 module_i2c_addresses[mid] : NULL) != NULL)) {
2048 /* Second chance: Try default i2c address list */
2049 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, p,
2050 ARRAY_SIZE(i2caddr));
Mike Iselybd14d4f2009-03-07 00:56:52 -03002051 if (i2ccnt) {
2052 pvr2_trace(PVR2_TRACE_INIT,
2053 "Module ID %u:"
2054 " Using default i2c address list",
2055 mid);
2056 }
Mike Iselye9c64a72009-03-06 23:42:20 -03002057 }
2058
2059 if (!i2ccnt) {
2060 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Isely1ab5e742009-03-07 00:24:24 -03002061 "Module ID %u (%s) for device %s:"
Mike Isely27108142009-10-12 00:21:20 -03002062 " No i2c addresses."
2063 " The driver might have a configuration problem.",
Mike Isely1ab5e742009-03-07 00:24:24 -03002064 mid, fname, hdw->hdw_desc->description);
2065 return -EINVAL;
Mike Iselye9c64a72009-03-06 23:42:20 -03002066 }
2067
Hans Verkuil53dacb12009-08-10 02:49:08 -03002068 /* Note how the 2nd and 3rd arguments are the same for
2069 * v4l2_i2c_new_subdev(). Why?
Mike Iselye9c64a72009-03-06 23:42:20 -03002070 * Well the 2nd argument is the module name to load, while the 3rd
2071 * argument is documented in the framework as being the "chipid" -
2072 * and every other place where I can find examples of this, the
2073 * "chipid" appears to just be the module name again. So here we
2074 * just do the same thing. */
2075 if (i2ccnt == 1) {
Mike Iselybd14d4f2009-03-07 00:56:52 -03002076 pvr2_trace(PVR2_TRACE_INIT,
2077 "Module ID %u:"
2078 " Setting up with specified i2c address 0x%x",
2079 mid, i2caddr[0]);
Hans Verkuile6574f22009-04-01 03:57:53 -03002080 sd = v4l2_i2c_new_subdev(&hdw->v4l2_dev, &hdw->i2c_adap,
Mike Iselye9c64a72009-03-06 23:42:20 -03002081 fname, fname,
Hans Verkuil53dacb12009-08-10 02:49:08 -03002082 i2caddr[0], NULL);
Mike Iselye9c64a72009-03-06 23:42:20 -03002083 } else {
Mike Iselybd14d4f2009-03-07 00:56:52 -03002084 pvr2_trace(PVR2_TRACE_INIT,
2085 "Module ID %u:"
2086 " Setting up with address probe list",
2087 mid);
Hans Verkuil53dacb12009-08-10 02:49:08 -03002088 sd = v4l2_i2c_new_subdev(&hdw->v4l2_dev, &hdw->i2c_adap,
Mike Iselye9c64a72009-03-06 23:42:20 -03002089 fname, fname,
Hans Verkuil53dacb12009-08-10 02:49:08 -03002090 0, i2caddr);
Mike Iselye9c64a72009-03-06 23:42:20 -03002091 }
2092
Mike Isely446dfdc2009-03-06 23:58:15 -03002093 if (!sd) {
2094 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Isely27108142009-10-12 00:21:20 -03002095 "Module ID %u (%s) for device %s failed to load."
2096 " Possible missing sub-device kernel module or"
2097 " initialization failure within module.",
Mike Isely1ab5e742009-03-07 00:24:24 -03002098 mid, fname, hdw->hdw_desc->description);
2099 return -EIO;
Mike Isely446dfdc2009-03-06 23:58:15 -03002100 }
2101
2102 /* Tag this sub-device instance with the module ID we know about.
2103 In other places we'll use that tag to determine if the instance
2104 requires special handling. */
2105 sd->grp_id = mid;
2106
Mike Iselybd14d4f2009-03-07 00:56:52 -03002107 pvr2_trace(PVR2_TRACE_INFO, "Attached sub-driver %s", fname);
Mike Iselya932f502009-03-06 23:47:10 -03002108
Mike Iselye9c64a72009-03-06 23:42:20 -03002109
Mike Isely00e5f732009-03-07 00:17:11 -03002110 /* client-specific setup... */
2111 switch (mid) {
2112 case PVR2_CLIENT_ID_CX25840:
Mike Isely00e5f732009-03-07 00:17:11 -03002113 case PVR2_CLIENT_ID_SAA7115:
2114 hdw->decoder_client_id = mid;
2115 break;
2116 default: break;
2117 }
Mike Isely1ab5e742009-03-07 00:24:24 -03002118
2119 return 0;
Mike Iselye9c64a72009-03-06 23:42:20 -03002120}
2121
2122
2123static void pvr2_hdw_load_modules(struct pvr2_hdw *hdw)
2124{
2125 unsigned int idx;
2126 const struct pvr2_string_table *cm;
2127 const struct pvr2_device_client_table *ct;
Mike Isely1ab5e742009-03-07 00:24:24 -03002128 int okFl = !0;
Mike Iselye9c64a72009-03-06 23:42:20 -03002129
2130 cm = &hdw->hdw_desc->client_modules;
2131 for (idx = 0; idx < cm->cnt; idx++) {
2132 request_module(cm->lst[idx]);
2133 }
2134
2135 ct = &hdw->hdw_desc->client_table;
2136 for (idx = 0; idx < ct->cnt; idx++) {
Mike Iselybd14d4f2009-03-07 00:56:52 -03002137 if (pvr2_hdw_load_subdev(hdw, &ct->lst[idx]) < 0) okFl = 0;
Mike Iselye9c64a72009-03-06 23:42:20 -03002138 }
Mike Isely27108142009-10-12 00:21:20 -03002139 if (!okFl) {
2140 hdw->flag_modulefail = !0;
2141 pvr2_hdw_render_useless(hdw);
2142 }
Mike Iselye9c64a72009-03-06 23:42:20 -03002143}
2144
2145
Mike Iselyd8554972006-06-26 20:58:46 -03002146static void pvr2_hdw_setup_low(struct pvr2_hdw *hdw)
2147{
2148 int ret;
2149 unsigned int idx;
2150 struct pvr2_ctrl *cptr;
2151 int reloadFl = 0;
Mike Isely989eb152007-11-26 01:53:12 -03002152 if (hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03002153 if (!reloadFl) {
2154 reloadFl =
2155 (hdw->usb_intf->cur_altsetting->desc.bNumEndpoints
2156 == 0);
2157 if (reloadFl) {
2158 pvr2_trace(PVR2_TRACE_INIT,
2159 "USB endpoint config looks strange"
2160 "; possibly firmware needs to be"
2161 " loaded");
2162 }
2163 }
2164 if (!reloadFl) {
2165 reloadFl = !pvr2_hdw_check_firmware(hdw);
2166 if (reloadFl) {
2167 pvr2_trace(PVR2_TRACE_INIT,
2168 "Check for FX2 firmware failed"
2169 "; possibly firmware needs to be"
2170 " loaded");
2171 }
2172 }
Mike Iselyd8554972006-06-26 20:58:46 -03002173 if (reloadFl) {
Mike Isely1d643a32007-09-08 22:18:50 -03002174 if (pvr2_upload_firmware1(hdw) != 0) {
2175 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2176 "Failure uploading firmware1");
2177 }
2178 return;
Mike Iselyd8554972006-06-26 20:58:46 -03002179 }
2180 }
Mike Iselyd8554972006-06-26 20:58:46 -03002181 hdw->fw1_state = FW1_STATE_OK;
2182
Mike Iselyd8554972006-06-26 20:58:46 -03002183 if (!pvr2_hdw_dev_ok(hdw)) return;
2184
Mike Isely27764722009-03-07 01:57:25 -03002185 hdw->force_dirty = !0;
2186
Mike Isely989eb152007-11-26 01:53:12 -03002187 if (!hdw->hdw_desc->flag_no_powerup) {
Mike Isely1d643a32007-09-08 22:18:50 -03002188 pvr2_hdw_cmd_powerup(hdw);
2189 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002190 }
2191
Mike Isely31335b12008-07-25 19:35:31 -03002192 /* Take the IR chip out of reset, if appropriate */
Mike Isely27eab382009-04-06 01:51:38 -03002193 if (hdw->ir_scheme_active == PVR2_IR_SCHEME_ZILOG) {
Mike Isely31335b12008-07-25 19:35:31 -03002194 pvr2_issue_simple_cmd(hdw,
2195 FX2CMD_HCW_ZILOG_RESET |
2196 (1 << 8) |
2197 ((0) << 16));
2198 }
2199
Mike Iselyd8554972006-06-26 20:58:46 -03002200 // This step MUST happen after the earlier powerup step.
2201 pvr2_i2c_core_init(hdw);
2202 if (!pvr2_hdw_dev_ok(hdw)) return;
2203
Mike Iselye9c64a72009-03-06 23:42:20 -03002204 pvr2_hdw_load_modules(hdw);
Mike Isely1ab5e742009-03-07 00:24:24 -03002205 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselye9c64a72009-03-06 23:42:20 -03002206
Hans Verkuilcc26b072009-03-29 19:20:26 -03002207 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, load_fw);
Mike Isely5c6cb4e2009-03-07 01:59:34 -03002208
Mike Iselyc05c0462006-06-25 20:04:25 -03002209 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002210 cptr = hdw->controls + idx;
2211 if (cptr->info->skip_init) continue;
2212 if (!cptr->info->set_value) continue;
2213 cptr->info->set_value(cptr,~0,cptr->info->default_value);
2214 }
2215
Mike Iselye17d7872009-06-20 14:45:52 -03002216 pvr2_hdw_cx25840_vbi_hack(hdw);
2217
Mike Isely1bde0282006-12-27 23:30:13 -03002218 /* Set up special default values for the television and radio
2219 frequencies here. It's not really important what these defaults
2220 are, but I set them to something usable in the Chicago area just
2221 to make driver testing a little easier. */
2222
Michael Krufky5a4f5da62008-05-11 16:37:50 -03002223 hdw->freqValTelevision = default_tv_freq;
2224 hdw->freqValRadio = default_radio_freq;
Mike Isely1bde0282006-12-27 23:30:13 -03002225
Mike Iselyd8554972006-06-26 20:58:46 -03002226 // Do not use pvr2_reset_ctl_endpoints() here. It is not
2227 // thread-safe against the normal pvr2_send_request() mechanism.
2228 // (We should make it thread safe).
2229
Mike Iselyaaf78842007-11-26 02:04:11 -03002230 if (hdw->hdw_desc->flag_has_hauppauge_rom) {
2231 ret = pvr2_hdw_get_eeprom_addr(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002232 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyaaf78842007-11-26 02:04:11 -03002233 if (ret < 0) {
2234 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2235 "Unable to determine location of eeprom,"
2236 " skipping");
2237 } else {
2238 hdw->eeprom_addr = ret;
2239 pvr2_eeprom_analyze(hdw);
2240 if (!pvr2_hdw_dev_ok(hdw)) return;
2241 }
2242 } else {
2243 hdw->tuner_type = hdw->hdw_desc->default_tuner_type;
2244 hdw->tuner_updated = !0;
2245 hdw->std_mask_eeprom = V4L2_STD_ALL;
Mike Iselyd8554972006-06-26 20:58:46 -03002246 }
2247
Mike Isely13a88792009-01-14 04:22:56 -03002248 if (hdw->serial_number) {
2249 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2250 "sn-%lu", hdw->serial_number);
2251 } else if (hdw->unit_number >= 0) {
2252 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2253 "unit-%c",
2254 hdw->unit_number + 'a');
2255 } else {
2256 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2257 "unit-??");
2258 }
2259 hdw->identifier[idx] = 0;
2260
Mike Iselyd8554972006-06-26 20:58:46 -03002261 pvr2_hdw_setup_std(hdw);
2262
2263 if (!get_default_tuner_type(hdw)) {
2264 pvr2_trace(PVR2_TRACE_INIT,
2265 "pvr2_hdw_setup: Tuner type overridden to %d",
2266 hdw->tuner_type);
2267 }
2268
Mike Iselyd8554972006-06-26 20:58:46 -03002269
2270 if (!pvr2_hdw_dev_ok(hdw)) return;
2271
Mike Isely1df59f02008-04-21 03:50:39 -03002272 if (hdw->hdw_desc->signal_routing_scheme ==
2273 PVR2_ROUTING_SCHEME_GOTVIEW) {
2274 /* Ensure that GPIO 11 is set to output for GOTVIEW
2275 hardware. */
2276 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
2277 }
2278
Mike Isely681c7392007-11-26 01:48:52 -03002279 pvr2_hdw_commit_setup(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002280
2281 hdw->vid_stream = pvr2_stream_create();
2282 if (!pvr2_hdw_dev_ok(hdw)) return;
2283 pvr2_trace(PVR2_TRACE_INIT,
2284 "pvr2_hdw_setup: video stream is %p",hdw->vid_stream);
2285 if (hdw->vid_stream) {
2286 idx = get_default_error_tolerance(hdw);
2287 if (idx) {
2288 pvr2_trace(PVR2_TRACE_INIT,
2289 "pvr2_hdw_setup: video stream %p"
2290 " setting tolerance %u",
2291 hdw->vid_stream,idx);
2292 }
2293 pvr2_stream_setup(hdw->vid_stream,hdw->usb_dev,
2294 PVR2_VID_ENDPOINT,idx);
2295 }
2296
2297 if (!pvr2_hdw_dev_ok(hdw)) return;
2298
Mike Iselyd8554972006-06-26 20:58:46 -03002299 hdw->flag_init_ok = !0;
Mike Isely681c7392007-11-26 01:48:52 -03002300
2301 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002302}
2303
2304
Mike Isely681c7392007-11-26 01:48:52 -03002305/* Set up the structure and attempt to put the device into a usable state.
2306 This can be a time-consuming operation, which is why it is not done
2307 internally as part of the create() step. */
2308static void pvr2_hdw_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002309{
2310 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) begin",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002311 do {
Mike Iselyd8554972006-06-26 20:58:46 -03002312 pvr2_hdw_setup_low(hdw);
2313 pvr2_trace(PVR2_TRACE_INIT,
2314 "pvr2_hdw_setup(hdw=%p) done, ok=%d init_ok=%d",
Mike Isely681c7392007-11-26 01:48:52 -03002315 hdw,pvr2_hdw_dev_ok(hdw),hdw->flag_init_ok);
Mike Iselyd8554972006-06-26 20:58:46 -03002316 if (pvr2_hdw_dev_ok(hdw)) {
Mike Isely681c7392007-11-26 01:48:52 -03002317 if (hdw->flag_init_ok) {
Mike Iselyd8554972006-06-26 20:58:46 -03002318 pvr2_trace(
2319 PVR2_TRACE_INFO,
2320 "Device initialization"
2321 " completed successfully.");
2322 break;
2323 }
2324 if (hdw->fw1_state == FW1_STATE_RELOAD) {
2325 pvr2_trace(
2326 PVR2_TRACE_INFO,
2327 "Device microcontroller firmware"
2328 " (re)loaded; it should now reset"
2329 " and reconnect.");
2330 break;
2331 }
2332 pvr2_trace(
2333 PVR2_TRACE_ERROR_LEGS,
2334 "Device initialization was not successful.");
2335 if (hdw->fw1_state == FW1_STATE_MISSING) {
2336 pvr2_trace(
2337 PVR2_TRACE_ERROR_LEGS,
2338 "Giving up since device"
2339 " microcontroller firmware"
2340 " appears to be missing.");
2341 break;
2342 }
2343 }
Mike Isely27108142009-10-12 00:21:20 -03002344 if (hdw->flag_modulefail) {
2345 pvr2_trace(
2346 PVR2_TRACE_ERROR_LEGS,
2347 "***WARNING*** pvrusb2 driver initialization"
2348 " failed due to the failure of one or more"
2349 " sub-device kernel modules.");
2350 pvr2_trace(
2351 PVR2_TRACE_ERROR_LEGS,
2352 "You need to resolve the failing condition"
2353 " before this driver can function. There"
2354 " should be some earlier messages giving more"
2355 " information about the problem.");
2356 }
Mike Iselyd8554972006-06-26 20:58:46 -03002357 if (procreload) {
2358 pvr2_trace(
2359 PVR2_TRACE_ERROR_LEGS,
2360 "Attempting pvrusb2 recovery by reloading"
2361 " primary firmware.");
2362 pvr2_trace(
2363 PVR2_TRACE_ERROR_LEGS,
2364 "If this works, device should disconnect"
2365 " and reconnect in a sane state.");
2366 hdw->fw1_state = FW1_STATE_UNKNOWN;
2367 pvr2_upload_firmware1(hdw);
2368 } else {
2369 pvr2_trace(
2370 PVR2_TRACE_ERROR_LEGS,
2371 "***WARNING*** pvrusb2 device hardware"
2372 " appears to be jammed"
2373 " and I can't clear it.");
2374 pvr2_trace(
2375 PVR2_TRACE_ERROR_LEGS,
2376 "You might need to power cycle"
2377 " the pvrusb2 device"
2378 " in order to recover.");
2379 }
Mike Isely681c7392007-11-26 01:48:52 -03002380 } while (0);
Mike Iselyd8554972006-06-26 20:58:46 -03002381 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) end",hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002382}
2383
2384
Mike Iselyc4a88282008-04-22 14:45:44 -03002385/* Perform second stage initialization. Set callback pointer first so that
2386 we can avoid a possible initialization race (if the kernel thread runs
2387 before the callback has been set). */
Mike Isely794b1602008-04-22 14:45:45 -03002388int pvr2_hdw_initialize(struct pvr2_hdw *hdw,
2389 void (*callback_func)(void *),
2390 void *callback_data)
Mike Iselyc4a88282008-04-22 14:45:44 -03002391{
2392 LOCK_TAKE(hdw->big_lock); do {
Mike Isely97f26ff2008-04-07 02:22:43 -03002393 if (hdw->flag_disconnected) {
2394 /* Handle a race here: If we're already
2395 disconnected by this point, then give up. If we
2396 get past this then we'll remain connected for
2397 the duration of initialization since the entire
2398 initialization sequence is now protected by the
2399 big_lock. */
2400 break;
2401 }
Mike Iselyc4a88282008-04-22 14:45:44 -03002402 hdw->state_data = callback_data;
2403 hdw->state_func = callback_func;
Mike Isely97f26ff2008-04-07 02:22:43 -03002404 pvr2_hdw_setup(hdw);
Mike Iselyc4a88282008-04-22 14:45:44 -03002405 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely794b1602008-04-22 14:45:45 -03002406 return hdw->flag_init_ok;
Mike Iselyc4a88282008-04-22 14:45:44 -03002407}
2408
2409
2410/* Create, set up, and return a structure for interacting with the
2411 underlying hardware. */
Mike Iselyd8554972006-06-26 20:58:46 -03002412struct pvr2_hdw *pvr2_hdw_create(struct usb_interface *intf,
2413 const struct usb_device_id *devid)
2414{
Mike Isely7fb20fa2008-04-22 14:45:37 -03002415 unsigned int idx,cnt1,cnt2,m;
Mike Iselyfe15f132008-08-30 18:11:40 -03002416 struct pvr2_hdw *hdw = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002417 int valid_std_mask;
2418 struct pvr2_ctrl *cptr;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002419 struct usb_device *usb_dev;
Mike Isely989eb152007-11-26 01:53:12 -03002420 const struct pvr2_device_desc *hdw_desc;
Mike Iselyd8554972006-06-26 20:58:46 -03002421 __u8 ifnum;
Mike Iselyb30d2442006-06-25 20:05:01 -03002422 struct v4l2_queryctrl qctrl;
2423 struct pvr2_ctl_info *ciptr;
Mike Iselyd8554972006-06-26 20:58:46 -03002424
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002425 usb_dev = interface_to_usbdev(intf);
2426
Mike Iselyd130fa82007-12-08 17:20:06 -03002427 hdw_desc = (const struct pvr2_device_desc *)(devid->driver_info);
Mike Iselyd8554972006-06-26 20:58:46 -03002428
Mike Iselyfe15f132008-08-30 18:11:40 -03002429 if (hdw_desc == NULL) {
2430 pvr2_trace(PVR2_TRACE_INIT, "pvr2_hdw_create:"
2431 " No device description pointer,"
2432 " unable to continue.");
2433 pvr2_trace(PVR2_TRACE_INIT, "If you have a new device type,"
2434 " please contact Mike Isely <isely@pobox.com>"
2435 " to get it included in the driver\n");
2436 goto fail;
2437 }
2438
Mike Iselyca545f72007-01-20 00:37:11 -03002439 hdw = kzalloc(sizeof(*hdw),GFP_KERNEL);
Mike Iselyd8554972006-06-26 20:58:46 -03002440 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_create: hdw=%p, type \"%s\"",
Mike Isely989eb152007-11-26 01:53:12 -03002441 hdw,hdw_desc->description);
Mike Isely00970be2009-10-12 00:23:37 -03002442 pvr2_trace(PVR2_TRACE_INFO, "Hardware description attached: %s",
2443 hdw_desc->description);
Mike Iselyd8554972006-06-26 20:58:46 -03002444 if (!hdw) goto fail;
Mike Isely681c7392007-11-26 01:48:52 -03002445
2446 init_timer(&hdw->quiescent_timer);
2447 hdw->quiescent_timer.data = (unsigned long)hdw;
2448 hdw->quiescent_timer.function = pvr2_hdw_quiescent_timeout;
2449
2450 init_timer(&hdw->encoder_wait_timer);
2451 hdw->encoder_wait_timer.data = (unsigned long)hdw;
2452 hdw->encoder_wait_timer.function = pvr2_hdw_encoder_wait_timeout;
2453
Mike Iselyd913d632008-04-06 04:04:35 -03002454 init_timer(&hdw->encoder_run_timer);
2455 hdw->encoder_run_timer.data = (unsigned long)hdw;
2456 hdw->encoder_run_timer.function = pvr2_hdw_encoder_run_timeout;
2457
Mike Isely681c7392007-11-26 01:48:52 -03002458 hdw->master_state = PVR2_STATE_DEAD;
2459
2460 init_waitqueue_head(&hdw->state_wait_data);
2461
Mike Isely18103c52007-01-20 00:09:47 -03002462 hdw->tuner_signal_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -03002463 cx2341x_fill_defaults(&hdw->enc_ctl_state);
Mike Iselyd8554972006-06-26 20:58:46 -03002464
Mike Isely7fb20fa2008-04-22 14:45:37 -03002465 /* Calculate which inputs are OK */
2466 m = 0;
2467 if (hdw_desc->flag_has_analogtuner) m |= 1 << PVR2_CVAL_INPUT_TV;
Mike Iselye8f5bac2008-04-22 14:45:40 -03002468 if (hdw_desc->digital_control_scheme != PVR2_DIGITAL_SCHEME_NONE) {
2469 m |= 1 << PVR2_CVAL_INPUT_DTV;
2470 }
Mike Isely7fb20fa2008-04-22 14:45:37 -03002471 if (hdw_desc->flag_has_svideo) m |= 1 << PVR2_CVAL_INPUT_SVIDEO;
2472 if (hdw_desc->flag_has_composite) m |= 1 << PVR2_CVAL_INPUT_COMPOSITE;
2473 if (hdw_desc->flag_has_fmradio) m |= 1 << PVR2_CVAL_INPUT_RADIO;
2474 hdw->input_avail_mask = m;
Mike Isely1cb03b72008-04-21 03:47:43 -03002475 hdw->input_allowed_mask = hdw->input_avail_mask;
Mike Isely7fb20fa2008-04-22 14:45:37 -03002476
Mike Isely62433e32008-04-22 14:45:40 -03002477 /* If not a hybrid device, pathway_state never changes. So
2478 initialize it here to what it should forever be. */
2479 if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_DTV))) {
2480 hdw->pathway_state = PVR2_PATHWAY_ANALOG;
2481 } else if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_TV))) {
2482 hdw->pathway_state = PVR2_PATHWAY_DIGITAL;
2483 }
2484
Mike Iselyc05c0462006-06-25 20:04:25 -03002485 hdw->control_cnt = CTRLDEF_COUNT;
Mike Iselyb30d2442006-06-25 20:05:01 -03002486 hdw->control_cnt += MPEGDEF_COUNT;
Mike Iselyca545f72007-01-20 00:37:11 -03002487 hdw->controls = kzalloc(sizeof(struct pvr2_ctrl) * hdw->control_cnt,
Mike Iselyd8554972006-06-26 20:58:46 -03002488 GFP_KERNEL);
2489 if (!hdw->controls) goto fail;
Mike Isely989eb152007-11-26 01:53:12 -03002490 hdw->hdw_desc = hdw_desc;
Mike Isely27eab382009-04-06 01:51:38 -03002491 hdw->ir_scheme_active = hdw->hdw_desc->ir_scheme;
Mike Iselyc05c0462006-06-25 20:04:25 -03002492 for (idx = 0; idx < hdw->control_cnt; idx++) {
2493 cptr = hdw->controls + idx;
2494 cptr->hdw = hdw;
2495 }
Mike Iselyd8554972006-06-26 20:58:46 -03002496 for (idx = 0; idx < 32; idx++) {
2497 hdw->std_mask_ptrs[idx] = hdw->std_mask_names[idx];
2498 }
Mike Iselyc05c0462006-06-25 20:04:25 -03002499 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002500 cptr = hdw->controls + idx;
Mike Iselyd8554972006-06-26 20:58:46 -03002501 cptr->info = control_defs+idx;
2502 }
Mike Iselydbc40a02008-04-22 14:45:39 -03002503
2504 /* Ensure that default input choice is a valid one. */
2505 m = hdw->input_avail_mask;
2506 if (m) for (idx = 0; idx < (sizeof(m) << 3); idx++) {
2507 if (!((1 << idx) & m)) continue;
2508 hdw->input_val = idx;
2509 break;
2510 }
2511
Mike Iselyb30d2442006-06-25 20:05:01 -03002512 /* Define and configure additional controls from cx2341x module. */
Mike Iselyca545f72007-01-20 00:37:11 -03002513 hdw->mpeg_ctrl_info = kzalloc(
Mike Iselyb30d2442006-06-25 20:05:01 -03002514 sizeof(*(hdw->mpeg_ctrl_info)) * MPEGDEF_COUNT, GFP_KERNEL);
2515 if (!hdw->mpeg_ctrl_info) goto fail;
Mike Iselyb30d2442006-06-25 20:05:01 -03002516 for (idx = 0; idx < MPEGDEF_COUNT; idx++) {
2517 cptr = hdw->controls + idx + CTRLDEF_COUNT;
2518 ciptr = &(hdw->mpeg_ctrl_info[idx].info);
2519 ciptr->desc = hdw->mpeg_ctrl_info[idx].desc;
2520 ciptr->name = mpeg_ids[idx].strid;
2521 ciptr->v4l_id = mpeg_ids[idx].id;
2522 ciptr->skip_init = !0;
2523 ciptr->get_value = ctrl_cx2341x_get;
2524 ciptr->get_v4lflags = ctrl_cx2341x_getv4lflags;
2525 ciptr->is_dirty = ctrl_cx2341x_is_dirty;
2526 if (!idx) ciptr->clear_dirty = ctrl_cx2341x_clear_dirty;
2527 qctrl.id = ciptr->v4l_id;
2528 cx2341x_ctrl_query(&hdw->enc_ctl_state,&qctrl);
2529 if (!(qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY)) {
2530 ciptr->set_value = ctrl_cx2341x_set;
2531 }
2532 strncpy(hdw->mpeg_ctrl_info[idx].desc,qctrl.name,
2533 PVR2_CTLD_INFO_DESC_SIZE);
2534 hdw->mpeg_ctrl_info[idx].desc[PVR2_CTLD_INFO_DESC_SIZE-1] = 0;
2535 ciptr->default_value = qctrl.default_value;
2536 switch (qctrl.type) {
2537 default:
2538 case V4L2_CTRL_TYPE_INTEGER:
2539 ciptr->type = pvr2_ctl_int;
2540 ciptr->def.type_int.min_value = qctrl.minimum;
2541 ciptr->def.type_int.max_value = qctrl.maximum;
2542 break;
2543 case V4L2_CTRL_TYPE_BOOLEAN:
2544 ciptr->type = pvr2_ctl_bool;
2545 break;
2546 case V4L2_CTRL_TYPE_MENU:
2547 ciptr->type = pvr2_ctl_enum;
2548 ciptr->def.type_enum.value_names =
Hans Verkuile0e31cd2008-06-22 12:03:28 -03002549 cx2341x_ctrl_get_menu(&hdw->enc_ctl_state,
2550 ciptr->v4l_id);
Mike Iselyb30d2442006-06-25 20:05:01 -03002551 for (cnt1 = 0;
2552 ciptr->def.type_enum.value_names[cnt1] != NULL;
2553 cnt1++) { }
2554 ciptr->def.type_enum.count = cnt1;
2555 break;
2556 }
2557 cptr->info = ciptr;
2558 }
Mike Iselyd8554972006-06-26 20:58:46 -03002559
2560 // Initialize video standard enum dynamic control
2561 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDENUM);
2562 if (cptr) {
2563 memcpy(&hdw->std_info_enum,cptr->info,
2564 sizeof(hdw->std_info_enum));
2565 cptr->info = &hdw->std_info_enum;
2566
2567 }
2568 // Initialize control data regarding video standard masks
2569 valid_std_mask = pvr2_std_get_usable();
2570 for (idx = 0; idx < 32; idx++) {
2571 if (!(valid_std_mask & (1 << idx))) continue;
2572 cnt1 = pvr2_std_id_to_str(
2573 hdw->std_mask_names[idx],
2574 sizeof(hdw->std_mask_names[idx])-1,
2575 1 << idx);
2576 hdw->std_mask_names[idx][cnt1] = 0;
2577 }
2578 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDAVAIL);
2579 if (cptr) {
2580 memcpy(&hdw->std_info_avail,cptr->info,
2581 sizeof(hdw->std_info_avail));
2582 cptr->info = &hdw->std_info_avail;
2583 hdw->std_info_avail.def.type_bitmask.bit_names =
2584 hdw->std_mask_ptrs;
2585 hdw->std_info_avail.def.type_bitmask.valid_bits =
2586 valid_std_mask;
2587 }
2588 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDCUR);
2589 if (cptr) {
2590 memcpy(&hdw->std_info_cur,cptr->info,
2591 sizeof(hdw->std_info_cur));
2592 cptr->info = &hdw->std_info_cur;
2593 hdw->std_info_cur.def.type_bitmask.bit_names =
2594 hdw->std_mask_ptrs;
2595 hdw->std_info_avail.def.type_bitmask.valid_bits =
2596 valid_std_mask;
2597 }
2598
Mike Isely432907f2008-08-31 21:02:20 -03002599 hdw->cropcap_stale = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002600 hdw->eeprom_addr = -1;
2601 hdw->unit_number = -1;
Mike Isely80793842006-12-27 23:12:28 -03002602 hdw->v4l_minor_number_video = -1;
2603 hdw->v4l_minor_number_vbi = -1;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002604 hdw->v4l_minor_number_radio = -1;
Mike Iselyd8554972006-06-26 20:58:46 -03002605 hdw->ctl_write_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2606 if (!hdw->ctl_write_buffer) goto fail;
2607 hdw->ctl_read_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2608 if (!hdw->ctl_read_buffer) goto fail;
2609 hdw->ctl_write_urb = usb_alloc_urb(0,GFP_KERNEL);
2610 if (!hdw->ctl_write_urb) goto fail;
2611 hdw->ctl_read_urb = usb_alloc_urb(0,GFP_KERNEL);
2612 if (!hdw->ctl_read_urb) goto fail;
2613
Janne Grunau70ad6382009-04-01 08:46:50 -03002614 if (v4l2_device_register(&intf->dev, &hdw->v4l2_dev) != 0) {
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002615 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2616 "Error registering with v4l core, giving up");
2617 goto fail;
2618 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002619 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002620 for (idx = 0; idx < PVR_NUM; idx++) {
2621 if (unit_pointers[idx]) continue;
2622 hdw->unit_number = idx;
2623 unit_pointers[idx] = hdw;
2624 break;
2625 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002626 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -03002627
2628 cnt1 = 0;
2629 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"pvrusb2");
2630 cnt1 += cnt2;
2631 if (hdw->unit_number >= 0) {
2632 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"_%c",
2633 ('a' + hdw->unit_number));
2634 cnt1 += cnt2;
2635 }
2636 if (cnt1 >= sizeof(hdw->name)) cnt1 = sizeof(hdw->name)-1;
2637 hdw->name[cnt1] = 0;
2638
Mike Isely681c7392007-11-26 01:48:52 -03002639 hdw->workqueue = create_singlethread_workqueue(hdw->name);
2640 INIT_WORK(&hdw->workpoll,pvr2_hdw_worker_poll);
Mike Isely681c7392007-11-26 01:48:52 -03002641
Mike Iselyd8554972006-06-26 20:58:46 -03002642 pvr2_trace(PVR2_TRACE_INIT,"Driver unit number is %d, name is %s",
2643 hdw->unit_number,hdw->name);
2644
2645 hdw->tuner_type = -1;
2646 hdw->flag_ok = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002647
2648 hdw->usb_intf = intf;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002649 hdw->usb_dev = usb_dev;
Mike Iselyd8554972006-06-26 20:58:46 -03002650
Mike Isely87e34952009-01-23 01:20:24 -03002651 usb_make_path(hdw->usb_dev, hdw->bus_info, sizeof(hdw->bus_info));
Mike Isely31a18542007-04-08 01:11:47 -03002652
Mike Iselyd8554972006-06-26 20:58:46 -03002653 ifnum = hdw->usb_intf->cur_altsetting->desc.bInterfaceNumber;
2654 usb_set_interface(hdw->usb_dev,ifnum,0);
2655
2656 mutex_init(&hdw->ctl_lock_mutex);
2657 mutex_init(&hdw->big_lock_mutex);
2658
2659 return hdw;
2660 fail:
2661 if (hdw) {
Mike Isely681c7392007-11-26 01:48:52 -03002662 del_timer_sync(&hdw->quiescent_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002663 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03002664 del_timer_sync(&hdw->encoder_wait_timer);
2665 if (hdw->workqueue) {
2666 flush_workqueue(hdw->workqueue);
2667 destroy_workqueue(hdw->workqueue);
2668 hdw->workqueue = NULL;
2669 }
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002670 usb_free_urb(hdw->ctl_read_urb);
2671 usb_free_urb(hdw->ctl_write_urb);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002672 kfree(hdw->ctl_read_buffer);
2673 kfree(hdw->ctl_write_buffer);
2674 kfree(hdw->controls);
2675 kfree(hdw->mpeg_ctrl_info);
Mike Isely681c7392007-11-26 01:48:52 -03002676 kfree(hdw->std_defs);
2677 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002678 kfree(hdw);
2679 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002680 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002681}
2682
2683
2684/* Remove _all_ associations between this driver and the underlying USB
2685 layer. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03002686static void pvr2_hdw_remove_usb_stuff(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002687{
2688 if (hdw->flag_disconnected) return;
2689 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_remove_usb_stuff: hdw=%p",hdw);
2690 if (hdw->ctl_read_urb) {
2691 usb_kill_urb(hdw->ctl_read_urb);
2692 usb_free_urb(hdw->ctl_read_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002693 hdw->ctl_read_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002694 }
2695 if (hdw->ctl_write_urb) {
2696 usb_kill_urb(hdw->ctl_write_urb);
2697 usb_free_urb(hdw->ctl_write_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002698 hdw->ctl_write_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002699 }
2700 if (hdw->ctl_read_buffer) {
2701 kfree(hdw->ctl_read_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002702 hdw->ctl_read_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002703 }
2704 if (hdw->ctl_write_buffer) {
2705 kfree(hdw->ctl_write_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002706 hdw->ctl_write_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002707 }
Mike Iselyd8554972006-06-26 20:58:46 -03002708 hdw->flag_disconnected = !0;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002709 /* If we don't do this, then there will be a dangling struct device
2710 reference to our disappearing device persisting inside the V4L
2711 core... */
Mike Iselydc070bc2009-03-25 00:30:45 -03002712 v4l2_device_disconnect(&hdw->v4l2_dev);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002713 hdw->usb_dev = NULL;
2714 hdw->usb_intf = NULL;
Mike Isely681c7392007-11-26 01:48:52 -03002715 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002716}
2717
2718
2719/* Destroy hardware interaction structure */
2720void pvr2_hdw_destroy(struct pvr2_hdw *hdw)
2721{
Mike Isely401c27c2007-09-08 22:11:46 -03002722 if (!hdw) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002723 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_destroy: hdw=%p",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002724 if (hdw->workqueue) {
2725 flush_workqueue(hdw->workqueue);
2726 destroy_workqueue(hdw->workqueue);
2727 hdw->workqueue = NULL;
2728 }
Mike Isely8f591002008-04-22 14:45:45 -03002729 del_timer_sync(&hdw->quiescent_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002730 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely8f591002008-04-22 14:45:45 -03002731 del_timer_sync(&hdw->encoder_wait_timer);
Mike Iselyd8554972006-06-26 20:58:46 -03002732 if (hdw->fw_buffer) {
2733 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002734 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002735 }
2736 if (hdw->vid_stream) {
2737 pvr2_stream_destroy(hdw->vid_stream);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002738 hdw->vid_stream = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002739 }
Mike Iselyd8554972006-06-26 20:58:46 -03002740 pvr2_i2c_core_done(hdw);
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002741 v4l2_device_unregister(&hdw->v4l2_dev);
Mike Iselyd8554972006-06-26 20:58:46 -03002742 pvr2_hdw_remove_usb_stuff(hdw);
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002743 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002744 if ((hdw->unit_number >= 0) &&
2745 (hdw->unit_number < PVR_NUM) &&
2746 (unit_pointers[hdw->unit_number] == hdw)) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002747 unit_pointers[hdw->unit_number] = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002748 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002749 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002750 kfree(hdw->controls);
2751 kfree(hdw->mpeg_ctrl_info);
2752 kfree(hdw->std_defs);
2753 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002754 kfree(hdw);
2755}
2756
2757
Mike Iselyd8554972006-06-26 20:58:46 -03002758int pvr2_hdw_dev_ok(struct pvr2_hdw *hdw)
2759{
2760 return (hdw && hdw->flag_ok);
2761}
2762
2763
2764/* Called when hardware has been unplugged */
2765void pvr2_hdw_disconnect(struct pvr2_hdw *hdw)
2766{
2767 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_disconnect(hdw=%p)",hdw);
2768 LOCK_TAKE(hdw->big_lock);
2769 LOCK_TAKE(hdw->ctl_lock);
2770 pvr2_hdw_remove_usb_stuff(hdw);
2771 LOCK_GIVE(hdw->ctl_lock);
2772 LOCK_GIVE(hdw->big_lock);
2773}
2774
2775
2776// Attempt to autoselect an appropriate value for std_enum_cur given
2777// whatever is currently in std_mask_cur
Adrian Bunk07e337e2006-06-30 11:30:20 -03002778static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002779{
2780 unsigned int idx;
2781 for (idx = 1; idx < hdw->std_enum_cnt; idx++) {
2782 if (hdw->std_defs[idx-1].id == hdw->std_mask_cur) {
2783 hdw->std_enum_cur = idx;
2784 return;
2785 }
2786 }
2787 hdw->std_enum_cur = 0;
2788}
2789
2790
2791// Calculate correct set of enumerated standards based on currently known
2792// set of available standards bits.
Adrian Bunk07e337e2006-06-30 11:30:20 -03002793static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002794{
2795 struct v4l2_standard *newstd;
2796 unsigned int std_cnt;
2797 unsigned int idx;
2798
2799 newstd = pvr2_std_create_enum(&std_cnt,hdw->std_mask_avail);
2800
2801 if (hdw->std_defs) {
2802 kfree(hdw->std_defs);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002803 hdw->std_defs = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002804 }
2805 hdw->std_enum_cnt = 0;
2806 if (hdw->std_enum_names) {
2807 kfree(hdw->std_enum_names);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002808 hdw->std_enum_names = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002809 }
2810
2811 if (!std_cnt) {
2812 pvr2_trace(
2813 PVR2_TRACE_ERROR_LEGS,
2814 "WARNING: Failed to identify any viable standards");
2815 }
2816 hdw->std_enum_names = kmalloc(sizeof(char *)*(std_cnt+1),GFP_KERNEL);
2817 hdw->std_enum_names[0] = "none";
2818 for (idx = 0; idx < std_cnt; idx++) {
2819 hdw->std_enum_names[idx+1] =
2820 newstd[idx].name;
2821 }
2822 // Set up the dynamic control for this standard
2823 hdw->std_info_enum.def.type_enum.value_names = hdw->std_enum_names;
2824 hdw->std_info_enum.def.type_enum.count = std_cnt+1;
2825 hdw->std_defs = newstd;
2826 hdw->std_enum_cnt = std_cnt+1;
2827 hdw->std_enum_cur = 0;
2828 hdw->std_info_cur.def.type_bitmask.valid_bits = hdw->std_mask_avail;
2829}
2830
2831
2832int pvr2_hdw_get_stdenum_value(struct pvr2_hdw *hdw,
2833 struct v4l2_standard *std,
2834 unsigned int idx)
2835{
2836 int ret = -EINVAL;
2837 if (!idx) return ret;
2838 LOCK_TAKE(hdw->big_lock); do {
2839 if (idx >= hdw->std_enum_cnt) break;
2840 idx--;
2841 memcpy(std,hdw->std_defs+idx,sizeof(*std));
2842 ret = 0;
2843 } while (0); LOCK_GIVE(hdw->big_lock);
2844 return ret;
2845}
2846
2847
2848/* Get the number of defined controls */
2849unsigned int pvr2_hdw_get_ctrl_count(struct pvr2_hdw *hdw)
2850{
Mike Iselyc05c0462006-06-25 20:04:25 -03002851 return hdw->control_cnt;
Mike Iselyd8554972006-06-26 20:58:46 -03002852}
2853
2854
2855/* Retrieve a control handle given its index (0..count-1) */
2856struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_index(struct pvr2_hdw *hdw,
2857 unsigned int idx)
2858{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002859 if (idx >= hdw->control_cnt) return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002860 return hdw->controls + idx;
2861}
2862
2863
2864/* Retrieve a control handle given its index (0..count-1) */
2865struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_id(struct pvr2_hdw *hdw,
2866 unsigned int ctl_id)
2867{
2868 struct pvr2_ctrl *cptr;
2869 unsigned int idx;
2870 int i;
2871
2872 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002873 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002874 cptr = hdw->controls + idx;
2875 i = cptr->info->internal_id;
2876 if (i && (i == ctl_id)) return cptr;
2877 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002878 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002879}
2880
2881
Mike Iselya761f432006-06-25 20:04:44 -03002882/* Given a V4L ID, retrieve the control structure associated with it. */
Mike Iselyd8554972006-06-26 20:58:46 -03002883struct pvr2_ctrl *pvr2_hdw_get_ctrl_v4l(struct pvr2_hdw *hdw,unsigned int ctl_id)
2884{
2885 struct pvr2_ctrl *cptr;
2886 unsigned int idx;
2887 int i;
2888
2889 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002890 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002891 cptr = hdw->controls + idx;
2892 i = cptr->info->v4l_id;
2893 if (i && (i == ctl_id)) return cptr;
2894 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002895 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002896}
2897
2898
Mike Iselya761f432006-06-25 20:04:44 -03002899/* Given a V4L ID for its immediate predecessor, retrieve the control
2900 structure associated with it. */
2901struct pvr2_ctrl *pvr2_hdw_get_ctrl_nextv4l(struct pvr2_hdw *hdw,
2902 unsigned int ctl_id)
2903{
2904 struct pvr2_ctrl *cptr,*cp2;
2905 unsigned int idx;
2906 int i;
2907
2908 /* This could be made a lot more efficient, but for now... */
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002909 cp2 = NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002910 for (idx = 0; idx < hdw->control_cnt; idx++) {
2911 cptr = hdw->controls + idx;
2912 i = cptr->info->v4l_id;
2913 if (!i) continue;
2914 if (i <= ctl_id) continue;
2915 if (cp2 && (cp2->info->v4l_id < i)) continue;
2916 cp2 = cptr;
2917 }
2918 return cp2;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002919 return NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002920}
2921
2922
Mike Iselyd8554972006-06-26 20:58:46 -03002923static const char *get_ctrl_typename(enum pvr2_ctl_type tp)
2924{
2925 switch (tp) {
2926 case pvr2_ctl_int: return "integer";
2927 case pvr2_ctl_enum: return "enum";
Mike Isely33213962006-06-25 20:04:40 -03002928 case pvr2_ctl_bool: return "boolean";
Mike Iselyd8554972006-06-26 20:58:46 -03002929 case pvr2_ctl_bitmask: return "bitmask";
2930 }
2931 return "";
2932}
2933
2934
Mike Isely2641df32009-03-07 00:13:25 -03002935static void pvr2_subdev_set_control(struct pvr2_hdw *hdw, int id,
2936 const char *name, int val)
2937{
2938 struct v4l2_control ctrl;
2939 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 %s=%d", name, val);
2940 memset(&ctrl, 0, sizeof(ctrl));
2941 ctrl.id = id;
2942 ctrl.value = val;
2943 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, s_ctrl, &ctrl);
2944}
2945
2946#define PVR2_SUBDEV_SET_CONTROL(hdw, id, lab) \
Mike Isely27764722009-03-07 01:57:25 -03002947 if ((hdw)->lab##_dirty || (hdw)->force_dirty) { \
Mike Isely2641df32009-03-07 00:13:25 -03002948 pvr2_subdev_set_control(hdw, id, #lab, (hdw)->lab##_val); \
2949 }
2950
Mike Isely5ceaad12009-03-07 00:01:20 -03002951/* Execute whatever commands are required to update the state of all the
Mike Isely2641df32009-03-07 00:13:25 -03002952 sub-devices so that they match our current control values. */
Mike Isely5ceaad12009-03-07 00:01:20 -03002953static void pvr2_subdev_update(struct pvr2_hdw *hdw)
2954{
Mike Iselyedb9dcb2009-03-07 00:37:10 -03002955 struct v4l2_subdev *sd;
2956 unsigned int id;
2957 pvr2_subdev_update_func fp;
2958
Mike Isely75212a02009-03-07 01:48:42 -03002959 pvr2_trace(PVR2_TRACE_CHIPS, "subdev update...");
2960
Mike Isely27764722009-03-07 01:57:25 -03002961 if (hdw->tuner_updated || hdw->force_dirty) {
Mike Isely75212a02009-03-07 01:48:42 -03002962 struct tuner_setup setup;
2963 pvr2_trace(PVR2_TRACE_CHIPS, "subdev tuner set_type(%d)",
2964 hdw->tuner_type);
2965 if (((int)(hdw->tuner_type)) >= 0) {
Mike Iselyfcd62cf2009-04-01 01:55:26 -03002966 memset(&setup, 0, sizeof(setup));
Mike Isely75212a02009-03-07 01:48:42 -03002967 setup.addr = ADDR_UNSET;
2968 setup.type = hdw->tuner_type;
2969 setup.mode_mask = T_RADIO | T_ANALOG_TV;
2970 v4l2_device_call_all(&hdw->v4l2_dev, 0,
2971 tuner, s_type_addr, &setup);
2972 }
2973 }
2974
Mike Isely27764722009-03-07 01:57:25 -03002975 if (hdw->input_dirty || hdw->std_dirty || hdw->force_dirty) {
Mike Iselyb4818802009-03-07 01:46:17 -03002976 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_standard");
Mike Isely2641df32009-03-07 00:13:25 -03002977 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
2978 v4l2_device_call_all(&hdw->v4l2_dev, 0,
2979 tuner, s_radio);
2980 } else {
2981 v4l2_std_id vs;
2982 vs = hdw->std_mask_cur;
2983 v4l2_device_call_all(&hdw->v4l2_dev, 0,
Hans Verkuilf41737e2009-04-01 03:52:39 -03002984 core, s_std, vs);
Mike Iselya6862da2009-06-20 14:50:14 -03002985 pvr2_hdw_cx25840_vbi_hack(hdw);
Mike Isely2641df32009-03-07 00:13:25 -03002986 }
2987 hdw->tuner_signal_stale = !0;
2988 hdw->cropcap_stale = !0;
2989 }
2990
2991 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_BRIGHTNESS, brightness);
2992 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_CONTRAST, contrast);
2993 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_SATURATION, saturation);
2994 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_HUE, hue);
2995 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_MUTE, mute);
2996 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_VOLUME, volume);
2997 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_BALANCE, balance);
2998 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_BASS, bass);
2999 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_TREBLE, treble);
3000
Mike Isely27764722009-03-07 01:57:25 -03003001 if (hdw->input_dirty || hdw->audiomode_dirty || hdw->force_dirty) {
Mike Isely2641df32009-03-07 00:13:25 -03003002 struct v4l2_tuner vt;
3003 memset(&vt, 0, sizeof(vt));
3004 vt.audmode = hdw->audiomode_val;
3005 v4l2_device_call_all(&hdw->v4l2_dev, 0, tuner, s_tuner, &vt);
3006 }
3007
Mike Isely27764722009-03-07 01:57:25 -03003008 if (hdw->freqDirty || hdw->force_dirty) {
Mike Isely2641df32009-03-07 00:13:25 -03003009 unsigned long fv;
3010 struct v4l2_frequency freq;
3011 fv = pvr2_hdw_get_cur_freq(hdw);
3012 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_freq(%lu)", fv);
3013 if (hdw->tuner_signal_stale) pvr2_hdw_status_poll(hdw);
3014 memset(&freq, 0, sizeof(freq));
3015 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
3016 /* ((fv * 1000) / 62500) */
3017 freq.frequency = (fv * 2) / 125;
3018 } else {
3019 freq.frequency = fv / 62500;
3020 }
3021 /* tuner-core currently doesn't seem to care about this, but
3022 let's set it anyway for completeness. */
3023 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
3024 freq.type = V4L2_TUNER_RADIO;
3025 } else {
3026 freq.type = V4L2_TUNER_ANALOG_TV;
3027 }
3028 freq.tuner = 0;
3029 v4l2_device_call_all(&hdw->v4l2_dev, 0, tuner,
3030 s_frequency, &freq);
3031 }
3032
Mike Isely27764722009-03-07 01:57:25 -03003033 if (hdw->res_hor_dirty || hdw->res_ver_dirty || hdw->force_dirty) {
Mike Isely2641df32009-03-07 00:13:25 -03003034 struct v4l2_format fmt;
3035 memset(&fmt, 0, sizeof(fmt));
3036 fmt.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
3037 fmt.fmt.pix.width = hdw->res_hor_val;
3038 fmt.fmt.pix.height = hdw->res_ver_val;
Mike Isely7dfdf1e2009-03-07 02:11:12 -03003039 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_size(%dx%d)",
Mike Isely2641df32009-03-07 00:13:25 -03003040 fmt.fmt.pix.width, fmt.fmt.pix.height);
3041 v4l2_device_call_all(&hdw->v4l2_dev, 0, video, s_fmt, &fmt);
3042 }
3043
Mike Isely27764722009-03-07 01:57:25 -03003044 if (hdw->srate_dirty || hdw->force_dirty) {
Mike Isely01c59df2009-03-07 00:48:09 -03003045 u32 val;
3046 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_audio %d",
3047 hdw->srate_val);
3048 switch (hdw->srate_val) {
3049 default:
3050 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000:
3051 val = 48000;
3052 break;
3053 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100:
3054 val = 44100;
3055 break;
3056 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000:
3057 val = 32000;
3058 break;
3059 }
3060 v4l2_device_call_all(&hdw->v4l2_dev, 0,
3061 audio, s_clock_freq, val);
3062 }
3063
Mike Isely2641df32009-03-07 00:13:25 -03003064 /* Unable to set crop parameters; there is apparently no equivalent
3065 for VIDIOC_S_CROP */
3066
Mike Iselyedb9dcb2009-03-07 00:37:10 -03003067 v4l2_device_for_each_subdev(sd, &hdw->v4l2_dev) {
3068 id = sd->grp_id;
3069 if (id >= ARRAY_SIZE(pvr2_module_update_functions)) continue;
3070 fp = pvr2_module_update_functions[id];
3071 if (!fp) continue;
3072 (*fp)(hdw, sd);
3073 }
Mike Isely2641df32009-03-07 00:13:25 -03003074
Mike Isely27764722009-03-07 01:57:25 -03003075 if (hdw->tuner_signal_stale || hdw->cropcap_stale) {
Mike Isely2641df32009-03-07 00:13:25 -03003076 pvr2_hdw_status_poll(hdw);
3077 }
Mike Isely5ceaad12009-03-07 00:01:20 -03003078}
3079
3080
Mike Isely681c7392007-11-26 01:48:52 -03003081/* Figure out if we need to commit control changes. If so, mark internal
3082 state flags to indicate this fact and return true. Otherwise do nothing
3083 else and return false. */
3084static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003085{
Mike Iselyd8554972006-06-26 20:58:46 -03003086 unsigned int idx;
3087 struct pvr2_ctrl *cptr;
3088 int value;
Mike Isely27764722009-03-07 01:57:25 -03003089 int commit_flag = hdw->force_dirty;
Mike Iselyd8554972006-06-26 20:58:46 -03003090 char buf[100];
3091 unsigned int bcnt,ccnt;
3092
Mike Iselyc05c0462006-06-25 20:04:25 -03003093 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03003094 cptr = hdw->controls + idx;
Al Viro5fa12472008-03-29 03:07:38 +00003095 if (!cptr->info->is_dirty) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03003096 if (!cptr->info->is_dirty(cptr)) continue;
Mike Iselyfe23a282007-01-20 00:10:55 -03003097 commit_flag = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03003098
Mike Iselyfe23a282007-01-20 00:10:55 -03003099 if (!(pvrusb2_debug & PVR2_TRACE_CTL)) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03003100 bcnt = scnprintf(buf,sizeof(buf),"\"%s\" <-- ",
3101 cptr->info->name);
3102 value = 0;
3103 cptr->info->get_value(cptr,&value);
3104 pvr2_ctrl_value_to_sym_internal(cptr,~0,value,
3105 buf+bcnt,
3106 sizeof(buf)-bcnt,&ccnt);
3107 bcnt += ccnt;
3108 bcnt += scnprintf(buf+bcnt,sizeof(buf)-bcnt," <%s>",
3109 get_ctrl_typename(cptr->info->type));
3110 pvr2_trace(PVR2_TRACE_CTL,
3111 "/*--TRACE_COMMIT--*/ %.*s",
3112 bcnt,buf);
3113 }
3114
3115 if (!commit_flag) {
3116 /* Nothing has changed */
3117 return 0;
3118 }
3119
Mike Isely681c7392007-11-26 01:48:52 -03003120 hdw->state_pipeline_config = 0;
3121 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
3122 pvr2_hdw_state_sched(hdw);
3123
3124 return !0;
3125}
3126
3127
3128/* Perform all operations needed to commit all control changes. This must
3129 be performed in synchronization with the pipeline state and is thus
3130 expected to be called as part of the driver's worker thread. Return
3131 true if commit successful, otherwise return false to indicate that
3132 commit isn't possible at this time. */
3133static int pvr2_hdw_commit_execute(struct pvr2_hdw *hdw)
3134{
3135 unsigned int idx;
3136 struct pvr2_ctrl *cptr;
3137 int disruptive_change;
3138
Mike Iselyab062fe2008-06-30 03:32:35 -03003139 /* Handle some required side effects when the video standard is
3140 changed.... */
Mike Iselyd8554972006-06-26 20:58:46 -03003141 if (hdw->std_dirty) {
Mike Iselyd8554972006-06-26 20:58:46 -03003142 int nvres;
Mike Isely00528d92008-06-30 03:35:52 -03003143 int gop_size;
Mike Iselyd8554972006-06-26 20:58:46 -03003144 if (hdw->std_mask_cur & V4L2_STD_525_60) {
3145 nvres = 480;
Mike Isely00528d92008-06-30 03:35:52 -03003146 gop_size = 15;
Mike Iselyd8554972006-06-26 20:58:46 -03003147 } else {
3148 nvres = 576;
Mike Isely00528d92008-06-30 03:35:52 -03003149 gop_size = 12;
Mike Iselyd8554972006-06-26 20:58:46 -03003150 }
Mike Isely00528d92008-06-30 03:35:52 -03003151 /* Rewrite the vertical resolution to be appropriate to the
3152 video standard that has been selected. */
Mike Iselyd8554972006-06-26 20:58:46 -03003153 if (nvres != hdw->res_ver_val) {
3154 hdw->res_ver_val = nvres;
3155 hdw->res_ver_dirty = !0;
3156 }
Mike Isely00528d92008-06-30 03:35:52 -03003157 /* Rewrite the GOP size to be appropriate to the video
3158 standard that has been selected. */
3159 if (gop_size != hdw->enc_ctl_state.video_gop_size) {
3160 struct v4l2_ext_controls cs;
3161 struct v4l2_ext_control c1;
3162 memset(&cs, 0, sizeof(cs));
3163 memset(&c1, 0, sizeof(c1));
3164 cs.controls = &c1;
3165 cs.count = 1;
3166 c1.id = V4L2_CID_MPEG_VIDEO_GOP_SIZE;
3167 c1.value = gop_size;
3168 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,
3169 VIDIOC_S_EXT_CTRLS);
3170 }
Mike Iselyd8554972006-06-26 20:58:46 -03003171 }
3172
Mike Isely38d9a2c2008-03-28 05:30:48 -03003173 if (hdw->input_dirty && hdw->state_pathway_ok &&
Mike Isely62433e32008-04-22 14:45:40 -03003174 (((hdw->input_val == PVR2_CVAL_INPUT_DTV) ?
3175 PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG) !=
3176 hdw->pathway_state)) {
3177 /* Change of mode being asked for... */
3178 hdw->state_pathway_ok = 0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03003179 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03003180 }
3181 if (!hdw->state_pathway_ok) {
3182 /* Can't commit anything until pathway is ok. */
3183 return 0;
3184 }
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03003185 /* The broadcast decoder can only scale down, so if
3186 * res_*_dirty && crop window < output format ==> enlarge crop.
3187 *
3188 * The mpeg encoder receives fields of res_hor_val dots and
3189 * res_ver_val halflines. Limits: hor<=720, ver<=576.
3190 */
3191 if (hdw->res_hor_dirty && hdw->cropw_val < hdw->res_hor_val) {
3192 hdw->cropw_val = hdw->res_hor_val;
3193 hdw->cropw_dirty = !0;
3194 } else if (hdw->cropw_dirty) {
3195 hdw->res_hor_dirty = !0; /* must rescale */
3196 hdw->res_hor_val = min(720, hdw->cropw_val);
3197 }
3198 if (hdw->res_ver_dirty && hdw->croph_val < hdw->res_ver_val) {
3199 hdw->croph_val = hdw->res_ver_val;
3200 hdw->croph_dirty = !0;
3201 } else if (hdw->croph_dirty) {
3202 int nvres = hdw->std_mask_cur & V4L2_STD_525_60 ? 480 : 576;
3203 hdw->res_ver_dirty = !0;
3204 hdw->res_ver_val = min(nvres, hdw->croph_val);
3205 }
3206
Mike Isely681c7392007-11-26 01:48:52 -03003207 /* If any of the below has changed, then we can't do the update
3208 while the pipeline is running. Pipeline must be paused first
3209 and decoder -> encoder connection be made quiescent before we
3210 can proceed. */
3211 disruptive_change =
3212 (hdw->std_dirty ||
3213 hdw->enc_unsafe_stale ||
3214 hdw->srate_dirty ||
3215 hdw->res_ver_dirty ||
3216 hdw->res_hor_dirty ||
Mike Isely755879c2008-08-31 20:50:59 -03003217 hdw->cropw_dirty ||
3218 hdw->croph_dirty ||
Mike Isely681c7392007-11-26 01:48:52 -03003219 hdw->input_dirty ||
3220 (hdw->active_stream_type != hdw->desired_stream_type));
3221 if (disruptive_change && !hdw->state_pipeline_idle) {
3222 /* Pipeline is not idle; we can't proceed. Arrange to
3223 cause pipeline to stop so that we can try this again
3224 later.... */
3225 hdw->state_pipeline_pause = !0;
3226 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03003227 }
3228
Mike Iselyb30d2442006-06-25 20:05:01 -03003229 if (hdw->srate_dirty) {
3230 /* Write new sample rate into control structure since
3231 * the master copy is stale. We must track srate
3232 * separate from the mpeg control structure because
3233 * other logic also uses this value. */
3234 struct v4l2_ext_controls cs;
3235 struct v4l2_ext_control c1;
3236 memset(&cs,0,sizeof(cs));
3237 memset(&c1,0,sizeof(c1));
3238 cs.controls = &c1;
3239 cs.count = 1;
3240 c1.id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ;
3241 c1.value = hdw->srate_val;
Hans Verkuil01f1e442007-08-21 18:32:42 -03003242 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,VIDIOC_S_EXT_CTRLS);
Mike Iselyb30d2442006-06-25 20:05:01 -03003243 }
Mike Iselyc05c0462006-06-25 20:04:25 -03003244
Mike Isely681c7392007-11-26 01:48:52 -03003245 if (hdw->active_stream_type != hdw->desired_stream_type) {
3246 /* Handle any side effects of stream config here */
3247 hdw->active_stream_type = hdw->desired_stream_type;
3248 }
3249
Mike Isely1df59f02008-04-21 03:50:39 -03003250 if (hdw->hdw_desc->signal_routing_scheme ==
3251 PVR2_ROUTING_SCHEME_GOTVIEW) {
3252 u32 b;
3253 /* Handle GOTVIEW audio switching */
3254 pvr2_hdw_gpio_get_out(hdw,&b);
3255 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
3256 /* Set GPIO 11 */
3257 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),~0);
3258 } else {
3259 /* Clear GPIO 11 */
3260 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),0);
3261 }
3262 }
3263
Mike Iselye68a6192009-03-07 01:45:10 -03003264 /* Check and update state for all sub-devices. */
3265 pvr2_subdev_update(hdw);
3266
Mike Isely75212a02009-03-07 01:48:42 -03003267 hdw->tuner_updated = 0;
Mike Isely27764722009-03-07 01:57:25 -03003268 hdw->force_dirty = 0;
Mike Isely5ceaad12009-03-07 00:01:20 -03003269 for (idx = 0; idx < hdw->control_cnt; idx++) {
3270 cptr = hdw->controls + idx;
3271 if (!cptr->info->clear_dirty) continue;
3272 cptr->info->clear_dirty(cptr);
3273 }
3274
Mike Isely62433e32008-04-22 14:45:40 -03003275 if ((hdw->pathway_state == PVR2_PATHWAY_ANALOG) &&
3276 hdw->state_encoder_run) {
3277 /* If encoder isn't running or it can't be touched, then
3278 this will get worked out later when we start the
3279 encoder. */
Mike Isely681c7392007-11-26 01:48:52 -03003280 if (pvr2_encoder_adjust(hdw) < 0) return !0;
3281 }
Mike Iselyd8554972006-06-26 20:58:46 -03003282
Mike Isely681c7392007-11-26 01:48:52 -03003283 hdw->state_pipeline_config = !0;
Mike Isely432907f2008-08-31 21:02:20 -03003284 /* Hardware state may have changed in a way to cause the cropping
3285 capabilities to have changed. So mark it stale, which will
3286 cause a later re-fetch. */
Mike Isely681c7392007-11-26 01:48:52 -03003287 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
3288 return !0;
Mike Iselyd8554972006-06-26 20:58:46 -03003289}
3290
3291
3292int pvr2_hdw_commit_ctl(struct pvr2_hdw *hdw)
3293{
Mike Isely681c7392007-11-26 01:48:52 -03003294 int fl;
3295 LOCK_TAKE(hdw->big_lock);
3296 fl = pvr2_hdw_commit_setup(hdw);
3297 LOCK_GIVE(hdw->big_lock);
3298 if (!fl) return 0;
3299 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003300}
3301
3302
Mike Isely681c7392007-11-26 01:48:52 -03003303static void pvr2_hdw_worker_poll(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03003304{
Mike Isely681c7392007-11-26 01:48:52 -03003305 int fl = 0;
3306 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,workpoll);
Mike Iselyd8554972006-06-26 20:58:46 -03003307 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03003308 fl = pvr2_hdw_state_eval(hdw);
3309 } while (0); LOCK_GIVE(hdw->big_lock);
3310 if (fl && hdw->state_func) {
3311 hdw->state_func(hdw->state_data);
3312 }
3313}
3314
3315
Mike Isely681c7392007-11-26 01:48:52 -03003316static int pvr2_hdw_wait(struct pvr2_hdw *hdw,int state)
Mike Iselyd8554972006-06-26 20:58:46 -03003317{
Mike Isely681c7392007-11-26 01:48:52 -03003318 return wait_event_interruptible(
3319 hdw->state_wait_data,
3320 (hdw->state_stale == 0) &&
3321 (!state || (hdw->master_state != state)));
Mike Iselyd8554972006-06-26 20:58:46 -03003322}
3323
Mike Isely681c7392007-11-26 01:48:52 -03003324
Mike Iselyd8554972006-06-26 20:58:46 -03003325/* Return name for this driver instance */
3326const char *pvr2_hdw_get_driver_name(struct pvr2_hdw *hdw)
3327{
3328 return hdw->name;
3329}
3330
3331
Mike Isely78a47102007-11-26 01:58:20 -03003332const char *pvr2_hdw_get_desc(struct pvr2_hdw *hdw)
3333{
3334 return hdw->hdw_desc->description;
3335}
3336
3337
3338const char *pvr2_hdw_get_type(struct pvr2_hdw *hdw)
3339{
3340 return hdw->hdw_desc->shortname;
3341}
3342
3343
Mike Iselyd8554972006-06-26 20:58:46 -03003344int pvr2_hdw_is_hsm(struct pvr2_hdw *hdw)
3345{
3346 int result;
3347 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03003348 hdw->cmd_buffer[0] = FX2CMD_GET_USB_SPEED;
Mike Iselyd8554972006-06-26 20:58:46 -03003349 result = pvr2_send_request(hdw,
3350 hdw->cmd_buffer,1,
3351 hdw->cmd_buffer,1);
3352 if (result < 0) break;
3353 result = (hdw->cmd_buffer[0] != 0);
3354 } while(0); LOCK_GIVE(hdw->ctl_lock);
3355 return result;
3356}
3357
3358
Mike Isely18103c52007-01-20 00:09:47 -03003359/* Execute poll of tuner status */
3360void pvr2_hdw_execute_tuner_poll(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003361{
Mike Iselyd8554972006-06-26 20:58:46 -03003362 LOCK_TAKE(hdw->big_lock); do {
Mike Iselya51f5002009-03-06 23:30:37 -03003363 pvr2_hdw_status_poll(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003364 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely18103c52007-01-20 00:09:47 -03003365}
3366
3367
Mike Isely432907f2008-08-31 21:02:20 -03003368static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw)
3369{
3370 if (!hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003371 return 0;
3372 }
Mike Iselya51f5002009-03-06 23:30:37 -03003373 pvr2_hdw_status_poll(hdw);
Mike Isely432907f2008-08-31 21:02:20 -03003374 if (hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003375 return -EIO;
3376 }
3377 return 0;
3378}
3379
3380
3381/* Return information about cropping capabilities */
3382int pvr2_hdw_get_cropcap(struct pvr2_hdw *hdw, struct v4l2_cropcap *pp)
3383{
3384 int stat = 0;
3385 LOCK_TAKE(hdw->big_lock);
3386 stat = pvr2_hdw_check_cropcap(hdw);
3387 if (!stat) {
Mike Isely432907f2008-08-31 21:02:20 -03003388 memcpy(pp, &hdw->cropcap_info, sizeof(hdw->cropcap_info));
3389 }
3390 LOCK_GIVE(hdw->big_lock);
3391 return stat;
3392}
3393
3394
Mike Isely18103c52007-01-20 00:09:47 -03003395/* Return information about the tuner */
3396int pvr2_hdw_get_tuner_status(struct pvr2_hdw *hdw,struct v4l2_tuner *vtp)
3397{
3398 LOCK_TAKE(hdw->big_lock); do {
3399 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -03003400 pvr2_hdw_status_poll(hdw);
Mike Isely18103c52007-01-20 00:09:47 -03003401 }
3402 memcpy(vtp,&hdw->tuner_signal_info,sizeof(struct v4l2_tuner));
3403 } while (0); LOCK_GIVE(hdw->big_lock);
3404 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03003405}
3406
3407
3408/* Get handle to video output stream */
3409struct pvr2_stream *pvr2_hdw_get_video_stream(struct pvr2_hdw *hp)
3410{
3411 return hp->vid_stream;
3412}
3413
3414
3415void pvr2_hdw_trigger_module_log(struct pvr2_hdw *hdw)
3416{
Mike Isely4f1a3e52006-06-25 20:04:31 -03003417 int nr = pvr2_hdw_get_unit_number(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003418 LOCK_TAKE(hdw->big_lock); do {
Mike Isely4f1a3e52006-06-25 20:04:31 -03003419 printk(KERN_INFO "pvrusb2: ================= START STATUS CARD #%d =================\n", nr);
Mike Iselyed3261a2009-03-07 00:02:33 -03003420 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, log_status);
Mike Iselyb30d2442006-06-25 20:05:01 -03003421 pvr2_trace(PVR2_TRACE_INFO,"cx2341x config:");
Hans Verkuil99eb44f2006-06-26 18:24:05 -03003422 cx2341x_log_status(&hdw->enc_ctl_state, "pvrusb2");
Mike Isely681c7392007-11-26 01:48:52 -03003423 pvr2_hdw_state_log_state(hdw);
Mike Isely4f1a3e52006-06-25 20:04:31 -03003424 printk(KERN_INFO "pvrusb2: ================== END STATUS CARD #%d ==================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03003425 } while (0); LOCK_GIVE(hdw->big_lock);
3426}
3427
Mike Isely4db666c2007-09-08 22:16:27 -03003428
3429/* Grab EEPROM contents, needed for direct method. */
3430#define EEPROM_SIZE 8192
3431#define trace_eeprom(...) pvr2_trace(PVR2_TRACE_EEPROM,__VA_ARGS__)
3432static u8 *pvr2_full_eeprom_fetch(struct pvr2_hdw *hdw)
3433{
3434 struct i2c_msg msg[2];
3435 u8 *eeprom;
3436 u8 iadd[2];
3437 u8 addr;
3438 u16 eepromSize;
3439 unsigned int offs;
3440 int ret;
3441 int mode16 = 0;
3442 unsigned pcnt,tcnt;
3443 eeprom = kmalloc(EEPROM_SIZE,GFP_KERNEL);
3444 if (!eeprom) {
3445 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3446 "Failed to allocate memory"
3447 " required to read eeprom");
3448 return NULL;
3449 }
3450
3451 trace_eeprom("Value for eeprom addr from controller was 0x%x",
3452 hdw->eeprom_addr);
3453 addr = hdw->eeprom_addr;
3454 /* Seems that if the high bit is set, then the *real* eeprom
3455 address is shifted right now bit position (noticed this in
3456 newer PVR USB2 hardware) */
3457 if (addr & 0x80) addr >>= 1;
3458
3459 /* FX2 documentation states that a 16bit-addressed eeprom is
3460 expected if the I2C address is an odd number (yeah, this is
3461 strange but it's what they do) */
3462 mode16 = (addr & 1);
3463 eepromSize = (mode16 ? EEPROM_SIZE : 256);
3464 trace_eeprom("Examining %d byte eeprom at location 0x%x"
3465 " using %d bit addressing",eepromSize,addr,
3466 mode16 ? 16 : 8);
3467
3468 msg[0].addr = addr;
3469 msg[0].flags = 0;
3470 msg[0].len = mode16 ? 2 : 1;
3471 msg[0].buf = iadd;
3472 msg[1].addr = addr;
3473 msg[1].flags = I2C_M_RD;
3474
3475 /* We have to do the actual eeprom data fetch ourselves, because
3476 (1) we're only fetching part of the eeprom, and (2) if we were
3477 getting the whole thing our I2C driver can't grab it in one
3478 pass - which is what tveeprom is otherwise going to attempt */
3479 memset(eeprom,0,EEPROM_SIZE);
3480 for (tcnt = 0; tcnt < EEPROM_SIZE; tcnt += pcnt) {
3481 pcnt = 16;
3482 if (pcnt + tcnt > EEPROM_SIZE) pcnt = EEPROM_SIZE-tcnt;
3483 offs = tcnt + (eepromSize - EEPROM_SIZE);
3484 if (mode16) {
3485 iadd[0] = offs >> 8;
3486 iadd[1] = offs;
3487 } else {
3488 iadd[0] = offs;
3489 }
3490 msg[1].len = pcnt;
3491 msg[1].buf = eeprom+tcnt;
3492 if ((ret = i2c_transfer(&hdw->i2c_adap,
3493 msg,ARRAY_SIZE(msg))) != 2) {
3494 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3495 "eeprom fetch set offs err=%d",ret);
3496 kfree(eeprom);
3497 return NULL;
3498 }
3499 }
3500 return eeprom;
3501}
3502
3503
3504void pvr2_hdw_cpufw_set_enabled(struct pvr2_hdw *hdw,
3505 int prom_flag,
3506 int enable_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003507{
3508 int ret;
3509 u16 address;
3510 unsigned int pipe;
3511 LOCK_TAKE(hdw->big_lock); do {
Al Viro5fa12472008-03-29 03:07:38 +00003512 if ((hdw->fw_buffer == NULL) == !enable_flag) break;
Mike Iselyd8554972006-06-26 20:58:46 -03003513
3514 if (!enable_flag) {
3515 pvr2_trace(PVR2_TRACE_FIRMWARE,
3516 "Cleaning up after CPU firmware fetch");
3517 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003518 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003519 hdw->fw_size = 0;
Mike Isely4db666c2007-09-08 22:16:27 -03003520 if (hdw->fw_cpu_flag) {
3521 /* Now release the CPU. It will disconnect
3522 and reconnect later. */
3523 pvr2_hdw_cpureset_assert(hdw,0);
3524 }
Mike Iselyd8554972006-06-26 20:58:46 -03003525 break;
3526 }
3527
Mike Isely4db666c2007-09-08 22:16:27 -03003528 hdw->fw_cpu_flag = (prom_flag == 0);
3529 if (hdw->fw_cpu_flag) {
3530 pvr2_trace(PVR2_TRACE_FIRMWARE,
3531 "Preparing to suck out CPU firmware");
3532 hdw->fw_size = 0x2000;
3533 hdw->fw_buffer = kzalloc(hdw->fw_size,GFP_KERNEL);
3534 if (!hdw->fw_buffer) {
3535 hdw->fw_size = 0;
3536 break;
3537 }
3538
3539 /* We have to hold the CPU during firmware upload. */
3540 pvr2_hdw_cpureset_assert(hdw,1);
3541
3542 /* download the firmware from address 0000-1fff in 2048
3543 (=0x800) bytes chunk. */
3544
3545 pvr2_trace(PVR2_TRACE_FIRMWARE,
3546 "Grabbing CPU firmware");
3547 pipe = usb_rcvctrlpipe(hdw->usb_dev, 0);
3548 for(address = 0; address < hdw->fw_size;
3549 address += 0x800) {
3550 ret = usb_control_msg(hdw->usb_dev,pipe,
3551 0xa0,0xc0,
3552 address,0,
3553 hdw->fw_buffer+address,
3554 0x800,HZ);
3555 if (ret < 0) break;
3556 }
3557
3558 pvr2_trace(PVR2_TRACE_FIRMWARE,
3559 "Done grabbing CPU firmware");
3560 } else {
3561 pvr2_trace(PVR2_TRACE_FIRMWARE,
3562 "Sucking down EEPROM contents");
3563 hdw->fw_buffer = pvr2_full_eeprom_fetch(hdw);
3564 if (!hdw->fw_buffer) {
3565 pvr2_trace(PVR2_TRACE_FIRMWARE,
3566 "EEPROM content suck failed.");
3567 break;
3568 }
3569 hdw->fw_size = EEPROM_SIZE;
3570 pvr2_trace(PVR2_TRACE_FIRMWARE,
3571 "Done sucking down EEPROM contents");
Mike Iselyd8554972006-06-26 20:58:46 -03003572 }
3573
Mike Iselyd8554972006-06-26 20:58:46 -03003574 } while (0); LOCK_GIVE(hdw->big_lock);
3575}
3576
3577
3578/* Return true if we're in a mode for retrieval CPU firmware */
3579int pvr2_hdw_cpufw_get_enabled(struct pvr2_hdw *hdw)
3580{
Al Viro5fa12472008-03-29 03:07:38 +00003581 return hdw->fw_buffer != NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003582}
3583
3584
3585int pvr2_hdw_cpufw_get(struct pvr2_hdw *hdw,unsigned int offs,
3586 char *buf,unsigned int cnt)
3587{
3588 int ret = -EINVAL;
3589 LOCK_TAKE(hdw->big_lock); do {
3590 if (!buf) break;
3591 if (!cnt) break;
3592
3593 if (!hdw->fw_buffer) {
3594 ret = -EIO;
3595 break;
3596 }
3597
3598 if (offs >= hdw->fw_size) {
3599 pvr2_trace(PVR2_TRACE_FIRMWARE,
3600 "Read firmware data offs=%d EOF",
3601 offs);
3602 ret = 0;
3603 break;
3604 }
3605
3606 if (offs + cnt > hdw->fw_size) cnt = hdw->fw_size - offs;
3607
3608 memcpy(buf,hdw->fw_buffer+offs,cnt);
3609
3610 pvr2_trace(PVR2_TRACE_FIRMWARE,
3611 "Read firmware data offs=%d cnt=%d",
3612 offs,cnt);
3613 ret = cnt;
3614 } while (0); LOCK_GIVE(hdw->big_lock);
3615
3616 return ret;
3617}
3618
3619
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003620int pvr2_hdw_v4l_get_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003621 enum pvr2_v4l_type index)
Mike Iselyd8554972006-06-26 20:58:46 -03003622{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003623 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003624 case pvr2_v4l_type_video: return hdw->v4l_minor_number_video;
3625 case pvr2_v4l_type_vbi: return hdw->v4l_minor_number_vbi;
3626 case pvr2_v4l_type_radio: return hdw->v4l_minor_number_radio;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003627 default: return -1;
3628 }
Mike Iselyd8554972006-06-26 20:58:46 -03003629}
3630
3631
Pantelis Koukousoulas2fdf3d92006-12-27 23:07:58 -03003632/* Store a v4l minor device number */
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003633void pvr2_hdw_v4l_store_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003634 enum pvr2_v4l_type index,int v)
Mike Iselyd8554972006-06-26 20:58:46 -03003635{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003636 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003637 case pvr2_v4l_type_video: hdw->v4l_minor_number_video = v;
3638 case pvr2_v4l_type_vbi: hdw->v4l_minor_number_vbi = v;
3639 case pvr2_v4l_type_radio: hdw->v4l_minor_number_radio = v;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003640 default: break;
3641 }
Mike Iselyd8554972006-06-26 20:58:46 -03003642}
3643
3644
David Howells7d12e782006-10-05 14:55:46 +01003645static void pvr2_ctl_write_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003646{
3647 struct pvr2_hdw *hdw = urb->context;
3648 hdw->ctl_write_pend_flag = 0;
3649 if (hdw->ctl_read_pend_flag) return;
3650 complete(&hdw->ctl_done);
3651}
3652
3653
David Howells7d12e782006-10-05 14:55:46 +01003654static void pvr2_ctl_read_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003655{
3656 struct pvr2_hdw *hdw = urb->context;
3657 hdw->ctl_read_pend_flag = 0;
3658 if (hdw->ctl_write_pend_flag) return;
3659 complete(&hdw->ctl_done);
3660}
3661
3662
3663static void pvr2_ctl_timeout(unsigned long data)
3664{
3665 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
3666 if (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3667 hdw->ctl_timeout_flag = !0;
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003668 if (hdw->ctl_write_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003669 usb_unlink_urb(hdw->ctl_write_urb);
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003670 if (hdw->ctl_read_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003671 usb_unlink_urb(hdw->ctl_read_urb);
Mike Iselyd8554972006-06-26 20:58:46 -03003672 }
3673}
3674
3675
Mike Iselye61b6fc2006-07-18 22:42:18 -03003676/* Issue a command and get a response from the device. This extended
3677 version includes a probe flag (which if set means that device errors
3678 should not be logged or treated as fatal) and a timeout in jiffies.
3679 This can be used to non-lethally probe the health of endpoint 1. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003680static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
3681 unsigned int timeout,int probe_fl,
3682 void *write_data,unsigned int write_len,
3683 void *read_data,unsigned int read_len)
Mike Iselyd8554972006-06-26 20:58:46 -03003684{
3685 unsigned int idx;
3686 int status = 0;
3687 struct timer_list timer;
3688 if (!hdw->ctl_lock_held) {
3689 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3690 "Attempted to execute control transfer"
3691 " without lock!!");
3692 return -EDEADLK;
3693 }
Mike Isely681c7392007-11-26 01:48:52 -03003694 if (!hdw->flag_ok && !probe_fl) {
Mike Iselyd8554972006-06-26 20:58:46 -03003695 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3696 "Attempted to execute control transfer"
3697 " when device not ok");
3698 return -EIO;
3699 }
3700 if (!(hdw->ctl_read_urb && hdw->ctl_write_urb)) {
3701 if (!probe_fl) {
3702 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3703 "Attempted to execute control transfer"
3704 " when USB is disconnected");
3705 }
3706 return -ENOTTY;
3707 }
3708
3709 /* Ensure that we have sane parameters */
3710 if (!write_data) write_len = 0;
3711 if (!read_data) read_len = 0;
3712 if (write_len > PVR2_CTL_BUFFSIZE) {
3713 pvr2_trace(
3714 PVR2_TRACE_ERROR_LEGS,
3715 "Attempted to execute %d byte"
3716 " control-write transfer (limit=%d)",
3717 write_len,PVR2_CTL_BUFFSIZE);
3718 return -EINVAL;
3719 }
3720 if (read_len > PVR2_CTL_BUFFSIZE) {
3721 pvr2_trace(
3722 PVR2_TRACE_ERROR_LEGS,
3723 "Attempted to execute %d byte"
3724 " control-read transfer (limit=%d)",
3725 write_len,PVR2_CTL_BUFFSIZE);
3726 return -EINVAL;
3727 }
3728 if ((!write_len) && (!read_len)) {
3729 pvr2_trace(
3730 PVR2_TRACE_ERROR_LEGS,
3731 "Attempted to execute null control transfer?");
3732 return -EINVAL;
3733 }
3734
3735
3736 hdw->cmd_debug_state = 1;
3737 if (write_len) {
3738 hdw->cmd_debug_code = ((unsigned char *)write_data)[0];
3739 } else {
3740 hdw->cmd_debug_code = 0;
3741 }
3742 hdw->cmd_debug_write_len = write_len;
3743 hdw->cmd_debug_read_len = read_len;
3744
3745 /* Initialize common stuff */
3746 init_completion(&hdw->ctl_done);
3747 hdw->ctl_timeout_flag = 0;
3748 hdw->ctl_write_pend_flag = 0;
3749 hdw->ctl_read_pend_flag = 0;
3750 init_timer(&timer);
3751 timer.expires = jiffies + timeout;
3752 timer.data = (unsigned long)hdw;
3753 timer.function = pvr2_ctl_timeout;
3754
3755 if (write_len) {
3756 hdw->cmd_debug_state = 2;
3757 /* Transfer write data to internal buffer */
3758 for (idx = 0; idx < write_len; idx++) {
3759 hdw->ctl_write_buffer[idx] =
3760 ((unsigned char *)write_data)[idx];
3761 }
3762 /* Initiate a write request */
3763 usb_fill_bulk_urb(hdw->ctl_write_urb,
3764 hdw->usb_dev,
3765 usb_sndbulkpipe(hdw->usb_dev,
3766 PVR2_CTL_WRITE_ENDPOINT),
3767 hdw->ctl_write_buffer,
3768 write_len,
3769 pvr2_ctl_write_complete,
3770 hdw);
3771 hdw->ctl_write_urb->actual_length = 0;
3772 hdw->ctl_write_pend_flag = !0;
3773 status = usb_submit_urb(hdw->ctl_write_urb,GFP_KERNEL);
3774 if (status < 0) {
3775 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3776 "Failed to submit write-control"
3777 " URB status=%d",status);
3778 hdw->ctl_write_pend_flag = 0;
3779 goto done;
3780 }
3781 }
3782
3783 if (read_len) {
3784 hdw->cmd_debug_state = 3;
3785 memset(hdw->ctl_read_buffer,0x43,read_len);
3786 /* Initiate a read request */
3787 usb_fill_bulk_urb(hdw->ctl_read_urb,
3788 hdw->usb_dev,
3789 usb_rcvbulkpipe(hdw->usb_dev,
3790 PVR2_CTL_READ_ENDPOINT),
3791 hdw->ctl_read_buffer,
3792 read_len,
3793 pvr2_ctl_read_complete,
3794 hdw);
3795 hdw->ctl_read_urb->actual_length = 0;
3796 hdw->ctl_read_pend_flag = !0;
3797 status = usb_submit_urb(hdw->ctl_read_urb,GFP_KERNEL);
3798 if (status < 0) {
3799 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3800 "Failed to submit read-control"
3801 " URB status=%d",status);
3802 hdw->ctl_read_pend_flag = 0;
3803 goto done;
3804 }
3805 }
3806
3807 /* Start timer */
3808 add_timer(&timer);
3809
3810 /* Now wait for all I/O to complete */
3811 hdw->cmd_debug_state = 4;
3812 while (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3813 wait_for_completion(&hdw->ctl_done);
3814 }
3815 hdw->cmd_debug_state = 5;
3816
3817 /* Stop timer */
3818 del_timer_sync(&timer);
3819
3820 hdw->cmd_debug_state = 6;
3821 status = 0;
3822
3823 if (hdw->ctl_timeout_flag) {
3824 status = -ETIMEDOUT;
3825 if (!probe_fl) {
3826 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3827 "Timed out control-write");
3828 }
3829 goto done;
3830 }
3831
3832 if (write_len) {
3833 /* Validate results of write request */
3834 if ((hdw->ctl_write_urb->status != 0) &&
3835 (hdw->ctl_write_urb->status != -ENOENT) &&
3836 (hdw->ctl_write_urb->status != -ESHUTDOWN) &&
3837 (hdw->ctl_write_urb->status != -ECONNRESET)) {
3838 /* USB subsystem is reporting some kind of failure
3839 on the write */
3840 status = hdw->ctl_write_urb->status;
3841 if (!probe_fl) {
3842 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3843 "control-write URB failure,"
3844 " status=%d",
3845 status);
3846 }
3847 goto done;
3848 }
3849 if (hdw->ctl_write_urb->actual_length < write_len) {
3850 /* Failed to write enough data */
3851 status = -EIO;
3852 if (!probe_fl) {
3853 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3854 "control-write URB short,"
3855 " expected=%d got=%d",
3856 write_len,
3857 hdw->ctl_write_urb->actual_length);
3858 }
3859 goto done;
3860 }
3861 }
3862 if (read_len) {
3863 /* Validate results of read request */
3864 if ((hdw->ctl_read_urb->status != 0) &&
3865 (hdw->ctl_read_urb->status != -ENOENT) &&
3866 (hdw->ctl_read_urb->status != -ESHUTDOWN) &&
3867 (hdw->ctl_read_urb->status != -ECONNRESET)) {
3868 /* USB subsystem is reporting some kind of failure
3869 on the read */
3870 status = hdw->ctl_read_urb->status;
3871 if (!probe_fl) {
3872 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3873 "control-read URB failure,"
3874 " status=%d",
3875 status);
3876 }
3877 goto done;
3878 }
3879 if (hdw->ctl_read_urb->actual_length < read_len) {
3880 /* Failed to read enough data */
3881 status = -EIO;
3882 if (!probe_fl) {
3883 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3884 "control-read URB short,"
3885 " expected=%d got=%d",
3886 read_len,
3887 hdw->ctl_read_urb->actual_length);
3888 }
3889 goto done;
3890 }
3891 /* Transfer retrieved data out from internal buffer */
3892 for (idx = 0; idx < read_len; idx++) {
3893 ((unsigned char *)read_data)[idx] =
3894 hdw->ctl_read_buffer[idx];
3895 }
3896 }
3897
3898 done:
3899
3900 hdw->cmd_debug_state = 0;
3901 if ((status < 0) && (!probe_fl)) {
Mike Isely681c7392007-11-26 01:48:52 -03003902 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003903 }
3904 return status;
3905}
3906
3907
3908int pvr2_send_request(struct pvr2_hdw *hdw,
3909 void *write_data,unsigned int write_len,
3910 void *read_data,unsigned int read_len)
3911{
3912 return pvr2_send_request_ex(hdw,HZ*4,0,
3913 write_data,write_len,
3914 read_data,read_len);
3915}
3916
Mike Isely1c9d10d2008-03-28 05:38:54 -03003917
3918static int pvr2_issue_simple_cmd(struct pvr2_hdw *hdw,u32 cmdcode)
3919{
3920 int ret;
3921 unsigned int cnt = 1;
3922 unsigned int args = 0;
3923 LOCK_TAKE(hdw->ctl_lock);
3924 hdw->cmd_buffer[0] = cmdcode & 0xffu;
3925 args = (cmdcode >> 8) & 0xffu;
3926 args = (args > 2) ? 2 : args;
3927 if (args) {
3928 cnt += args;
3929 hdw->cmd_buffer[1] = (cmdcode >> 16) & 0xffu;
3930 if (args > 1) {
3931 hdw->cmd_buffer[2] = (cmdcode >> 24) & 0xffu;
3932 }
3933 }
3934 if (pvrusb2_debug & PVR2_TRACE_INIT) {
3935 unsigned int idx;
3936 unsigned int ccnt,bcnt;
3937 char tbuf[50];
3938 cmdcode &= 0xffu;
3939 bcnt = 0;
3940 ccnt = scnprintf(tbuf+bcnt,
3941 sizeof(tbuf)-bcnt,
3942 "Sending FX2 command 0x%x",cmdcode);
3943 bcnt += ccnt;
3944 for (idx = 0; idx < ARRAY_SIZE(pvr2_fx2cmd_desc); idx++) {
3945 if (pvr2_fx2cmd_desc[idx].id == cmdcode) {
3946 ccnt = scnprintf(tbuf+bcnt,
3947 sizeof(tbuf)-bcnt,
3948 " \"%s\"",
3949 pvr2_fx2cmd_desc[idx].desc);
3950 bcnt += ccnt;
3951 break;
3952 }
3953 }
3954 if (args) {
3955 ccnt = scnprintf(tbuf+bcnt,
3956 sizeof(tbuf)-bcnt,
3957 " (%u",hdw->cmd_buffer[1]);
3958 bcnt += ccnt;
3959 if (args > 1) {
3960 ccnt = scnprintf(tbuf+bcnt,
3961 sizeof(tbuf)-bcnt,
3962 ",%u",hdw->cmd_buffer[2]);
3963 bcnt += ccnt;
3964 }
3965 ccnt = scnprintf(tbuf+bcnt,
3966 sizeof(tbuf)-bcnt,
3967 ")");
3968 bcnt += ccnt;
3969 }
3970 pvr2_trace(PVR2_TRACE_INIT,"%.*s",bcnt,tbuf);
3971 }
3972 ret = pvr2_send_request(hdw,hdw->cmd_buffer,cnt,NULL,0);
3973 LOCK_GIVE(hdw->ctl_lock);
3974 return ret;
3975}
3976
3977
Mike Iselyd8554972006-06-26 20:58:46 -03003978int pvr2_write_register(struct pvr2_hdw *hdw, u16 reg, u32 data)
3979{
3980 int ret;
3981
3982 LOCK_TAKE(hdw->ctl_lock);
3983
Michael Krufky8d364362007-01-22 02:17:55 -03003984 hdw->cmd_buffer[0] = FX2CMD_REG_WRITE; /* write register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003985 PVR2_DECOMPOSE_LE(hdw->cmd_buffer,1,data);
3986 hdw->cmd_buffer[5] = 0;
3987 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3988 hdw->cmd_buffer[7] = reg & 0xff;
3989
3990
3991 ret = pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 0);
3992
3993 LOCK_GIVE(hdw->ctl_lock);
3994
3995 return ret;
3996}
3997
3998
Adrian Bunk07e337e2006-06-30 11:30:20 -03003999static int pvr2_read_register(struct pvr2_hdw *hdw, u16 reg, u32 *data)
Mike Iselyd8554972006-06-26 20:58:46 -03004000{
4001 int ret = 0;
4002
4003 LOCK_TAKE(hdw->ctl_lock);
4004
Michael Krufky8d364362007-01-22 02:17:55 -03004005 hdw->cmd_buffer[0] = FX2CMD_REG_READ; /* read register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03004006 hdw->cmd_buffer[1] = 0;
4007 hdw->cmd_buffer[2] = 0;
4008 hdw->cmd_buffer[3] = 0;
4009 hdw->cmd_buffer[4] = 0;
4010 hdw->cmd_buffer[5] = 0;
4011 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
4012 hdw->cmd_buffer[7] = reg & 0xff;
4013
4014 ret |= pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 4);
4015 *data = PVR2_COMPOSE_LE(hdw->cmd_buffer,0);
4016
4017 LOCK_GIVE(hdw->ctl_lock);
4018
4019 return ret;
4020}
4021
4022
Mike Isely681c7392007-11-26 01:48:52 -03004023void pvr2_hdw_render_useless(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03004024{
4025 if (!hdw->flag_ok) return;
Mike Isely681c7392007-11-26 01:48:52 -03004026 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4027 "Device being rendered inoperable");
Mike Iselyd8554972006-06-26 20:58:46 -03004028 if (hdw->vid_stream) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03004029 pvr2_stream_setup(hdw->vid_stream,NULL,0,0);
Mike Iselyd8554972006-06-26 20:58:46 -03004030 }
Mike Isely681c7392007-11-26 01:48:52 -03004031 hdw->flag_ok = 0;
4032 trace_stbit("flag_ok",hdw->flag_ok);
4033 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03004034}
4035
4036
4037void pvr2_hdw_device_reset(struct pvr2_hdw *hdw)
4038{
4039 int ret;
4040 pvr2_trace(PVR2_TRACE_INIT,"Performing a device reset...");
Mike Iselya0fd1cb2006-06-30 11:35:28 -03004041 ret = usb_lock_device_for_reset(hdw->usb_dev,NULL);
Alan Stern011b15d2008-11-04 11:29:27 -05004042 if (ret == 0) {
Mike Iselyd8554972006-06-26 20:58:46 -03004043 ret = usb_reset_device(hdw->usb_dev);
4044 usb_unlock_device(hdw->usb_dev);
4045 } else {
4046 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4047 "Failed to lock USB device ret=%d",ret);
4048 }
4049 if (init_pause_msec) {
4050 pvr2_trace(PVR2_TRACE_INFO,
4051 "Waiting %u msec for hardware to settle",
4052 init_pause_msec);
4053 msleep(init_pause_msec);
4054 }
4055
4056}
4057
4058
4059void pvr2_hdw_cpureset_assert(struct pvr2_hdw *hdw,int val)
4060{
4061 char da[1];
4062 unsigned int pipe;
4063 int ret;
4064
4065 if (!hdw->usb_dev) return;
4066
4067 pvr2_trace(PVR2_TRACE_INIT,"cpureset_assert(%d)",val);
4068
4069 da[0] = val ? 0x01 : 0x00;
4070
4071 /* Write the CPUCS register on the 8051. The lsb of the register
4072 is the reset bit; a 1 asserts reset while a 0 clears it. */
4073 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
4074 ret = usb_control_msg(hdw->usb_dev,pipe,0xa0,0x40,0xe600,0,da,1,HZ);
4075 if (ret < 0) {
4076 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4077 "cpureset_assert(%d) error=%d",val,ret);
4078 pvr2_hdw_render_useless(hdw);
4079 }
4080}
4081
4082
4083int pvr2_hdw_cmd_deep_reset(struct pvr2_hdw *hdw)
4084{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004085 return pvr2_issue_simple_cmd(hdw,FX2CMD_DEEP_RESET);
Mike Iselyd8554972006-06-26 20:58:46 -03004086}
4087
4088
Michael Krufkye1edb192008-04-22 14:45:39 -03004089int pvr2_hdw_cmd_powerup(struct pvr2_hdw *hdw)
4090{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004091 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_ON);
Michael Krufkye1edb192008-04-22 14:45:39 -03004092}
4093
Mike Isely1c9d10d2008-03-28 05:38:54 -03004094
Michael Krufkye1edb192008-04-22 14:45:39 -03004095int pvr2_hdw_cmd_powerdown(struct pvr2_hdw *hdw)
4096{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004097 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_OFF);
Michael Krufkye1edb192008-04-22 14:45:39 -03004098}
4099
Mike Iselyd8554972006-06-26 20:58:46 -03004100
4101int pvr2_hdw_cmd_decoder_reset(struct pvr2_hdw *hdw)
4102{
Mike Iselyd8554972006-06-26 20:58:46 -03004103 pvr2_trace(PVR2_TRACE_INIT,
4104 "Requesting decoder reset");
Mike Iselyaf78e162009-03-07 00:21:30 -03004105 if (hdw->decoder_client_id) {
4106 v4l2_device_call_all(&hdw->v4l2_dev, hdw->decoder_client_id,
4107 core, reset, 0);
Mike Iselye17d7872009-06-20 14:45:52 -03004108 pvr2_hdw_cx25840_vbi_hack(hdw);
Mike Iselyaf78e162009-03-07 00:21:30 -03004109 return 0;
4110 }
4111 pvr2_trace(PVR2_TRACE_INIT,
4112 "Unable to reset decoder: nothing attached");
4113 return -ENOTTY;
Mike Iselyd8554972006-06-26 20:58:46 -03004114}
4115
4116
Mike Isely62433e32008-04-22 14:45:40 -03004117static int pvr2_hdw_cmd_hcw_demod_reset(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03004118{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004119 hdw->flag_ok = !0;
4120 return pvr2_issue_simple_cmd(hdw,
4121 FX2CMD_HCW_DEMOD_RESETIN |
4122 (1 << 8) |
4123 ((onoff ? 1 : 0) << 16));
Mike Isely84147f32008-04-22 14:45:40 -03004124}
4125
Mike Isely84147f32008-04-22 14:45:40 -03004126
Mike Isely62433e32008-04-22 14:45:40 -03004127static int pvr2_hdw_cmd_onair_fe_power_ctrl(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03004128{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004129 hdw->flag_ok = !0;
4130 return pvr2_issue_simple_cmd(hdw,(onoff ?
4131 FX2CMD_ONAIR_DTV_POWER_ON :
4132 FX2CMD_ONAIR_DTV_POWER_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03004133}
4134
Mike Isely62433e32008-04-22 14:45:40 -03004135
4136static int pvr2_hdw_cmd_onair_digital_path_ctrl(struct pvr2_hdw *hdw,
4137 int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03004138{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004139 return pvr2_issue_simple_cmd(hdw,(onoff ?
4140 FX2CMD_ONAIR_DTV_STREAMING_ON :
4141 FX2CMD_ONAIR_DTV_STREAMING_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03004142}
4143
Mike Isely62433e32008-04-22 14:45:40 -03004144
4145static void pvr2_hdw_cmd_modeswitch(struct pvr2_hdw *hdw,int digitalFl)
4146{
4147 int cmode;
4148 /* Compare digital/analog desired setting with current setting. If
4149 they don't match, fix it... */
4150 cmode = (digitalFl ? PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG);
4151 if (cmode == hdw->pathway_state) {
4152 /* They match; nothing to do */
4153 return;
4154 }
4155
4156 switch (hdw->hdw_desc->digital_control_scheme) {
4157 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
4158 pvr2_hdw_cmd_hcw_demod_reset(hdw,digitalFl);
4159 if (cmode == PVR2_PATHWAY_ANALOG) {
4160 /* If moving to analog mode, also force the decoder
4161 to reset. If no decoder is attached, then it's
4162 ok to ignore this because if/when the decoder
4163 attaches, it will reset itself at that time. */
4164 pvr2_hdw_cmd_decoder_reset(hdw);
4165 }
4166 break;
4167 case PVR2_DIGITAL_SCHEME_ONAIR:
4168 /* Supposedly we should always have the power on whether in
4169 digital or analog mode. But for now do what appears to
4170 work... */
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004171 pvr2_hdw_cmd_onair_fe_power_ctrl(hdw,digitalFl);
Mike Isely62433e32008-04-22 14:45:40 -03004172 break;
4173 default: break;
4174 }
4175
Mike Isely1b9c18c2008-04-22 14:45:41 -03004176 pvr2_hdw_untrip_unlocked(hdw);
Mike Isely62433e32008-04-22 14:45:40 -03004177 hdw->pathway_state = cmode;
4178}
4179
4180
Adrian Bunke9b59f62008-05-10 04:35:24 -03004181static void pvr2_led_ctrl_hauppauge(struct pvr2_hdw *hdw, int onoff)
Mike Iselyc55a97d2008-04-22 14:45:41 -03004182{
4183 /* change some GPIO data
4184 *
4185 * note: bit d7 of dir appears to control the LED,
4186 * so we shut it off here.
4187 *
Mike Iselyc55a97d2008-04-22 14:45:41 -03004188 */
Mike Isely40381cb2008-04-22 14:45:42 -03004189 if (onoff) {
Mike Iselyc55a97d2008-04-22 14:45:41 -03004190 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000481);
Mike Isely40381cb2008-04-22 14:45:42 -03004191 } else {
Mike Iselyc55a97d2008-04-22 14:45:41 -03004192 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000401);
Mike Isely40381cb2008-04-22 14:45:42 -03004193 }
Mike Iselyc55a97d2008-04-22 14:45:41 -03004194 pvr2_hdw_gpio_chg_out(hdw, 0xffffffff, 0x00000000);
Mike Isely40381cb2008-04-22 14:45:42 -03004195}
Mike Iselyc55a97d2008-04-22 14:45:41 -03004196
Mike Isely40381cb2008-04-22 14:45:42 -03004197
4198typedef void (*led_method_func)(struct pvr2_hdw *,int);
4199
4200static led_method_func led_methods[] = {
4201 [PVR2_LED_SCHEME_HAUPPAUGE] = pvr2_led_ctrl_hauppauge,
4202};
4203
4204
4205/* Toggle LED */
4206static void pvr2_led_ctrl(struct pvr2_hdw *hdw,int onoff)
4207{
4208 unsigned int scheme_id;
4209 led_method_func fp;
4210
4211 if ((!onoff) == (!hdw->led_on)) return;
4212
4213 hdw->led_on = onoff != 0;
4214
4215 scheme_id = hdw->hdw_desc->led_scheme;
4216 if (scheme_id < ARRAY_SIZE(led_methods)) {
4217 fp = led_methods[scheme_id];
4218 } else {
4219 fp = NULL;
4220 }
4221
4222 if (fp) (*fp)(hdw,onoff);
Mike Iselyc55a97d2008-04-22 14:45:41 -03004223}
4224
4225
Mike Iselye61b6fc2006-07-18 22:42:18 -03004226/* Stop / start video stream transport */
Adrian Bunk07e337e2006-06-30 11:30:20 -03004227static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl)
Mike Iselyd8554972006-06-26 20:58:46 -03004228{
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004229 int ret;
4230
4231 /* If we're in analog mode, then just issue the usual analog
4232 command. */
4233 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4234 return pvr2_issue_simple_cmd(hdw,
4235 (runFl ?
4236 FX2CMD_STREAMING_ON :
4237 FX2CMD_STREAMING_OFF));
4238 /*Note: Not reached */
Mike Isely62433e32008-04-22 14:45:40 -03004239 }
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004240
4241 if (hdw->pathway_state != PVR2_PATHWAY_DIGITAL) {
4242 /* Whoops, we don't know what mode we're in... */
4243 return -EINVAL;
4244 }
4245
4246 /* To get here we have to be in digital mode. The mechanism here
4247 is unfortunately different for different vendors. So we switch
4248 on the device's digital scheme attribute in order to figure out
4249 what to do. */
4250 switch (hdw->hdw_desc->digital_control_scheme) {
4251 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
4252 return pvr2_issue_simple_cmd(hdw,
4253 (runFl ?
4254 FX2CMD_HCW_DTV_STREAMING_ON :
4255 FX2CMD_HCW_DTV_STREAMING_OFF));
4256 case PVR2_DIGITAL_SCHEME_ONAIR:
4257 ret = pvr2_issue_simple_cmd(hdw,
4258 (runFl ?
4259 FX2CMD_STREAMING_ON :
4260 FX2CMD_STREAMING_OFF));
4261 if (ret) return ret;
4262 return pvr2_hdw_cmd_onair_digital_path_ctrl(hdw,runFl);
4263 default:
4264 return -EINVAL;
4265 }
Mike Iselyd8554972006-06-26 20:58:46 -03004266}
4267
4268
Mike Isely62433e32008-04-22 14:45:40 -03004269/* Evaluate whether or not state_pathway_ok can change */
4270static int state_eval_pathway_ok(struct pvr2_hdw *hdw)
4271{
4272 if (hdw->state_pathway_ok) {
4273 /* Nothing to do if pathway is already ok */
4274 return 0;
4275 }
4276 if (!hdw->state_pipeline_idle) {
4277 /* Not allowed to change anything if pipeline is not idle */
4278 return 0;
4279 }
4280 pvr2_hdw_cmd_modeswitch(hdw,hdw->input_val == PVR2_CVAL_INPUT_DTV);
4281 hdw->state_pathway_ok = !0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03004282 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03004283 return !0;
4284}
4285
4286
Mike Isely681c7392007-11-26 01:48:52 -03004287/* Evaluate whether or not state_encoder_ok can change */
4288static int state_eval_encoder_ok(struct pvr2_hdw *hdw)
4289{
4290 if (hdw->state_encoder_ok) return 0;
4291 if (hdw->flag_tripped) return 0;
4292 if (hdw->state_encoder_run) return 0;
4293 if (hdw->state_encoder_config) return 0;
4294 if (hdw->state_decoder_run) return 0;
4295 if (hdw->state_usbstream_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004296 if (hdw->pathway_state == PVR2_PATHWAY_DIGITAL) {
4297 if (!hdw->hdw_desc->flag_digital_requires_cx23416) return 0;
4298 } else if (hdw->pathway_state != PVR2_PATHWAY_ANALOG) {
4299 return 0;
4300 }
4301
Mike Isely681c7392007-11-26 01:48:52 -03004302 if (pvr2_upload_firmware2(hdw) < 0) {
4303 hdw->flag_tripped = !0;
4304 trace_stbit("flag_tripped",hdw->flag_tripped);
4305 return !0;
4306 }
4307 hdw->state_encoder_ok = !0;
4308 trace_stbit("state_encoder_ok",hdw->state_encoder_ok);
4309 return !0;
4310}
4311
4312
4313/* Evaluate whether or not state_encoder_config can change */
4314static int state_eval_encoder_config(struct pvr2_hdw *hdw)
4315{
4316 if (hdw->state_encoder_config) {
4317 if (hdw->state_encoder_ok) {
4318 if (hdw->state_pipeline_req &&
4319 !hdw->state_pipeline_pause) return 0;
4320 }
4321 hdw->state_encoder_config = 0;
4322 hdw->state_encoder_waitok = 0;
4323 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4324 /* paranoia - solve race if timer just completed */
4325 del_timer_sync(&hdw->encoder_wait_timer);
4326 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004327 if (!hdw->state_pathway_ok ||
4328 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4329 !hdw->state_encoder_ok ||
Mike Isely681c7392007-11-26 01:48:52 -03004330 !hdw->state_pipeline_idle ||
4331 hdw->state_pipeline_pause ||
4332 !hdw->state_pipeline_req ||
4333 !hdw->state_pipeline_config) {
4334 /* We must reset the enforced wait interval if
4335 anything has happened that might have disturbed
4336 the encoder. This should be a rare case. */
4337 if (timer_pending(&hdw->encoder_wait_timer)) {
4338 del_timer_sync(&hdw->encoder_wait_timer);
4339 }
4340 if (hdw->state_encoder_waitok) {
4341 /* Must clear the state - therefore we did
4342 something to a state bit and must also
4343 return true. */
4344 hdw->state_encoder_waitok = 0;
4345 trace_stbit("state_encoder_waitok",
4346 hdw->state_encoder_waitok);
4347 return !0;
4348 }
4349 return 0;
4350 }
4351 if (!hdw->state_encoder_waitok) {
4352 if (!timer_pending(&hdw->encoder_wait_timer)) {
4353 /* waitok flag wasn't set and timer isn't
4354 running. Check flag once more to avoid
4355 a race then start the timer. This is
4356 the point when we measure out a minimal
4357 quiet interval before doing something to
4358 the encoder. */
4359 if (!hdw->state_encoder_waitok) {
4360 hdw->encoder_wait_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004361 jiffies +
4362 (HZ * TIME_MSEC_ENCODER_WAIT
4363 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004364 add_timer(&hdw->encoder_wait_timer);
4365 }
4366 }
4367 /* We can't continue until we know we have been
4368 quiet for the interval measured by this
4369 timer. */
4370 return 0;
4371 }
4372 pvr2_encoder_configure(hdw);
4373 if (hdw->state_encoder_ok) hdw->state_encoder_config = !0;
4374 }
4375 trace_stbit("state_encoder_config",hdw->state_encoder_config);
4376 return !0;
4377}
4378
4379
Mike Iselyd913d632008-04-06 04:04:35 -03004380/* Return true if the encoder should not be running. */
4381static int state_check_disable_encoder_run(struct pvr2_hdw *hdw)
4382{
4383 if (!hdw->state_encoder_ok) {
4384 /* Encoder isn't healthy at the moment, so stop it. */
4385 return !0;
4386 }
4387 if (!hdw->state_pathway_ok) {
4388 /* Mode is not understood at the moment (i.e. it wants to
4389 change), so encoder must be stopped. */
4390 return !0;
4391 }
4392
4393 switch (hdw->pathway_state) {
4394 case PVR2_PATHWAY_ANALOG:
4395 if (!hdw->state_decoder_run) {
4396 /* We're in analog mode and the decoder is not
4397 running; thus the encoder should be stopped as
4398 well. */
4399 return !0;
4400 }
4401 break;
4402 case PVR2_PATHWAY_DIGITAL:
4403 if (hdw->state_encoder_runok) {
4404 /* This is a funny case. We're in digital mode so
4405 really the encoder should be stopped. However
4406 if it really is running, only kill it after
4407 runok has been set. This gives a chance for the
4408 onair quirk to function (encoder must run
4409 briefly first, at least once, before onair
4410 digital streaming can work). */
4411 return !0;
4412 }
4413 break;
4414 default:
4415 /* Unknown mode; so encoder should be stopped. */
4416 return !0;
4417 }
4418
4419 /* If we get here, we haven't found a reason to stop the
4420 encoder. */
4421 return 0;
4422}
4423
4424
4425/* Return true if the encoder should be running. */
4426static int state_check_enable_encoder_run(struct pvr2_hdw *hdw)
4427{
4428 if (!hdw->state_encoder_ok) {
4429 /* Don't run the encoder if it isn't healthy... */
4430 return 0;
4431 }
4432 if (!hdw->state_pathway_ok) {
4433 /* Don't run the encoder if we don't (yet) know what mode
4434 we need to be in... */
4435 return 0;
4436 }
4437
4438 switch (hdw->pathway_state) {
4439 case PVR2_PATHWAY_ANALOG:
4440 if (hdw->state_decoder_run) {
4441 /* In analog mode, if the decoder is running, then
4442 run the encoder. */
4443 return !0;
4444 }
4445 break;
4446 case PVR2_PATHWAY_DIGITAL:
4447 if ((hdw->hdw_desc->digital_control_scheme ==
4448 PVR2_DIGITAL_SCHEME_ONAIR) &&
4449 !hdw->state_encoder_runok) {
4450 /* This is a quirk. OnAir hardware won't stream
4451 digital until the encoder has been run at least
4452 once, for a minimal period of time (empiricially
4453 measured to be 1/4 second). So if we're on
4454 OnAir hardware and the encoder has never been
4455 run at all, then start the encoder. Normal
4456 state machine logic in the driver will
4457 automatically handle the remaining bits. */
4458 return !0;
4459 }
4460 break;
4461 default:
4462 /* For completeness (unknown mode; encoder won't run ever) */
4463 break;
4464 }
4465 /* If we get here, then we haven't found any reason to run the
4466 encoder, so don't run it. */
4467 return 0;
4468}
4469
4470
Mike Isely681c7392007-11-26 01:48:52 -03004471/* Evaluate whether or not state_encoder_run can change */
4472static int state_eval_encoder_run(struct pvr2_hdw *hdw)
4473{
4474 if (hdw->state_encoder_run) {
Mike Iselyd913d632008-04-06 04:04:35 -03004475 if (!state_check_disable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004476 if (hdw->state_encoder_ok) {
Mike Iselyd913d632008-04-06 04:04:35 -03004477 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03004478 if (pvr2_encoder_stop(hdw) < 0) return !0;
4479 }
4480 hdw->state_encoder_run = 0;
4481 } else {
Mike Iselyd913d632008-04-06 04:04:35 -03004482 if (!state_check_enable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004483 if (pvr2_encoder_start(hdw) < 0) return !0;
4484 hdw->state_encoder_run = !0;
Mike Iselyd913d632008-04-06 04:04:35 -03004485 if (!hdw->state_encoder_runok) {
4486 hdw->encoder_run_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004487 jiffies + (HZ * TIME_MSEC_ENCODER_OK / 1000);
Mike Iselyd913d632008-04-06 04:04:35 -03004488 add_timer(&hdw->encoder_run_timer);
4489 }
Mike Isely681c7392007-11-26 01:48:52 -03004490 }
4491 trace_stbit("state_encoder_run",hdw->state_encoder_run);
4492 return !0;
4493}
4494
4495
4496/* Timeout function for quiescent timer. */
4497static void pvr2_hdw_quiescent_timeout(unsigned long data)
4498{
4499 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4500 hdw->state_decoder_quiescent = !0;
4501 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4502 hdw->state_stale = !0;
4503 queue_work(hdw->workqueue,&hdw->workpoll);
4504}
4505
4506
4507/* Timeout function for encoder wait timer. */
4508static void pvr2_hdw_encoder_wait_timeout(unsigned long data)
4509{
4510 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4511 hdw->state_encoder_waitok = !0;
4512 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4513 hdw->state_stale = !0;
4514 queue_work(hdw->workqueue,&hdw->workpoll);
4515}
4516
4517
Mike Iselyd913d632008-04-06 04:04:35 -03004518/* Timeout function for encoder run timer. */
4519static void pvr2_hdw_encoder_run_timeout(unsigned long data)
4520{
4521 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4522 if (!hdw->state_encoder_runok) {
4523 hdw->state_encoder_runok = !0;
4524 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
4525 hdw->state_stale = !0;
4526 queue_work(hdw->workqueue,&hdw->workpoll);
4527 }
4528}
4529
4530
Mike Isely681c7392007-11-26 01:48:52 -03004531/* Evaluate whether or not state_decoder_run can change */
4532static int state_eval_decoder_run(struct pvr2_hdw *hdw)
4533{
4534 if (hdw->state_decoder_run) {
4535 if (hdw->state_encoder_ok) {
4536 if (hdw->state_pipeline_req &&
Mike Isely62433e32008-04-22 14:45:40 -03004537 !hdw->state_pipeline_pause &&
4538 hdw->state_pathway_ok) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004539 }
4540 if (!hdw->flag_decoder_missed) {
4541 pvr2_decoder_enable(hdw,0);
4542 }
4543 hdw->state_decoder_quiescent = 0;
4544 hdw->state_decoder_run = 0;
4545 /* paranoia - solve race if timer just completed */
4546 del_timer_sync(&hdw->quiescent_timer);
4547 } else {
4548 if (!hdw->state_decoder_quiescent) {
4549 if (!timer_pending(&hdw->quiescent_timer)) {
4550 /* We don't do something about the
4551 quiescent timer until right here because
4552 we also want to catch cases where the
4553 decoder was already not running (like
4554 after initialization) as opposed to
4555 knowing that we had just stopped it.
4556 The second flag check is here to cover a
4557 race - the timer could have run and set
4558 this flag just after the previous check
4559 but before we did the pending check. */
4560 if (!hdw->state_decoder_quiescent) {
4561 hdw->quiescent_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004562 jiffies +
4563 (HZ * TIME_MSEC_DECODER_WAIT
4564 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004565 add_timer(&hdw->quiescent_timer);
4566 }
4567 }
4568 /* Don't allow decoder to start again until it has
4569 been quiesced first. This little detail should
4570 hopefully further stabilize the encoder. */
4571 return 0;
4572 }
Mike Isely62433e32008-04-22 14:45:40 -03004573 if (!hdw->state_pathway_ok ||
4574 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4575 !hdw->state_pipeline_req ||
Mike Isely681c7392007-11-26 01:48:52 -03004576 hdw->state_pipeline_pause ||
4577 !hdw->state_pipeline_config ||
4578 !hdw->state_encoder_config ||
4579 !hdw->state_encoder_ok) return 0;
4580 del_timer_sync(&hdw->quiescent_timer);
4581 if (hdw->flag_decoder_missed) return 0;
4582 if (pvr2_decoder_enable(hdw,!0) < 0) return 0;
4583 hdw->state_decoder_quiescent = 0;
4584 hdw->state_decoder_run = !0;
4585 }
4586 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4587 trace_stbit("state_decoder_run",hdw->state_decoder_run);
4588 return !0;
4589}
4590
4591
4592/* Evaluate whether or not state_usbstream_run can change */
4593static int state_eval_usbstream_run(struct pvr2_hdw *hdw)
4594{
4595 if (hdw->state_usbstream_run) {
Mike Isely72998b72008-04-03 04:51:19 -03004596 int fl = !0;
Mike Isely62433e32008-04-22 14:45:40 -03004597 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
Mike Isely72998b72008-04-03 04:51:19 -03004598 fl = (hdw->state_encoder_ok &&
4599 hdw->state_encoder_run);
4600 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4601 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4602 fl = hdw->state_encoder_ok;
4603 }
4604 if (fl &&
4605 hdw->state_pipeline_req &&
4606 !hdw->state_pipeline_pause &&
4607 hdw->state_pathway_ok) {
4608 return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004609 }
4610 pvr2_hdw_cmd_usbstream(hdw,0);
4611 hdw->state_usbstream_run = 0;
4612 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004613 if (!hdw->state_pipeline_req ||
4614 hdw->state_pipeline_pause ||
4615 !hdw->state_pathway_ok) return 0;
4616 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4617 if (!hdw->state_encoder_ok ||
4618 !hdw->state_encoder_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004619 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4620 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4621 if (!hdw->state_encoder_ok) return 0;
Mike Iselyd913d632008-04-06 04:04:35 -03004622 if (hdw->state_encoder_run) return 0;
4623 if (hdw->hdw_desc->digital_control_scheme ==
4624 PVR2_DIGITAL_SCHEME_ONAIR) {
4625 /* OnAir digital receivers won't stream
4626 unless the analog encoder has run first.
4627 Why? I have no idea. But don't even
4628 try until we know the analog side is
4629 known to have run. */
4630 if (!hdw->state_encoder_runok) return 0;
4631 }
Mike Isely62433e32008-04-22 14:45:40 -03004632 }
Mike Isely681c7392007-11-26 01:48:52 -03004633 if (pvr2_hdw_cmd_usbstream(hdw,!0) < 0) return 0;
4634 hdw->state_usbstream_run = !0;
4635 }
4636 trace_stbit("state_usbstream_run",hdw->state_usbstream_run);
4637 return !0;
4638}
4639
4640
4641/* Attempt to configure pipeline, if needed */
4642static int state_eval_pipeline_config(struct pvr2_hdw *hdw)
4643{
4644 if (hdw->state_pipeline_config ||
4645 hdw->state_pipeline_pause) return 0;
4646 pvr2_hdw_commit_execute(hdw);
4647 return !0;
4648}
4649
4650
4651/* Update pipeline idle and pipeline pause tracking states based on other
4652 inputs. This must be called whenever the other relevant inputs have
4653 changed. */
4654static int state_update_pipeline_state(struct pvr2_hdw *hdw)
4655{
4656 unsigned int st;
4657 int updatedFl = 0;
4658 /* Update pipeline state */
4659 st = !(hdw->state_encoder_run ||
4660 hdw->state_decoder_run ||
4661 hdw->state_usbstream_run ||
4662 (!hdw->state_decoder_quiescent));
4663 if (!st != !hdw->state_pipeline_idle) {
4664 hdw->state_pipeline_idle = st;
4665 updatedFl = !0;
4666 }
4667 if (hdw->state_pipeline_idle && hdw->state_pipeline_pause) {
4668 hdw->state_pipeline_pause = 0;
4669 updatedFl = !0;
4670 }
4671 return updatedFl;
4672}
4673
4674
4675typedef int (*state_eval_func)(struct pvr2_hdw *);
4676
4677/* Set of functions to be run to evaluate various states in the driver. */
Tobias Klauserebff0332008-04-22 14:45:45 -03004678static const state_eval_func eval_funcs[] = {
Mike Isely62433e32008-04-22 14:45:40 -03004679 state_eval_pathway_ok,
Mike Isely681c7392007-11-26 01:48:52 -03004680 state_eval_pipeline_config,
4681 state_eval_encoder_ok,
4682 state_eval_encoder_config,
4683 state_eval_decoder_run,
4684 state_eval_encoder_run,
4685 state_eval_usbstream_run,
4686};
4687
4688
4689/* Process various states and return true if we did anything interesting. */
4690static int pvr2_hdw_state_update(struct pvr2_hdw *hdw)
4691{
4692 unsigned int i;
4693 int state_updated = 0;
4694 int check_flag;
4695
4696 if (!hdw->state_stale) return 0;
4697 if ((hdw->fw1_state != FW1_STATE_OK) ||
4698 !hdw->flag_ok) {
4699 hdw->state_stale = 0;
4700 return !0;
4701 }
4702 /* This loop is the heart of the entire driver. It keeps trying to
4703 evaluate various bits of driver state until nothing changes for
4704 one full iteration. Each "bit of state" tracks some global
4705 aspect of the driver, e.g. whether decoder should run, if
4706 pipeline is configured, usb streaming is on, etc. We separately
4707 evaluate each of those questions based on other driver state to
4708 arrive at the correct running configuration. */
4709 do {
4710 check_flag = 0;
4711 state_update_pipeline_state(hdw);
4712 /* Iterate over each bit of state */
4713 for (i = 0; (i<ARRAY_SIZE(eval_funcs)) && hdw->flag_ok; i++) {
4714 if ((*eval_funcs[i])(hdw)) {
4715 check_flag = !0;
4716 state_updated = !0;
4717 state_update_pipeline_state(hdw);
4718 }
4719 }
4720 } while (check_flag && hdw->flag_ok);
4721 hdw->state_stale = 0;
4722 trace_stbit("state_stale",hdw->state_stale);
4723 return state_updated;
4724}
4725
4726
Mike Isely1cb03b72008-04-21 03:47:43 -03004727static unsigned int print_input_mask(unsigned int msk,
4728 char *buf,unsigned int acnt)
4729{
4730 unsigned int idx,ccnt;
4731 unsigned int tcnt = 0;
4732 for (idx = 0; idx < ARRAY_SIZE(control_values_input); idx++) {
4733 if (!((1 << idx) & msk)) continue;
4734 ccnt = scnprintf(buf+tcnt,
4735 acnt-tcnt,
4736 "%s%s",
4737 (tcnt ? ", " : ""),
4738 control_values_input[idx]);
4739 tcnt += ccnt;
4740 }
4741 return tcnt;
4742}
4743
4744
Mike Isely62433e32008-04-22 14:45:40 -03004745static const char *pvr2_pathway_state_name(int id)
4746{
4747 switch (id) {
4748 case PVR2_PATHWAY_ANALOG: return "analog";
4749 case PVR2_PATHWAY_DIGITAL: return "digital";
4750 default: return "unknown";
4751 }
4752}
4753
4754
Mike Isely681c7392007-11-26 01:48:52 -03004755static unsigned int pvr2_hdw_report_unlocked(struct pvr2_hdw *hdw,int which,
4756 char *buf,unsigned int acnt)
4757{
4758 switch (which) {
4759 case 0:
4760 return scnprintf(
4761 buf,acnt,
Mike Iselye9db1ff2008-04-22 14:45:41 -03004762 "driver:%s%s%s%s%s <mode=%s>",
Mike Isely681c7392007-11-26 01:48:52 -03004763 (hdw->flag_ok ? " <ok>" : " <fail>"),
4764 (hdw->flag_init_ok ? " <init>" : " <uninitialized>"),
4765 (hdw->flag_disconnected ? " <disconnected>" :
4766 " <connected>"),
4767 (hdw->flag_tripped ? " <tripped>" : ""),
Mike Isely62433e32008-04-22 14:45:40 -03004768 (hdw->flag_decoder_missed ? " <no decoder>" : ""),
4769 pvr2_pathway_state_name(hdw->pathway_state));
4770
Mike Isely681c7392007-11-26 01:48:52 -03004771 case 1:
4772 return scnprintf(
4773 buf,acnt,
4774 "pipeline:%s%s%s%s",
4775 (hdw->state_pipeline_idle ? " <idle>" : ""),
4776 (hdw->state_pipeline_config ?
4777 " <configok>" : " <stale>"),
4778 (hdw->state_pipeline_req ? " <req>" : ""),
4779 (hdw->state_pipeline_pause ? " <pause>" : ""));
4780 case 2:
4781 return scnprintf(
4782 buf,acnt,
Mike Isely62433e32008-04-22 14:45:40 -03004783 "worker:%s%s%s%s%s%s%s",
Mike Isely681c7392007-11-26 01:48:52 -03004784 (hdw->state_decoder_run ?
4785 " <decode:run>" :
4786 (hdw->state_decoder_quiescent ?
4787 "" : " <decode:stop>")),
4788 (hdw->state_decoder_quiescent ?
4789 " <decode:quiescent>" : ""),
4790 (hdw->state_encoder_ok ?
4791 "" : " <encode:init>"),
4792 (hdw->state_encoder_run ?
Mike Iselyd913d632008-04-06 04:04:35 -03004793 (hdw->state_encoder_runok ?
4794 " <encode:run>" :
4795 " <encode:firstrun>") :
4796 (hdw->state_encoder_runok ?
4797 " <encode:stop>" :
4798 " <encode:virgin>")),
Mike Isely681c7392007-11-26 01:48:52 -03004799 (hdw->state_encoder_config ?
4800 " <encode:configok>" :
4801 (hdw->state_encoder_waitok ?
Mike Iselyb9a37d92008-03-28 05:31:40 -03004802 "" : " <encode:waitok>")),
Mike Isely681c7392007-11-26 01:48:52 -03004803 (hdw->state_usbstream_run ?
Mike Isely62433e32008-04-22 14:45:40 -03004804 " <usb:run>" : " <usb:stop>"),
4805 (hdw->state_pathway_ok ?
Mike Iselye9db1ff2008-04-22 14:45:41 -03004806 " <pathway:ok>" : ""));
Mike Isely681c7392007-11-26 01:48:52 -03004807 case 3:
4808 return scnprintf(
4809 buf,acnt,
4810 "state: %s",
4811 pvr2_get_state_name(hdw->master_state));
Mike Iselyad0992e2008-03-28 05:34:45 -03004812 case 4: {
Mike Isely1cb03b72008-04-21 03:47:43 -03004813 unsigned int tcnt = 0;
4814 unsigned int ccnt;
4815
4816 ccnt = scnprintf(buf,
4817 acnt,
4818 "Hardware supported inputs: ");
4819 tcnt += ccnt;
4820 tcnt += print_input_mask(hdw->input_avail_mask,
4821 buf+tcnt,
4822 acnt-tcnt);
4823 if (hdw->input_avail_mask != hdw->input_allowed_mask) {
4824 ccnt = scnprintf(buf+tcnt,
4825 acnt-tcnt,
4826 "; allowed inputs: ");
4827 tcnt += ccnt;
4828 tcnt += print_input_mask(hdw->input_allowed_mask,
4829 buf+tcnt,
4830 acnt-tcnt);
4831 }
4832 return tcnt;
4833 }
4834 case 5: {
Mike Iselyad0992e2008-03-28 05:34:45 -03004835 struct pvr2_stream_stats stats;
4836 if (!hdw->vid_stream) break;
4837 pvr2_stream_get_stats(hdw->vid_stream,
4838 &stats,
4839 0);
4840 return scnprintf(
4841 buf,acnt,
4842 "Bytes streamed=%u"
4843 " URBs: queued=%u idle=%u ready=%u"
4844 " processed=%u failed=%u",
4845 stats.bytes_processed,
4846 stats.buffers_in_queue,
4847 stats.buffers_in_idle,
4848 stats.buffers_in_ready,
4849 stats.buffers_processed,
4850 stats.buffers_failed);
4851 }
Mike Isely27eab382009-04-06 01:51:38 -03004852 case 6: {
4853 unsigned int id = hdw->ir_scheme_active;
4854 return scnprintf(buf, acnt, "ir scheme: id=%d %s", id,
4855 (id >= ARRAY_SIZE(ir_scheme_names) ?
4856 "?" : ir_scheme_names[id]));
4857 }
Mike Isely681c7392007-11-26 01:48:52 -03004858 default: break;
4859 }
4860 return 0;
4861}
4862
4863
Mike Isely2eb563b2009-03-08 18:25:46 -03004864/* Generate report containing info about attached sub-devices and attached
4865 i2c clients, including an indication of which attached i2c clients are
4866 actually sub-devices. */
4867static unsigned int pvr2_hdw_report_clients(struct pvr2_hdw *hdw,
4868 char *buf, unsigned int acnt)
4869{
4870 struct v4l2_subdev *sd;
4871 unsigned int tcnt = 0;
4872 unsigned int ccnt;
4873 struct i2c_client *client;
Mike Isely2eb563b2009-03-08 18:25:46 -03004874 const char *p;
4875 unsigned int id;
4876
Jean Delvarefa7ce762009-05-02 00:22:27 -03004877 ccnt = scnprintf(buf, acnt, "Associated v4l2-subdev drivers and I2C clients:\n");
Mike Isely2eb563b2009-03-08 18:25:46 -03004878 tcnt += ccnt;
4879 v4l2_device_for_each_subdev(sd, &hdw->v4l2_dev) {
4880 id = sd->grp_id;
4881 p = NULL;
4882 if (id < ARRAY_SIZE(module_names)) p = module_names[id];
4883 if (p) {
Jean Delvarefa7ce762009-05-02 00:22:27 -03004884 ccnt = scnprintf(buf + tcnt, acnt - tcnt, " %s:", p);
Mike Isely2eb563b2009-03-08 18:25:46 -03004885 tcnt += ccnt;
4886 } else {
4887 ccnt = scnprintf(buf + tcnt, acnt - tcnt,
Jean Delvarefa7ce762009-05-02 00:22:27 -03004888 " (unknown id=%u):", id);
4889 tcnt += ccnt;
4890 }
4891 client = v4l2_get_subdevdata(sd);
4892 if (client) {
4893 ccnt = scnprintf(buf + tcnt, acnt - tcnt,
4894 " %s @ %02x\n", client->name,
4895 client->addr);
4896 tcnt += ccnt;
4897 } else {
4898 ccnt = scnprintf(buf + tcnt, acnt - tcnt,
4899 " no i2c client\n");
Mike Isely2eb563b2009-03-08 18:25:46 -03004900 tcnt += ccnt;
4901 }
4902 }
Mike Isely2eb563b2009-03-08 18:25:46 -03004903 return tcnt;
4904}
4905
4906
Mike Isely681c7392007-11-26 01:48:52 -03004907unsigned int pvr2_hdw_state_report(struct pvr2_hdw *hdw,
4908 char *buf,unsigned int acnt)
4909{
4910 unsigned int bcnt,ccnt,idx;
4911 bcnt = 0;
4912 LOCK_TAKE(hdw->big_lock);
4913 for (idx = 0; ; idx++) {
4914 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,acnt);
4915 if (!ccnt) break;
4916 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4917 if (!acnt) break;
4918 buf[0] = '\n'; ccnt = 1;
4919 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4920 }
Mike Isely2eb563b2009-03-08 18:25:46 -03004921 ccnt = pvr2_hdw_report_clients(hdw, buf, acnt);
4922 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
Mike Isely681c7392007-11-26 01:48:52 -03004923 LOCK_GIVE(hdw->big_lock);
4924 return bcnt;
4925}
4926
4927
4928static void pvr2_hdw_state_log_state(struct pvr2_hdw *hdw)
4929{
Mike Isely2eb563b2009-03-08 18:25:46 -03004930 char buf[256];
4931 unsigned int idx, ccnt;
4932 unsigned int lcnt, ucnt;
Mike Isely681c7392007-11-26 01:48:52 -03004933
4934 for (idx = 0; ; idx++) {
4935 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,sizeof(buf));
4936 if (!ccnt) break;
4937 printk(KERN_INFO "%s %.*s\n",hdw->name,ccnt,buf);
4938 }
Mike Isely2eb563b2009-03-08 18:25:46 -03004939 ccnt = pvr2_hdw_report_clients(hdw, buf, sizeof(buf));
4940 ucnt = 0;
4941 while (ucnt < ccnt) {
4942 lcnt = 0;
4943 while ((lcnt + ucnt < ccnt) && (buf[lcnt + ucnt] != '\n')) {
4944 lcnt++;
4945 }
4946 printk(KERN_INFO "%s %.*s\n", hdw->name, lcnt, buf + ucnt);
4947 ucnt += lcnt + 1;
4948 }
Mike Isely681c7392007-11-26 01:48:52 -03004949}
4950
4951
4952/* Evaluate and update the driver's current state, taking various actions
4953 as appropriate for the update. */
4954static int pvr2_hdw_state_eval(struct pvr2_hdw *hdw)
4955{
4956 unsigned int st;
4957 int state_updated = 0;
4958 int callback_flag = 0;
Mike Isely1b9c18c2008-04-22 14:45:41 -03004959 int analog_mode;
Mike Isely681c7392007-11-26 01:48:52 -03004960
4961 pvr2_trace(PVR2_TRACE_STBITS,
4962 "Drive state check START");
4963 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
4964 pvr2_hdw_state_log_state(hdw);
4965 }
4966
4967 /* Process all state and get back over disposition */
4968 state_updated = pvr2_hdw_state_update(hdw);
4969
Mike Isely1b9c18c2008-04-22 14:45:41 -03004970 analog_mode = (hdw->pathway_state != PVR2_PATHWAY_DIGITAL);
4971
Mike Isely681c7392007-11-26 01:48:52 -03004972 /* Update master state based upon all other states. */
4973 if (!hdw->flag_ok) {
4974 st = PVR2_STATE_DEAD;
4975 } else if (hdw->fw1_state != FW1_STATE_OK) {
4976 st = PVR2_STATE_COLD;
Mike Isely72998b72008-04-03 04:51:19 -03004977 } else if ((analog_mode ||
4978 hdw->hdw_desc->flag_digital_requires_cx23416) &&
4979 !hdw->state_encoder_ok) {
Mike Isely681c7392007-11-26 01:48:52 -03004980 st = PVR2_STATE_WARM;
Mike Isely1b9c18c2008-04-22 14:45:41 -03004981 } else if (hdw->flag_tripped ||
4982 (analog_mode && hdw->flag_decoder_missed)) {
Mike Isely681c7392007-11-26 01:48:52 -03004983 st = PVR2_STATE_ERROR;
Mike Isely62433e32008-04-22 14:45:40 -03004984 } else if (hdw->state_usbstream_run &&
Mike Isely1b9c18c2008-04-22 14:45:41 -03004985 (!analog_mode ||
Mike Isely62433e32008-04-22 14:45:40 -03004986 (hdw->state_encoder_run && hdw->state_decoder_run))) {
Mike Isely681c7392007-11-26 01:48:52 -03004987 st = PVR2_STATE_RUN;
4988 } else {
4989 st = PVR2_STATE_READY;
4990 }
4991 if (hdw->master_state != st) {
4992 pvr2_trace(PVR2_TRACE_STATE,
4993 "Device state change from %s to %s",
4994 pvr2_get_state_name(hdw->master_state),
4995 pvr2_get_state_name(st));
Mike Isely40381cb2008-04-22 14:45:42 -03004996 pvr2_led_ctrl(hdw,st == PVR2_STATE_RUN);
Mike Isely681c7392007-11-26 01:48:52 -03004997 hdw->master_state = st;
4998 state_updated = !0;
4999 callback_flag = !0;
5000 }
5001 if (state_updated) {
5002 /* Trigger anyone waiting on any state changes here. */
5003 wake_up(&hdw->state_wait_data);
5004 }
5005
5006 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
5007 pvr2_hdw_state_log_state(hdw);
5008 }
5009 pvr2_trace(PVR2_TRACE_STBITS,
5010 "Drive state check DONE callback=%d",callback_flag);
5011
5012 return callback_flag;
5013}
5014
5015
5016/* Cause kernel thread to check / update driver state */
5017static void pvr2_hdw_state_sched(struct pvr2_hdw *hdw)
5018{
5019 if (hdw->state_stale) return;
5020 hdw->state_stale = !0;
5021 trace_stbit("state_stale",hdw->state_stale);
5022 queue_work(hdw->workqueue,&hdw->workpoll);
5023}
5024
5025
Mike Iselyd8554972006-06-26 20:58:46 -03005026int pvr2_hdw_gpio_get_dir(struct pvr2_hdw *hdw,u32 *dp)
5027{
5028 return pvr2_read_register(hdw,PVR2_GPIO_DIR,dp);
5029}
5030
5031
5032int pvr2_hdw_gpio_get_out(struct pvr2_hdw *hdw,u32 *dp)
5033{
5034 return pvr2_read_register(hdw,PVR2_GPIO_OUT,dp);
5035}
5036
5037
5038int pvr2_hdw_gpio_get_in(struct pvr2_hdw *hdw,u32 *dp)
5039{
5040 return pvr2_read_register(hdw,PVR2_GPIO_IN,dp);
5041}
5042
5043
5044int pvr2_hdw_gpio_chg_dir(struct pvr2_hdw *hdw,u32 msk,u32 val)
5045{
5046 u32 cval,nval;
5047 int ret;
5048 if (~msk) {
5049 ret = pvr2_read_register(hdw,PVR2_GPIO_DIR,&cval);
5050 if (ret) return ret;
5051 nval = (cval & ~msk) | (val & msk);
5052 pvr2_trace(PVR2_TRACE_GPIO,
5053 "GPIO direction changing 0x%x:0x%x"
5054 " from 0x%x to 0x%x",
5055 msk,val,cval,nval);
5056 } else {
5057 nval = val;
5058 pvr2_trace(PVR2_TRACE_GPIO,
5059 "GPIO direction changing to 0x%x",nval);
5060 }
5061 return pvr2_write_register(hdw,PVR2_GPIO_DIR,nval);
5062}
5063
5064
5065int pvr2_hdw_gpio_chg_out(struct pvr2_hdw *hdw,u32 msk,u32 val)
5066{
5067 u32 cval,nval;
5068 int ret;
5069 if (~msk) {
5070 ret = pvr2_read_register(hdw,PVR2_GPIO_OUT,&cval);
5071 if (ret) return ret;
5072 nval = (cval & ~msk) | (val & msk);
5073 pvr2_trace(PVR2_TRACE_GPIO,
5074 "GPIO output changing 0x%x:0x%x from 0x%x to 0x%x",
5075 msk,val,cval,nval);
5076 } else {
5077 nval = val;
5078 pvr2_trace(PVR2_TRACE_GPIO,
5079 "GPIO output changing to 0x%x",nval);
5080 }
5081 return pvr2_write_register(hdw,PVR2_GPIO_OUT,nval);
5082}
5083
5084
Mike Iselya51f5002009-03-06 23:30:37 -03005085void pvr2_hdw_status_poll(struct pvr2_hdw *hdw)
5086{
Mike Isely40f07112009-03-07 00:08:17 -03005087 struct v4l2_tuner *vtp = &hdw->tuner_signal_info;
5088 memset(vtp, 0, sizeof(*vtp));
Mike Isely2641df32009-03-07 00:13:25 -03005089 hdw->tuner_signal_stale = 0;
Mike Isely40f07112009-03-07 00:08:17 -03005090 /* Note: There apparently is no replacement for VIDIOC_CROPCAP
5091 using v4l2-subdev - therefore we can't support that AT ALL right
5092 now. (Of course, no sub-drivers seem to implement it either.
5093 But now it's a a chicken and egg problem...) */
5094 v4l2_device_call_all(&hdw->v4l2_dev, 0, tuner, g_tuner,
5095 &hdw->tuner_signal_info);
Mike Isely2641df32009-03-07 00:13:25 -03005096 pvr2_trace(PVR2_TRACE_CHIPS, "subdev status poll"
Mike Isely40f07112009-03-07 00:08:17 -03005097 " type=%u strength=%u audio=0x%x cap=0x%x"
5098 " low=%u hi=%u",
5099 vtp->type,
5100 vtp->signal, vtp->rxsubchans, vtp->capability,
5101 vtp->rangelow, vtp->rangehigh);
Mike Isely2641df32009-03-07 00:13:25 -03005102
5103 /* We have to do this to avoid getting into constant polling if
5104 there's nobody to answer a poll of cropcap info. */
5105 hdw->cropcap_stale = 0;
Mike Iselya51f5002009-03-06 23:30:37 -03005106}
5107
5108
Mike Isely7fb20fa2008-04-22 14:45:37 -03005109unsigned int pvr2_hdw_get_input_available(struct pvr2_hdw *hdw)
5110{
5111 return hdw->input_avail_mask;
5112}
5113
5114
Mike Isely1cb03b72008-04-21 03:47:43 -03005115unsigned int pvr2_hdw_get_input_allowed(struct pvr2_hdw *hdw)
5116{
5117 return hdw->input_allowed_mask;
5118}
5119
5120
5121static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v)
5122{
5123 if (hdw->input_val != v) {
5124 hdw->input_val = v;
5125 hdw->input_dirty = !0;
5126 }
5127
5128 /* Handle side effects - if we switch to a mode that needs the RF
5129 tuner, then select the right frequency choice as well and mark
5130 it dirty. */
5131 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
5132 hdw->freqSelector = 0;
5133 hdw->freqDirty = !0;
5134 } else if ((hdw->input_val == PVR2_CVAL_INPUT_TV) ||
5135 (hdw->input_val == PVR2_CVAL_INPUT_DTV)) {
5136 hdw->freqSelector = 1;
5137 hdw->freqDirty = !0;
5138 }
5139 return 0;
5140}
5141
5142
5143int pvr2_hdw_set_input_allowed(struct pvr2_hdw *hdw,
5144 unsigned int change_mask,
5145 unsigned int change_val)
5146{
5147 int ret = 0;
5148 unsigned int nv,m,idx;
5149 LOCK_TAKE(hdw->big_lock);
5150 do {
5151 nv = hdw->input_allowed_mask & ~change_mask;
5152 nv |= (change_val & change_mask);
5153 nv &= hdw->input_avail_mask;
5154 if (!nv) {
5155 /* No legal modes left; return error instead. */
5156 ret = -EPERM;
5157 break;
5158 }
5159 hdw->input_allowed_mask = nv;
5160 if ((1 << hdw->input_val) & hdw->input_allowed_mask) {
5161 /* Current mode is still in the allowed mask, so
5162 we're done. */
5163 break;
5164 }
5165 /* Select and switch to a mode that is still in the allowed
5166 mask */
5167 if (!hdw->input_allowed_mask) {
5168 /* Nothing legal; give up */
5169 break;
5170 }
5171 m = hdw->input_allowed_mask;
5172 for (idx = 0; idx < (sizeof(m) << 3); idx++) {
5173 if (!((1 << idx) & m)) continue;
5174 pvr2_hdw_set_input(hdw,idx);
5175 break;
5176 }
5177 } while (0);
5178 LOCK_GIVE(hdw->big_lock);
5179 return ret;
5180}
5181
5182
Mike Iselye61b6fc2006-07-18 22:42:18 -03005183/* Find I2C address of eeprom */
Adrian Bunk07e337e2006-06-30 11:30:20 -03005184static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03005185{
5186 int result;
5187 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03005188 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03005189 result = pvr2_send_request(hdw,
5190 hdw->cmd_buffer,1,
5191 hdw->cmd_buffer,1);
5192 if (result < 0) break;
5193 result = hdw->cmd_buffer[0];
5194 } while(0); LOCK_GIVE(hdw->ctl_lock);
5195 return result;
5196}
5197
5198
Mike Isely32ffa9a2006-09-23 22:26:52 -03005199int pvr2_hdw_register_access(struct pvr2_hdw *hdw,
Hans Verkuilaecde8b2008-12-30 07:14:19 -03005200 struct v4l2_dbg_match *match, u64 reg_id,
5201 int setFl, u64 *val_ptr)
Mike Isely32ffa9a2006-09-23 22:26:52 -03005202{
5203#ifdef CONFIG_VIDEO_ADV_DEBUG
Hans Verkuilaecde8b2008-12-30 07:14:19 -03005204 struct v4l2_dbg_register req;
Mike Isely6d988162006-09-28 17:53:49 -03005205 int stat = 0;
5206 int okFl = 0;
Mike Isely32ffa9a2006-09-23 22:26:52 -03005207
Mike Isely201f5c92007-01-28 16:08:36 -03005208 if (!capable(CAP_SYS_ADMIN)) return -EPERM;
5209
Hans Verkuilaecde8b2008-12-30 07:14:19 -03005210 req.match = *match;
Mike Isely32ffa9a2006-09-23 22:26:52 -03005211 req.reg = reg_id;
5212 if (setFl) req.val = *val_ptr;
Mike Iselyd8f5b9b2009-03-07 00:05:00 -03005213 /* It would be nice to know if a sub-device answered the request */
5214 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, g_register, &req);
5215 if (!setFl) *val_ptr = req.val;
Mike Isely6d988162006-09-28 17:53:49 -03005216 if (okFl) {
5217 return stat;
5218 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03005219 return -EINVAL;
5220#else
5221 return -ENOSYS;
5222#endif
5223}
5224
5225
Mike Iselyd8554972006-06-26 20:58:46 -03005226/*
5227 Stuff for Emacs to see, in order to encourage consistent editing style:
5228 *** Local Variables: ***
5229 *** mode: c ***
5230 *** fill-column: 75 ***
5231 *** tab-width: 8 ***
5232 *** c-basic-offset: 8 ***
5233 *** End: ***
5234 */