blob: 1770ed586a96d0257a53becb36d5d7fc01ee2603 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evansf5960b62011-06-01 10:22:55 +1000116 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700117}
118
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700119static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000122 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700123}
124
Sarah Sharpae636742009-04-29 19:02:31 -0700125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
John Youna1669b22010-08-09 13:56:11 -0700138 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700139 }
140}
141
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700147{
Sarah Sharp66e49d82009-07-27 12:03:46 -0700148 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700149
150 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800151
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700152 /*
153 * If this is not event ring, and the dequeue pointer
154 * is not on a link TRB, there is one more usable TRB
155 */
Andiry Xub008df62012-03-05 17:49:34 +0800156 if (ring->type != TYPE_EVENT &&
157 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
158 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800159
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700160 do {
161 /*
162 * Update the dequeue pointer further if that was a link TRB or
163 * we're at the end of an event ring segment (which doesn't have
164 * link TRBS)
165 */
166 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
167 if (ring->type == TYPE_EVENT &&
168 last_trb_on_last_seg(xhci, ring,
169 ring->deq_seg, ring->dequeue)) {
170 ring->cycle_state = (ring->cycle_state ? 0 : 1);
171 }
172 ring->deq_seg = ring->deq_seg->next;
173 ring->dequeue = ring->deq_seg->trbs;
174 } else {
175 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700176 }
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700177 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
178
Sarah Sharp66e49d82009-07-27 12:03:46 -0700179 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700180}
181
182/*
183 * See Cycle bit rules. SW is the consumer for the event ring only.
184 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
185 *
186 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
187 * chain bit is set), then set the chain bit in all the following link TRBs.
188 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
189 * have their chain bit cleared (so that each Link TRB is a separate TD).
190 *
191 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700192 * set, but other sections talk about dealing with the chain bit set. This was
193 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
194 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700195 *
196 * @more_trbs_coming: Will you enqueue more TRBs before calling
197 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700198 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700199static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800200 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700201{
202 u32 chain;
203 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700204 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700205
Matt Evans28ccd292011-03-29 13:40:46 +1100206 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800207 /* If this is not event ring, there is one less usable TRB */
208 if (ring->type != TYPE_EVENT &&
209 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
210 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700211 next = ++(ring->enqueue);
212
213 ring->enq_updates++;
214 /* Update the dequeue pointer further if that was a link TRB or we're at
215 * the end of an event ring segment (which doesn't have link TRBS)
216 */
217 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800218 if (ring->type != TYPE_EVENT) {
219 /*
220 * If the caller doesn't plan on enqueueing more
221 * TDs before ringing the doorbell, then we
222 * don't want to give the link TRB to the
223 * hardware just yet. We'll give the link TRB
224 * back in prepare_ring() just before we enqueue
225 * the TD at the top of the ring.
226 */
227 if (!chain && !more_trbs_coming)
228 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700229
Andiry Xu3b72fca2012-03-05 17:49:32 +0800230 /* If we're not dealing with 0.95 hardware or
231 * isoc rings on AMD 0.96 host,
232 * carry over the chain bit of the previous TRB
233 * (which may mean the chain bit is cleared).
234 */
235 if (!(ring->type == TYPE_ISOC &&
236 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700237 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800238 next->link.control &=
239 cpu_to_le32(~TRB_CHAIN);
240 next->link.control |=
241 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700242 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800243 /* Give this link TRB to the hardware */
244 wmb();
245 next->link.control ^= cpu_to_le32(TRB_CYCLE);
246
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700247 /* Toggle the cycle bit after the last ring segment. */
248 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
249 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700250 }
251 }
252 ring->enq_seg = ring->enq_seg->next;
253 ring->enqueue = ring->enq_seg->trbs;
254 next = ring->enqueue;
255 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700256 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700257}
258
259/*
Andiry Xu085deb12012-03-05 17:49:40 +0800260 * Check to see if there's room to enqueue num_trbs on the ring and make sure
261 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700262 */
Andiry Xub008df62012-03-05 17:49:34 +0800263static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700264 unsigned int num_trbs)
265{
Andiry Xu085deb12012-03-05 17:49:40 +0800266 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800267
Andiry Xu085deb12012-03-05 17:49:40 +0800268 if (ring->num_trbs_free < num_trbs)
269 return 0;
270
271 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
272 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
273 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
274 return 0;
275 }
276
277 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700278}
279
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700280/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700281void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700282{
Elric Fu1976fff2012-06-27 16:30:57 +0800283 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
284 return;
285
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700286 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500287 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700288 /* Flush PCI posted writes */
289 xhci_readl(xhci, &xhci->dba->doorbell[0]);
290}
291
Elric Fu28182472012-06-27 16:31:12 +0800292static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
293{
294 u64 temp_64;
295 int ret;
296
297 xhci_dbg(xhci, "Abort command ring\n");
298
299 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
300 xhci_dbg(xhci, "The command ring isn't running, "
301 "Have the command ring been stopped?\n");
302 return 0;
303 }
304
305 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
306 if (!(temp_64 & CMD_RING_RUNNING)) {
307 xhci_dbg(xhci, "Command ring had been stopped\n");
308 return 0;
309 }
310 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
311 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
312 &xhci->op_regs->cmd_ring);
313
314 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
315 * time the completion od all xHCI commands, including
316 * the Command Abort operation. If software doesn't see
317 * CRR negated in a timely manner (e.g. longer than 5
318 * seconds), then it should assume that the there are
319 * larger problems with the xHC and assert HCRST.
320 */
321 ret = handshake(xhci, &xhci->op_regs->cmd_ring,
322 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
323 if (ret < 0) {
324 xhci_err(xhci, "Stopped the command ring failed, "
325 "maybe the host is dead\n");
326 xhci->xhc_state |= XHCI_STATE_DYING;
327 xhci_quiesce(xhci);
328 xhci_halt(xhci);
329 return -ESHUTDOWN;
330 }
331
332 return 0;
333}
334
335static int xhci_queue_cd(struct xhci_hcd *xhci,
336 struct xhci_command *command,
337 union xhci_trb *cmd_trb)
338{
339 struct xhci_cd *cd;
340 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
341 if (!cd)
342 return -ENOMEM;
343 INIT_LIST_HEAD(&cd->cancel_cmd_list);
344
345 cd->command = command;
346 cd->cmd_trb = cmd_trb;
347 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
348
349 return 0;
350}
351
352/*
353 * Cancel the command which has issue.
354 *
355 * Some commands may hang due to waiting for acknowledgement from
356 * usb device. It is outside of the xHC's ability to control and
357 * will cause the command ring is blocked. When it occurs software
358 * should intervene to recover the command ring.
359 * See Section 4.6.1.1 and 4.6.1.2
360 */
361int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
362 union xhci_trb *cmd_trb)
363{
364 int retval = 0;
365 unsigned long flags;
366
367 spin_lock_irqsave(&xhci->lock, flags);
368
369 if (xhci->xhc_state & XHCI_STATE_DYING) {
370 xhci_warn(xhci, "Abort the command ring,"
371 " but the xHCI is dead.\n");
372 retval = -ESHUTDOWN;
373 goto fail;
374 }
375
376 /* queue the cmd desriptor to cancel_cmd_list */
377 retval = xhci_queue_cd(xhci, command, cmd_trb);
378 if (retval) {
379 xhci_warn(xhci, "Queuing command descriptor failed.\n");
380 goto fail;
381 }
382
383 /* abort command ring */
384 retval = xhci_abort_cmd_ring(xhci);
385 if (retval) {
386 xhci_err(xhci, "Abort command ring failed\n");
387 if (unlikely(retval == -ESHUTDOWN)) {
388 spin_unlock_irqrestore(&xhci->lock, flags);
389 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
390 xhci_dbg(xhci, "xHCI host controller is dead.\n");
391 return retval;
392 }
393 }
394
395fail:
396 spin_unlock_irqrestore(&xhci->lock, flags);
397 return retval;
398}
399
Andiry Xube88fe42010-10-14 07:22:57 -0700400void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700401 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700402 unsigned int ep_index,
403 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700404{
Matt Evans28ccd292011-03-29 13:40:46 +1100405 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500406 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
407 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700408
Sarah Sharpae636742009-04-29 19:02:31 -0700409 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500410 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700411 * We don't want to restart any stream rings if there's a set dequeue
412 * pointer command pending because the device can choose to start any
413 * stream once the endpoint is on the HW schedule.
414 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700415 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500416 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
417 (ep_state & EP_HALTED))
418 return;
419 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
420 /* The CPU has better things to do at this point than wait for a
421 * write-posting flush. It'll get there soon enough.
422 */
Sarah Sharpae636742009-04-29 19:02:31 -0700423}
424
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700425/* Ring the doorbell for any rings with pending URBs */
426static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
427 unsigned int slot_id,
428 unsigned int ep_index)
429{
430 unsigned int stream_id;
431 struct xhci_virt_ep *ep;
432
433 ep = &xhci->devs[slot_id]->eps[ep_index];
434
435 /* A ring has pending URBs if its TD list is not empty */
436 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempel00a71cc2013-07-21 15:36:19 +0200437 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700438 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700439 return;
440 }
441
442 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
443 stream_id++) {
444 struct xhci_stream_info *stream_info = ep->stream_info;
445 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700446 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
447 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700448 }
449}
450
Sarah Sharpae636742009-04-29 19:02:31 -0700451/*
452 * Find the segment that trb is in. Start searching in start_seg.
453 * If we must move past a segment that has a link TRB with a toggle cycle state
454 * bit set, then we will toggle the value pointed at by cycle_state.
455 */
456static struct xhci_segment *find_trb_seg(
457 struct xhci_segment *start_seg,
458 union xhci_trb *trb, int *cycle_state)
459{
460 struct xhci_segment *cur_seg = start_seg;
461 struct xhci_generic_trb *generic_trb;
462
463 while (cur_seg->trbs > trb ||
464 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
465 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000466 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800467 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700468 cur_seg = cur_seg->next;
469 if (cur_seg == start_seg)
470 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700471 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700472 }
473 return cur_seg;
474}
475
Sarah Sharp021bff92010-07-29 22:12:20 -0700476
477static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
478 unsigned int slot_id, unsigned int ep_index,
479 unsigned int stream_id)
480{
481 struct xhci_virt_ep *ep;
482
483 ep = &xhci->devs[slot_id]->eps[ep_index];
484 /* Common case: no streams */
485 if (!(ep->ep_state & EP_HAS_STREAMS))
486 return ep->ring;
487
488 if (stream_id == 0) {
489 xhci_warn(xhci,
490 "WARN: Slot ID %u, ep index %u has streams, "
491 "but URB has no stream ID.\n",
492 slot_id, ep_index);
493 return NULL;
494 }
495
496 if (stream_id < ep->stream_info->num_streams)
497 return ep->stream_info->stream_rings[stream_id];
498
499 xhci_warn(xhci,
500 "WARN: Slot ID %u, ep index %u has "
501 "stream IDs 1 to %u allocated, "
502 "but stream ID %u is requested.\n",
503 slot_id, ep_index,
504 ep->stream_info->num_streams - 1,
505 stream_id);
506 return NULL;
507}
508
509/* Get the right ring for the given URB.
510 * If the endpoint supports streams, boundary check the URB's stream ID.
511 * If the endpoint doesn't support streams, return the singular endpoint ring.
512 */
513static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
514 struct urb *urb)
515{
516 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
517 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
518}
519
Sarah Sharpae636742009-04-29 19:02:31 -0700520/*
521 * Move the xHC's endpoint ring dequeue pointer past cur_td.
522 * Record the new state of the xHC's endpoint ring dequeue segment,
523 * dequeue pointer, and new consumer cycle state in state.
524 * Update our internal representation of the ring's dequeue pointer.
525 *
526 * We do this in three jumps:
527 * - First we update our new ring state to be the same as when the xHC stopped.
528 * - Then we traverse the ring to find the segment that contains
529 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
530 * any link TRBs with the toggle cycle bit set.
531 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
532 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100533 *
534 * Some of the uses of xhci_generic_trb are grotty, but if they're done
535 * with correct __le32 accesses they should work fine. Only users of this are
536 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700537 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700538void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700539 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700540 unsigned int stream_id, struct xhci_td *cur_td,
541 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700542{
543 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700544 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700545 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700546 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700547 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700548
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700549 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
550 ep_index, stream_id);
551 if (!ep_ring) {
552 xhci_warn(xhci, "WARN can't find new dequeue state "
553 "for invalid stream ID %u.\n",
554 stream_id);
555 return;
556 }
Sarah Sharpae636742009-04-29 19:02:31 -0700557 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700558 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700559 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700560 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700561 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800562 if (!state->new_deq_seg) {
563 WARN_ON(1);
564 return;
565 }
566
Sarah Sharpae636742009-04-29 19:02:31 -0700567 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700568 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700569 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100570 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700571
572 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700573 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700574 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
575 state->new_deq_ptr,
576 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800577 if (!state->new_deq_seg) {
578 WARN_ON(1);
579 return;
580 }
Sarah Sharpae636742009-04-29 19:02:31 -0700581
582 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000583 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
584 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800585 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700586 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
587
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800588 /*
589 * If there is only one segment in a ring, find_trb_seg()'s while loop
590 * will not run, and it will return before it has a chance to see if it
591 * needs to toggle the cycle bit. It can't tell if the stalled transfer
592 * ended just before the link TRB on a one-segment ring, or if the TD
593 * wrapped around the top of the ring, because it doesn't have the TD in
594 * question. Look for the one-segment case where stalled TRB's address
595 * is greater than the new dequeue pointer address.
596 */
597 if (ep_ring->first_seg == ep_ring->first_seg->next &&
598 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
599 state->new_cycle_state ^= 0x1;
600 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
601
Sarah Sharpae636742009-04-29 19:02:31 -0700602 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700603 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
604 state->new_deq_seg);
605 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
606 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
607 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700608}
609
Sarah Sharp522989a2011-07-29 12:44:32 -0700610/* flip_cycle means flip the cycle bit of all but the first and last TRB.
611 * (The last TRB actually points to the ring enqueue pointer, which is not part
612 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
613 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700614static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700615 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700616{
617 struct xhci_segment *cur_seg;
618 union xhci_trb *cur_trb;
619
620 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
621 true;
622 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000623 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700624 /* Unchain any chained Link TRBs, but
625 * leave the pointers intact.
626 */
Matt Evans28ccd292011-03-29 13:40:46 +1100627 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700628 /* Flip the cycle bit (link TRBs can't be the first
629 * or last TRB).
630 */
631 if (flip_cycle)
632 cur_trb->generic.field[3] ^=
633 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700634 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700635 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
636 "in seg %p (0x%llx dma)\n",
637 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700638 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700639 cur_seg,
640 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700641 } else {
642 cur_trb->generic.field[0] = 0;
643 cur_trb->generic.field[1] = 0;
644 cur_trb->generic.field[2] = 0;
645 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100646 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700647 /* Flip the cycle bit except on the first or last TRB */
648 if (flip_cycle && cur_trb != cur_td->first_trb &&
649 cur_trb != cur_td->last_trb)
650 cur_trb->generic.field[3] ^=
651 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100652 cur_trb->generic.field[3] |= cpu_to_le32(
653 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800654 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
655 (unsigned long long)
656 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700657 }
658 if (cur_trb == cur_td->last_trb)
659 break;
660 }
661}
662
663static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700664 unsigned int ep_index, unsigned int stream_id,
665 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700666 union xhci_trb *deq_ptr, u32 cycle_state);
667
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700668void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700669 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700670 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700671 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700672{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700673 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
674
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700675 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
676 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
677 deq_state->new_deq_seg,
678 (unsigned long long)deq_state->new_deq_seg->dma,
679 deq_state->new_deq_ptr,
680 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
681 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700682 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700683 deq_state->new_deq_seg,
684 deq_state->new_deq_ptr,
685 (u32) deq_state->new_cycle_state);
686 /* Stop the TD queueing code from ringing the doorbell until
687 * this command completes. The HC won't set the dequeue pointer
688 * if the ring is running, and ringing the doorbell starts the
689 * ring running.
690 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700691 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700692}
693
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700694static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700695 struct xhci_virt_ep *ep)
696{
697 ep->ep_state &= ~EP_HALT_PENDING;
698 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
699 * timer is running on another CPU, we don't decrement stop_cmds_pending
700 * (since we didn't successfully stop the watchdog timer).
701 */
702 if (del_timer(&ep->stop_cmd_timer))
703 ep->stop_cmds_pending--;
704}
705
706/* Must be called with xhci->lock held in interrupt context */
707static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
708 struct xhci_td *cur_td, int status, char *adjective)
709{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700710 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700711 struct urb *urb;
712 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700713
Andiry Xu8e51adc2010-07-22 15:23:31 -0700714 urb = cur_td->urb;
715 urb_priv = urb->hcpriv;
716 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700717 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700718
Andiry Xu8e51adc2010-07-22 15:23:31 -0700719 /* Only giveback urb when this is the last td in urb */
720 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800721 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
722 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
723 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
724 if (xhci->quirks & XHCI_AMD_PLL_FIX)
725 usb_amd_quirk_pll_enable();
726 }
727 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700728 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700729
730 spin_unlock(&xhci->lock);
731 usb_hcd_giveback_urb(hcd, urb, status);
732 xhci_urb_free_priv(xhci, urb_priv);
733 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700734 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700735}
736
Sarah Sharpae636742009-04-29 19:02:31 -0700737/*
738 * When we get a command completion for a Stop Endpoint Command, we need to
739 * unlink any cancelled TDs from the ring. There are two ways to do that:
740 *
741 * 1. If the HW was in the middle of processing the TD that needs to be
742 * cancelled, then we must move the ring's dequeue pointer past the last TRB
743 * in the TD with a Set Dequeue Pointer Command.
744 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
745 * bit cleared) so that the HW will skip over them.
746 */
747static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700748 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700749{
750 unsigned int slot_id;
751 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700752 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700753 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700754 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700755 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700756 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700757 struct xhci_td *last_unlinked_td;
758
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700759 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700760
Andiry Xube88fe42010-10-14 07:22:57 -0700761 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100762 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700763 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100764 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700765 virt_dev = xhci->devs[slot_id];
766 if (virt_dev)
767 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
768 event);
769 else
770 xhci_warn(xhci, "Stop endpoint command "
771 "completion for disabled slot %u\n",
772 slot_id);
773 return;
774 }
775
Sarah Sharpae636742009-04-29 19:02:31 -0700776 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100777 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
778 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700779 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700780
Sarah Sharp678539c2009-10-27 10:55:52 -0700781 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700782 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700783 ep->stopped_td = NULL;
784 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700785 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700786 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700787 }
Sarah Sharpae636742009-04-29 19:02:31 -0700788
789 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
790 * We have the xHCI lock, so nothing can modify this list until we drop
791 * it. We're also in the event handler, so we can't get re-interrupted
792 * if another Stop Endpoint command completes
793 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700794 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700795 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800796 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
797 (unsigned long long)xhci_trb_virt_to_dma(
798 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700799 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
800 if (!ep_ring) {
801 /* This shouldn't happen unless a driver is mucking
802 * with the stream ID after submission. This will
803 * leave the TD on the hardware ring, and the hardware
804 * will try to execute it, and may access a buffer
805 * that has already been freed. In the best case, the
806 * hardware will execute it, and the event handler will
807 * ignore the completion event for that TD, since it was
808 * removed from the td_list for that endpoint. In
809 * short, don't muck with the stream ID after
810 * submission.
811 */
812 xhci_warn(xhci, "WARN Cancelled URB %p "
813 "has invalid stream ID %u.\n",
814 cur_td->urb,
815 cur_td->urb->stream_id);
816 goto remove_finished_td;
817 }
Sarah Sharpae636742009-04-29 19:02:31 -0700818 /*
819 * If we stopped on the TD we need to cancel, then we have to
820 * move the xHC endpoint ring dequeue pointer past this TD.
821 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700822 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700823 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
824 cur_td->urb->stream_id,
825 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700826 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700827 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700828remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700829 /*
830 * The event handler won't see a completion for this TD anymore,
831 * so remove it from the endpoint ring's TD list. Keep it in
832 * the cancelled TD list for URB completion later.
833 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700834 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700835 }
836 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700837 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700838
839 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
840 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700841 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700842 slot_id, ep_index,
843 ep->stopped_td->urb->stream_id,
844 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700845 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700846 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700847 /* Otherwise ring the doorbell(s) to restart queued transfers */
848 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700849 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700850 ep->stopped_td = NULL;
851 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700852
853 /*
854 * Drop the lock and complete the URBs in the cancelled TD list.
855 * New TDs to be cancelled might be added to the end of the list before
856 * we can complete all the URBs for the TDs we already unlinked.
857 * So stop when we've completed the URB for the last TD we unlinked.
858 */
859 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700860 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700861 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700862 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700863
864 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700865 /* Doesn't matter what we pass for status, since the core will
866 * just overwrite it (because the URB has been unlinked).
867 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700868 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700869
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700870 /* Stop processing the cancelled list if the watchdog timer is
871 * running.
872 */
873 if (xhci->xhc_state & XHCI_STATE_DYING)
874 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700875 } while (cur_td != last_unlinked_td);
876
877 /* Return to the event handler with xhci->lock re-acquired */
878}
879
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700880/* Watchdog timer function for when a stop endpoint command fails to complete.
881 * In this case, we assume the host controller is broken or dying or dead. The
882 * host may still be completing some other events, so we have to be careful to
883 * let the event ring handler and the URB dequeueing/enqueueing functions know
884 * through xhci->state.
885 *
886 * The timer may also fire if the host takes a very long time to respond to the
887 * command, and the stop endpoint command completion handler cannot delete the
888 * timer before the timer function is called. Another endpoint cancellation may
889 * sneak in before the timer function can grab the lock, and that may queue
890 * another stop endpoint command and add the timer back. So we cannot use a
891 * simple flag to say whether there is a pending stop endpoint command for a
892 * particular endpoint.
893 *
894 * Instead we use a combination of that flag and a counter for the number of
895 * pending stop endpoint commands. If the timer is the tail end of the last
896 * stop endpoint command, and the endpoint's command is still pending, we assume
897 * the host is dying.
898 */
899void xhci_stop_endpoint_command_watchdog(unsigned long arg)
900{
901 struct xhci_hcd *xhci;
902 struct xhci_virt_ep *ep;
903 struct xhci_virt_ep *temp_ep;
904 struct xhci_ring *ring;
905 struct xhci_td *cur_td;
906 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400907 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700908
909 ep = (struct xhci_virt_ep *) arg;
910 xhci = ep->xhci;
911
Don Zickusf43d6232011-10-20 23:52:14 -0400912 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700913
914 ep->stop_cmds_pending--;
915 if (xhci->xhc_state & XHCI_STATE_DYING) {
916 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
917 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400918 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700919 return;
920 }
921 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
922 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
923 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400924 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700925 return;
926 }
927
928 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
929 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
930 /* Oops, HC is dead or dying or at least not responding to the stop
931 * endpoint command.
932 */
933 xhci->xhc_state |= XHCI_STATE_DYING;
934 /* Disable interrupts from the host controller and start halting it */
935 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400936 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700937
938 ret = xhci_halt(xhci);
939
Don Zickusf43d6232011-10-20 23:52:14 -0400940 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700941 if (ret < 0) {
942 /* This is bad; the host is not responding to commands and it's
943 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800944 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700945 * disconnect all device drivers under this host. Those
946 * disconnect() methods will wait for all URBs to be unlinked,
947 * so we must complete them.
948 */
949 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
950 xhci_warn(xhci, "Completing active URBs anyway.\n");
951 /* We could turn all TDs on the rings to no-ops. This won't
952 * help if the host has cached part of the ring, and is slow if
953 * we want to preserve the cycle bit. Skip it and hope the host
954 * doesn't touch the memory.
955 */
956 }
957 for (i = 0; i < MAX_HC_SLOTS; i++) {
958 if (!xhci->devs[i])
959 continue;
960 for (j = 0; j < 31; j++) {
961 temp_ep = &xhci->devs[i]->eps[j];
962 ring = temp_ep->ring;
963 if (!ring)
964 continue;
965 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
966 "ep index %u\n", i, j);
967 while (!list_empty(&ring->td_list)) {
968 cur_td = list_first_entry(&ring->td_list,
969 struct xhci_td,
970 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700971 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700972 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700973 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700974 xhci_giveback_urb_in_irq(xhci, cur_td,
975 -ESHUTDOWN, "killed");
976 }
977 while (!list_empty(&temp_ep->cancelled_td_list)) {
978 cur_td = list_first_entry(
979 &temp_ep->cancelled_td_list,
980 struct xhci_td,
981 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700982 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700983 xhci_giveback_urb_in_irq(xhci, cur_td,
984 -ESHUTDOWN, "killed");
985 }
986 }
987 }
Don Zickusf43d6232011-10-20 23:52:14 -0400988 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700989 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800990 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700991 xhci_dbg(xhci, "xHCI host controller is dead.\n");
992}
993
Andiry Xub008df62012-03-05 17:49:34 +0800994
995static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
996 struct xhci_virt_device *dev,
997 struct xhci_ring *ep_ring,
998 unsigned int ep_index)
999{
1000 union xhci_trb *dequeue_temp;
1001 int num_trbs_free_temp;
1002 bool revert = false;
1003
1004 num_trbs_free_temp = ep_ring->num_trbs_free;
1005 dequeue_temp = ep_ring->dequeue;
1006
Sarah Sharpb62d32b2012-06-21 16:28:30 -07001007 /* If we get two back-to-back stalls, and the first stalled transfer
1008 * ends just before a link TRB, the dequeue pointer will be left on
1009 * the link TRB by the code in the while loop. So we have to update
1010 * the dequeue pointer one segment further, or we'll jump off
1011 * the segment into la-la-land.
1012 */
1013 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1014 ep_ring->deq_seg = ep_ring->deq_seg->next;
1015 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1016 }
1017
Andiry Xub008df62012-03-05 17:49:34 +08001018 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1019 /* We have more usable TRBs */
1020 ep_ring->num_trbs_free++;
1021 ep_ring->dequeue++;
1022 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1023 ep_ring->dequeue)) {
1024 if (ep_ring->dequeue ==
1025 dev->eps[ep_index].queued_deq_ptr)
1026 break;
1027 ep_ring->deq_seg = ep_ring->deq_seg->next;
1028 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1029 }
1030 if (ep_ring->dequeue == dequeue_temp) {
1031 revert = true;
1032 break;
1033 }
1034 }
1035
1036 if (revert) {
1037 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1038 ep_ring->num_trbs_free = num_trbs_free_temp;
1039 }
1040}
1041
Sarah Sharpae636742009-04-29 19:02:31 -07001042/*
1043 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1044 * we need to clear the set deq pending flag in the endpoint ring state, so that
1045 * the TD queueing code can ring the doorbell again. We also need to ring the
1046 * endpoint doorbell to restart the ring, but only if there aren't more
1047 * cancellations pending.
1048 */
1049static void handle_set_deq_completion(struct xhci_hcd *xhci,
1050 struct xhci_event_cmd *event,
1051 union xhci_trb *trb)
1052{
1053 unsigned int slot_id;
1054 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001055 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001056 struct xhci_ring *ep_ring;
1057 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001058 struct xhci_ep_ctx *ep_ctx;
1059 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001060
Matt Evans28ccd292011-03-29 13:40:46 +11001061 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1062 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1063 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001064 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001065
1066 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1067 if (!ep_ring) {
1068 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1069 "freed stream ID %u\n",
1070 stream_id);
1071 /* XXX: Harmless??? */
1072 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1073 return;
1074 }
1075
John Yound115b042009-07-27 12:05:15 -07001076 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1077 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001078
Matt Evans28ccd292011-03-29 13:40:46 +11001079 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001080 unsigned int ep_state;
1081 unsigned int slot_state;
1082
Matt Evans28ccd292011-03-29 13:40:46 +11001083 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -07001084 case COMP_TRB_ERR:
1085 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1086 "of stream ID configuration\n");
1087 break;
1088 case COMP_CTX_STATE:
1089 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1090 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001091 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001092 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001093 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001094 slot_state = GET_SLOT_STATE(slot_state);
1095 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1096 slot_state, ep_state);
1097 break;
1098 case COMP_EBADSLT:
1099 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1100 "slot %u was not enabled.\n", slot_id);
1101 break;
1102 default:
1103 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1104 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001105 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -07001106 break;
1107 }
1108 /* OK what do we do now? The endpoint state is hosed, and we
1109 * should never get to this point if the synchronization between
1110 * queueing, and endpoint state are correct. This might happen
1111 * if the device gets disconnected after we've finished
1112 * cancelling URBs, which might not be an error...
1113 */
1114 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -07001115 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001116 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001117 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001118 dev->eps[ep_index].queued_deq_ptr) ==
1119 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001120 /* Update the ring's dequeue segment and dequeue pointer
1121 * to reflect the new position.
1122 */
Andiry Xub008df62012-03-05 17:49:34 +08001123 update_ring_for_set_deq_completion(xhci, dev,
1124 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001125 } else {
1126 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1127 "Ptr command & xHCI internal state.\n");
1128 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1129 dev->eps[ep_index].queued_deq_seg,
1130 dev->eps[ep_index].queued_deq_ptr);
1131 }
Sarah Sharpae636742009-04-29 19:02:31 -07001132 }
1133
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001134 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001135 dev->eps[ep_index].queued_deq_seg = NULL;
1136 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001137 /* Restart any rings with pending URBs */
1138 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001139}
1140
Sarah Sharpa1587d92009-07-27 12:03:15 -07001141static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1142 struct xhci_event_cmd *event,
1143 union xhci_trb *trb)
1144{
1145 int slot_id;
1146 unsigned int ep_index;
1147
Matt Evans28ccd292011-03-29 13:40:46 +11001148 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1149 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001150 /* This command will only fail if the endpoint wasn't halted,
1151 * but we don't care.
1152 */
1153 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001154 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001155
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001156 /* HW with the reset endpoint quirk needs to have a configure endpoint
1157 * command complete before the endpoint can be used. Queue that here
1158 * because the HW can't handle two commands being queued in a row.
1159 */
1160 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1161 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1162 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001163 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1164 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001165 xhci_ring_cmd_db(xhci);
1166 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001167 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001168 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001169 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001170 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001171}
Sarah Sharpae636742009-04-29 19:02:31 -07001172
Elric Fuc4f132c2012-06-27 16:55:43 +08001173/* Complete the command and detele it from the devcie's command queue.
1174 */
1175static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1176 struct xhci_command *command, u32 status)
1177{
1178 command->status = status;
1179 list_del(&command->cmd_list);
1180 if (command->completion)
1181 complete(command->completion);
1182 else
1183 xhci_free_command(xhci, command);
1184}
1185
1186
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001187/* Check to see if a command in the device's command queue matches this one.
1188 * Signal the completion or free the command, and return 1. Return 0 if the
1189 * completed command isn't at the head of the command list.
1190 */
1191static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1192 struct xhci_virt_device *virt_dev,
1193 struct xhci_event_cmd *event)
1194{
1195 struct xhci_command *command;
1196
1197 if (list_empty(&virt_dev->cmd_list))
1198 return 0;
1199
1200 command = list_entry(virt_dev->cmd_list.next,
1201 struct xhci_command, cmd_list);
1202 if (xhci->cmd_ring->dequeue != command->command_trb)
1203 return 0;
1204
Elric Fuc4f132c2012-06-27 16:55:43 +08001205 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1206 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001207 return 1;
1208}
1209
Elric Fuc4f132c2012-06-27 16:55:43 +08001210/*
1211 * Finding the command trb need to be cancelled and modifying it to
1212 * NO OP command. And if the command is in device's command wait
1213 * list, finishing and freeing it.
1214 *
1215 * If we can't find the command trb, we think it had already been
1216 * executed.
1217 */
1218static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1219{
1220 struct xhci_segment *cur_seg;
1221 union xhci_trb *cmd_trb;
1222 u32 cycle_state;
1223
1224 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1225 return;
1226
1227 /* find the current segment of command ring */
1228 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1229 xhci->cmd_ring->dequeue, &cycle_state);
1230
Sarah Sharp325c6bf2012-10-16 13:17:43 -07001231 if (!cur_seg) {
1232 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1233 xhci->cmd_ring->dequeue,
1234 (unsigned long long)
1235 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1236 xhci->cmd_ring->dequeue));
1237 xhci_debug_ring(xhci, xhci->cmd_ring);
1238 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1239 return;
1240 }
1241
Elric Fuc4f132c2012-06-27 16:55:43 +08001242 /* find the command trb matched by cd from command ring */
1243 for (cmd_trb = xhci->cmd_ring->dequeue;
1244 cmd_trb != xhci->cmd_ring->enqueue;
1245 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1246 /* If the trb is link trb, continue */
1247 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1248 continue;
1249
1250 if (cur_cd->cmd_trb == cmd_trb) {
1251
1252 /* If the command in device's command list, we should
1253 * finish it and free the command structure.
1254 */
1255 if (cur_cd->command)
1256 xhci_complete_cmd_in_cmd_wait_list(xhci,
1257 cur_cd->command, COMP_CMD_STOP);
1258
1259 /* get cycle state from the origin command trb */
1260 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1261 & TRB_CYCLE;
1262
1263 /* modify the command trb to NO OP command */
1264 cmd_trb->generic.field[0] = 0;
1265 cmd_trb->generic.field[1] = 0;
1266 cmd_trb->generic.field[2] = 0;
1267 cmd_trb->generic.field[3] = cpu_to_le32(
1268 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1269 break;
1270 }
1271 }
1272}
1273
1274static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1275{
1276 struct xhci_cd *cur_cd, *next_cd;
1277
1278 if (list_empty(&xhci->cancel_cmd_list))
1279 return;
1280
1281 list_for_each_entry_safe(cur_cd, next_cd,
1282 &xhci->cancel_cmd_list, cancel_cmd_list) {
1283 xhci_cmd_to_noop(xhci, cur_cd);
1284 list_del(&cur_cd->cancel_cmd_list);
1285 kfree(cur_cd);
1286 }
1287}
1288
1289/*
1290 * traversing the cancel_cmd_list. If the command descriptor according
1291 * to cmd_trb is found, the function free it and return 1, otherwise
1292 * return 0.
1293 */
1294static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1295 union xhci_trb *cmd_trb)
1296{
1297 struct xhci_cd *cur_cd, *next_cd;
1298
1299 if (list_empty(&xhci->cancel_cmd_list))
1300 return 0;
1301
1302 list_for_each_entry_safe(cur_cd, next_cd,
1303 &xhci->cancel_cmd_list, cancel_cmd_list) {
1304 if (cur_cd->cmd_trb == cmd_trb) {
1305 if (cur_cd->command)
1306 xhci_complete_cmd_in_cmd_wait_list(xhci,
1307 cur_cd->command, COMP_CMD_STOP);
1308 list_del(&cur_cd->cancel_cmd_list);
1309 kfree(cur_cd);
1310 return 1;
1311 }
1312 }
1313
1314 return 0;
1315}
1316
1317/*
1318 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1319 * trb pointed by the command ring dequeue pointer is the trb we want to
1320 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1321 * traverse the cancel_cmd_list to trun the all of the commands according
1322 * to command descriptor to NO-OP trb.
1323 */
1324static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1325 int cmd_trb_comp_code)
1326{
1327 int cur_trb_is_good = 0;
1328
1329 /* Searching the cmd trb pointed by the command ring dequeue
1330 * pointer in command descriptor list. If it is found, free it.
1331 */
1332 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1333 xhci->cmd_ring->dequeue);
1334
1335 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1336 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1337 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1338 /* traversing the cancel_cmd_list and canceling
1339 * the command according to command descriptor
1340 */
1341 xhci_cancel_cmd_in_cd_list(xhci);
1342
1343 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1344 /*
1345 * ring command ring doorbell again to restart the
1346 * command ring
1347 */
1348 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1349 xhci_ring_cmd_db(xhci);
1350 }
1351 return cur_trb_is_good;
1352}
1353
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001354static void handle_cmd_completion(struct xhci_hcd *xhci,
1355 struct xhci_event_cmd *event)
1356{
Matt Evans28ccd292011-03-29 13:40:46 +11001357 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001358 u64 cmd_dma;
1359 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001360 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001361 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001362 unsigned int ep_index;
1363 struct xhci_ring *ep_ring;
1364 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001365
Matt Evans28ccd292011-03-29 13:40:46 +11001366 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001367 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001368 xhci->cmd_ring->dequeue);
1369 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1370 if (cmd_dequeue_dma == 0) {
1371 xhci->error_bitmask |= 1 << 4;
1372 return;
1373 }
1374 /* Does the DMA address match our internal dequeue pointer address? */
1375 if (cmd_dma != (u64) cmd_dequeue_dma) {
1376 xhci->error_bitmask |= 1 << 5;
1377 return;
1378 }
Elric Fuc4f132c2012-06-27 16:55:43 +08001379
1380 if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1381 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1382 /* If the return value is 0, we think the trb pointed by
1383 * command ring dequeue pointer is a good trb. The good
1384 * trb means we don't want to cancel the trb, but it have
1385 * been stopped by host. So we should handle it normally.
1386 * Otherwise, driver should invoke inc_deq() and return.
1387 */
1388 if (handle_stopped_cmd_ring(xhci,
1389 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1390 inc_deq(xhci, xhci->cmd_ring);
1391 return;
1392 }
1393 }
1394
Matt Evans28ccd292011-03-29 13:40:46 +11001395 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1396 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001397 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001398 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001399 xhci->slot_id = slot_id;
1400 else
1401 xhci->slot_id = 0;
1402 complete(&xhci->addr_dev);
1403 break;
1404 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001405 if (xhci->devs[slot_id]) {
1406 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1407 /* Delete default control endpoint resources */
1408 xhci_free_device_endpoint_resources(xhci,
1409 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001410 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001411 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001412 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001413 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001414 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001415 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001416 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001417 /*
1418 * Configure endpoint commands can come from the USB core
1419 * configuration or alt setting changes, or because the HW
1420 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001421 * endpoint command or streams were being configured.
1422 * If the command was for a halted endpoint, the xHCI driver
1423 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001424 */
1425 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001426 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001427 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001428 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001429 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001430 * condition may race on this quirky hardware. Not worth
1431 * worrying about, since this is prototype hardware. Not sure
1432 * if this will work for streams, but streams support was
1433 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001434 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001435 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001436 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001437 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1438 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001439 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1440 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1441 if (!(ep_state & EP_HALTED))
1442 goto bandwidth_change;
1443 xhci_dbg(xhci, "Completed config ep cmd - "
1444 "last ep index = %d, state = %d\n",
1445 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001446 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001447 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001448 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001449 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001450 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001451 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001452bandwidth_change:
1453 xhci_dbg(xhci, "Completed config ep cmd\n");
1454 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001455 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001456 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001457 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001458 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001459 virt_dev = xhci->devs[slot_id];
1460 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1461 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001462 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001463 complete(&xhci->devs[slot_id]->cmd_completion);
1464 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001465 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001466 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001467 complete(&xhci->addr_dev);
1468 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001469 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001470 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001471 break;
1472 case TRB_TYPE(TRB_SET_DEQ):
1473 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1474 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001475 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001476 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001477 case TRB_TYPE(TRB_RESET_EP):
1478 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1479 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001480 case TRB_TYPE(TRB_RESET_DEV):
1481 xhci_dbg(xhci, "Completed reset device command.\n");
1482 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001483 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001484 virt_dev = xhci->devs[slot_id];
1485 if (virt_dev)
1486 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1487 else
1488 xhci_warn(xhci, "Reset device command completion "
1489 "for disabled slot %u\n", slot_id);
1490 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001491 case TRB_TYPE(TRB_NEC_GET_FW):
1492 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1493 xhci->error_bitmask |= 1 << 6;
1494 break;
1495 }
1496 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001497 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1498 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001499 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001500 default:
1501 /* Skip over unknown commands on the event ring */
1502 xhci->error_bitmask |= 1 << 6;
1503 break;
1504 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001505 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001506}
1507
Sarah Sharp02386342010-05-24 13:25:28 -07001508static void handle_vendor_event(struct xhci_hcd *xhci,
1509 union xhci_trb *event)
1510{
1511 u32 trb_type;
1512
Matt Evans28ccd292011-03-29 13:40:46 +11001513 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001514 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1515 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1516 handle_cmd_completion(xhci, &event->event_cmd);
1517}
1518
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001519/* @port_id: the one-based port ID from the hardware (indexed from array of all
1520 * port registers -- USB 3.0 and USB 2.0).
1521 *
1522 * Returns a zero-based port number, which is suitable for indexing into each of
1523 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001524 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001525 */
1526static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1527 struct xhci_hcd *xhci, u32 port_id)
1528{
1529 unsigned int i;
1530 unsigned int num_similar_speed_ports = 0;
1531
1532 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1533 * and usb2_ports are 0-based indexes. Count the number of similar
1534 * speed ports, up to 1 port before this port.
1535 */
1536 for (i = 0; i < (port_id - 1); i++) {
1537 u8 port_speed = xhci->port_array[i];
1538
1539 /*
1540 * Skip ports that don't have known speeds, or have duplicate
1541 * Extended Capabilities port speed entries.
1542 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001543 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001544 continue;
1545
1546 /*
1547 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1548 * 1.1 ports are under the USB 2.0 hub. If the port speed
1549 * matches the device speed, it's a similar speed port.
1550 */
1551 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1552 num_similar_speed_ports++;
1553 }
1554 return num_similar_speed_ports;
1555}
1556
Sarah Sharp623bef92011-11-11 14:57:33 -08001557static void handle_device_notification(struct xhci_hcd *xhci,
1558 union xhci_trb *event)
1559{
1560 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001561 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001562
1563 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001564 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001565 xhci_warn(xhci, "Device Notification event for "
1566 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001567 return;
1568 }
1569
1570 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1571 slot_id);
1572 udev = xhci->devs[slot_id]->udev;
1573 if (udev && udev->parent)
1574 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001575}
1576
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001577static void handle_port_status(struct xhci_hcd *xhci,
1578 union xhci_trb *event)
1579{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001580 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001581 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001582 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001583 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001584 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001585 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001586 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001587 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001588 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001589 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001590
1591 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001592 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001593 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1594 xhci->error_bitmask |= 1 << 8;
1595 }
Matt Evans28ccd292011-03-29 13:40:46 +11001596 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001597 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1598
Sarah Sharp518e8482010-12-15 11:56:29 -08001599 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1600 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001601 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001602 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001603 goto cleanup;
1604 }
1605
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001606 /* Figure out which usb_hcd this port is attached to:
1607 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1608 */
1609 major_revision = xhci->port_array[port_id - 1];
1610 if (major_revision == 0) {
1611 xhci_warn(xhci, "Event for port %u not in "
1612 "Extended Capabilities, ignoring.\n",
1613 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001614 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001615 goto cleanup;
1616 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001617 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001618 xhci_warn(xhci, "Event for port %u duplicated in"
1619 "Extended Capabilities, ignoring.\n",
1620 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001621 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001622 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001623 }
1624
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001625 /*
1626 * Hardware port IDs reported by a Port Status Change Event include USB
1627 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1628 * resume event, but we first need to translate the hardware port ID
1629 * into the index into the ports on the correct split roothub, and the
1630 * correct bus_state structure.
1631 */
1632 /* Find the right roothub. */
1633 hcd = xhci_to_hcd(xhci);
1634 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1635 hcd = xhci->shared_hcd;
1636 bus_state = &xhci->bus_state[hcd_index(hcd)];
1637 if (hcd->speed == HCD_USB3)
1638 port_array = xhci->usb3_ports;
1639 else
1640 port_array = xhci->usb2_ports;
1641 /* Find the faked port hub number */
1642 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1643 port_id);
1644
Sarah Sharp5308a912010-12-01 11:34:59 -08001645 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001646 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001647 xhci_dbg(xhci, "resume root hub\n");
1648 usb_hcd_resume_root_hub(hcd);
1649 }
1650
1651 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1652 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1653
1654 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1655 if (!(temp1 & CMD_RUN)) {
1656 xhci_warn(xhci, "xHC is not running.\n");
1657 goto cleanup;
1658 }
1659
1660 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001661 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001662 /* Set a flag to say the port signaled remote wakeup,
1663 * so we can tell the difference between the end of
1664 * device and host initiated resume.
1665 */
1666 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001667 xhci_test_and_clear_bit(xhci, port_array,
1668 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001669 xhci_set_link_state(xhci, port_array, faked_port_index,
1670 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001671 /* Need to wait until the next link state change
1672 * indicates the device is actually in U0.
1673 */
1674 bogus_port_status = true;
1675 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001676 } else {
1677 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001678 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001679 msecs_to_jiffies(20);
Andiry Xu296b8ce2012-04-14 02:54:30 +08001680 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001681 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001682 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001683 /* Do the rest in GetPortStatus */
1684 }
1685 }
1686
Sarah Sharpd93814c2012-01-24 16:39:02 -08001687 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1688 DEV_SUPERSPEED(temp)) {
1689 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001690 /* We've just brought the device into U0 through either the
1691 * Resume state after a device remote wakeup, or through the
1692 * U3Exit state after a host-initiated resume. If it's a device
1693 * initiated remote wake, don't pass up the link state change,
1694 * so the roothub behavior is consistent with external
1695 * USB 3.0 hub behavior.
1696 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001697 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1698 faked_port_index + 1);
1699 if (slot_id && xhci->devs[slot_id])
1700 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovich5c59de02013-01-07 22:39:31 -05001701 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001702 bus_state->port_remote_wakeup &=
1703 ~(1 << faked_port_index);
1704 xhci_test_and_clear_bit(xhci, port_array,
1705 faked_port_index, PORT_PLC);
1706 usb_wakeup_notification(hcd->self.root_hub,
1707 faked_port_index + 1);
1708 bogus_port_status = true;
1709 goto cleanup;
1710 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001711 }
1712
Andiry Xu6fd45622011-09-23 14:19:50 -07001713 if (hcd->speed != HCD_USB3)
1714 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1715 PORT_PLC);
1716
Andiry Xu56192532010-10-14 07:23:00 -07001717cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001718 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001719 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001720
Sarah Sharp386139d2011-03-24 08:02:58 -07001721 /* Don't make the USB core poll the roothub if we got a bad port status
1722 * change event. Besides, at that point we can't tell which roothub
1723 * (USB 2.0 or USB 3.0) to kick.
1724 */
1725 if (bogus_port_status)
1726 return;
1727
Sarah Sharp4ceac472012-11-27 12:30:23 -08001728 /*
1729 * xHCI port-status-change events occur when the "or" of all the
1730 * status-change bits in the portsc register changes from 0 to 1.
1731 * New status changes won't cause an event if any other change
1732 * bits are still set. When an event occurs, switch over to
1733 * polling to avoid losing status changes.
1734 */
1735 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1736 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001737 spin_unlock(&xhci->lock);
1738 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001739 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001740 spin_lock(&xhci->lock);
1741}
1742
1743/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001744 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1745 * at end_trb, which may be in another segment. If the suspect DMA address is a
1746 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1747 * returns 0.
1748 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001749struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001750 union xhci_trb *start_trb,
1751 union xhci_trb *end_trb,
1752 dma_addr_t suspect_dma)
1753{
1754 dma_addr_t start_dma;
1755 dma_addr_t end_seg_dma;
1756 dma_addr_t end_trb_dma;
1757 struct xhci_segment *cur_seg;
1758
Sarah Sharp23e3be12009-04-29 19:05:20 -07001759 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001760 cur_seg = start_seg;
1761
1762 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001763 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001764 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001765 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001766 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001767 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001768 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001769 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001770
1771 if (end_trb_dma > 0) {
1772 /* The end TRB is in this segment, so suspect should be here */
1773 if (start_dma <= end_trb_dma) {
1774 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1775 return cur_seg;
1776 } else {
1777 /* Case for one segment with
1778 * a TD wrapped around to the top
1779 */
1780 if ((suspect_dma >= start_dma &&
1781 suspect_dma <= end_seg_dma) ||
1782 (suspect_dma >= cur_seg->dma &&
1783 suspect_dma <= end_trb_dma))
1784 return cur_seg;
1785 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001786 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001787 } else {
1788 /* Might still be somewhere in this segment */
1789 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1790 return cur_seg;
1791 }
1792 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001793 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001794 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001795
Randy Dunlap326b4812010-04-19 08:53:50 -07001796 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001797}
1798
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001799static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1800 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001801 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001802 struct xhci_td *td, union xhci_trb *event_trb)
1803{
1804 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1805 ep->ep_state |= EP_HALTED;
1806 ep->stopped_td = td;
1807 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001808 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001809
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001810 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1811 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001812
1813 ep->stopped_td = NULL;
1814 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001815 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001816
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001817 xhci_ring_cmd_db(xhci);
1818}
1819
1820/* Check if an error has halted the endpoint ring. The class driver will
1821 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1822 * However, a babble and other errors also halt the endpoint ring, and the class
1823 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1824 * Ring Dequeue Pointer command manually.
1825 */
1826static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1827 struct xhci_ep_ctx *ep_ctx,
1828 unsigned int trb_comp_code)
1829{
1830 /* TRB completion codes that may require a manual halt cleanup */
1831 if (trb_comp_code == COMP_TX_ERR ||
1832 trb_comp_code == COMP_BABBLE ||
1833 trb_comp_code == COMP_SPLIT_ERR)
1834 /* The 0.96 spec says a babbling control endpoint
1835 * is not halted. The 0.96 spec says it is. Some HW
1836 * claims to be 0.95 compliant, but it halts the control
1837 * endpoint anyway. Check if a babble halted the
1838 * endpoint.
1839 */
Matt Evansf5960b62011-06-01 10:22:55 +10001840 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1841 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001842 return 1;
1843
1844 return 0;
1845}
1846
Sarah Sharpb45b5062009-12-09 15:59:06 -08001847int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1848{
1849 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1850 /* Vendor defined "informational" completion code,
1851 * treat as not-an-error.
1852 */
1853 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1854 trb_comp_code);
1855 xhci_dbg(xhci, "Treating code as success.\n");
1856 return 1;
1857 }
1858 return 0;
1859}
1860
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001861/*
Andiry Xu4422da62010-07-22 15:22:55 -07001862 * Finish the td processing, remove the td from td list;
1863 * Return 1 if the urb can be given back.
1864 */
1865static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1866 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1867 struct xhci_virt_ep *ep, int *status, bool skip)
1868{
1869 struct xhci_virt_device *xdev;
1870 struct xhci_ring *ep_ring;
1871 unsigned int slot_id;
1872 int ep_index;
1873 struct urb *urb = NULL;
1874 struct xhci_ep_ctx *ep_ctx;
1875 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001876 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001877 u32 trb_comp_code;
1878
Matt Evans28ccd292011-03-29 13:40:46 +11001879 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001880 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001881 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1882 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001883 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001884 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001885
1886 if (skip)
1887 goto td_cleanup;
1888
1889 if (trb_comp_code == COMP_STOP_INVAL ||
1890 trb_comp_code == COMP_STOP) {
1891 /* The Endpoint Stop Command completion will take care of any
1892 * stopped TDs. A stopped TD may be restarted, so don't update
1893 * the ring dequeue pointer or take this TD off any lists yet.
1894 */
1895 ep->stopped_td = td;
1896 ep->stopped_trb = event_trb;
1897 return 0;
1898 } else {
1899 if (trb_comp_code == COMP_STALL) {
1900 /* The transfer is completed from the driver's
1901 * perspective, but we need to issue a set dequeue
1902 * command for this stalled endpoint to move the dequeue
1903 * pointer past the TD. We can't do that here because
1904 * the halt condition must be cleared first. Let the
1905 * USB class driver clear the stall later.
1906 */
1907 ep->stopped_td = td;
1908 ep->stopped_trb = event_trb;
1909 ep->stopped_stream = ep_ring->stream_id;
1910 } else if (xhci_requires_manual_halt_cleanup(xhci,
1911 ep_ctx, trb_comp_code)) {
1912 /* Other types of errors halt the endpoint, but the
1913 * class driver doesn't call usb_reset_endpoint() unless
1914 * the error is -EPIPE. Clear the halted status in the
1915 * xHCI hardware manually.
1916 */
1917 xhci_cleanup_halted_endpoint(xhci,
1918 slot_id, ep_index, ep_ring->stream_id,
1919 td, event_trb);
1920 } else {
1921 /* Update ring dequeue pointer */
1922 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001923 inc_deq(xhci, ep_ring);
1924 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001925 }
1926
1927td_cleanup:
1928 /* Clean up the endpoint's TD list */
1929 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001930 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001931
1932 /* Do one last check of the actual transfer length.
1933 * If the host controller said we transferred more data than
1934 * the buffer length, urb->actual_length will be a very big
1935 * number (since it's unsigned). Play it safe and say we didn't
1936 * transfer anything.
1937 */
1938 if (urb->actual_length > urb->transfer_buffer_length) {
1939 xhci_warn(xhci, "URB transfer length is wrong, "
1940 "xHC issue? req. len = %u, "
1941 "act. len = %u\n",
1942 urb->transfer_buffer_length,
1943 urb->actual_length);
1944 urb->actual_length = 0;
1945 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1946 *status = -EREMOTEIO;
1947 else
1948 *status = 0;
1949 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001950 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001951 /* Was this TD slated to be cancelled but completed anyway? */
1952 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001953 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001954
Andiry Xu8e51adc2010-07-22 15:23:31 -07001955 urb_priv->td_cnt++;
1956 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001957 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001958 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001959 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1960 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1961 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1962 == 0) {
1963 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1964 usb_amd_quirk_pll_enable();
1965 }
1966 }
1967 }
Andiry Xu4422da62010-07-22 15:22:55 -07001968 }
1969
1970 return ret;
1971}
1972
1973/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001974 * Process control tds, update urb status and actual_length.
1975 */
1976static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1977 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1978 struct xhci_virt_ep *ep, int *status)
1979{
1980 struct xhci_virt_device *xdev;
1981 struct xhci_ring *ep_ring;
1982 unsigned int slot_id;
1983 int ep_index;
1984 struct xhci_ep_ctx *ep_ctx;
1985 u32 trb_comp_code;
1986
Matt Evans28ccd292011-03-29 13:40:46 +11001987 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001988 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001989 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1990 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001991 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001992 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001993
Andiry Xu8af56be2010-07-22 15:23:03 -07001994 switch (trb_comp_code) {
1995 case COMP_SUCCESS:
1996 if (event_trb == ep_ring->dequeue) {
1997 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1998 "without IOC set??\n");
1999 *status = -ESHUTDOWN;
2000 } else if (event_trb != td->last_trb) {
2001 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2002 "without IOC set??\n");
2003 *status = -ESHUTDOWN;
2004 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002005 *status = 0;
2006 }
2007 break;
2008 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002009 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2010 *status = -EREMOTEIO;
2011 else
2012 *status = 0;
2013 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002014 case COMP_STOP_INVAL:
2015 case COMP_STOP:
2016 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002017 default:
2018 if (!xhci_requires_manual_halt_cleanup(xhci,
2019 ep_ctx, trb_comp_code))
2020 break;
2021 xhci_dbg(xhci, "TRB error code %u, "
2022 "halted endpoint index = %u\n",
2023 trb_comp_code, ep_index);
2024 /* else fall through */
2025 case COMP_STALL:
2026 /* Did we transfer part of the data (middle) phase? */
2027 if (event_trb != ep_ring->dequeue &&
2028 event_trb != td->last_trb)
2029 td->urb->actual_length =
Vivek Gautame18e8662013-03-21 12:06:48 +05302030 td->urb->transfer_buffer_length -
2031 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002032 else
2033 td->urb->actual_length = 0;
2034
2035 xhci_cleanup_halted_endpoint(xhci,
2036 slot_id, ep_index, 0, td, event_trb);
2037 return finish_td(xhci, td, event_trb, event, ep, status, true);
2038 }
2039 /*
2040 * Did we transfer any data, despite the errors that might have
2041 * happened? I.e. did we get past the setup stage?
2042 */
2043 if (event_trb != ep_ring->dequeue) {
2044 /* The event was for the status stage */
2045 if (event_trb == td->last_trb) {
2046 if (td->urb->actual_length != 0) {
2047 /* Don't overwrite a previously set error code
2048 */
2049 if ((*status == -EINPROGRESS || *status == 0) &&
2050 (td->urb->transfer_flags
2051 & URB_SHORT_NOT_OK))
2052 /* Did we already see a short data
2053 * stage? */
2054 *status = -EREMOTEIO;
2055 } else {
2056 td->urb->actual_length =
2057 td->urb->transfer_buffer_length;
2058 }
2059 } else {
2060 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002061 td->urb->actual_length =
2062 td->urb->transfer_buffer_length -
Vivek Gautame18e8662013-03-21 12:06:48 +05302063 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002064 xhci_dbg(xhci, "Waiting for status "
2065 "stage event\n");
2066 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002067 }
2068 }
2069
2070 return finish_td(xhci, td, event_trb, event, ep, status, false);
2071}
2072
2073/*
Andiry Xu04e51902010-07-22 15:23:39 -07002074 * Process isochronous tds, update urb packet status and actual_length.
2075 */
2076static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2077 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2078 struct xhci_virt_ep *ep, int *status)
2079{
2080 struct xhci_ring *ep_ring;
2081 struct urb_priv *urb_priv;
2082 int idx;
2083 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002084 union xhci_trb *cur_trb;
2085 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002086 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002087 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002088 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002089
Matt Evans28ccd292011-03-29 13:40:46 +11002090 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2091 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002092 urb_priv = td->urb->hcpriv;
2093 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002094 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002095
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002096 /* handle completion code */
2097 switch (trb_comp_code) {
2098 case COMP_SUCCESS:
Vivek Gautame18e8662013-03-21 12:06:48 +05302099 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp587c53c2012-05-08 09:22:49 -07002100 frame->status = 0;
2101 break;
2102 }
2103 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2104 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002105 case COMP_SHORT_TX:
2106 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2107 -EREMOTEIO : 0;
2108 break;
2109 case COMP_BW_OVER:
2110 frame->status = -ECOMM;
2111 skip_td = true;
2112 break;
2113 case COMP_BUFF_OVER:
2114 case COMP_BABBLE:
2115 frame->status = -EOVERFLOW;
2116 skip_td = true;
2117 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002118 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002119 case COMP_STALL:
Hans de Goedea3cb26c2012-04-23 15:06:09 +02002120 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002121 frame->status = -EPROTO;
2122 skip_td = true;
2123 break;
2124 case COMP_STOP:
2125 case COMP_STOP_INVAL:
2126 break;
2127 default:
2128 frame->status = -1;
2129 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002130 }
2131
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002132 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2133 frame->actual_length = frame->length;
2134 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002135 } else {
2136 for (cur_trb = ep_ring->dequeue,
2137 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2138 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002139 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2140 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002141 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002142 }
Matt Evans28ccd292011-03-29 13:40:46 +11002143 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautame18e8662013-03-21 12:06:48 +05302144 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002145
2146 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002147 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002148 td->urb->actual_length += len;
2149 }
2150 }
2151
Andiry Xu04e51902010-07-22 15:23:39 -07002152 return finish_td(xhci, td, event_trb, event, ep, status, false);
2153}
2154
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002155static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2156 struct xhci_transfer_event *event,
2157 struct xhci_virt_ep *ep, int *status)
2158{
2159 struct xhci_ring *ep_ring;
2160 struct urb_priv *urb_priv;
2161 struct usb_iso_packet_descriptor *frame;
2162 int idx;
2163
Matt Evansf6975312011-06-01 13:01:01 +10002164 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002165 urb_priv = td->urb->hcpriv;
2166 idx = urb_priv->td_cnt;
2167 frame = &td->urb->iso_frame_desc[idx];
2168
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002169 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002170 frame->status = -EXDEV;
2171
2172 /* calc actual length */
2173 frame->actual_length = 0;
2174
2175 /* Update ring dequeue pointer */
2176 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002177 inc_deq(xhci, ep_ring);
2178 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002179
2180 return finish_td(xhci, td, NULL, event, ep, status, true);
2181}
2182
Andiry Xu04e51902010-07-22 15:23:39 -07002183/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002184 * Process bulk and interrupt tds, update urb status and actual_length.
2185 */
2186static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2187 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2188 struct xhci_virt_ep *ep, int *status)
2189{
2190 struct xhci_ring *ep_ring;
2191 union xhci_trb *cur_trb;
2192 struct xhci_segment *cur_seg;
2193 u32 trb_comp_code;
2194
Matt Evans28ccd292011-03-29 13:40:46 +11002195 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2196 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002197
2198 switch (trb_comp_code) {
2199 case COMP_SUCCESS:
2200 /* Double check that the HW transferred everything. */
Sarah Sharp587c53c2012-05-08 09:22:49 -07002201 if (event_trb != td->last_trb ||
Vivek Gautame18e8662013-03-21 12:06:48 +05302202 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002203 xhci_warn(xhci, "WARN Successful completion "
2204 "on short TX\n");
2205 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2206 *status = -EREMOTEIO;
2207 else
2208 *status = 0;
Sarah Sharp587c53c2012-05-08 09:22:49 -07002209 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2210 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002211 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002212 *status = 0;
2213 }
2214 break;
2215 case COMP_SHORT_TX:
2216 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2217 *status = -EREMOTEIO;
2218 else
2219 *status = 0;
2220 break;
2221 default:
2222 /* Others already handled above */
2223 break;
2224 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002225 if (trb_comp_code == COMP_SHORT_TX)
2226 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2227 "%d bytes untransferred\n",
2228 td->urb->ep->desc.bEndpointAddress,
2229 td->urb->transfer_buffer_length,
Vivek Gautame18e8662013-03-21 12:06:48 +05302230 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002231 /* Fast path - was this the last TRB in the TD for this URB? */
2232 if (event_trb == td->last_trb) {
Vivek Gautame18e8662013-03-21 12:06:48 +05302233 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002234 td->urb->actual_length =
2235 td->urb->transfer_buffer_length -
Vivek Gautame18e8662013-03-21 12:06:48 +05302236 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002237 if (td->urb->transfer_buffer_length <
2238 td->urb->actual_length) {
2239 xhci_warn(xhci, "HC gave bad length "
2240 "of %d bytes left\n",
Vivek Gautame18e8662013-03-21 12:06:48 +05302241 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002242 td->urb->actual_length = 0;
2243 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2244 *status = -EREMOTEIO;
2245 else
2246 *status = 0;
2247 }
2248 /* Don't overwrite a previously set error code */
2249 if (*status == -EINPROGRESS) {
2250 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2251 *status = -EREMOTEIO;
2252 else
2253 *status = 0;
2254 }
2255 } else {
2256 td->urb->actual_length =
2257 td->urb->transfer_buffer_length;
2258 /* Ignore a short packet completion if the
2259 * untransferred length was zero.
2260 */
2261 if (*status == -EREMOTEIO)
2262 *status = 0;
2263 }
2264 } else {
2265 /* Slow path - walk the list, starting from the dequeue
2266 * pointer, to get the actual length transferred.
2267 */
2268 td->urb->actual_length = 0;
2269 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2270 cur_trb != event_trb;
2271 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002272 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2273 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002274 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002275 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002276 }
2277 /* If the ring didn't stop on a Link or No-op TRB, add
2278 * in the actual bytes transferred from the Normal TRB
2279 */
2280 if (trb_comp_code != COMP_STOP_INVAL)
2281 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002282 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautame18e8662013-03-21 12:06:48 +05302283 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002284 }
2285
2286 return finish_td(xhci, td, event_trb, event, ep, status, false);
2287}
2288
2289/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002290 * If this function returns an error condition, it means it got a Transfer
2291 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2292 * At this point, the host controller is probably hosed and should be reset.
2293 */
2294static int handle_tx_event(struct xhci_hcd *xhci,
2295 struct xhci_transfer_event *event)
2296{
2297 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002298 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002299 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002300 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002301 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002302 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002303 dma_addr_t event_dma;
2304 struct xhci_segment *event_seg;
2305 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002306 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002307 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002308 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002309 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002310 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002311 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002312 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002313 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002314
Matt Evans28ccd292011-03-29 13:40:46 +11002315 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002316 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002317 if (!xdev) {
2318 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002319 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002320 (unsigned long long) xhci_trb_virt_to_dma(
2321 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002322 xhci->event_ring->dequeue),
2323 lower_32_bits(le64_to_cpu(event->buffer)),
2324 upper_32_bits(le64_to_cpu(event->buffer)),
2325 le32_to_cpu(event->transfer_len),
2326 le32_to_cpu(event->flags));
2327 xhci_dbg(xhci, "Event ring:\n");
2328 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002329 return -ENODEV;
2330 }
2331
2332 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002333 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002334 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002335 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002336 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002337 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002338 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2339 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002340 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2341 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002342 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002343 (unsigned long long) xhci_trb_virt_to_dma(
2344 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002345 xhci->event_ring->dequeue),
2346 lower_32_bits(le64_to_cpu(event->buffer)),
2347 upper_32_bits(le64_to_cpu(event->buffer)),
2348 le32_to_cpu(event->transfer_len),
2349 le32_to_cpu(event->flags));
2350 xhci_dbg(xhci, "Event ring:\n");
2351 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002352 return -ENODEV;
2353 }
2354
Andiry Xuc2d7b492011-09-19 16:05:12 -07002355 /* Count current td numbers if ep->skip is set */
2356 if (ep->skip) {
2357 list_for_each(tmp, &ep_ring->td_list)
2358 td_num++;
2359 }
2360
Matt Evans28ccd292011-03-29 13:40:46 +11002361 event_dma = le64_to_cpu(event->buffer);
2362 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002363 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002364 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002365 /* Skip codes that require special handling depending on
2366 * transfer type
2367 */
2368 case COMP_SUCCESS:
Vivek Gautame18e8662013-03-21 12:06:48 +05302369 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp587c53c2012-05-08 09:22:49 -07002370 break;
2371 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2372 trb_comp_code = COMP_SHORT_TX;
2373 else
2374 xhci_warn(xhci, "WARN Successful completion on short TX: "
2375 "needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002376 case COMP_SHORT_TX:
2377 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002378 case COMP_STOP:
2379 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2380 break;
2381 case COMP_STOP_INVAL:
2382 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2383 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002384 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002385 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002386 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002387 status = -EPIPE;
2388 break;
2389 case COMP_TRB_ERR:
2390 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2391 status = -EILSEQ;
2392 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002393 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002394 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002395 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002396 status = -EPROTO;
2397 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002398 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002399 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002400 status = -EOVERFLOW;
2401 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002402 case COMP_DB_ERR:
2403 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2404 status = -ENOSR;
2405 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002406 case COMP_BW_OVER:
2407 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2408 break;
2409 case COMP_BUFF_OVER:
2410 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2411 break;
2412 case COMP_UNDERRUN:
2413 /*
2414 * When the Isoch ring is empty, the xHC will generate
2415 * a Ring Overrun Event for IN Isoch endpoint or Ring
2416 * Underrun Event for OUT Isoch endpoint.
2417 */
2418 xhci_dbg(xhci, "underrun event on endpoint\n");
2419 if (!list_empty(&ep_ring->td_list))
2420 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2421 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002422 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2423 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002424 goto cleanup;
2425 case COMP_OVERRUN:
2426 xhci_dbg(xhci, "overrun event on endpoint\n");
2427 if (!list_empty(&ep_ring->td_list))
2428 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2429 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002430 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2431 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002432 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002433 case COMP_DEV_ERR:
2434 xhci_warn(xhci, "WARN: detect an incompatible device");
2435 status = -EPROTO;
2436 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002437 case COMP_MISSED_INT:
2438 /*
2439 * When encounter missed service error, one or more isoc tds
2440 * may be missed by xHC.
2441 * Set skip flag of the ep_ring; Complete the missed tds as
2442 * short transfer when process the ep_ring next time.
2443 */
2444 ep->skip = true;
2445 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2446 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002447 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002448 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002449 status = 0;
2450 break;
2451 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002452 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2453 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002454 goto cleanup;
2455 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002456
Andiry Xud18240d2010-07-22 15:23:25 -07002457 do {
2458 /* This TRB should be in the TD at the head of this ring's
2459 * TD list.
2460 */
2461 if (list_empty(&ep_ring->td_list)) {
Sarah Sharp8aa9f562013-03-18 10:19:51 -07002462 /*
2463 * A stopped endpoint may generate an extra completion
2464 * event if the device was suspended. Don't print
2465 * warnings.
2466 */
2467 if (!(trb_comp_code == COMP_STOP ||
2468 trb_comp_code == COMP_STOP_INVAL)) {
2469 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2470 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2471 ep_index);
2472 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2473 (le32_to_cpu(event->flags) &
2474 TRB_TYPE_BITMASK)>>10);
2475 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2476 }
Andiry Xud18240d2010-07-22 15:23:25 -07002477 if (ep->skip) {
2478 ep->skip = false;
2479 xhci_dbg(xhci, "td_list is empty while skip "
2480 "flag set. Clear skip flag.\n");
2481 }
2482 ret = 0;
2483 goto cleanup;
2484 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002485
Andiry Xuc2d7b492011-09-19 16:05:12 -07002486 /* We've skipped all the TDs on the ep ring when ep->skip set */
2487 if (ep->skip && td_num == 0) {
2488 ep->skip = false;
2489 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2490 "Clear skip flag.\n");
2491 ret = 0;
2492 goto cleanup;
2493 }
2494
Andiry Xud18240d2010-07-22 15:23:25 -07002495 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002496 if (ep->skip)
2497 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002498
Andiry Xud18240d2010-07-22 15:23:25 -07002499 /* Is this a TRB in the currently executing TD? */
2500 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2501 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002502
2503 /*
2504 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2505 * is not in the current TD pointed by ep_ring->dequeue because
2506 * that the hardware dequeue pointer still at the previous TRB
2507 * of the current TD. The previous TRB maybe a Link TD or the
2508 * last TRB of the previous TD. The command completion handle
2509 * will take care the rest.
2510 */
2511 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2512 ret = 0;
2513 goto cleanup;
2514 }
2515
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002516 if (!event_seg) {
2517 if (!ep->skip ||
2518 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002519 /* Some host controllers give a spurious
2520 * successful event after a short transfer.
2521 * Ignore it.
2522 */
2523 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2524 ep_ring->last_td_was_short) {
2525 ep_ring->last_td_was_short = false;
2526 ret = 0;
2527 goto cleanup;
2528 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002529 /* HC is busted, give up! */
2530 xhci_err(xhci,
2531 "ERROR Transfer event TRB DMA ptr not "
2532 "part of current TD\n");
2533 return -ESHUTDOWN;
2534 }
2535
2536 ret = skip_isoc_td(xhci, td, event, ep, &status);
2537 goto cleanup;
2538 }
Sarah Sharpad808332011-05-25 10:43:56 -07002539 if (trb_comp_code == COMP_SHORT_TX)
2540 ep_ring->last_td_was_short = true;
2541 else
2542 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002543
2544 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002545 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2546 ep->skip = false;
2547 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002548
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002549 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2550 sizeof(*event_trb)];
2551 /*
2552 * No-op TRB should not trigger interrupts.
2553 * If event_trb is a no-op TRB, it means the
2554 * corresponding TD has been cancelled. Just ignore
2555 * the TD.
2556 */
Matt Evansf5960b62011-06-01 10:22:55 +10002557 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002558 xhci_dbg(xhci,
2559 "event_trb is a no-op TRB. Skip it\n");
2560 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002561 }
2562
2563 /* Now update the urb's actual_length and give back to
2564 * the core
2565 */
2566 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2567 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2568 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002569 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2570 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2571 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002572 else
2573 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2574 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002575
2576cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002577 /*
2578 * Do not update event ring dequeue pointer if ep->skip is set.
2579 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002580 */
Andiry Xud18240d2010-07-22 15:23:25 -07002581 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002582 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002583 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002584
Andiry Xud18240d2010-07-22 15:23:25 -07002585 if (ret) {
2586 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002587 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002588 /* Leave the TD around for the reset endpoint function
2589 * to use(but only if it's not a control endpoint,
2590 * since we already queued the Set TR dequeue pointer
2591 * command for stalled control endpoints).
2592 */
2593 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2594 (trb_comp_code != COMP_STALL &&
2595 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002596 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern235b6202013-01-17 10:32:16 -05002597 else
2598 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002599
Sarah Sharp214f76f2010-10-26 11:22:02 -07002600 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002601 if ((urb->actual_length != urb->transfer_buffer_length &&
2602 (urb->transfer_flags &
2603 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002604 (status != 0 &&
2605 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002606 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2607 "expected = %x, status = %d\n",
2608 urb, urb->actual_length,
2609 urb->transfer_buffer_length,
2610 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002611 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002612 /* EHCI, UHCI, and OHCI always unconditionally set the
2613 * urb->status of an isochronous endpoint to 0.
2614 */
2615 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2616 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002617 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002618 spin_lock(&xhci->lock);
2619 }
2620
2621 /*
2622 * If ep->skip is set, it means there are missed tds on the
2623 * endpoint ring need to take care of.
2624 * Process them as short transfer until reach the td pointed by
2625 * the event.
2626 */
2627 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2628
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002629 return 0;
2630}
2631
2632/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002633 * This function handles all OS-owned events on the event ring. It may drop
2634 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002635 * Returns >0 for "possibly more events to process" (caller should call again),
2636 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002637 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002638static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002639{
2640 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002641 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002642 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002643
2644 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2645 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002646 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002647 }
2648
2649 event = xhci->event_ring->dequeue;
2650 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002651 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2652 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002653 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002654 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002655 }
2656
Matt Evans92a3da42011-03-29 13:40:51 +11002657 /*
2658 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2659 * speculative reads of the event's flags/data below.
2660 */
2661 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002662 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002663 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002664 case TRB_TYPE(TRB_COMPLETION):
2665 handle_cmd_completion(xhci, &event->event_cmd);
2666 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002667 case TRB_TYPE(TRB_PORT_STATUS):
2668 handle_port_status(xhci, event);
2669 update_ptrs = 0;
2670 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002671 case TRB_TYPE(TRB_TRANSFER):
2672 ret = handle_tx_event(xhci, &event->trans_event);
2673 if (ret < 0)
2674 xhci->error_bitmask |= 1 << 9;
2675 else
2676 update_ptrs = 0;
2677 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002678 case TRB_TYPE(TRB_DEV_NOTE):
2679 handle_device_notification(xhci, event);
2680 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002681 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002682 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2683 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002684 handle_vendor_event(xhci, event);
2685 else
2686 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002687 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002688 /* Any of the above functions may drop and re-acquire the lock, so check
2689 * to make sure a watchdog timer didn't mark the host as non-responsive.
2690 */
2691 if (xhci->xhc_state & XHCI_STATE_DYING) {
2692 xhci_dbg(xhci, "xHCI host dying, returning from "
2693 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002694 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002695 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002696
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002697 if (update_ptrs)
2698 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002699 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002700
Matt Evans9dee9a22011-03-29 13:41:02 +11002701 /* Are there more items on the event ring? Caller will call us again to
2702 * check.
2703 */
2704 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002705}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002706
2707/*
2708 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2709 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2710 * indicators of an event TRB error, but we check the status *first* to be safe.
2711 */
2712irqreturn_t xhci_irq(struct usb_hcd *hcd)
2713{
2714 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002715 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002716 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002717 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002718 union xhci_trb *event_ring_deq;
2719 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002720
2721 spin_lock(&xhci->lock);
2722 trb = xhci->event_ring->dequeue;
2723 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002724 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002725 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002726 goto hw_died;
2727
Sarah Sharpc21599a2010-07-29 22:13:00 -07002728 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002729 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002730 return IRQ_NONE;
2731 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002732 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002733 xhci_warn(xhci, "WARNING: Host System Error\n");
2734 xhci_halt(xhci);
2735hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002736 spin_unlock(&xhci->lock);
2737 return -ESHUTDOWN;
2738 }
2739
Sarah Sharpbda53142010-07-29 22:12:38 -07002740 /*
2741 * Clear the op reg interrupt status first,
2742 * so we can receive interrupts from other MSI-X interrupters.
2743 * Write 1 to clear the interrupt status.
2744 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002745 status |= STS_EINT;
2746 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002747 /* FIXME when MSI-X is supported and there are multiple vectors */
2748 /* Clear the MSI-X event interrupt status */
2749
Felipe Balbicd704692012-02-29 16:46:23 +02002750 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002751 u32 irq_pending;
2752 /* Acknowledge the PCI interrupt */
2753 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002754 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002755 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2756 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002757
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002758 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002759 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2760 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002761 /* Clear the event handler busy flag (RW1C);
2762 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002763 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002764 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2765 xhci_write_64(xhci, temp_64 | ERST_EHB,
2766 &xhci->ir_set->erst_dequeue);
2767 spin_unlock(&xhci->lock);
2768
2769 return IRQ_HANDLED;
2770 }
2771
2772 event_ring_deq = xhci->event_ring->dequeue;
2773 /* FIXME this should be a delayed service routine
2774 * that clears the EHB.
2775 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002776 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002777
2778 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2779 /* If necessary, update the HW's version of the event ring deq ptr. */
2780 if (event_ring_deq != xhci->event_ring->dequeue) {
2781 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2782 xhci->event_ring->dequeue);
2783 if (deq == 0)
2784 xhci_warn(xhci, "WARN something wrong with SW event "
2785 "ring dequeue ptr.\n");
2786 /* Update HC event ring dequeue pointer */
2787 temp_64 &= ERST_PTR_MASK;
2788 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2789 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002790
2791 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002792 temp_64 |= ERST_EHB;
2793 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2794
Sarah Sharp9032cd52010-07-29 22:12:29 -07002795 spin_unlock(&xhci->lock);
2796
2797 return IRQ_HANDLED;
2798}
2799
2800irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2801{
Alan Stern968b8222011-11-03 12:03:38 -04002802 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002803}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002804
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002805/**** Endpoint Ring Operations ****/
2806
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002807/*
2808 * Generic function for queueing a TRB on a ring.
2809 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002810 *
2811 * @more_trbs_coming: Will you enqueue more TRBs before calling
2812 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002813 */
2814static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002815 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002816 u32 field1, u32 field2, u32 field3, u32 field4)
2817{
2818 struct xhci_generic_trb *trb;
2819
2820 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002821 trb->field[0] = cpu_to_le32(field1);
2822 trb->field[1] = cpu_to_le32(field2);
2823 trb->field[2] = cpu_to_le32(field3);
2824 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002825 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002826}
2827
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002828/*
2829 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2830 * FIXME allocate segments if the ring is full.
2831 */
2832static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002833 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002834{
Andiry Xu8dfec612012-03-05 17:49:37 +08002835 unsigned int num_trbs_needed;
2836
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002837 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002838 switch (ep_state) {
2839 case EP_STATE_DISABLED:
2840 /*
2841 * USB core changed config/interfaces without notifying us,
2842 * or hardware is reporting the wrong state.
2843 */
2844 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2845 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002846 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002847 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002848 /* FIXME event handling code for error needs to clear it */
2849 /* XXX not sure if this should be -ENOENT or not */
2850 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002851 case EP_STATE_HALTED:
2852 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002853 case EP_STATE_STOPPED:
2854 case EP_STATE_RUNNING:
2855 break;
2856 default:
2857 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2858 /*
2859 * FIXME issue Configure Endpoint command to try to get the HC
2860 * back into a known state.
2861 */
2862 return -EINVAL;
2863 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002864
2865 while (1) {
2866 if (room_on_ring(xhci, ep_ring, num_trbs))
2867 break;
2868
2869 if (ep_ring == xhci->cmd_ring) {
2870 xhci_err(xhci, "Do not support expand command ring\n");
2871 return -ENOMEM;
2872 }
2873
Andiry Xu8dfec612012-03-05 17:49:37 +08002874 xhci_dbg(xhci, "ERROR no room on ep ring, "
2875 "try ring expansion\n");
2876 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2877 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2878 mem_flags)) {
2879 xhci_err(xhci, "Ring expansion failed\n");
2880 return -ENOMEM;
2881 }
2882 };
John Youn6c12db92010-05-10 15:33:00 -07002883
2884 if (enqueue_is_link_trb(ep_ring)) {
2885 struct xhci_ring *ring = ep_ring;
2886 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002887
John Youn6c12db92010-05-10 15:33:00 -07002888 next = ring->enqueue;
2889
2890 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002891 /* If we're not dealing with 0.95 hardware or isoc rings
2892 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002893 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002894 if (!xhci_link_trb_quirk(xhci) &&
2895 !(ring->type == TYPE_ISOC &&
2896 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002897 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002898 else
Matt Evans28ccd292011-03-29 13:40:46 +11002899 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002900
2901 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002902 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002903
2904 /* Toggle the cycle bit after the last ring segment. */
2905 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2906 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002907 }
2908 ring->enq_seg = ring->enq_seg->next;
2909 ring->enqueue = ring->enq_seg->trbs;
2910 next = ring->enqueue;
2911 }
2912 }
2913
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002914 return 0;
2915}
2916
Sarah Sharp23e3be12009-04-29 19:05:20 -07002917static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002918 struct xhci_virt_device *xdev,
2919 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002920 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002921 unsigned int num_trbs,
2922 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002923 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002924 gfp_t mem_flags)
2925{
2926 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002927 struct urb_priv *urb_priv;
2928 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002929 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002930 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002931
2932 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2933 if (!ep_ring) {
2934 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2935 stream_id);
2936 return -EINVAL;
2937 }
2938
2939 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002940 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002941 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002942 if (ret)
2943 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002944
Andiry Xu8e51adc2010-07-22 15:23:31 -07002945 urb_priv = urb->hcpriv;
2946 td = urb_priv->td[td_index];
2947
2948 INIT_LIST_HEAD(&td->td_list);
2949 INIT_LIST_HEAD(&td->cancelled_td_list);
2950
2951 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002952 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002953 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002954 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002955 }
2956
Andiry Xu8e51adc2010-07-22 15:23:31 -07002957 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002958 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002959 list_add_tail(&td->td_list, &ep_ring->td_list);
2960 td->start_seg = ep_ring->enq_seg;
2961 td->first_trb = ep_ring->enqueue;
2962
2963 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002964
2965 return 0;
2966}
2967
Sarah Sharp23e3be12009-04-29 19:05:20 -07002968static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002969{
2970 int num_sgs, num_trbs, running_total, temp, i;
2971 struct scatterlist *sg;
2972
2973 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002974 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002975 temp = urb->transfer_buffer_length;
2976
Sarah Sharp8a96c052009-04-27 19:59:19 -07002977 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002978 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002979 unsigned int len = sg_dma_len(sg);
2980
2981 /* Scatter gather list entries may cross 64KB boundaries */
2982 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002983 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002984 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002985 if (running_total != 0)
2986 num_trbs++;
2987
2988 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002989 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002990 num_trbs++;
2991 running_total += TRB_MAX_BUFF_SIZE;
2992 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002993 len = min_t(int, len, temp);
2994 temp -= len;
2995 if (temp == 0)
2996 break;
2997 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002998 return num_trbs;
2999}
3000
Sarah Sharp23e3be12009-04-29 19:05:20 -07003001static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003002{
3003 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003004 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003005 "TRBs, %d left\n", __func__,
3006 urb->ep->desc.bEndpointAddress, num_trbs);
3007 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003008 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003009 "queued %#x (%d), asked for %#x (%d)\n",
3010 __func__,
3011 urb->ep->desc.bEndpointAddress,
3012 running_total, running_total,
3013 urb->transfer_buffer_length,
3014 urb->transfer_buffer_length);
3015}
3016
Sarah Sharp23e3be12009-04-29 19:05:20 -07003017static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003018 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003019 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003020{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003021 /*
3022 * Pass all the TRBs to the hardware at once and make sure this write
3023 * isn't reordered.
3024 */
3025 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003026 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003027 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003028 else
Matt Evans28ccd292011-03-29 13:40:46 +11003029 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003030 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003031}
3032
Sarah Sharp624defa2009-09-02 12:14:28 -07003033/*
3034 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3035 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3036 * (comprised of sg list entries) can take several service intervals to
3037 * transmit.
3038 */
3039int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3040 struct urb *urb, int slot_id, unsigned int ep_index)
3041{
3042 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3043 xhci->devs[slot_id]->out_ctx, ep_index);
3044 int xhci_interval;
3045 int ep_interval;
3046
Matt Evans28ccd292011-03-29 13:40:46 +11003047 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003048 ep_interval = urb->interval;
3049 /* Convert to microframes */
3050 if (urb->dev->speed == USB_SPEED_LOW ||
3051 urb->dev->speed == USB_SPEED_FULL)
3052 ep_interval *= 8;
3053 /* FIXME change this to a warning and a suggestion to use the new API
3054 * to set the polling interval (once the API is added).
3055 */
3056 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003057 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07003058 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3059 " (%d microframe%s) than xHCI "
3060 "(%d microframe%s)\n",
3061 ep_interval,
3062 ep_interval == 1 ? "" : "s",
3063 xhci_interval,
3064 xhci_interval == 1 ? "" : "s");
3065 urb->interval = xhci_interval;
3066 /* Convert back to frames for LS/FS devices */
3067 if (urb->dev->speed == USB_SPEED_LOW ||
3068 urb->dev->speed == USB_SPEED_FULL)
3069 urb->interval /= 8;
3070 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003071 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003072}
3073
Sarah Sharp04dd9502009-11-11 10:28:30 -08003074/*
3075 * The TD size is the number of bytes remaining in the TD (including this TRB),
3076 * right shifted by 10.
3077 * It must fit in bits 21:17, so it can't be bigger than 31.
3078 */
3079static u32 xhci_td_remainder(unsigned int remainder)
3080{
3081 u32 max = (1 << (21 - 17 + 1)) - 1;
3082
3083 if ((remainder >> 10) >= max)
3084 return max << 17;
3085 else
3086 return (remainder >> 10) << 17;
3087}
3088
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003089/*
Sarah Sharpceb58b92012-10-25 15:56:40 -07003090 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3091 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003092 *
3093 * Total TD packet count = total_packet_count =
Sarah Sharpceb58b92012-10-25 15:56:40 -07003094 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003095 *
3096 * Packets transferred up to and including this TRB = packets_transferred =
3097 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3098 *
3099 * TD size = total_packet_count - packets_transferred
3100 *
3101 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharpceb58b92012-10-25 15:56:40 -07003102 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003103 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003104static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003105 unsigned int total_packet_count, struct urb *urb,
3106 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003107{
3108 int packets_transferred;
3109
Sarah Sharp48df4a62011-08-12 10:23:01 -07003110 /* One TRB with a zero-length data packet. */
Sarah Sharpceb58b92012-10-25 15:56:40 -07003111 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003112 return 0;
3113
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003114 /* All the TRB queueing functions don't count the current TRB in
3115 * running_total.
3116 */
3117 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpd018dbb2013-01-11 13:36:35 -08003118 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003119
Sarah Sharpceb58b92012-10-25 15:56:40 -07003120 if ((total_packet_count - packets_transferred) > 31)
3121 return 31 << 17;
3122 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003123}
3124
Sarah Sharp23e3be12009-04-29 19:05:20 -07003125static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003126 struct urb *urb, int slot_id, unsigned int ep_index)
3127{
3128 struct xhci_ring *ep_ring;
3129 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003130 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003131 struct xhci_td *td;
3132 struct scatterlist *sg;
3133 int num_sgs;
3134 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003135 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003136 bool first_trb;
3137 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003138 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003139
3140 struct xhci_generic_trb *start_trb;
3141 int start_cycle;
3142
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003143 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3144 if (!ep_ring)
3145 return -EINVAL;
3146
Sarah Sharp8a96c052009-04-27 19:59:19 -07003147 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003148 num_sgs = urb->num_mapped_sgs;
Sarah Sharpceb58b92012-10-25 15:56:40 -07003149 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003150 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003151
Sarah Sharp23e3be12009-04-29 19:05:20 -07003152 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003153 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003154 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003155 if (trb_buff_len < 0)
3156 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003157
3158 urb_priv = urb->hcpriv;
3159 td = urb_priv->td[0];
3160
Sarah Sharp8a96c052009-04-27 19:59:19 -07003161 /*
3162 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3163 * until we've finished creating all the other TRBs. The ring's cycle
3164 * state may change as we enqueue the other TRBs, so save it too.
3165 */
3166 start_trb = &ep_ring->enqueue->generic;
3167 start_cycle = ep_ring->cycle_state;
3168
3169 running_total = 0;
3170 /*
3171 * How much data is in the first TRB?
3172 *
3173 * There are three forces at work for TRB buffer pointers and lengths:
3174 * 1. We don't want to walk off the end of this sg-list entry buffer.
3175 * 2. The transfer length that the driver requested may be smaller than
3176 * the amount of memory allocated for this scatter-gather list.
3177 * 3. TRBs buffers can't cross 64KB boundaries.
3178 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003179 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003180 addr = (u64) sg_dma_address(sg);
3181 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003182 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003183 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3184 if (trb_buff_len > urb->transfer_buffer_length)
3185 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003186
3187 first_trb = true;
3188 /* Queue the first TRB, even if it's zero-length */
3189 do {
3190 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003191 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003192 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003193
3194 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003195 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003196 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003197 if (start_cycle == 0)
3198 field |= 0x1;
3199 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003200 field |= ep_ring->cycle_state;
3201
3202 /* Chain all the TRBs together; clear the chain bit in the last
3203 * TRB to indicate it's the last TRB in the chain.
3204 */
3205 if (num_trbs > 1) {
3206 field |= TRB_CHAIN;
3207 } else {
3208 /* FIXME - add check for ZERO_PACKET flag before this */
3209 td->last_trb = ep_ring->enqueue;
3210 field |= TRB_IOC;
3211 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003212
3213 /* Only set interrupt on short packet for IN endpoints */
3214 if (usb_urb_dir_in(urb))
3215 field |= TRB_ISP;
3216
Sarah Sharp8a96c052009-04-27 19:59:19 -07003217 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003218 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003219 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3220 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3221 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3222 (unsigned int) addr + trb_buff_len);
3223 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003224
3225 /* Set the TRB length, TD size, and interrupter fields. */
3226 if (xhci->hci_version < 0x100) {
3227 remainder = xhci_td_remainder(
3228 urb->transfer_buffer_length -
3229 running_total);
3230 } else {
3231 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003232 trb_buff_len, total_packet_count, urb,
3233 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003234 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003235 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003236 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003237 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003238
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003239 if (num_trbs > 1)
3240 more_trbs_coming = true;
3241 else
3242 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003243 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003244 lower_32_bits(addr),
3245 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003246 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003247 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003248 --num_trbs;
3249 running_total += trb_buff_len;
3250
3251 /* Calculate length for next transfer --
3252 * Are we done queueing all the TRBs for this sg entry?
3253 */
3254 this_sg_len -= trb_buff_len;
3255 if (this_sg_len == 0) {
3256 --num_sgs;
3257 if (num_sgs == 0)
3258 break;
3259 sg = sg_next(sg);
3260 addr = (u64) sg_dma_address(sg);
3261 this_sg_len = sg_dma_len(sg);
3262 } else {
3263 addr += trb_buff_len;
3264 }
3265
3266 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003267 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003268 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3269 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3270 trb_buff_len =
3271 urb->transfer_buffer_length - running_total;
3272 } while (running_total < urb->transfer_buffer_length);
3273
3274 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003275 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003276 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003277 return 0;
3278}
3279
Sarah Sharpb10de142009-04-27 19:58:50 -07003280/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003281int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003282 struct urb *urb, int slot_id, unsigned int ep_index)
3283{
3284 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003285 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003286 struct xhci_td *td;
3287 int num_trbs;
3288 struct xhci_generic_trb *start_trb;
3289 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003290 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003291 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003292 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003293
3294 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003295 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003296 u64 addr;
3297
Alan Sternff9c8952010-04-02 13:27:28 -04003298 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003299 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3300
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003301 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3302 if (!ep_ring)
3303 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003304
3305 num_trbs = 0;
3306 /* How much data is (potentially) left before the 64KB boundary? */
3307 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003308 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003309 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003310
3311 /* If there's some data on this 64KB chunk, or we have to send a
3312 * zero-length transfer, we need at least one TRB
3313 */
3314 if (running_total != 0 || urb->transfer_buffer_length == 0)
3315 num_trbs++;
3316 /* How many more 64KB chunks to transfer, how many more TRBs? */
3317 while (running_total < urb->transfer_buffer_length) {
3318 num_trbs++;
3319 running_total += TRB_MAX_BUFF_SIZE;
3320 }
3321 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3322
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003323 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3324 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003325 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003326 if (ret < 0)
3327 return ret;
3328
Andiry Xu8e51adc2010-07-22 15:23:31 -07003329 urb_priv = urb->hcpriv;
3330 td = urb_priv->td[0];
3331
Sarah Sharpb10de142009-04-27 19:58:50 -07003332 /*
3333 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3334 * until we've finished creating all the other TRBs. The ring's cycle
3335 * state may change as we enqueue the other TRBs, so save it too.
3336 */
3337 start_trb = &ep_ring->enqueue->generic;
3338 start_cycle = ep_ring->cycle_state;
3339
3340 running_total = 0;
Sarah Sharpceb58b92012-10-25 15:56:40 -07003341 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003342 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003343 /* How much data is in the first TRB? */
3344 addr = (u64) urb->transfer_dma;
3345 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003346 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3347 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003348 trb_buff_len = urb->transfer_buffer_length;
3349
3350 first_trb = true;
3351
3352 /* Queue the first TRB, even if it's zero-length */
3353 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003354 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003355 field = 0;
3356
3357 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003358 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003359 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003360 if (start_cycle == 0)
3361 field |= 0x1;
3362 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003363 field |= ep_ring->cycle_state;
3364
3365 /* Chain all the TRBs together; clear the chain bit in the last
3366 * TRB to indicate it's the last TRB in the chain.
3367 */
3368 if (num_trbs > 1) {
3369 field |= TRB_CHAIN;
3370 } else {
3371 /* FIXME - add check for ZERO_PACKET flag before this */
3372 td->last_trb = ep_ring->enqueue;
3373 field |= TRB_IOC;
3374 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003375
3376 /* Only set interrupt on short packet for IN endpoints */
3377 if (usb_urb_dir_in(urb))
3378 field |= TRB_ISP;
3379
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003380 /* Set the TRB length, TD size, and interrupter fields. */
3381 if (xhci->hci_version < 0x100) {
3382 remainder = xhci_td_remainder(
3383 urb->transfer_buffer_length -
3384 running_total);
3385 } else {
3386 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003387 trb_buff_len, total_packet_count, urb,
3388 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003389 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003390 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003391 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003392 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003393
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003394 if (num_trbs > 1)
3395 more_trbs_coming = true;
3396 else
3397 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003398 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003399 lower_32_bits(addr),
3400 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003401 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003402 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003403 --num_trbs;
3404 running_total += trb_buff_len;
3405
3406 /* Calculate length for next transfer */
3407 addr += trb_buff_len;
3408 trb_buff_len = urb->transfer_buffer_length - running_total;
3409 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3410 trb_buff_len = TRB_MAX_BUFF_SIZE;
3411 } while (running_total < urb->transfer_buffer_length);
3412
Sarah Sharp8a96c052009-04-27 19:59:19 -07003413 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003414 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003415 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003416 return 0;
3417}
3418
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003419/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003420int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003421 struct urb *urb, int slot_id, unsigned int ep_index)
3422{
3423 struct xhci_ring *ep_ring;
3424 int num_trbs;
3425 int ret;
3426 struct usb_ctrlrequest *setup;
3427 struct xhci_generic_trb *start_trb;
3428 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003429 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003430 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003431 struct xhci_td *td;
3432
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003433 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3434 if (!ep_ring)
3435 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003436
3437 /*
3438 * Need to copy setup packet into setup TRB, so we can't use the setup
3439 * DMA address.
3440 */
3441 if (!urb->setup_packet)
3442 return -EINVAL;
3443
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003444 /* 1 TRB for setup, 1 for status */
3445 num_trbs = 2;
3446 /*
3447 * Don't need to check if we need additional event data and normal TRBs,
3448 * since data in control transfers will never get bigger than 16MB
3449 * XXX: can we get a buffer that crosses 64KB boundaries?
3450 */
3451 if (urb->transfer_buffer_length > 0)
3452 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003453 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3454 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003455 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003456 if (ret < 0)
3457 return ret;
3458
Andiry Xu8e51adc2010-07-22 15:23:31 -07003459 urb_priv = urb->hcpriv;
3460 td = urb_priv->td[0];
3461
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003462 /*
3463 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3464 * until we've finished creating all the other TRBs. The ring's cycle
3465 * state may change as we enqueue the other TRBs, so save it too.
3466 */
3467 start_trb = &ep_ring->enqueue->generic;
3468 start_cycle = ep_ring->cycle_state;
3469
3470 /* Queue setup TRB - see section 6.4.1.2.1 */
3471 /* FIXME better way to translate setup_packet into two u32 fields? */
3472 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003473 field = 0;
3474 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3475 if (start_cycle == 0)
3476 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003477
3478 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3479 if (xhci->hci_version == 0x100) {
3480 if (urb->transfer_buffer_length > 0) {
3481 if (setup->bRequestType & USB_DIR_IN)
3482 field |= TRB_TX_TYPE(TRB_DATA_IN);
3483 else
3484 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3485 }
3486 }
3487
Andiry Xu3b72fca2012-03-05 17:49:32 +08003488 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003489 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3490 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3491 TRB_LEN(8) | TRB_INTR_TARGET(0),
3492 /* Immediate data in pointer */
3493 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003494
3495 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003496 /* Only set interrupt on short packet for IN endpoints */
3497 if (usb_urb_dir_in(urb))
3498 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3499 else
3500 field = TRB_TYPE(TRB_DATA);
3501
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003502 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003503 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003504 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003505 if (urb->transfer_buffer_length > 0) {
3506 if (setup->bRequestType & USB_DIR_IN)
3507 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003508 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003509 lower_32_bits(urb->transfer_dma),
3510 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003511 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003512 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003513 }
3514
3515 /* Save the DMA address of the last TRB in the TD */
3516 td->last_trb = ep_ring->enqueue;
3517
3518 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3519 /* If the device sent data, the status stage is an OUT transfer */
3520 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3521 field = 0;
3522 else
3523 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003524 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003525 0,
3526 0,
3527 TRB_INTR_TARGET(0),
3528 /* Event on completion */
3529 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3530
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003531 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003532 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003533 return 0;
3534}
3535
Andiry Xu04e51902010-07-22 15:23:39 -07003536static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3537 struct urb *urb, int i)
3538{
3539 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003540 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003541
3542 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3543 td_len = urb->iso_frame_desc[i].length;
3544
Sarah Sharp48df4a62011-08-12 10:23:01 -07003545 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3546 TRB_MAX_BUFF_SIZE);
3547 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003548 num_trbs++;
3549
Andiry Xu04e51902010-07-22 15:23:39 -07003550 return num_trbs;
3551}
3552
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003553/*
3554 * The transfer burst count field of the isochronous TRB defines the number of
3555 * bursts that are required to move all packets in this TD. Only SuperSpeed
3556 * devices can burst up to bMaxBurst number of packets per service interval.
3557 * This field is zero based, meaning a value of zero in the field means one
3558 * burst. Basically, for everything but SuperSpeed devices, this field will be
3559 * zero. Only xHCI 1.0 host controllers support this field.
3560 */
3561static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3562 struct usb_device *udev,
3563 struct urb *urb, unsigned int total_packet_count)
3564{
3565 unsigned int max_burst;
3566
3567 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3568 return 0;
3569
3570 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3571 return roundup(total_packet_count, max_burst + 1) - 1;
3572}
3573
Sarah Sharpb61d3782011-04-19 17:43:33 -07003574/*
3575 * Returns the number of packets in the last "burst" of packets. This field is
3576 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3577 * the last burst packet count is equal to the total number of packets in the
3578 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3579 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3580 * contain 1 to (bMaxBurst + 1) packets.
3581 */
3582static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3583 struct usb_device *udev,
3584 struct urb *urb, unsigned int total_packet_count)
3585{
3586 unsigned int max_burst;
3587 unsigned int residue;
3588
3589 if (xhci->hci_version < 0x100)
3590 return 0;
3591
3592 switch (udev->speed) {
3593 case USB_SPEED_SUPER:
3594 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3595 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3596 residue = total_packet_count % (max_burst + 1);
3597 /* If residue is zero, the last burst contains (max_burst + 1)
3598 * number of packets, but the TLBPC field is zero-based.
3599 */
3600 if (residue == 0)
3601 return max_burst;
3602 return residue - 1;
3603 default:
3604 if (total_packet_count == 0)
3605 return 0;
3606 return total_packet_count - 1;
3607 }
3608}
3609
Andiry Xu04e51902010-07-22 15:23:39 -07003610/* This is for isoc transfer */
3611static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3612 struct urb *urb, int slot_id, unsigned int ep_index)
3613{
3614 struct xhci_ring *ep_ring;
3615 struct urb_priv *urb_priv;
3616 struct xhci_td *td;
3617 int num_tds, trbs_per_td;
3618 struct xhci_generic_trb *start_trb;
3619 bool first_trb;
3620 int start_cycle;
3621 u32 field, length_field;
3622 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3623 u64 start_addr, addr;
3624 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003625 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003626
3627 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3628
3629 num_tds = urb->number_of_packets;
3630 if (num_tds < 1) {
3631 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3632 return -EINVAL;
3633 }
3634
Andiry Xu04e51902010-07-22 15:23:39 -07003635 start_addr = (u64) urb->transfer_dma;
3636 start_trb = &ep_ring->enqueue->generic;
3637 start_cycle = ep_ring->cycle_state;
3638
Sarah Sharp522989a2011-07-29 12:44:32 -07003639 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003640 /* Queue the first TRB, even if it's zero-length */
3641 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003642 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003643 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003644 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003645
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003646 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003647 running_total = 0;
3648 addr = start_addr + urb->iso_frame_desc[i].offset;
3649 td_len = urb->iso_frame_desc[i].length;
3650 td_remain_len = td_len;
Sarah Sharpceb58b92012-10-25 15:56:40 -07003651 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpd018dbb2013-01-11 13:36:35 -08003652 GET_MAX_PACKET(
3653 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003654 /* A zero-length transfer still involves at least one packet. */
3655 if (total_packet_count == 0)
3656 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003657 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3658 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003659 residue = xhci_get_last_burst_packet_count(xhci,
3660 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003661
3662 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3663
3664 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003665 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003666 if (ret < 0) {
3667 if (i == 0)
3668 return ret;
3669 goto cleanup;
3670 }
Andiry Xu04e51902010-07-22 15:23:39 -07003671
Andiry Xu04e51902010-07-22 15:23:39 -07003672 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003673 for (j = 0; j < trbs_per_td; j++) {
3674 u32 remainder = 0;
Sarah Sharp1757e242013-01-11 11:19:07 -08003675 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003676
3677 if (first_trb) {
Sarah Sharp1757e242013-01-11 11:19:07 -08003678 field = TRB_TBC(burst_count) |
3679 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003680 /* Queue the isoc TRB */
3681 field |= TRB_TYPE(TRB_ISOC);
3682 /* Assume URB_ISO_ASAP is set */
3683 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003684 if (i == 0) {
3685 if (start_cycle == 0)
3686 field |= 0x1;
3687 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003688 field |= ep_ring->cycle_state;
3689 first_trb = false;
3690 } else {
3691 /* Queue other normal TRBs */
3692 field |= TRB_TYPE(TRB_NORMAL);
3693 field |= ep_ring->cycle_state;
3694 }
3695
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003696 /* Only set interrupt on short packet for IN EPs */
3697 if (usb_urb_dir_in(urb))
3698 field |= TRB_ISP;
3699
Andiry Xu04e51902010-07-22 15:23:39 -07003700 /* Chain all the TRBs together; clear the chain bit in
3701 * the last TRB to indicate it's the last TRB in the
3702 * chain.
3703 */
3704 if (j < trbs_per_td - 1) {
3705 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003706 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003707 } else {
3708 td->last_trb = ep_ring->enqueue;
3709 field |= TRB_IOC;
Sarah Sharp59b91d22012-09-19 16:27:26 -07003710 if (xhci->hci_version == 0x100 &&
3711 !(xhci->quirks &
3712 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003713 /* Set BEI bit except for the last td */
3714 if (i < num_tds - 1)
3715 field |= TRB_BEI;
3716 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003717 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003718 }
3719
3720 /* Calculate TRB length */
3721 trb_buff_len = TRB_MAX_BUFF_SIZE -
3722 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3723 if (trb_buff_len > td_remain_len)
3724 trb_buff_len = td_remain_len;
3725
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003726 /* Set the TRB length, TD size, & interrupter fields. */
3727 if (xhci->hci_version < 0x100) {
3728 remainder = xhci_td_remainder(
3729 td_len - running_total);
3730 } else {
3731 remainder = xhci_v1_0_td_remainder(
3732 running_total, trb_buff_len,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003733 total_packet_count, urb,
3734 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003735 }
Andiry Xu04e51902010-07-22 15:23:39 -07003736 length_field = TRB_LEN(trb_buff_len) |
3737 remainder |
3738 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003739
Andiry Xu3b72fca2012-03-05 17:49:32 +08003740 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003741 lower_32_bits(addr),
3742 upper_32_bits(addr),
3743 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003744 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003745 running_total += trb_buff_len;
3746
3747 addr += trb_buff_len;
3748 td_remain_len -= trb_buff_len;
3749 }
3750
3751 /* Check TD length */
3752 if (running_total != td_len) {
3753 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003754 ret = -EINVAL;
3755 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003756 }
3757 }
3758
Andiry Xuc41136b2011-03-22 17:08:14 +08003759 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3760 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3761 usb_amd_quirk_pll_disable();
3762 }
3763 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3764
Andiry Xue1eab2e2011-01-04 16:30:39 -08003765 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3766 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003767 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003768cleanup:
3769 /* Clean up a partially enqueued isoc transfer. */
3770
3771 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003772 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003773
3774 /* Use the first TD as a temporary variable to turn the TDs we've queued
3775 * into No-ops with a software-owned cycle bit. That way the hardware
3776 * won't accidentally start executing bogus TDs when we partially
3777 * overwrite them. td->first_trb and td->start_seg are already set.
3778 */
3779 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3780 /* Every TRB except the first & last will have its cycle bit flipped. */
3781 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3782
3783 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3784 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3785 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3786 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003787 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003788 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3789 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003790}
3791
3792/*
3793 * Check transfer ring to guarantee there is enough room for the urb.
3794 * Update ISO URB start_frame and interval.
3795 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3796 * update the urb->start_frame by now.
3797 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3798 */
3799int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3800 struct urb *urb, int slot_id, unsigned int ep_index)
3801{
3802 struct xhci_virt_device *xdev;
3803 struct xhci_ring *ep_ring;
3804 struct xhci_ep_ctx *ep_ctx;
3805 int start_frame;
3806 int xhci_interval;
3807 int ep_interval;
3808 int num_tds, num_trbs, i;
3809 int ret;
3810
3811 xdev = xhci->devs[slot_id];
3812 ep_ring = xdev->eps[ep_index].ring;
3813 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3814
3815 num_trbs = 0;
3816 num_tds = urb->number_of_packets;
3817 for (i = 0; i < num_tds; i++)
3818 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3819
3820 /* Check the ring to guarantee there is enough room for the whole urb.
3821 * Do not insert any td of the urb to the ring if the check failed.
3822 */
Matt Evans28ccd292011-03-29 13:40:46 +11003823 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003824 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003825 if (ret)
3826 return ret;
3827
3828 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3829 start_frame &= 0x3fff;
3830
3831 urb->start_frame = start_frame;
3832 if (urb->dev->speed == USB_SPEED_LOW ||
3833 urb->dev->speed == USB_SPEED_FULL)
3834 urb->start_frame >>= 3;
3835
Matt Evans28ccd292011-03-29 13:40:46 +11003836 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003837 ep_interval = urb->interval;
3838 /* Convert to microframes */
3839 if (urb->dev->speed == USB_SPEED_LOW ||
3840 urb->dev->speed == USB_SPEED_FULL)
3841 ep_interval *= 8;
3842 /* FIXME change this to a warning and a suggestion to use the new API
3843 * to set the polling interval (once the API is added).
3844 */
3845 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003846 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003847 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3848 " (%d microframe%s) than xHCI "
3849 "(%d microframe%s)\n",
3850 ep_interval,
3851 ep_interval == 1 ? "" : "s",
3852 xhci_interval,
3853 xhci_interval == 1 ? "" : "s");
3854 urb->interval = xhci_interval;
3855 /* Convert back to frames for LS/FS devices */
3856 if (urb->dev->speed == USB_SPEED_LOW ||
3857 urb->dev->speed == USB_SPEED_FULL)
3858 urb->interval /= 8;
3859 }
Andiry Xub008df62012-03-05 17:49:34 +08003860 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3861
Dan Carpenter3fc82062012-03-28 10:30:26 +03003862 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003863}
3864
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003865/**** Command Ring Operations ****/
3866
Sarah Sharp913a8a32009-09-04 10:53:13 -07003867/* Generic function for queueing a command TRB on the command ring.
3868 * Check to make sure there's room on the command ring for one command TRB.
3869 * Also check that there's room reserved for commands that must not fail.
3870 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3871 * then only check for the number of reserved spots.
3872 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3873 * because the command event handler may want to resubmit a failed command.
3874 */
3875static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3876 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003877{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003878 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003879 int ret;
3880
Sarah Sharp913a8a32009-09-04 10:53:13 -07003881 if (!command_must_succeed)
3882 reserved_trbs++;
3883
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003884 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003885 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003886 if (ret < 0) {
3887 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003888 if (command_must_succeed)
3889 xhci_err(xhci, "ERR: Reserved TRB counting for "
3890 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003891 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003892 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003893 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3894 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003895 return 0;
3896}
3897
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003898/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003899int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003900{
3901 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003902 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003903}
3904
3905/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003906int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3907 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003908{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003909 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3910 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003911 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3912 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003913}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003914
Sarah Sharp02386342010-05-24 13:25:28 -07003915int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3916 u32 field1, u32 field2, u32 field3, u32 field4)
3917{
3918 return queue_command(xhci, field1, field2, field3, field4, false);
3919}
3920
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003921/* Queue a reset device command TRB */
3922int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3923{
3924 return queue_command(xhci, 0, 0, 0,
3925 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3926 false);
3927}
3928
Sarah Sharpf94e01862009-04-27 19:58:38 -07003929/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003930int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003931 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003932{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003933 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3934 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003935 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3936 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003937}
Sarah Sharpae636742009-04-29 19:02:31 -07003938
Sarah Sharpf2217e82009-08-07 14:04:43 -07003939/* Queue an evaluate context command TRB */
3940int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3941 u32 slot_id)
3942{
3943 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3944 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003945 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3946 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003947}
3948
Andiry Xube88fe42010-10-14 07:22:57 -07003949/*
3950 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3951 * activity on an endpoint that is about to be suspended.
3952 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003953int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003954 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003955{
3956 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3957 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3958 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003959 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003960
3961 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003962 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003963}
3964
3965/* Set Transfer Ring Dequeue Pointer command.
3966 * This should not be used for endpoints that have streams enabled.
3967 */
3968static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003969 unsigned int ep_index, unsigned int stream_id,
3970 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003971 union xhci_trb *deq_ptr, u32 cycle_state)
3972{
3973 dma_addr_t addr;
3974 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3975 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003976 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003977 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003978 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003979
Sarah Sharp23e3be12009-04-29 19:05:20 -07003980 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003981 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003982 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003983 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3984 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003985 return 0;
3986 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003987 ep = &xhci->devs[slot_id]->eps[ep_index];
3988 if ((ep->ep_state & SET_DEQ_PENDING)) {
3989 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3990 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3991 return 0;
3992 }
3993 ep->queued_deq_seg = deq_seg;
3994 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003995 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003996 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003997 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003998}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003999
4000int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4001 unsigned int ep_index)
4002{
4003 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4004 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4005 u32 type = TRB_TYPE(TRB_RESET_EP);
4006
Sarah Sharp913a8a32009-09-04 10:53:13 -07004007 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4008 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004009}