blob: 59ee1b94a7ceb79d13ea78ded2f3f504bbbc9e4e [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020032#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020033
34#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
35
Joerg Roedel136f78a2008-07-11 17:14:27 +020036#define EXIT_LOOP_COUNT 10000000
37
Joerg Roedelb6c02712008-06-26 21:27:53 +020038static DEFINE_RWLOCK(amd_iommu_devtable_lock);
39
Joerg Roedelbd60b732008-09-11 10:24:48 +020040/* A list of preallocated protection domains */
41static LIST_HEAD(iommu_pd_list);
42static DEFINE_SPINLOCK(iommu_pd_list_lock);
43
Joerg Roedel26961ef2008-12-03 17:00:17 +010044#ifdef CONFIG_IOMMU_API
45static struct iommu_ops amd_iommu_ops;
46#endif
47
Joerg Roedel431b2a22008-07-11 17:14:22 +020048/*
49 * general struct to manage commands send to an IOMMU
50 */
Joerg Roedeld6449532008-07-11 17:14:28 +020051struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020052 u32 data[4];
53};
54
Joerg Roedelbd0e5212008-06-26 21:27:56 +020055static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
56 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010057static struct dma_ops_domain *find_protection_domain(u16 devid);
Joerg Roedel8bda3092009-05-12 12:02:46 +020058static u64* alloc_pte(struct protection_domain *dom,
59 unsigned long address, u64
60 **pte_page, gfp_t gfp);
Joerg Roedel00cd1222009-05-19 09:52:40 +020061static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
62 unsigned long start_page,
63 unsigned int pages);
Joerg Roedelbd0e5212008-06-26 21:27:56 +020064
Joerg Roedel7f265082008-12-12 13:50:21 +010065#ifdef CONFIG_AMD_IOMMU_STATS
66
67/*
68 * Initialization code for statistics collection
69 */
70
Joerg Roedelda49f6d2008-12-12 14:59:58 +010071DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010072DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010073DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +010074DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010075DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010076DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010077DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010078DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010079DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010080DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010081DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010082DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010083
Joerg Roedel7f265082008-12-12 13:50:21 +010084static struct dentry *stats_dir;
85static struct dentry *de_isolate;
86static struct dentry *de_fflush;
87
88static void amd_iommu_stats_add(struct __iommu_counter *cnt)
89{
90 if (stats_dir == NULL)
91 return;
92
93 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
94 &cnt->value);
95}
96
97static void amd_iommu_stats_init(void)
98{
99 stats_dir = debugfs_create_dir("amd-iommu", NULL);
100 if (stats_dir == NULL)
101 return;
102
103 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
104 (u32 *)&amd_iommu_isolate);
105
106 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
107 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100108
109 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100110 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100111 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +0100112 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100113 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100114 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100115 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100116 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100117 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100118 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100119 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100120 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100121}
122
123#endif
124
Joerg Roedel431b2a22008-07-11 17:14:22 +0200125/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200126static int iommu_has_npcache(struct amd_iommu *iommu)
127{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100128 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200129}
130
Joerg Roedel431b2a22008-07-11 17:14:22 +0200131/****************************************************************************
132 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200133 * Interrupt handling functions
134 *
135 ****************************************************************************/
136
Joerg Roedel90008ee2008-09-09 16:41:05 +0200137static void iommu_print_event(void *__evt)
138{
139 u32 *event = __evt;
140 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
141 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
142 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
143 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
144 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
145
146 printk(KERN_ERR "AMD IOMMU: Event logged [");
147
148 switch (type) {
149 case EVENT_TYPE_ILL_DEV:
150 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
151 "address=0x%016llx flags=0x%04x]\n",
152 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
153 address, flags);
154 break;
155 case EVENT_TYPE_IO_FAULT:
156 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
157 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
158 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
159 domid, address, flags);
160 break;
161 case EVENT_TYPE_DEV_TAB_ERR:
162 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
163 "address=0x%016llx flags=0x%04x]\n",
164 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
165 address, flags);
166 break;
167 case EVENT_TYPE_PAGE_TAB_ERR:
168 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
169 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
170 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
171 domid, address, flags);
172 break;
173 case EVENT_TYPE_ILL_CMD:
174 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
175 break;
176 case EVENT_TYPE_CMD_HARD_ERR:
177 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
178 "flags=0x%04x]\n", address, flags);
179 break;
180 case EVENT_TYPE_IOTLB_INV_TO:
181 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
182 "address=0x%016llx]\n",
183 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
184 address);
185 break;
186 case EVENT_TYPE_INV_DEV_REQ:
187 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
188 "address=0x%016llx flags=0x%04x]\n",
189 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
190 address, flags);
191 break;
192 default:
193 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
194 }
195}
196
197static void iommu_poll_events(struct amd_iommu *iommu)
198{
199 u32 head, tail;
200 unsigned long flags;
201
202 spin_lock_irqsave(&iommu->lock, flags);
203
204 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
205 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
206
207 while (head != tail) {
208 iommu_print_event(iommu->evt_buf + head);
209 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
210 }
211
212 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
213
214 spin_unlock_irqrestore(&iommu->lock, flags);
215}
216
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200217irqreturn_t amd_iommu_int_handler(int irq, void *data)
218{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200219 struct amd_iommu *iommu;
220
221 list_for_each_entry(iommu, &amd_iommu_list, list)
222 iommu_poll_events(iommu);
223
224 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200225}
226
227/****************************************************************************
228 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200229 * IOMMU command queuing functions
230 *
231 ****************************************************************************/
232
233/*
234 * Writes the command to the IOMMUs command buffer and informs the
235 * hardware about the new command. Must be called with iommu->lock held.
236 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200237static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200238{
239 u32 tail, head;
240 u8 *target;
241
242 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200243 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200244 memcpy_toio(target, cmd, sizeof(*cmd));
245 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
246 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
247 if (tail == head)
248 return -ENOMEM;
249 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
250
251 return 0;
252}
253
Joerg Roedel431b2a22008-07-11 17:14:22 +0200254/*
255 * General queuing function for commands. Takes iommu->lock and calls
256 * __iommu_queue_command().
257 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200258static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200259{
260 unsigned long flags;
261 int ret;
262
263 spin_lock_irqsave(&iommu->lock, flags);
264 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100265 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100266 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200267 spin_unlock_irqrestore(&iommu->lock, flags);
268
269 return ret;
270}
271
Joerg Roedel431b2a22008-07-11 17:14:22 +0200272/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100273 * This function waits until an IOMMU has completed a completion
274 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200275 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100276static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200277{
Joerg Roedel8d201962008-12-02 20:34:41 +0100278 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200279 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100280 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200281
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100282 INC_STATS_COUNTER(compl_wait);
283
Joerg Roedel136f78a2008-07-11 17:14:27 +0200284 while (!ready && (i < EXIT_LOOP_COUNT)) {
285 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200286 /* wait for the bit to become one */
287 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
288 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200289 }
290
Joerg Roedel519c31b2008-08-14 19:55:15 +0200291 /* set bit back to zero */
292 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
293 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
294
Joerg Roedel84df8172008-12-17 16:36:44 +0100295 if (unlikely(i == EXIT_LOOP_COUNT))
296 panic("AMD IOMMU: Completion wait loop failed\n");
Joerg Roedel8d201962008-12-02 20:34:41 +0100297}
298
299/*
300 * This function queues a completion wait command into the command
301 * buffer of an IOMMU
302 */
303static int __iommu_completion_wait(struct amd_iommu *iommu)
304{
305 struct iommu_cmd cmd;
306
307 memset(&cmd, 0, sizeof(cmd));
308 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
309 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
310
311 return __iommu_queue_command(iommu, &cmd);
312}
313
314/*
315 * This function is called whenever we need to ensure that the IOMMU has
316 * completed execution of all commands we sent. It sends a
317 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
318 * us about that by writing a value to a physical address we pass with
319 * the command.
320 */
321static int iommu_completion_wait(struct amd_iommu *iommu)
322{
323 int ret = 0;
324 unsigned long flags;
325
326 spin_lock_irqsave(&iommu->lock, flags);
327
328 if (!iommu->need_sync)
329 goto out;
330
331 ret = __iommu_completion_wait(iommu);
332
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100333 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100334
335 if (ret)
336 goto out;
337
338 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100339
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200340out:
341 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200342
343 return 0;
344}
345
Joerg Roedel431b2a22008-07-11 17:14:22 +0200346/*
347 * Command send function for invalidating a device table entry
348 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200349static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
350{
Joerg Roedeld6449532008-07-11 17:14:28 +0200351 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200352 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200353
354 BUG_ON(iommu == NULL);
355
356 memset(&cmd, 0, sizeof(cmd));
357 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
358 cmd.data[0] = devid;
359
Joerg Roedelee2fa742008-09-17 13:47:25 +0200360 ret = iommu_queue_command(iommu, &cmd);
361
Joerg Roedelee2fa742008-09-17 13:47:25 +0200362 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200363}
364
Joerg Roedel237b6f32008-12-02 20:54:37 +0100365static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
366 u16 domid, int pde, int s)
367{
368 memset(cmd, 0, sizeof(*cmd));
369 address &= PAGE_MASK;
370 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
371 cmd->data[1] |= domid;
372 cmd->data[2] = lower_32_bits(address);
373 cmd->data[3] = upper_32_bits(address);
374 if (s) /* size bit - we flush more than one 4kb page */
375 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
376 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
377 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
378}
379
Joerg Roedel431b2a22008-07-11 17:14:22 +0200380/*
381 * Generic command send function for invalidaing TLB entries
382 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200383static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
384 u64 address, u16 domid, int pde, int s)
385{
Joerg Roedeld6449532008-07-11 17:14:28 +0200386 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200387 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200388
Joerg Roedel237b6f32008-12-02 20:54:37 +0100389 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200390
Joerg Roedelee2fa742008-09-17 13:47:25 +0200391 ret = iommu_queue_command(iommu, &cmd);
392
Joerg Roedelee2fa742008-09-17 13:47:25 +0200393 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200394}
395
Joerg Roedel431b2a22008-07-11 17:14:22 +0200396/*
397 * TLB invalidation function which is called from the mapping functions.
398 * It invalidates a single PTE if the range to flush is within a single
399 * page. Otherwise it flushes the whole TLB of the IOMMU.
400 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200401static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
402 u64 address, size_t size)
403{
Joerg Roedel999ba412008-07-03 19:35:08 +0200404 int s = 0;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700405 unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200406
407 address &= PAGE_MASK;
408
Joerg Roedel999ba412008-07-03 19:35:08 +0200409 if (pages > 1) {
410 /*
411 * If we have to flush more than one page, flush all
412 * TLB entries for this domain
413 */
414 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
415 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200416 }
417
Joerg Roedel999ba412008-07-03 19:35:08 +0200418 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
419
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200420 return 0;
421}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200422
Joerg Roedel1c655772008-09-04 18:40:05 +0200423/* Flush the whole IO/TLB for a given protection domain */
424static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
425{
426 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
427
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100428 INC_STATS_COUNTER(domain_flush_single);
429
Joerg Roedel1c655772008-09-04 18:40:05 +0200430 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
431}
432
Joerg Roedel43f49602008-12-02 21:01:12 +0100433/*
434 * This function is used to flush the IO/TLB for a given protection domain
435 * on every IOMMU in the system
436 */
437static void iommu_flush_domain(u16 domid)
438{
439 unsigned long flags;
440 struct amd_iommu *iommu;
441 struct iommu_cmd cmd;
442
Joerg Roedel18811f52008-12-12 15:48:28 +0100443 INC_STATS_COUNTER(domain_flush_all);
444
Joerg Roedel43f49602008-12-02 21:01:12 +0100445 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
446 domid, 1, 1);
447
448 list_for_each_entry(iommu, &amd_iommu_list, list) {
449 spin_lock_irqsave(&iommu->lock, flags);
450 __iommu_queue_command(iommu, &cmd);
451 __iommu_completion_wait(iommu);
452 __iommu_wait_for_completion(iommu);
453 spin_unlock_irqrestore(&iommu->lock, flags);
454 }
455}
Joerg Roedel43f49602008-12-02 21:01:12 +0100456
Joerg Roedel431b2a22008-07-11 17:14:22 +0200457/****************************************************************************
458 *
459 * The functions below are used the create the page table mappings for
460 * unity mapped regions.
461 *
462 ****************************************************************************/
463
464/*
465 * Generic mapping functions. It maps a physical address into a DMA
466 * address space. It allocates the page table pages if necessary.
467 * In the future it can be extended to a generic mapping function
468 * supporting all features of AMD IOMMU page tables like level skipping
469 * and full 64 bit address spaces.
470 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100471static int iommu_map_page(struct protection_domain *dom,
472 unsigned long bus_addr,
473 unsigned long phys_addr,
474 int prot)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200475{
Joerg Roedel8bda3092009-05-12 12:02:46 +0200476 u64 __pte, *pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200477
478 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100479 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200480
481 /* only support 512GB address spaces for now */
482 if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
483 return -EINVAL;
484
Joerg Roedel8bda3092009-05-12 12:02:46 +0200485 pte = alloc_pte(dom, bus_addr, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200486
487 if (IOMMU_PTE_PRESENT(*pte))
488 return -EBUSY;
489
490 __pte = phys_addr | IOMMU_PTE_P;
491 if (prot & IOMMU_PROT_IR)
492 __pte |= IOMMU_PTE_IR;
493 if (prot & IOMMU_PROT_IW)
494 __pte |= IOMMU_PTE_IW;
495
496 *pte = __pte;
497
498 return 0;
499}
500
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100501static void iommu_unmap_page(struct protection_domain *dom,
502 unsigned long bus_addr)
503{
504 u64 *pte;
505
506 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
507
508 if (!IOMMU_PTE_PRESENT(*pte))
509 return;
510
511 pte = IOMMU_PTE_PAGE(*pte);
512 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
513
514 if (!IOMMU_PTE_PRESENT(*pte))
515 return;
516
517 pte = IOMMU_PTE_PAGE(*pte);
518 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
519
520 *pte = 0;
521}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100522
Joerg Roedel431b2a22008-07-11 17:14:22 +0200523/*
524 * This function checks if a specific unity mapping entry is needed for
525 * this specific IOMMU.
526 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200527static int iommu_for_unity_map(struct amd_iommu *iommu,
528 struct unity_map_entry *entry)
529{
530 u16 bdf, i;
531
532 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
533 bdf = amd_iommu_alias_table[i];
534 if (amd_iommu_rlookup_table[bdf] == iommu)
535 return 1;
536 }
537
538 return 0;
539}
540
Joerg Roedel431b2a22008-07-11 17:14:22 +0200541/*
542 * Init the unity mappings for a specific IOMMU in the system
543 *
544 * Basically iterates over all unity mapping entries and applies them to
545 * the default domain DMA of that IOMMU if necessary.
546 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200547static int iommu_init_unity_mappings(struct amd_iommu *iommu)
548{
549 struct unity_map_entry *entry;
550 int ret;
551
552 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
553 if (!iommu_for_unity_map(iommu, entry))
554 continue;
555 ret = dma_ops_unity_map(iommu->default_dom, entry);
556 if (ret)
557 return ret;
558 }
559
560 return 0;
561}
562
Joerg Roedel431b2a22008-07-11 17:14:22 +0200563/*
564 * This function actually applies the mapping to the page table of the
565 * dma_ops domain.
566 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200567static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
568 struct unity_map_entry *e)
569{
570 u64 addr;
571 int ret;
572
573 for (addr = e->address_start; addr < e->address_end;
574 addr += PAGE_SIZE) {
Joerg Roedel38e817f2008-12-02 17:27:52 +0100575 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200576 if (ret)
577 return ret;
578 /*
579 * if unity mapping is in aperture range mark the page
580 * as allocated in the aperture
581 */
582 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200583 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +0200584 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200585 }
586
587 return 0;
588}
589
Joerg Roedel431b2a22008-07-11 17:14:22 +0200590/*
591 * Inits the unity mappings required for a specific device
592 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200593static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
594 u16 devid)
595{
596 struct unity_map_entry *e;
597 int ret;
598
599 list_for_each_entry(e, &amd_iommu_unity_map, list) {
600 if (!(devid >= e->devid_start && devid <= e->devid_end))
601 continue;
602 ret = dma_ops_unity_map(dma_dom, e);
603 if (ret)
604 return ret;
605 }
606
607 return 0;
608}
609
Joerg Roedel431b2a22008-07-11 17:14:22 +0200610/****************************************************************************
611 *
612 * The next functions belong to the address allocator for the dma_ops
613 * interface functions. They work like the allocators in the other IOMMU
614 * drivers. Its basically a bitmap which marks the allocated pages in
615 * the aperture. Maybe it could be enhanced in the future to a more
616 * efficient allocator.
617 *
618 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200619
Joerg Roedel431b2a22008-07-11 17:14:22 +0200620/*
Joerg Roedel384de722009-05-15 12:30:05 +0200621 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200622 *
623 * called with domain->lock held
624 */
Joerg Roedel384de722009-05-15 12:30:05 +0200625
Joerg Roedel9cabe892009-05-18 16:38:55 +0200626/*
Joerg Roedel00cd1222009-05-19 09:52:40 +0200627 * This function checks if there is a PTE for a given dma address. If
628 * there is one, it returns the pointer to it.
629 */
630static u64* fetch_pte(struct protection_domain *domain,
631 unsigned long address)
632{
633 u64 *pte;
634
635 pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(address)];
636
637 if (!IOMMU_PTE_PRESENT(*pte))
638 return NULL;
639
640 pte = IOMMU_PTE_PAGE(*pte);
641 pte = &pte[IOMMU_PTE_L1_INDEX(address)];
642
643 if (!IOMMU_PTE_PRESENT(*pte))
644 return NULL;
645
646 pte = IOMMU_PTE_PAGE(*pte);
647 pte = &pte[IOMMU_PTE_L0_INDEX(address)];
648
649 return pte;
650}
651
652/*
Joerg Roedel9cabe892009-05-18 16:38:55 +0200653 * This function is used to add a new aperture range to an existing
654 * aperture in case of dma_ops domain allocation or address allocation
655 * failure.
656 */
Joerg Roedel00cd1222009-05-19 09:52:40 +0200657static int alloc_new_range(struct amd_iommu *iommu,
658 struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200659 bool populate, gfp_t gfp)
660{
661 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200662 int i;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200663
664 if (index >= APERTURE_MAX_RANGES)
665 return -ENOMEM;
666
667 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
668 if (!dma_dom->aperture[index])
669 return -ENOMEM;
670
671 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
672 if (!dma_dom->aperture[index]->bitmap)
673 goto out_free;
674
675 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
676
677 if (populate) {
678 unsigned long address = dma_dom->aperture_size;
679 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
680 u64 *pte, *pte_page;
681
682 for (i = 0; i < num_ptes; ++i) {
683 pte = alloc_pte(&dma_dom->domain, address,
684 &pte_page, gfp);
685 if (!pte)
686 goto out_free;
687
688 dma_dom->aperture[index]->pte_pages[i] = pte_page;
689
690 address += APERTURE_RANGE_SIZE / 64;
691 }
692 }
693
694 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
695
Joerg Roedel00cd1222009-05-19 09:52:40 +0200696 /* Intialize the exclusion range if necessary */
697 if (iommu->exclusion_start &&
698 iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
699 iommu->exclusion_start < dma_dom->aperture_size) {
700 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
701 int pages = iommu_num_pages(iommu->exclusion_start,
702 iommu->exclusion_length,
703 PAGE_SIZE);
704 dma_ops_reserve_addresses(dma_dom, startpage, pages);
705 }
706
707 /*
708 * Check for areas already mapped as present in the new aperture
709 * range and mark those pages as reserved in the allocator. Such
710 * mappings may already exist as a result of requested unity
711 * mappings for devices.
712 */
713 for (i = dma_dom->aperture[index]->offset;
714 i < dma_dom->aperture_size;
715 i += PAGE_SIZE) {
716 u64 *pte = fetch_pte(&dma_dom->domain, i);
717 if (!pte || !IOMMU_PTE_PRESENT(*pte))
718 continue;
719
720 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
721 }
722
Joerg Roedel9cabe892009-05-18 16:38:55 +0200723 return 0;
724
725out_free:
726 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
727
728 kfree(dma_dom->aperture[index]);
729 dma_dom->aperture[index] = NULL;
730
731 return -ENOMEM;
732}
733
Joerg Roedel384de722009-05-15 12:30:05 +0200734static unsigned long dma_ops_area_alloc(struct device *dev,
735 struct dma_ops_domain *dom,
736 unsigned int pages,
737 unsigned long align_mask,
738 u64 dma_mask,
739 unsigned long start)
740{
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200741 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +0200742 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
743 int i = start >> APERTURE_RANGE_SHIFT;
744 unsigned long boundary_size;
745 unsigned long address = -1;
746 unsigned long limit;
747
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200748 next_bit >>= PAGE_SHIFT;
749
Joerg Roedel384de722009-05-15 12:30:05 +0200750 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
751 PAGE_SIZE) >> PAGE_SHIFT;
752
753 for (;i < max_index; ++i) {
754 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
755
756 if (dom->aperture[i]->offset >= dma_mask)
757 break;
758
759 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
760 dma_mask >> PAGE_SHIFT);
761
762 address = iommu_area_alloc(dom->aperture[i]->bitmap,
763 limit, next_bit, pages, 0,
764 boundary_size, align_mask);
765 if (address != -1) {
766 address = dom->aperture[i]->offset +
767 (address << PAGE_SHIFT);
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200768 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +0200769 break;
770 }
771
772 next_bit = 0;
773 }
774
775 return address;
776}
777
Joerg Roedeld3086442008-06-26 21:27:57 +0200778static unsigned long dma_ops_alloc_addresses(struct device *dev,
779 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200780 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200781 unsigned long align_mask,
782 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200783{
Joerg Roedeld3086442008-06-26 21:27:57 +0200784 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200785
Joerg Roedel384de722009-05-15 12:30:05 +0200786 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200787 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +0200788
Joerg Roedel1c655772008-09-04 18:40:05 +0200789 if (address == -1) {
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200790 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +0200791 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
792 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200793 dom->need_flush = true;
794 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200795
Joerg Roedel384de722009-05-15 12:30:05 +0200796 if (unlikely(address == -1))
Joerg Roedeld3086442008-06-26 21:27:57 +0200797 address = bad_dma_address;
798
799 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
800
801 return address;
802}
803
Joerg Roedel431b2a22008-07-11 17:14:22 +0200804/*
805 * The address free function.
806 *
807 * called with domain->lock held
808 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200809static void dma_ops_free_addresses(struct dma_ops_domain *dom,
810 unsigned long address,
811 unsigned int pages)
812{
Joerg Roedel384de722009-05-15 12:30:05 +0200813 unsigned i = address >> APERTURE_RANGE_SHIFT;
814 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +0100815
Joerg Roedel384de722009-05-15 12:30:05 +0200816 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
817
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200818 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +0100819 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +0200820
821 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200822
Joerg Roedel384de722009-05-15 12:30:05 +0200823 iommu_area_free(range->bitmap, address, pages);
824
Joerg Roedeld3086442008-06-26 21:27:57 +0200825}
826
Joerg Roedel431b2a22008-07-11 17:14:22 +0200827/****************************************************************************
828 *
829 * The next functions belong to the domain allocation. A domain is
830 * allocated for every IOMMU as the default domain. If device isolation
831 * is enabled, every device get its own domain. The most important thing
832 * about domains is the page table mapping the DMA address space they
833 * contain.
834 *
835 ****************************************************************************/
836
Joerg Roedelec487d12008-06-26 21:27:58 +0200837static u16 domain_id_alloc(void)
838{
839 unsigned long flags;
840 int id;
841
842 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
843 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
844 BUG_ON(id == 0);
845 if (id > 0 && id < MAX_DOMAIN_ID)
846 __set_bit(id, amd_iommu_pd_alloc_bitmap);
847 else
848 id = 0;
849 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
850
851 return id;
852}
853
Joerg Roedela2acfb72008-12-02 18:28:53 +0100854static void domain_id_free(int id)
855{
856 unsigned long flags;
857
858 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
859 if (id > 0 && id < MAX_DOMAIN_ID)
860 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
861 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
862}
Joerg Roedela2acfb72008-12-02 18:28:53 +0100863
Joerg Roedel431b2a22008-07-11 17:14:22 +0200864/*
865 * Used to reserve address ranges in the aperture (e.g. for exclusion
866 * ranges.
867 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200868static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
869 unsigned long start_page,
870 unsigned int pages)
871{
Joerg Roedel384de722009-05-15 12:30:05 +0200872 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
Joerg Roedelec487d12008-06-26 21:27:58 +0200873
874 if (start_page + pages > last_page)
875 pages = last_page - start_page;
876
Joerg Roedel384de722009-05-15 12:30:05 +0200877 for (i = start_page; i < start_page + pages; ++i) {
878 int index = i / APERTURE_RANGE_PAGES;
879 int page = i % APERTURE_RANGE_PAGES;
880 __set_bit(page, dom->aperture[index]->bitmap);
881 }
Joerg Roedelec487d12008-06-26 21:27:58 +0200882}
883
Joerg Roedel86db2e52008-12-02 18:20:21 +0100884static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +0200885{
886 int i, j;
887 u64 *p1, *p2, *p3;
888
Joerg Roedel86db2e52008-12-02 18:20:21 +0100889 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +0200890
891 if (!p1)
892 return;
893
894 for (i = 0; i < 512; ++i) {
895 if (!IOMMU_PTE_PRESENT(p1[i]))
896 continue;
897
898 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +0100899 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +0200900 if (!IOMMU_PTE_PRESENT(p2[j]))
901 continue;
902 p3 = IOMMU_PTE_PAGE(p2[j]);
903 free_page((unsigned long)p3);
904 }
905
906 free_page((unsigned long)p2);
907 }
908
909 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +0100910
911 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +0200912}
913
Joerg Roedel431b2a22008-07-11 17:14:22 +0200914/*
915 * Free a domain, only used if something went wrong in the
916 * allocation path and we need to free an already allocated page table
917 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200918static void dma_ops_domain_free(struct dma_ops_domain *dom)
919{
Joerg Roedel384de722009-05-15 12:30:05 +0200920 int i;
921
Joerg Roedelec487d12008-06-26 21:27:58 +0200922 if (!dom)
923 return;
924
Joerg Roedel86db2e52008-12-02 18:20:21 +0100925 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +0200926
Joerg Roedel384de722009-05-15 12:30:05 +0200927 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
928 if (!dom->aperture[i])
929 continue;
930 free_page((unsigned long)dom->aperture[i]->bitmap);
931 kfree(dom->aperture[i]);
932 }
Joerg Roedelec487d12008-06-26 21:27:58 +0200933
934 kfree(dom);
935}
936
Joerg Roedel431b2a22008-07-11 17:14:22 +0200937/*
938 * Allocates a new protection domain usable for the dma_ops functions.
939 * It also intializes the page table and the address allocator data
940 * structures required for the dma_ops interface
941 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200942static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu,
943 unsigned order)
944{
945 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +0200946
947 /*
948 * Currently the DMA aperture must be between 32 MB and 1GB in size
949 */
950 if ((order < 25) || (order > 30))
951 return NULL;
952
953 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
954 if (!dma_dom)
955 return NULL;
956
957 spin_lock_init(&dma_dom->domain.lock);
958
959 dma_dom->domain.id = domain_id_alloc();
960 if (dma_dom->domain.id == 0)
961 goto free_dma_dom;
962 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
963 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100964 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +0200965 dma_dom->domain.priv = dma_dom;
966 if (!dma_dom->domain.pt_root)
967 goto free_dma_dom;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200968
969 dma_dom->need_flush = false;
970 dma_dom->target_dev = 0xffff;
971
Joerg Roedel00cd1222009-05-19 09:52:40 +0200972 if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +0200973 goto free_dma_dom;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200974
Joerg Roedelec487d12008-06-26 21:27:58 +0200975 /*
976 * mark the first page as allocated so we never return 0 as
977 * a valid dma-address. So we can use 0 as error value
978 */
Joerg Roedel384de722009-05-15 12:30:05 +0200979 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200980 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +0200981
Joerg Roedelec487d12008-06-26 21:27:58 +0200982
Joerg Roedelec487d12008-06-26 21:27:58 +0200983 return dma_dom;
984
985free_dma_dom:
986 dma_ops_domain_free(dma_dom);
987
988 return NULL;
989}
990
Joerg Roedel431b2a22008-07-11 17:14:22 +0200991/*
Joerg Roedel5b28df62008-12-02 17:49:42 +0100992 * little helper function to check whether a given protection domain is a
993 * dma_ops domain
994 */
995static bool dma_ops_domain(struct protection_domain *domain)
996{
997 return domain->flags & PD_DMA_OPS_MASK;
998}
999
1000/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001001 * Find out the protection domain structure for a given PCI device. This
1002 * will give us the pointer to the page table root for example.
1003 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001004static struct protection_domain *domain_for_device(u16 devid)
1005{
1006 struct protection_domain *dom;
1007 unsigned long flags;
1008
1009 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
1010 dom = amd_iommu_pd_table[devid];
1011 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1012
1013 return dom;
1014}
1015
Joerg Roedel431b2a22008-07-11 17:14:22 +02001016/*
1017 * If a device is not yet associated with a domain, this function does
1018 * assigns it visible for the hardware
1019 */
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001020static void attach_device(struct amd_iommu *iommu,
1021 struct protection_domain *domain,
1022 u16 devid)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001023{
1024 unsigned long flags;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001025 u64 pte_root = virt_to_phys(domain->pt_root);
1026
Joerg Roedel863c74e2008-12-02 17:56:36 +01001027 domain->dev_cnt += 1;
1028
Joerg Roedel38ddf412008-09-11 10:38:32 +02001029 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1030 << DEV_ENTRY_MODE_SHIFT;
1031 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001032
1033 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel38ddf412008-09-11 10:38:32 +02001034 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
1035 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001036 amd_iommu_dev_table[devid].data[2] = domain->id;
1037
1038 amd_iommu_pd_table[devid] = domain;
1039 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1040
1041 iommu_queue_inv_dev_entry(iommu, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001042}
1043
Joerg Roedel355bf552008-12-08 12:02:41 +01001044/*
1045 * Removes a device from a protection domain (unlocked)
1046 */
1047static void __detach_device(struct protection_domain *domain, u16 devid)
1048{
1049
1050 /* lock domain */
1051 spin_lock(&domain->lock);
1052
1053 /* remove domain from the lookup table */
1054 amd_iommu_pd_table[devid] = NULL;
1055
1056 /* remove entry from the device table seen by the hardware */
1057 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1058 amd_iommu_dev_table[devid].data[1] = 0;
1059 amd_iommu_dev_table[devid].data[2] = 0;
1060
1061 /* decrease reference counter */
1062 domain->dev_cnt -= 1;
1063
1064 /* ready */
1065 spin_unlock(&domain->lock);
1066}
1067
1068/*
1069 * Removes a device from a protection domain (with devtable_lock held)
1070 */
1071static void detach_device(struct protection_domain *domain, u16 devid)
1072{
1073 unsigned long flags;
1074
1075 /* lock device table */
1076 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1077 __detach_device(domain, devid);
1078 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1079}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001080
1081static int device_change_notifier(struct notifier_block *nb,
1082 unsigned long action, void *data)
1083{
1084 struct device *dev = data;
1085 struct pci_dev *pdev = to_pci_dev(dev);
1086 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
1087 struct protection_domain *domain;
1088 struct dma_ops_domain *dma_domain;
1089 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001090 int order = amd_iommu_aperture_order;
1091 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001092
1093 if (devid > amd_iommu_last_bdf)
1094 goto out;
1095
1096 devid = amd_iommu_alias_table[devid];
1097
1098 iommu = amd_iommu_rlookup_table[devid];
1099 if (iommu == NULL)
1100 goto out;
1101
1102 domain = domain_for_device(devid);
1103
1104 if (domain && !dma_ops_domain(domain))
1105 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1106 "to a non-dma-ops domain\n", dev_name(dev));
1107
1108 switch (action) {
1109 case BUS_NOTIFY_BOUND_DRIVER:
1110 if (domain)
1111 goto out;
1112 dma_domain = find_protection_domain(devid);
1113 if (!dma_domain)
1114 dma_domain = iommu->default_dom;
1115 attach_device(iommu, &dma_domain->domain, devid);
1116 printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
1117 "device %s\n", dma_domain->domain.id, dev_name(dev));
1118 break;
1119 case BUS_NOTIFY_UNBIND_DRIVER:
1120 if (!domain)
1121 goto out;
1122 detach_device(domain, devid);
1123 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001124 case BUS_NOTIFY_ADD_DEVICE:
1125 /* allocate a protection domain if a device is added */
1126 dma_domain = find_protection_domain(devid);
1127 if (dma_domain)
1128 goto out;
1129 dma_domain = dma_ops_domain_alloc(iommu, order);
1130 if (!dma_domain)
1131 goto out;
1132 dma_domain->target_dev = devid;
1133
1134 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1135 list_add_tail(&dma_domain->list, &iommu_pd_list);
1136 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1137
1138 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001139 default:
1140 goto out;
1141 }
1142
1143 iommu_queue_inv_dev_entry(iommu, devid);
1144 iommu_completion_wait(iommu);
1145
1146out:
1147 return 0;
1148}
1149
1150struct notifier_block device_nb = {
1151 .notifier_call = device_change_notifier,
1152};
Joerg Roedel355bf552008-12-08 12:02:41 +01001153
Joerg Roedel431b2a22008-07-11 17:14:22 +02001154/*****************************************************************************
1155 *
1156 * The next functions belong to the dma_ops mapping/unmapping code.
1157 *
1158 *****************************************************************************/
1159
1160/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001161 * This function checks if the driver got a valid device from the caller to
1162 * avoid dereferencing invalid pointers.
1163 */
1164static bool check_device(struct device *dev)
1165{
1166 if (!dev || !dev->dma_mask)
1167 return false;
1168
1169 return true;
1170}
1171
1172/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001173 * In this function the list of preallocated protection domains is traversed to
1174 * find the domain for a specific device
1175 */
1176static struct dma_ops_domain *find_protection_domain(u16 devid)
1177{
1178 struct dma_ops_domain *entry, *ret = NULL;
1179 unsigned long flags;
1180
1181 if (list_empty(&iommu_pd_list))
1182 return NULL;
1183
1184 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1185
1186 list_for_each_entry(entry, &iommu_pd_list, list) {
1187 if (entry->target_dev == devid) {
1188 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001189 break;
1190 }
1191 }
1192
1193 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1194
1195 return ret;
1196}
1197
1198/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001199 * In the dma_ops path we only have the struct device. This function
1200 * finds the corresponding IOMMU, the protection domain and the
1201 * requestor id for a given device.
1202 * If the device is not yet associated with a domain this is also done
1203 * in this function.
1204 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001205static int get_device_resources(struct device *dev,
1206 struct amd_iommu **iommu,
1207 struct protection_domain **domain,
1208 u16 *bdf)
1209{
1210 struct dma_ops_domain *dma_dom;
1211 struct pci_dev *pcidev;
1212 u16 _bdf;
1213
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001214 *iommu = NULL;
1215 *domain = NULL;
1216 *bdf = 0xffff;
1217
1218 if (dev->bus != &pci_bus_type)
1219 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001220
1221 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001222 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001223
Joerg Roedel431b2a22008-07-11 17:14:22 +02001224 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001225 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001226 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001227
1228 *bdf = amd_iommu_alias_table[_bdf];
1229
1230 *iommu = amd_iommu_rlookup_table[*bdf];
1231 if (*iommu == NULL)
1232 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001233 *domain = domain_for_device(*bdf);
1234 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001235 dma_dom = find_protection_domain(*bdf);
1236 if (!dma_dom)
1237 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001238 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001239 attach_device(*iommu, *domain, *bdf);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001240 printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
Joerg Roedelab896722008-12-10 19:43:07 +01001241 "device %s\n", (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001242 }
1243
Joerg Roedelf91ba192008-11-25 12:56:12 +01001244 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001245 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001246
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001247 return 1;
1248}
1249
Joerg Roedel431b2a22008-07-11 17:14:22 +02001250/*
Joerg Roedel8bda3092009-05-12 12:02:46 +02001251 * If the pte_page is not yet allocated this function is called
1252 */
1253static u64* alloc_pte(struct protection_domain *dom,
1254 unsigned long address, u64 **pte_page, gfp_t gfp)
1255{
1256 u64 *pte, *page;
1257
1258 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(address)];
1259
1260 if (!IOMMU_PTE_PRESENT(*pte)) {
1261 page = (u64 *)get_zeroed_page(gfp);
1262 if (!page)
1263 return NULL;
1264 *pte = IOMMU_L2_PDE(virt_to_phys(page));
1265 }
1266
1267 pte = IOMMU_PTE_PAGE(*pte);
1268 pte = &pte[IOMMU_PTE_L1_INDEX(address)];
1269
1270 if (!IOMMU_PTE_PRESENT(*pte)) {
1271 page = (u64 *)get_zeroed_page(gfp);
1272 if (!page)
1273 return NULL;
1274 *pte = IOMMU_L1_PDE(virt_to_phys(page));
1275 }
1276
1277 pte = IOMMU_PTE_PAGE(*pte);
1278
1279 if (pte_page)
1280 *pte_page = pte;
1281
1282 pte = &pte[IOMMU_PTE_L0_INDEX(address)];
1283
1284 return pte;
1285}
1286
1287/*
1288 * This function fetches the PTE for a given address in the aperture
1289 */
1290static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1291 unsigned long address)
1292{
Joerg Roedel384de722009-05-15 12:30:05 +02001293 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001294 u64 *pte, *pte_page;
1295
Joerg Roedel384de722009-05-15 12:30:05 +02001296 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1297 if (!aperture)
1298 return NULL;
1299
1300 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001301 if (!pte) {
1302 pte = alloc_pte(&dom->domain, address, &pte_page, GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02001303 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1304 } else
1305 pte += IOMMU_PTE_L0_INDEX(address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001306
1307 return pte;
1308}
1309
1310/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001311 * This is the generic map function. It maps one 4kb page at paddr to
1312 * the given address in the DMA address space for the domain.
1313 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001314static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1315 struct dma_ops_domain *dom,
1316 unsigned long address,
1317 phys_addr_t paddr,
1318 int direction)
1319{
1320 u64 *pte, __pte;
1321
1322 WARN_ON(address > dom->aperture_size);
1323
1324 paddr &= PAGE_MASK;
1325
Joerg Roedel8bda3092009-05-12 12:02:46 +02001326 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02001327 if (!pte)
1328 return bad_dma_address;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001329
1330 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1331
1332 if (direction == DMA_TO_DEVICE)
1333 __pte |= IOMMU_PTE_IR;
1334 else if (direction == DMA_FROM_DEVICE)
1335 __pte |= IOMMU_PTE_IW;
1336 else if (direction == DMA_BIDIRECTIONAL)
1337 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1338
1339 WARN_ON(*pte);
1340
1341 *pte = __pte;
1342
1343 return (dma_addr_t)address;
1344}
1345
Joerg Roedel431b2a22008-07-11 17:14:22 +02001346/*
1347 * The generic unmapping function for on page in the DMA address space.
1348 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001349static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1350 struct dma_ops_domain *dom,
1351 unsigned long address)
1352{
Joerg Roedel384de722009-05-15 12:30:05 +02001353 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001354 u64 *pte;
1355
1356 if (address >= dom->aperture_size)
1357 return;
1358
Joerg Roedel384de722009-05-15 12:30:05 +02001359 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1360 if (!aperture)
1361 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001362
Joerg Roedel384de722009-05-15 12:30:05 +02001363 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1364 if (!pte)
1365 return;
1366
Joerg Roedelcb76c322008-06-26 21:28:00 +02001367 pte += IOMMU_PTE_L0_INDEX(address);
1368
1369 WARN_ON(!*pte);
1370
1371 *pte = 0ULL;
1372}
1373
Joerg Roedel431b2a22008-07-11 17:14:22 +02001374/*
1375 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001376 * contiguous memory region into DMA address space. It is used by all
1377 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001378 * Must be called with the domain lock held.
1379 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001380static dma_addr_t __map_single(struct device *dev,
1381 struct amd_iommu *iommu,
1382 struct dma_ops_domain *dma_dom,
1383 phys_addr_t paddr,
1384 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001385 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001386 bool align,
1387 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001388{
1389 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02001390 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001391 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001392 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001393 int i;
1394
Joerg Roedele3c449f2008-10-15 22:02:11 -07001395 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001396 paddr &= PAGE_MASK;
1397
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001398 INC_STATS_COUNTER(total_map_requests);
1399
Joerg Roedelc1858972008-12-12 15:42:39 +01001400 if (pages > 1)
1401 INC_STATS_COUNTER(cross_page);
1402
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001403 if (align)
1404 align_mask = (1UL << get_order(size)) - 1;
1405
Joerg Roedel832a90c2008-09-18 15:54:23 +02001406 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1407 dma_mask);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001408 if (unlikely(address == bad_dma_address))
1409 goto out;
1410
1411 start = address;
1412 for (i = 0; i < pages; ++i) {
Joerg Roedel53812c12009-05-12 12:17:38 +02001413 ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
1414 if (ret == bad_dma_address)
1415 goto out_unmap;
1416
Joerg Roedelcb76c322008-06-26 21:28:00 +02001417 paddr += PAGE_SIZE;
1418 start += PAGE_SIZE;
1419 }
1420 address += offset;
1421
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001422 ADD_STATS_COUNTER(alloced_io_mem, size);
1423
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001424 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001425 iommu_flush_tlb(iommu, dma_dom->domain.id);
1426 dma_dom->need_flush = false;
1427 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel270cab242008-09-04 15:49:46 +02001428 iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
1429
Joerg Roedelcb76c322008-06-26 21:28:00 +02001430out:
1431 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02001432
1433out_unmap:
1434
1435 for (--i; i >= 0; --i) {
1436 start -= PAGE_SIZE;
1437 dma_ops_domain_unmap(iommu, dma_dom, start);
1438 }
1439
1440 dma_ops_free_addresses(dma_dom, address, pages);
1441
1442 return bad_dma_address;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001443}
1444
Joerg Roedel431b2a22008-07-11 17:14:22 +02001445/*
1446 * Does the reverse of the __map_single function. Must be called with
1447 * the domain lock held too
1448 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001449static void __unmap_single(struct amd_iommu *iommu,
1450 struct dma_ops_domain *dma_dom,
1451 dma_addr_t dma_addr,
1452 size_t size,
1453 int dir)
1454{
1455 dma_addr_t i, start;
1456 unsigned int pages;
1457
Joerg Roedelb8d99052008-12-08 14:40:26 +01001458 if ((dma_addr == bad_dma_address) ||
1459 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001460 return;
1461
Joerg Roedele3c449f2008-10-15 22:02:11 -07001462 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001463 dma_addr &= PAGE_MASK;
1464 start = dma_addr;
1465
1466 for (i = 0; i < pages; ++i) {
1467 dma_ops_domain_unmap(iommu, dma_dom, start);
1468 start += PAGE_SIZE;
1469 }
1470
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001471 SUB_STATS_COUNTER(alloced_io_mem, size);
1472
Joerg Roedelcb76c322008-06-26 21:28:00 +02001473 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001474
Joerg Roedel80be3082008-11-06 14:59:05 +01001475 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001476 iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001477 dma_dom->need_flush = false;
1478 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001479}
1480
Joerg Roedel431b2a22008-07-11 17:14:22 +02001481/*
1482 * The exported map_single function for dma_ops.
1483 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001484static dma_addr_t map_page(struct device *dev, struct page *page,
1485 unsigned long offset, size_t size,
1486 enum dma_data_direction dir,
1487 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001488{
1489 unsigned long flags;
1490 struct amd_iommu *iommu;
1491 struct protection_domain *domain;
1492 u16 devid;
1493 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001494 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001495 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001496
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001497 INC_STATS_COUNTER(cnt_map_single);
1498
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001499 if (!check_device(dev))
1500 return bad_dma_address;
1501
Joerg Roedel832a90c2008-09-18 15:54:23 +02001502 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001503
1504 get_device_resources(dev, &iommu, &domain, &devid);
1505
1506 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001507 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001508 return (dma_addr_t)paddr;
1509
Joerg Roedel5b28df62008-12-02 17:49:42 +01001510 if (!dma_ops_domain(domain))
1511 return bad_dma_address;
1512
Joerg Roedel4da70b92008-06-26 21:28:01 +02001513 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001514 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1515 dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001516 if (addr == bad_dma_address)
1517 goto out;
1518
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001519 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001520
1521out:
1522 spin_unlock_irqrestore(&domain->lock, flags);
1523
1524 return addr;
1525}
1526
Joerg Roedel431b2a22008-07-11 17:14:22 +02001527/*
1528 * The exported unmap_single function for dma_ops.
1529 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001530static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1531 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001532{
1533 unsigned long flags;
1534 struct amd_iommu *iommu;
1535 struct protection_domain *domain;
1536 u16 devid;
1537
Joerg Roedel146a6912008-12-12 15:07:12 +01001538 INC_STATS_COUNTER(cnt_unmap_single);
1539
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001540 if (!check_device(dev) ||
1541 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001542 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001543 return;
1544
Joerg Roedel5b28df62008-12-02 17:49:42 +01001545 if (!dma_ops_domain(domain))
1546 return;
1547
Joerg Roedel4da70b92008-06-26 21:28:01 +02001548 spin_lock_irqsave(&domain->lock, flags);
1549
1550 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1551
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001552 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001553
1554 spin_unlock_irqrestore(&domain->lock, flags);
1555}
1556
Joerg Roedel431b2a22008-07-11 17:14:22 +02001557/*
1558 * This is a special map_sg function which is used if we should map a
1559 * device which is not handled by an AMD IOMMU in the system.
1560 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001561static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1562 int nelems, int dir)
1563{
1564 struct scatterlist *s;
1565 int i;
1566
1567 for_each_sg(sglist, s, nelems, i) {
1568 s->dma_address = (dma_addr_t)sg_phys(s);
1569 s->dma_length = s->length;
1570 }
1571
1572 return nelems;
1573}
1574
Joerg Roedel431b2a22008-07-11 17:14:22 +02001575/*
1576 * The exported map_sg function for dma_ops (handles scatter-gather
1577 * lists).
1578 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001579static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001580 int nelems, enum dma_data_direction dir,
1581 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001582{
1583 unsigned long flags;
1584 struct amd_iommu *iommu;
1585 struct protection_domain *domain;
1586 u16 devid;
1587 int i;
1588 struct scatterlist *s;
1589 phys_addr_t paddr;
1590 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001591 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001592
Joerg Roedeld03f0672008-12-12 15:09:48 +01001593 INC_STATS_COUNTER(cnt_map_sg);
1594
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001595 if (!check_device(dev))
1596 return 0;
1597
Joerg Roedel832a90c2008-09-18 15:54:23 +02001598 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001599
1600 get_device_resources(dev, &iommu, &domain, &devid);
1601
1602 if (!iommu || !domain)
1603 return map_sg_no_iommu(dev, sglist, nelems, dir);
1604
Joerg Roedel5b28df62008-12-02 17:49:42 +01001605 if (!dma_ops_domain(domain))
1606 return 0;
1607
Joerg Roedel65b050a2008-06-26 21:28:02 +02001608 spin_lock_irqsave(&domain->lock, flags);
1609
1610 for_each_sg(sglist, s, nelems, i) {
1611 paddr = sg_phys(s);
1612
1613 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001614 paddr, s->length, dir, false,
1615 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001616
1617 if (s->dma_address) {
1618 s->dma_length = s->length;
1619 mapped_elems++;
1620 } else
1621 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001622 }
1623
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001624 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001625
1626out:
1627 spin_unlock_irqrestore(&domain->lock, flags);
1628
1629 return mapped_elems;
1630unmap:
1631 for_each_sg(sglist, s, mapped_elems, i) {
1632 if (s->dma_address)
1633 __unmap_single(iommu, domain->priv, s->dma_address,
1634 s->dma_length, dir);
1635 s->dma_address = s->dma_length = 0;
1636 }
1637
1638 mapped_elems = 0;
1639
1640 goto out;
1641}
1642
Joerg Roedel431b2a22008-07-11 17:14:22 +02001643/*
1644 * The exported map_sg function for dma_ops (handles scatter-gather
1645 * lists).
1646 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001647static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001648 int nelems, enum dma_data_direction dir,
1649 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001650{
1651 unsigned long flags;
1652 struct amd_iommu *iommu;
1653 struct protection_domain *domain;
1654 struct scatterlist *s;
1655 u16 devid;
1656 int i;
1657
Joerg Roedel55877a62008-12-12 15:12:14 +01001658 INC_STATS_COUNTER(cnt_unmap_sg);
1659
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001660 if (!check_device(dev) ||
1661 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001662 return;
1663
Joerg Roedel5b28df62008-12-02 17:49:42 +01001664 if (!dma_ops_domain(domain))
1665 return;
1666
Joerg Roedel65b050a2008-06-26 21:28:02 +02001667 spin_lock_irqsave(&domain->lock, flags);
1668
1669 for_each_sg(sglist, s, nelems, i) {
1670 __unmap_single(iommu, domain->priv, s->dma_address,
1671 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001672 s->dma_address = s->dma_length = 0;
1673 }
1674
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001675 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001676
1677 spin_unlock_irqrestore(&domain->lock, flags);
1678}
1679
Joerg Roedel431b2a22008-07-11 17:14:22 +02001680/*
1681 * The exported alloc_coherent function for dma_ops.
1682 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001683static void *alloc_coherent(struct device *dev, size_t size,
1684 dma_addr_t *dma_addr, gfp_t flag)
1685{
1686 unsigned long flags;
1687 void *virt_addr;
1688 struct amd_iommu *iommu;
1689 struct protection_domain *domain;
1690 u16 devid;
1691 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001692 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001693
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001694 INC_STATS_COUNTER(cnt_alloc_coherent);
1695
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001696 if (!check_device(dev))
1697 return NULL;
1698
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001699 if (!get_device_resources(dev, &iommu, &domain, &devid))
1700 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1701
Joerg Roedelc97ac532008-09-11 10:59:15 +02001702 flag |= __GFP_ZERO;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001703 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1704 if (!virt_addr)
1705 return 0;
1706
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001707 paddr = virt_to_phys(virt_addr);
1708
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001709 if (!iommu || !domain) {
1710 *dma_addr = (dma_addr_t)paddr;
1711 return virt_addr;
1712 }
1713
Joerg Roedel5b28df62008-12-02 17:49:42 +01001714 if (!dma_ops_domain(domain))
1715 goto out_free;
1716
Joerg Roedel832a90c2008-09-18 15:54:23 +02001717 if (!dma_mask)
1718 dma_mask = *dev->dma_mask;
1719
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001720 spin_lock_irqsave(&domain->lock, flags);
1721
1722 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001723 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001724
Joerg Roedel5b28df62008-12-02 17:49:42 +01001725 if (*dma_addr == bad_dma_address)
1726 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001727
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001728 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001729
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001730 spin_unlock_irqrestore(&domain->lock, flags);
1731
1732 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001733
1734out_free:
1735
1736 free_pages((unsigned long)virt_addr, get_order(size));
1737
1738 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001739}
1740
Joerg Roedel431b2a22008-07-11 17:14:22 +02001741/*
1742 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001743 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001744static void free_coherent(struct device *dev, size_t size,
1745 void *virt_addr, dma_addr_t dma_addr)
1746{
1747 unsigned long flags;
1748 struct amd_iommu *iommu;
1749 struct protection_domain *domain;
1750 u16 devid;
1751
Joerg Roedel5d31ee72008-12-12 15:16:38 +01001752 INC_STATS_COUNTER(cnt_free_coherent);
1753
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001754 if (!check_device(dev))
1755 return;
1756
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001757 get_device_resources(dev, &iommu, &domain, &devid);
1758
1759 if (!iommu || !domain)
1760 goto free_mem;
1761
Joerg Roedel5b28df62008-12-02 17:49:42 +01001762 if (!dma_ops_domain(domain))
1763 goto free_mem;
1764
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001765 spin_lock_irqsave(&domain->lock, flags);
1766
1767 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001768
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001769 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001770
1771 spin_unlock_irqrestore(&domain->lock, flags);
1772
1773free_mem:
1774 free_pages((unsigned long)virt_addr, get_order(size));
1775}
1776
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001777/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001778 * This function is called by the DMA layer to find out if we can handle a
1779 * particular device. It is part of the dma_ops.
1780 */
1781static int amd_iommu_dma_supported(struct device *dev, u64 mask)
1782{
1783 u16 bdf;
1784 struct pci_dev *pcidev;
1785
1786 /* No device or no PCI device */
1787 if (!dev || dev->bus != &pci_bus_type)
1788 return 0;
1789
1790 pcidev = to_pci_dev(dev);
1791
1792 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
1793
1794 /* Out of our scope? */
1795 if (bdf > amd_iommu_last_bdf)
1796 return 0;
1797
1798 return 1;
1799}
1800
1801/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001802 * The function for pre-allocating protection domains.
1803 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001804 * If the driver core informs the DMA layer if a driver grabs a device
1805 * we don't need to preallocate the protection domains anymore.
1806 * For now we have to.
1807 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05301808static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001809{
1810 struct pci_dev *dev = NULL;
1811 struct dma_ops_domain *dma_dom;
1812 struct amd_iommu *iommu;
1813 int order = amd_iommu_aperture_order;
1814 u16 devid;
1815
1816 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedeledcb34d2008-12-10 20:01:45 +01001817 devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001818 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001819 continue;
1820 devid = amd_iommu_alias_table[devid];
1821 if (domain_for_device(devid))
1822 continue;
1823 iommu = amd_iommu_rlookup_table[devid];
1824 if (!iommu)
1825 continue;
1826 dma_dom = dma_ops_domain_alloc(iommu, order);
1827 if (!dma_dom)
1828 continue;
1829 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02001830 dma_dom->target_dev = devid;
1831
1832 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001833 }
1834}
1835
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001836static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02001837 .alloc_coherent = alloc_coherent,
1838 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09001839 .map_page = map_page,
1840 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001841 .map_sg = map_sg,
1842 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001843 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001844};
1845
Joerg Roedel431b2a22008-07-11 17:14:22 +02001846/*
1847 * The function which clues the AMD IOMMU driver into dma_ops.
1848 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001849int __init amd_iommu_init_dma_ops(void)
1850{
1851 struct amd_iommu *iommu;
1852 int order = amd_iommu_aperture_order;
1853 int ret;
1854
Joerg Roedel431b2a22008-07-11 17:14:22 +02001855 /*
1856 * first allocate a default protection domain for every IOMMU we
1857 * found in the system. Devices not assigned to any other
1858 * protection domain will be assigned to the default one.
1859 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001860 list_for_each_entry(iommu, &amd_iommu_list, list) {
1861 iommu->default_dom = dma_ops_domain_alloc(iommu, order);
1862 if (iommu->default_dom == NULL)
1863 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01001864 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02001865 ret = iommu_init_unity_mappings(iommu);
1866 if (ret)
1867 goto free_domains;
1868 }
1869
Joerg Roedel431b2a22008-07-11 17:14:22 +02001870 /*
1871 * If device isolation is enabled, pre-allocate the protection
1872 * domains for each device.
1873 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001874 if (amd_iommu_isolate)
1875 prealloc_protection_domains();
1876
1877 iommu_detected = 1;
1878 force_iommu = 1;
1879 bad_dma_address = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001880#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02001881 gart_iommu_aperture_disabled = 1;
1882 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001883#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02001884
Joerg Roedel431b2a22008-07-11 17:14:22 +02001885 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001886 dma_ops = &amd_iommu_dma_ops;
1887
Joerg Roedel26961ef2008-12-03 17:00:17 +01001888 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01001889
Joerg Roedele275a2a2008-12-10 18:27:25 +01001890 bus_register_notifier(&pci_bus_type, &device_nb);
1891
Joerg Roedel7f265082008-12-12 13:50:21 +01001892 amd_iommu_stats_init();
1893
Joerg Roedel6631ee92008-06-26 21:28:05 +02001894 return 0;
1895
1896free_domains:
1897
1898 list_for_each_entry(iommu, &amd_iommu_list, list) {
1899 if (iommu->default_dom)
1900 dma_ops_domain_free(iommu->default_dom);
1901 }
1902
1903 return ret;
1904}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01001905
1906/*****************************************************************************
1907 *
1908 * The following functions belong to the exported interface of AMD IOMMU
1909 *
1910 * This interface allows access to lower level functions of the IOMMU
1911 * like protection domain handling and assignement of devices to domains
1912 * which is not possible with the dma_ops interface.
1913 *
1914 *****************************************************************************/
1915
Joerg Roedel6d98cd82008-12-08 12:05:55 +01001916static void cleanup_domain(struct protection_domain *domain)
1917{
1918 unsigned long flags;
1919 u16 devid;
1920
1921 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1922
1923 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
1924 if (amd_iommu_pd_table[devid] == domain)
1925 __detach_device(domain, devid);
1926
1927 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1928}
1929
Joerg Roedelc156e342008-12-02 18:13:27 +01001930static int amd_iommu_domain_init(struct iommu_domain *dom)
1931{
1932 struct protection_domain *domain;
1933
1934 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
1935 if (!domain)
1936 return -ENOMEM;
1937
1938 spin_lock_init(&domain->lock);
1939 domain->mode = PAGE_MODE_3_LEVEL;
1940 domain->id = domain_id_alloc();
1941 if (!domain->id)
1942 goto out_free;
1943 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
1944 if (!domain->pt_root)
1945 goto out_free;
1946
1947 dom->priv = domain;
1948
1949 return 0;
1950
1951out_free:
1952 kfree(domain);
1953
1954 return -ENOMEM;
1955}
1956
Joerg Roedel98383fc2008-12-02 18:34:12 +01001957static void amd_iommu_domain_destroy(struct iommu_domain *dom)
1958{
1959 struct protection_domain *domain = dom->priv;
1960
1961 if (!domain)
1962 return;
1963
1964 if (domain->dev_cnt > 0)
1965 cleanup_domain(domain);
1966
1967 BUG_ON(domain->dev_cnt != 0);
1968
1969 free_pagetable(domain);
1970
1971 domain_id_free(domain->id);
1972
1973 kfree(domain);
1974
1975 dom->priv = NULL;
1976}
1977
Joerg Roedel684f2882008-12-08 12:07:44 +01001978static void amd_iommu_detach_device(struct iommu_domain *dom,
1979 struct device *dev)
1980{
1981 struct protection_domain *domain = dom->priv;
1982 struct amd_iommu *iommu;
1983 struct pci_dev *pdev;
1984 u16 devid;
1985
1986 if (dev->bus != &pci_bus_type)
1987 return;
1988
1989 pdev = to_pci_dev(dev);
1990
1991 devid = calc_devid(pdev->bus->number, pdev->devfn);
1992
1993 if (devid > 0)
1994 detach_device(domain, devid);
1995
1996 iommu = amd_iommu_rlookup_table[devid];
1997 if (!iommu)
1998 return;
1999
2000 iommu_queue_inv_dev_entry(iommu, devid);
2001 iommu_completion_wait(iommu);
2002}
2003
Joerg Roedel01106062008-12-02 19:34:11 +01002004static int amd_iommu_attach_device(struct iommu_domain *dom,
2005 struct device *dev)
2006{
2007 struct protection_domain *domain = dom->priv;
2008 struct protection_domain *old_domain;
2009 struct amd_iommu *iommu;
2010 struct pci_dev *pdev;
2011 u16 devid;
2012
2013 if (dev->bus != &pci_bus_type)
2014 return -EINVAL;
2015
2016 pdev = to_pci_dev(dev);
2017
2018 devid = calc_devid(pdev->bus->number, pdev->devfn);
2019
2020 if (devid >= amd_iommu_last_bdf ||
2021 devid != amd_iommu_alias_table[devid])
2022 return -EINVAL;
2023
2024 iommu = amd_iommu_rlookup_table[devid];
2025 if (!iommu)
2026 return -EINVAL;
2027
2028 old_domain = domain_for_device(devid);
2029 if (old_domain)
2030 return -EBUSY;
2031
2032 attach_device(iommu, domain, devid);
2033
2034 iommu_completion_wait(iommu);
2035
2036 return 0;
2037}
2038
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002039static int amd_iommu_map_range(struct iommu_domain *dom,
2040 unsigned long iova, phys_addr_t paddr,
2041 size_t size, int iommu_prot)
2042{
2043 struct protection_domain *domain = dom->priv;
2044 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
2045 int prot = 0;
2046 int ret;
2047
2048 if (iommu_prot & IOMMU_READ)
2049 prot |= IOMMU_PROT_IR;
2050 if (iommu_prot & IOMMU_WRITE)
2051 prot |= IOMMU_PROT_IW;
2052
2053 iova &= PAGE_MASK;
2054 paddr &= PAGE_MASK;
2055
2056 for (i = 0; i < npages; ++i) {
2057 ret = iommu_map_page(domain, iova, paddr, prot);
2058 if (ret)
2059 return ret;
2060
2061 iova += PAGE_SIZE;
2062 paddr += PAGE_SIZE;
2063 }
2064
2065 return 0;
2066}
2067
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002068static void amd_iommu_unmap_range(struct iommu_domain *dom,
2069 unsigned long iova, size_t size)
2070{
2071
2072 struct protection_domain *domain = dom->priv;
2073 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
2074
2075 iova &= PAGE_MASK;
2076
2077 for (i = 0; i < npages; ++i) {
2078 iommu_unmap_page(domain, iova);
2079 iova += PAGE_SIZE;
2080 }
2081
2082 iommu_flush_domain(domain->id);
2083}
2084
Joerg Roedel645c4c82008-12-02 20:05:50 +01002085static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2086 unsigned long iova)
2087{
2088 struct protection_domain *domain = dom->priv;
2089 unsigned long offset = iova & ~PAGE_MASK;
2090 phys_addr_t paddr;
2091 u64 *pte;
2092
2093 pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(iova)];
2094
2095 if (!IOMMU_PTE_PRESENT(*pte))
2096 return 0;
2097
2098 pte = IOMMU_PTE_PAGE(*pte);
2099 pte = &pte[IOMMU_PTE_L1_INDEX(iova)];
2100
2101 if (!IOMMU_PTE_PRESENT(*pte))
2102 return 0;
2103
2104 pte = IOMMU_PTE_PAGE(*pte);
2105 pte = &pte[IOMMU_PTE_L0_INDEX(iova)];
2106
2107 if (!IOMMU_PTE_PRESENT(*pte))
2108 return 0;
2109
2110 paddr = *pte & IOMMU_PAGE_MASK;
2111 paddr |= offset;
2112
2113 return paddr;
2114}
2115
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002116static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2117 unsigned long cap)
2118{
2119 return 0;
2120}
2121
Joerg Roedel26961ef2008-12-03 17:00:17 +01002122static struct iommu_ops amd_iommu_ops = {
2123 .domain_init = amd_iommu_domain_init,
2124 .domain_destroy = amd_iommu_domain_destroy,
2125 .attach_dev = amd_iommu_attach_device,
2126 .detach_dev = amd_iommu_detach_device,
2127 .map = amd_iommu_map_range,
2128 .unmap = amd_iommu_unmap_range,
2129 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002130 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01002131};
2132