blob: e76b49e7a916cf6f183769586c2e3a415774a853 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
4#include <asm/io.h>
5#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02006#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
Glauber Costadd46e3c2008-03-25 18:10:46 -03008#include <mach_apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include "cpu.h"
10
11/*
12 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
13 * misexecution of code under Linux. Owners of such processors should
14 * contact AMD for precise details and a CPU swap.
15 *
16 * See http://www.multimania.com/poulot/k6bug.html
17 * http://www.amd.com/K6/k6docs/revgd.html
18 *
19 * The following test is erm.. interesting. AMD neglected to up
20 * the chip setting when fixing the bug but they also tweaked some
21 * performance at the same time..
22 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024extern void vide(void);
25__asm__(".align 4\nvide: ret");
26
Andi Kleend3f7eae2007-08-10 22:31:07 +020027#ifdef CONFIG_X86_LOCAL_APIC
Andi Kleen3556ddf2007-04-02 12:14:12 +020028
29/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
Thomas Gleixner732d7be2008-06-09 17:27:20 +020030static __cpuinit int amd_apic_timer_broken(struct cpuinfo_x86 *c)
Andi Kleen3556ddf2007-04-02 12:14:12 +020031{
32 u32 lo, hi;
Thomas Gleixner732d7be2008-06-09 17:27:20 +020033
34 if (c->x86 < 0x0F)
35 return 0;
36
37 /* Family 0x0f models < rev F do not have this MSR */
38 if (c->x86 == 0x0f && c->x86_model < 0x40)
39 return 0;
40
41 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
42 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
43 if (smp_processor_id() != boot_cpu_physical_apicid)
44 printk(KERN_INFO "AMD C1E detected late. "
45 "Force timer broadcast.\n");
Andi Kleen3556ddf2007-04-02 12:14:12 +020046 return 1;
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020047 }
Andi Kleen3556ddf2007-04-02 12:14:12 +020048 return 0;
49}
Andi Kleend3f7eae2007-08-10 22:31:07 +020050#endif
Andi Kleen3556ddf2007-04-02 12:14:12 +020051
Andi Kleenf039b752007-05-02 19:27:12 +020052int force_mwait __cpuinitdata;
53
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010054static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +010055{
56 if (cpuid_eax(0x80000000) >= 0x80000007) {
57 c->x86_power = cpuid_edx(0x80000007);
58 if (c->x86_power & (1<<8))
Ingo Molnar16282a82008-02-26 08:49:57 +010059 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen2b16a232008-01-30 13:32:40 +010060 }
61}
62
Magnus Dammb4af3f72006-09-26 10:52:36 +020063static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070064{
65 u32 l, h;
66 int mbytes = num_physpages >> (20-PAGE_SHIFT);
67 int r;
68
Andi Kleen7d318d72005-09-29 22:05:55 +020069#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +020070 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +020071
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010072 /*
73 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +020074 * bit 6 of msr C001_0015
75 *
76 * Errata 63 for SH-B3 steppings
77 * Errata 122 for all steppings (F+ have it disabled by default)
78 */
79 if (c->x86 == 15) {
80 rdmsrl(MSR_K7_HWCR, value);
81 value |= 1 << 6;
82 wrmsrl(MSR_K7_HWCR, value);
83 }
84#endif
85
Andi Kleen2b16a232008-01-30 13:32:40 +010086 early_init_amd(c);
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 /*
89 * FIXME: We should handle the K5 here. Set up the write
90 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
91 * no bus pipeline)
92 */
93
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010094 /*
95 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +010096 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010097 */
Ingo Molnar16282a82008-02-26 08:49:57 +010098 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010099
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 r = get_model_name(c);
101
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100102 switch (c->x86) {
103 case 4:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 /*
105 * General Systems BIOSen alias the cpu frequency registers
106 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
107 * drivers subsequently pokes it, and changes the CPU speed.
108 * Workaround : Remove the unneeded alias.
109 */
110#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
111#define CBAR_ENB (0x80000000)
112#define CBAR_KEY (0X000000CB)
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100113 if (c->x86_model == 9 || c->x86_model == 10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 if (inl (CBAR) & CBAR_ENB)
115 outl (0 | CBAR_KEY, CBAR);
116 }
117 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100118 case 5:
119 if (c->x86_model < 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 /* Based on AMD doc 20734R - June 2000 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100121 if (c->x86_model == 0) {
Ingo Molnar16282a82008-02-26 08:49:57 +0100122 clear_cpu_cap(c, X86_FEATURE_APIC);
123 set_cpu_cap(c, X86_FEATURE_PGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 }
125 break;
126 }
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100127
128 if (c->x86_model == 6 && c->x86_mask == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 const int K6_BUG_LOOP = 1000000;
130 int n;
131 void (*f_vide)(void);
132 unsigned long d, d2;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100133
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 printk(KERN_INFO "AMD K6 stepping B detected - ");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100137 * It looks like AMD fixed the 2.6.2 bug and improved indirect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 * calls at the same time.
139 */
140
141 n = K6_BUG_LOOP;
142 f_vide = vide;
143 rdtscl(d);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100144 while (n--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 f_vide();
146 rdtscl(d2);
147 d = d2-d;
Dave Jones6df05322006-12-07 02:14:11 +0100148
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100149 if (d > 20*K6_BUG_LOOP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 printk("system stability may be impaired when more than 32 MB are used.\n");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100151 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 printk("probably OK (after B9730xxxx).\n");
153 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
154 }
155
156 /* K6 with old style WHCR */
157 if (c->x86_model < 8 ||
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100158 (c->x86_model == 8 && c->x86_mask < 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 /* We can only write allocate on the low 508Mb */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100160 if (mbytes > 508)
161 mbytes = 508;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
163 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100164 if ((l&0x0000FFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100166 l = (1<<0)|((mbytes/4)<<1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 local_irq_save(flags);
168 wbinvd();
169 wrmsr(MSR_K6_WHCR, l, h);
170 local_irq_restore(flags);
171 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
172 mbytes);
173 }
174 break;
175 }
176
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100177 if ((c->x86_model == 8 && c->x86_mask > 7) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 c->x86_model == 9 || c->x86_model == 13) {
179 /* The more serious chips .. */
180
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100181 if (mbytes > 4092)
182 mbytes = 4092;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
184 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100185 if ((l&0xFFFF0000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100187 l = ((mbytes>>2)<<22)|(1<<16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 local_irq_save(flags);
189 wbinvd();
190 wrmsr(MSR_K6_WHCR, l, h);
191 local_irq_restore(flags);
192 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
193 mbytes);
194 }
195
196 /* Set MTRR capability flag if appropriate */
197 if (c->x86_model == 13 || c->x86_model == 9 ||
198 (c->x86_model == 8 && c->x86_mask >= 8))
Ingo Molnar16282a82008-02-26 08:49:57 +0100199 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 break;
201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Jordan Crousef90b8112006-01-06 00:12:14 -0800203 if (c->x86_model == 10) {
204 /* AMD Geode LX is model 10 */
205 /* placeholder for any needed mods */
206 break;
207 }
208 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100209 case 6: /* An Athlon/Duron */
210
211 /*
212 * Bit 15 of Athlon specific MSR 15, needs to be 0
213 * to enable SSE on Palomino/Morgan/Barton CPU's.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 * If the BIOS didn't enable it already, enable it here.
215 */
216 if (c->x86_model >= 6 && c->x86_model <= 10) {
217 if (!cpu_has(c, X86_FEATURE_XMM)) {
218 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
219 rdmsr(MSR_K7_HWCR, l, h);
220 l &= ~0x00008000;
221 wrmsr(MSR_K7_HWCR, l, h);
Ingo Molnar16282a82008-02-26 08:49:57 +0100222 set_cpu_cap(c, X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 }
224 }
225
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100226 /*
227 * It's been determined by AMD that Athlons since model 8 stepping 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
229 * As per AMD technical note 27212 0.2
230 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100231 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 rdmsr(MSR_K7_CLK_CTL, l, h);
233 if ((l & 0xfff00000) != 0x20000000) {
234 printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
235 ((l & 0x000fffff)|0x20000000));
236 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
237 }
238 }
239 break;
240 }
241
242 switch (c->x86) {
243 case 15:
Andi Kleen398cf2a2007-07-22 11:12:35 +0200244 /* Use K8 tuning for Fam10h and Fam11h */
245 case 0x10:
246 case 0x11:
Ingo Molnar16282a82008-02-26 08:49:57 +0100247 set_cpu_cap(c, X86_FEATURE_K8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 break;
249 case 6:
Ingo Molnar16282a82008-02-26 08:49:57 +0100250 set_cpu_cap(c, X86_FEATURE_K7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 break;
252 }
Andi Kleen18bd0572006-04-20 02:36:45 +0200253 if (c->x86 >= 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100254 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
256 display_cacheinfo(c);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700257
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100258 if (cpuid_eax(0x80000000) >= 0x80000008)
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100259 c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700260
Andi Kleenb41e2932005-05-20 14:27:55 -0700261#ifdef CONFIG_X86_HT
Andi Kleen63518642005-04-16 15:25:16 -0700262 /*
Andi Kleenfaee9a52006-06-26 13:56:10 +0200263 * On a AMD multi core setup the lower bits of the APIC id
Simon Arlott27b46d72007-10-20 01:13:56 +0200264 * distinguish the cores.
Andi Kleen63518642005-04-16 15:25:16 -0700265 */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100266 if (c->x86_max_cores > 1) {
Andi Kleena1586082005-05-16 21:53:21 -0700267 int cpu = smp_processor_id();
Andi Kleenfaee9a52006-06-26 13:56:10 +0200268 unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
269
270 if (bits == 0) {
271 while ((1 << bits) < c->x86_max_cores)
272 bits++;
273 }
Rohit Seth4b89aff2006-06-27 02:53:46 -0700274 c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
275 c->phys_proc_id >>= bits;
Andi Kleen63518642005-04-16 15:25:16 -0700276 printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700277 cpu, c->x86_max_cores, c->cpu_core_id);
Andi Kleen63518642005-04-16 15:25:16 -0700278 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279#endif
Andi Kleen39b3a792006-01-11 22:42:45 +0100280
Andi Kleen67cddd92007-07-21 17:10:03 +0200281 if (cpuid_eax(0x80000000) >= 0x80000006) {
282 if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
283 num_cache_leaves = 4;
284 else
285 num_cache_leaves = 3;
286 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200287
Andi Kleend3f7eae2007-08-10 22:31:07 +0200288#ifdef CONFIG_X86_LOCAL_APIC
Thomas Gleixner732d7be2008-06-09 17:27:20 +0200289 if (amd_apic_timer_broken(c))
Andi Kleend3f7eae2007-08-10 22:31:07 +0200290 local_apic_timer_disabled = 1;
291#endif
Andi Kleenf039b752007-05-02 19:27:12 +0200292
Andi Kleenc12ceb72007-05-21 14:31:47 +0200293 /* K6s reports MCEs but don't actually have all the MSRs */
294 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100295 clear_cpu_cap(c, X86_FEATURE_MCE);
Andi Kleende421862008-01-30 13:32:37 +0100296
Ingo Molnaraa629992008-02-01 23:45:18 +0100297 if (cpu_has_xmm2)
Ingo Molnar16282a82008-02-26 08:49:57 +0100298 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Robert Richter831d9912007-09-03 10:17:39 +0200299
300 if (c->x86 == 0x10)
301 amd_enable_pci_ext_cfg(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302}
303
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100304static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305{
306 /* AMD errata T13 (order #21922) */
307 if ((c->x86 == 6)) {
308 if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
309 size = 64;
310 if (c->x86_model == 4 &&
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100311 (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 size = 256;
313 }
314 return size;
315}
316
Magnus Damm95414932006-09-26 10:52:36 +0200317static struct cpu_dev amd_cpu_dev __cpuinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100319 .c_ident = { "AuthenticAMD" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 .c_models = {
321 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
322 {
323 [3] = "486 DX/2",
324 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100325 [8] = "486 DX/4",
326 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100328 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
330 },
331 },
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100332 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 .c_init = init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 .c_size_cache = amd_size_cache,
335};
336
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100337cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);