Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | #include <linux/init.h> |
| 2 | #include <linux/bitops.h> |
| 3 | #include <linux/mm.h> |
| 4 | #include <asm/io.h> |
| 5 | #include <asm/processor.h> |
Andi Kleen | d3f7eae | 2007-08-10 22:31:07 +0200 | [diff] [blame] | 6 | #include <asm/apic.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | |
Glauber Costa | dd46e3c | 2008-03-25 18:10:46 -0300 | [diff] [blame] | 8 | #include <mach_apic.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #include "cpu.h" |
| 10 | |
| 11 | /* |
| 12 | * B step AMD K6 before B 9730xxxx have hardware bugs that can cause |
| 13 | * misexecution of code under Linux. Owners of such processors should |
| 14 | * contact AMD for precise details and a CPU swap. |
| 15 | * |
| 16 | * See http://www.multimania.com/poulot/k6bug.html |
| 17 | * http://www.amd.com/K6/k6docs/revgd.html |
| 18 | * |
| 19 | * The following test is erm.. interesting. AMD neglected to up |
| 20 | * the chip setting when fixing the bug but they also tweaked some |
| 21 | * performance at the same time.. |
| 22 | */ |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 23 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | extern void vide(void); |
| 25 | __asm__(".align 4\nvide: ret"); |
| 26 | |
Andi Kleen | d3f7eae | 2007-08-10 22:31:07 +0200 | [diff] [blame] | 27 | #ifdef CONFIG_X86_LOCAL_APIC |
Andi Kleen | 3556ddf | 2007-04-02 12:14:12 +0200 | [diff] [blame] | 28 | |
| 29 | /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */ |
Thomas Gleixner | 732d7be | 2008-06-09 17:27:20 +0200 | [diff] [blame] | 30 | static __cpuinit int amd_apic_timer_broken(struct cpuinfo_x86 *c) |
Andi Kleen | 3556ddf | 2007-04-02 12:14:12 +0200 | [diff] [blame] | 31 | { |
| 32 | u32 lo, hi; |
Thomas Gleixner | 732d7be | 2008-06-09 17:27:20 +0200 | [diff] [blame] | 33 | |
| 34 | if (c->x86 < 0x0F) |
| 35 | return 0; |
| 36 | |
| 37 | /* Family 0x0f models < rev F do not have this MSR */ |
| 38 | if (c->x86 == 0x0f && c->x86_model < 0x40) |
| 39 | return 0; |
| 40 | |
| 41 | rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi); |
| 42 | if (lo & K8_INTP_C1E_ACTIVE_MASK) { |
| 43 | if (smp_processor_id() != boot_cpu_physical_apicid) |
| 44 | printk(KERN_INFO "AMD C1E detected late. " |
| 45 | "Force timer broadcast.\n"); |
Andi Kleen | 3556ddf | 2007-04-02 12:14:12 +0200 | [diff] [blame] | 46 | return 1; |
Thomas Gleixner | c1e3619 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 47 | } |
Andi Kleen | 3556ddf | 2007-04-02 12:14:12 +0200 | [diff] [blame] | 48 | return 0; |
| 49 | } |
Andi Kleen | d3f7eae | 2007-08-10 22:31:07 +0200 | [diff] [blame] | 50 | #endif |
Andi Kleen | 3556ddf | 2007-04-02 12:14:12 +0200 | [diff] [blame] | 51 | |
Andi Kleen | f039b75 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 52 | int force_mwait __cpuinitdata; |
| 53 | |
Thomas Petazzoni | 03ae576 | 2008-02-15 12:00:23 +0100 | [diff] [blame] | 54 | static void __cpuinit early_init_amd(struct cpuinfo_x86 *c) |
Andi Kleen | 2b16a23 | 2008-01-30 13:32:40 +0100 | [diff] [blame] | 55 | { |
| 56 | if (cpuid_eax(0x80000000) >= 0x80000007) { |
| 57 | c->x86_power = cpuid_edx(0x80000007); |
| 58 | if (c->x86_power & (1<<8)) |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 59 | set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); |
Andi Kleen | 2b16a23 | 2008-01-30 13:32:40 +0100 | [diff] [blame] | 60 | } |
| 61 | } |
| 62 | |
Magnus Damm | b4af3f7 | 2006-09-26 10:52:36 +0200 | [diff] [blame] | 63 | static void __cpuinit init_amd(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | { |
| 65 | u32 l, h; |
| 66 | int mbytes = num_physpages >> (20-PAGE_SHIFT); |
| 67 | int r; |
| 68 | |
Andi Kleen | 7d318d7 | 2005-09-29 22:05:55 +0200 | [diff] [blame] | 69 | #ifdef CONFIG_SMP |
Andi Kleen | 3c92c2b | 2005-10-11 01:28:33 +0200 | [diff] [blame] | 70 | unsigned long long value; |
Andi Kleen | 7d318d7 | 2005-09-29 22:05:55 +0200 | [diff] [blame] | 71 | |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 72 | /* |
| 73 | * Disable TLB flush filter by setting HWCR.FFDIS on K8 |
Andi Kleen | 7d318d7 | 2005-09-29 22:05:55 +0200 | [diff] [blame] | 74 | * bit 6 of msr C001_0015 |
| 75 | * |
| 76 | * Errata 63 for SH-B3 steppings |
| 77 | * Errata 122 for all steppings (F+ have it disabled by default) |
| 78 | */ |
| 79 | if (c->x86 == 15) { |
| 80 | rdmsrl(MSR_K7_HWCR, value); |
| 81 | value |= 1 << 6; |
| 82 | wrmsrl(MSR_K7_HWCR, value); |
| 83 | } |
| 84 | #endif |
| 85 | |
Andi Kleen | 2b16a23 | 2008-01-30 13:32:40 +0100 | [diff] [blame] | 86 | early_init_amd(c); |
| 87 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | /* |
| 89 | * FIXME: We should handle the K5 here. Set up the write |
| 90 | * range and also turn on MSR 83 bits 4 and 31 (write alloc, |
| 91 | * no bus pipeline) |
| 92 | */ |
| 93 | |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 94 | /* |
| 95 | * Bit 31 in normal CPUID used for nonstandard 3DNow ID; |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 96 | * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 97 | */ |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 98 | clear_cpu_cap(c, 0*32+31); |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 99 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | r = get_model_name(c); |
| 101 | |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 102 | switch (c->x86) { |
| 103 | case 4: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | /* |
| 105 | * General Systems BIOSen alias the cpu frequency registers |
| 106 | * of the Elan at 0x000df000. Unfortuantly, one of the Linux |
| 107 | * drivers subsequently pokes it, and changes the CPU speed. |
| 108 | * Workaround : Remove the unneeded alias. |
| 109 | */ |
| 110 | #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */ |
| 111 | #define CBAR_ENB (0x80000000) |
| 112 | #define CBAR_KEY (0X000000CB) |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 113 | if (c->x86_model == 9 || c->x86_model == 10) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 | if (inl (CBAR) & CBAR_ENB) |
| 115 | outl (0 | CBAR_KEY, CBAR); |
| 116 | } |
| 117 | break; |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 118 | case 5: |
| 119 | if (c->x86_model < 6) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 | /* Based on AMD doc 20734R - June 2000 */ |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 121 | if (c->x86_model == 0) { |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 122 | clear_cpu_cap(c, X86_FEATURE_APIC); |
| 123 | set_cpu_cap(c, X86_FEATURE_PGE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | } |
| 125 | break; |
| 126 | } |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 127 | |
| 128 | if (c->x86_model == 6 && c->x86_mask == 1) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | const int K6_BUG_LOOP = 1000000; |
| 130 | int n; |
| 131 | void (*f_vide)(void); |
| 132 | unsigned long d, d2; |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 133 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | printk(KERN_INFO "AMD K6 stepping B detected - "); |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 135 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | /* |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 137 | * It looks like AMD fixed the 2.6.2 bug and improved indirect |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | * calls at the same time. |
| 139 | */ |
| 140 | |
| 141 | n = K6_BUG_LOOP; |
| 142 | f_vide = vide; |
| 143 | rdtscl(d); |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 144 | while (n--) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | f_vide(); |
| 146 | rdtscl(d2); |
| 147 | d = d2-d; |
Dave Jones | 6df0532 | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 148 | |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 149 | if (d > 20*K6_BUG_LOOP) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | printk("system stability may be impaired when more than 32 MB are used.\n"); |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 151 | else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | printk("probably OK (after B9730xxxx).\n"); |
| 153 | printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n"); |
| 154 | } |
| 155 | |
| 156 | /* K6 with old style WHCR */ |
| 157 | if (c->x86_model < 8 || |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 158 | (c->x86_model == 8 && c->x86_mask < 8)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | /* We can only write allocate on the low 508Mb */ |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 160 | if (mbytes > 508) |
| 161 | mbytes = 508; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | |
| 163 | rdmsr(MSR_K6_WHCR, l, h); |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 164 | if ((l&0x0000FFFF) == 0) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | unsigned long flags; |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 166 | l = (1<<0)|((mbytes/4)<<1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | local_irq_save(flags); |
| 168 | wbinvd(); |
| 169 | wrmsr(MSR_K6_WHCR, l, h); |
| 170 | local_irq_restore(flags); |
| 171 | printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n", |
| 172 | mbytes); |
| 173 | } |
| 174 | break; |
| 175 | } |
| 176 | |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 177 | if ((c->x86_model == 8 && c->x86_mask > 7) || |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | c->x86_model == 9 || c->x86_model == 13) { |
| 179 | /* The more serious chips .. */ |
| 180 | |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 181 | if (mbytes > 4092) |
| 182 | mbytes = 4092; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | |
| 184 | rdmsr(MSR_K6_WHCR, l, h); |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 185 | if ((l&0xFFFF0000) == 0) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | unsigned long flags; |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 187 | l = ((mbytes>>2)<<22)|(1<<16); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | local_irq_save(flags); |
| 189 | wbinvd(); |
| 190 | wrmsr(MSR_K6_WHCR, l, h); |
| 191 | local_irq_restore(flags); |
| 192 | printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n", |
| 193 | mbytes); |
| 194 | } |
| 195 | |
| 196 | /* Set MTRR capability flag if appropriate */ |
| 197 | if (c->x86_model == 13 || c->x86_model == 9 || |
| 198 | (c->x86_model == 8 && c->x86_mask >= 8)) |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 199 | set_cpu_cap(c, X86_FEATURE_K6_MTRR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | break; |
| 201 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | |
Jordan Crouse | f90b811 | 2006-01-06 00:12:14 -0800 | [diff] [blame] | 203 | if (c->x86_model == 10) { |
| 204 | /* AMD Geode LX is model 10 */ |
| 205 | /* placeholder for any needed mods */ |
| 206 | break; |
| 207 | } |
| 208 | break; |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 209 | case 6: /* An Athlon/Duron */ |
| 210 | |
| 211 | /* |
| 212 | * Bit 15 of Athlon specific MSR 15, needs to be 0 |
| 213 | * to enable SSE on Palomino/Morgan/Barton CPU's. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | * If the BIOS didn't enable it already, enable it here. |
| 215 | */ |
| 216 | if (c->x86_model >= 6 && c->x86_model <= 10) { |
| 217 | if (!cpu_has(c, X86_FEATURE_XMM)) { |
| 218 | printk(KERN_INFO "Enabling disabled K7/SSE Support.\n"); |
| 219 | rdmsr(MSR_K7_HWCR, l, h); |
| 220 | l &= ~0x00008000; |
| 221 | wrmsr(MSR_K7_HWCR, l, h); |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 222 | set_cpu_cap(c, X86_FEATURE_XMM); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | } |
| 224 | } |
| 225 | |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 226 | /* |
| 227 | * It's been determined by AMD that Athlons since model 8 stepping 1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx |
| 229 | * As per AMD technical note 27212 0.2 |
| 230 | */ |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 231 | if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 232 | rdmsr(MSR_K7_CLK_CTL, l, h); |
| 233 | if ((l & 0xfff00000) != 0x20000000) { |
| 234 | printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l, |
| 235 | ((l & 0x000fffff)|0x20000000)); |
| 236 | wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h); |
| 237 | } |
| 238 | } |
| 239 | break; |
| 240 | } |
| 241 | |
| 242 | switch (c->x86) { |
| 243 | case 15: |
Andi Kleen | 398cf2a | 2007-07-22 11:12:35 +0200 | [diff] [blame] | 244 | /* Use K8 tuning for Fam10h and Fam11h */ |
| 245 | case 0x10: |
| 246 | case 0x11: |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 247 | set_cpu_cap(c, X86_FEATURE_K8); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | break; |
| 249 | case 6: |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 250 | set_cpu_cap(c, X86_FEATURE_K7); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | break; |
| 252 | } |
Andi Kleen | 18bd057 | 2006-04-20 02:36:45 +0200 | [diff] [blame] | 253 | if (c->x86 >= 6) |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 254 | set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | |
| 256 | display_cacheinfo(c); |
Andi Kleen | 3dd9d51 | 2005-04-16 15:25:15 -0700 | [diff] [blame] | 257 | |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 258 | if (cpuid_eax(0x80000000) >= 0x80000008) |
Siddha, Suresh B | 94605ef | 2005-11-05 17:25:54 +0100 | [diff] [blame] | 259 | c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1; |
Andi Kleen | 3dd9d51 | 2005-04-16 15:25:15 -0700 | [diff] [blame] | 260 | |
Andi Kleen | b41e293 | 2005-05-20 14:27:55 -0700 | [diff] [blame] | 261 | #ifdef CONFIG_X86_HT |
Andi Kleen | 6351864 | 2005-04-16 15:25:16 -0700 | [diff] [blame] | 262 | /* |
Andi Kleen | faee9a5 | 2006-06-26 13:56:10 +0200 | [diff] [blame] | 263 | * On a AMD multi core setup the lower bits of the APIC id |
Simon Arlott | 27b46d7 | 2007-10-20 01:13:56 +0200 | [diff] [blame] | 264 | * distinguish the cores. |
Andi Kleen | 6351864 | 2005-04-16 15:25:16 -0700 | [diff] [blame] | 265 | */ |
Siddha, Suresh B | 94605ef | 2005-11-05 17:25:54 +0100 | [diff] [blame] | 266 | if (c->x86_max_cores > 1) { |
Andi Kleen | a158608 | 2005-05-16 21:53:21 -0700 | [diff] [blame] | 267 | int cpu = smp_processor_id(); |
Andi Kleen | faee9a5 | 2006-06-26 13:56:10 +0200 | [diff] [blame] | 268 | unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf; |
| 269 | |
| 270 | if (bits == 0) { |
| 271 | while ((1 << bits) < c->x86_max_cores) |
| 272 | bits++; |
| 273 | } |
Rohit Seth | 4b89aff | 2006-06-27 02:53:46 -0700 | [diff] [blame] | 274 | c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1); |
| 275 | c->phys_proc_id >>= bits; |
Andi Kleen | 6351864 | 2005-04-16 15:25:16 -0700 | [diff] [blame] | 276 | printk(KERN_INFO "CPU %d(%d) -> Core %d\n", |
Rohit Seth | 4b89aff | 2006-06-27 02:53:46 -0700 | [diff] [blame] | 277 | cpu, c->x86_max_cores, c->cpu_core_id); |
Andi Kleen | 6351864 | 2005-04-16 15:25:16 -0700 | [diff] [blame] | 278 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | #endif |
Andi Kleen | 39b3a79 | 2006-01-11 22:42:45 +0100 | [diff] [blame] | 280 | |
Andi Kleen | 67cddd9 | 2007-07-21 17:10:03 +0200 | [diff] [blame] | 281 | if (cpuid_eax(0x80000000) >= 0x80000006) { |
| 282 | if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000)) |
| 283 | num_cache_leaves = 4; |
| 284 | else |
| 285 | num_cache_leaves = 3; |
| 286 | } |
Andi Kleen | 3556ddf | 2007-04-02 12:14:12 +0200 | [diff] [blame] | 287 | |
Andi Kleen | d3f7eae | 2007-08-10 22:31:07 +0200 | [diff] [blame] | 288 | #ifdef CONFIG_X86_LOCAL_APIC |
Thomas Gleixner | 732d7be | 2008-06-09 17:27:20 +0200 | [diff] [blame] | 289 | if (amd_apic_timer_broken(c)) |
Andi Kleen | d3f7eae | 2007-08-10 22:31:07 +0200 | [diff] [blame] | 290 | local_apic_timer_disabled = 1; |
| 291 | #endif |
Andi Kleen | f039b75 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 292 | |
Andi Kleen | c12ceb7 | 2007-05-21 14:31:47 +0200 | [diff] [blame] | 293 | /* K6s reports MCEs but don't actually have all the MSRs */ |
| 294 | if (c->x86 < 6) |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 295 | clear_cpu_cap(c, X86_FEATURE_MCE); |
Andi Kleen | de42186 | 2008-01-30 13:32:37 +0100 | [diff] [blame] | 296 | |
Ingo Molnar | aa62999 | 2008-02-01 23:45:18 +0100 | [diff] [blame] | 297 | if (cpu_has_xmm2) |
Ingo Molnar | 16282a8 | 2008-02-26 08:49:57 +0100 | [diff] [blame] | 298 | set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC); |
Robert Richter | 831d991 | 2007-09-03 10:17:39 +0200 | [diff] [blame] | 299 | |
| 300 | if (c->x86 == 0x10) |
| 301 | amd_enable_pci_ext_cfg(c); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | } |
| 303 | |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 304 | static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | { |
| 306 | /* AMD errata T13 (order #21922) */ |
| 307 | if ((c->x86 == 6)) { |
| 308 | if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */ |
| 309 | size = 64; |
| 310 | if (c->x86_model == 4 && |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 311 | (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | size = 256; |
| 313 | } |
| 314 | return size; |
| 315 | } |
| 316 | |
Magnus Damm | 9541493 | 2006-09-26 10:52:36 +0200 | [diff] [blame] | 317 | static struct cpu_dev amd_cpu_dev __cpuinitdata = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | .c_vendor = "AMD", |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 319 | .c_ident = { "AuthenticAMD" }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | .c_models = { |
| 321 | { .vendor = X86_VENDOR_AMD, .family = 4, .model_names = |
| 322 | { |
| 323 | [3] = "486 DX/2", |
| 324 | [7] = "486 DX/2-WB", |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 325 | [8] = "486 DX/4", |
| 326 | [9] = "486 DX/4-WB", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | [14] = "Am5x86-WT", |
Paolo Ciarrocchi | fb87a29 | 2008-02-22 23:10:33 +0100 | [diff] [blame] | 328 | [15] = "Am5x86-WB" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | } |
| 330 | }, |
| 331 | }, |
Thomas Petazzoni | 03ae576 | 2008-02-15 12:00:23 +0100 | [diff] [blame] | 332 | .c_early_init = early_init_amd, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | .c_init = init_amd, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | .c_size_cache = amd_size_cache, |
| 335 | }; |
| 336 | |
Thomas Petazzoni | 03ae576 | 2008-02-15 12:00:23 +0100 | [diff] [blame] | 337 | cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev); |