blob: 437070e26a80ad767ffe9aab5dd5733eb41d8f16 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
18#include <mach/irqs.h>
19#include <mach/dma.h>
20#include <asm/mach/mmc.h>
21#include <asm/clkdev.h>
22#include <linux/msm_kgsl.h>
23#include <linux/msm_rotator.h>
24#include <mach/msm_hsusb.h>
25#include "footswitch.h"
26#include "clock.h"
27#include "clock-rpm.h"
28#include "clock-voter.h"
29#include "devices.h"
30#include "devices-msm8x60.h"
31#include <linux/dma-mapping.h>
32#include <linux/irq.h>
33#include <linux/clk.h>
34#include <asm/hardware/gic.h>
35#include <asm/mach-types.h>
36#include <asm/clkdev.h>
37#include <mach/msm_serial_hs_lite.h>
38#include <mach/msm_bus.h>
39#include <mach/msm_bus_board.h>
40#include <mach/socinfo.h>
41#include <mach/msm_memtypes.h>
42#include <mach/msm_tsif.h>
43#include <mach/scm-io.h>
44#ifdef CONFIG_MSM_DSPS
45#include <mach/msm_dsps.h>
46#endif
47#include <linux/android_pmem.h>
48#include <linux/gpio.h>
49#include <linux/delay.h>
50#include <mach/mdm.h>
51#include <mach/rpm.h>
52#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040053#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#include "rpm_stats.h"
55#include "mpm.h"
56
57/* Address of GSBI blocks */
58#define MSM_GSBI1_PHYS 0x16000000
59#define MSM_GSBI2_PHYS 0x16100000
60#define MSM_GSBI3_PHYS 0x16200000
61#define MSM_GSBI4_PHYS 0x16300000
62#define MSM_GSBI5_PHYS 0x16400000
63#define MSM_GSBI6_PHYS 0x16500000
64#define MSM_GSBI7_PHYS 0x16600000
65#define MSM_GSBI8_PHYS 0x19800000
66#define MSM_GSBI9_PHYS 0x19900000
67#define MSM_GSBI10_PHYS 0x19A00000
68#define MSM_GSBI11_PHYS 0x19B00000
69#define MSM_GSBI12_PHYS 0x19C00000
70
71/* GSBI QUPe devices */
72#define MSM_GSBI1_QUP_PHYS 0x16080000
73#define MSM_GSBI2_QUP_PHYS 0x16180000
74#define MSM_GSBI3_QUP_PHYS 0x16280000
75#define MSM_GSBI4_QUP_PHYS 0x16380000
76#define MSM_GSBI5_QUP_PHYS 0x16480000
77#define MSM_GSBI6_QUP_PHYS 0x16580000
78#define MSM_GSBI7_QUP_PHYS 0x16680000
79#define MSM_GSBI8_QUP_PHYS 0x19880000
80#define MSM_GSBI9_QUP_PHYS 0x19980000
81#define MSM_GSBI10_QUP_PHYS 0x19A80000
82#define MSM_GSBI11_QUP_PHYS 0x19B80000
83#define MSM_GSBI12_QUP_PHYS 0x19C80000
84
85/* GSBI UART devices */
86#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
87#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
88#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
89#define MSM_UART2DM_PHYS 0x19C40000
90#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
91#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
92#define TCSR_BASE_PHYS 0x16b00000
93
94/* PRNG device */
95#define MSM_PRNG_PHYS 0x16C00000
96#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
97#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
98
99static void charm_ap2mdm_kpdpwr_on(void)
100{
101 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700102 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103}
104
105static void charm_ap2mdm_kpdpwr_off(void)
106{
107 int i;
108
109 gpio_direction_output(AP2MDM_ERRFATAL, 1);
110
111 for (i = 20; i > 0; i--) {
112 if (gpio_get_value(MDM2AP_STATUS) == 0)
113 break;
114 msleep(100);
115 }
116 gpio_direction_output(AP2MDM_ERRFATAL, 0);
117
118 if (i == 0) {
119 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
120 of the charm modem.\n", __func__);
121 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
122 /*
123 * Currently, there is a debounce timer on the charm PMIC. It is
124 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
125 * for the reset to fully take place. Sleep here to ensure the
126 * reset has occured before the function exits.
127 */
128 msleep(4000);
129 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
130 }
131}
132
133static struct resource charm_resources[] = {
134 /* MDM2AP_ERRFATAL */
135 {
136 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
137 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
138 .flags = IORESOURCE_IRQ,
139 },
140 /* MDM2AP_STATUS */
141 {
142 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
143 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
144 .flags = IORESOURCE_IRQ,
145 }
146};
147
148static struct charm_platform_data mdm_platform_data = {
149 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
150 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
151};
152
153struct platform_device msm_charm_modem = {
154 .name = "charm_modem",
155 .id = -1,
156 .num_resources = ARRAY_SIZE(charm_resources),
157 .resource = charm_resources,
158 .dev = {
159 .platform_data = &mdm_platform_data,
160 },
161};
162
163#ifdef CONFIG_MSM_DSPS
164#define GSBI12_DEV (&msm_dsps_device.dev)
165#else
166#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
167#endif
168
169void __init msm8x60_init_irq(void)
170{
171 unsigned int i;
172
173 msm_mpm_irq_extn_init();
174 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
175
176 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
177 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
178
179 /* FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
180 * as they are configured as level, which does not play nice with
181 * handle_percpu_irq.
182 */
183 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
184 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
185 irq_set_handler(i, handle_percpu_irq);
186 }
187}
188
189static struct resource msm_uart1_dm_resources[] = {
190 {
191 .start = MSM_UART1DM_PHYS,
192 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
193 .flags = IORESOURCE_MEM,
194 },
195 {
196 .start = INT_UART1DM_IRQ,
197 .end = INT_UART1DM_IRQ,
198 .flags = IORESOURCE_IRQ,
199 },
200 {
201 /* GSBI6 is UARTDM1 */
202 .start = MSM_GSBI6_PHYS,
203 .end = MSM_GSBI6_PHYS + 4 - 1,
204 .name = "gsbi_resource",
205 .flags = IORESOURCE_MEM,
206 },
207 {
208 .start = DMOV_HSUART1_TX_CHAN,
209 .end = DMOV_HSUART1_RX_CHAN,
210 .name = "uartdm_channels",
211 .flags = IORESOURCE_DMA,
212 },
213 {
214 .start = DMOV_HSUART1_TX_CRCI,
215 .end = DMOV_HSUART1_RX_CRCI,
216 .name = "uartdm_crci",
217 .flags = IORESOURCE_DMA,
218 },
219};
220
221static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
222
223struct platform_device msm_device_uart_dm1 = {
224 .name = "msm_serial_hs",
225 .id = 0,
226 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
227 .resource = msm_uart1_dm_resources,
228 .dev = {
229 .dma_mask = &msm_uart_dm1_dma_mask,
230 .coherent_dma_mask = DMA_BIT_MASK(32),
231 },
232};
233
234static struct resource msm_uart3_dm_resources[] = {
235 {
236 .start = MSM_UART3DM_PHYS,
237 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
238 .name = "uartdm_resource",
239 .flags = IORESOURCE_MEM,
240 },
241 {
242 .start = INT_UART3DM_IRQ,
243 .end = INT_UART3DM_IRQ,
244 .flags = IORESOURCE_IRQ,
245 },
246 {
247 .start = MSM_GSBI3_PHYS,
248 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
249 .name = "gsbi_resource",
250 .flags = IORESOURCE_MEM,
251 },
252};
253
254struct platform_device msm_device_uart_dm3 = {
255 .name = "msm_serial_hsl",
256 .id = 2,
257 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
258 .resource = msm_uart3_dm_resources,
259};
260
261static struct resource msm_uart12_dm_resources[] = {
262 {
263 .start = MSM_UART2DM_PHYS,
264 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
265 .name = "uartdm_resource",
266 .flags = IORESOURCE_MEM,
267 },
268 {
269 .start = INT_UART2DM_IRQ,
270 .end = INT_UART2DM_IRQ,
271 .flags = IORESOURCE_IRQ,
272 },
273 {
274 /* GSBI 12 is UARTDM2 */
275 .start = MSM_GSBI12_PHYS,
276 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
277 .name = "gsbi_resource",
278 .flags = IORESOURCE_MEM,
279 },
280};
281
282struct platform_device msm_device_uart_dm12 = {
283 .name = "msm_serial_hsl",
284 .id = 0,
285 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
286 .resource = msm_uart12_dm_resources,
287};
288
289#ifdef CONFIG_MSM_GSBI9_UART
290static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
291 .config_gpio = 1,
292 .uart_tx_gpio = 67,
293 .uart_rx_gpio = 66,
294};
295
296static struct resource msm_uart_gsbi9_resources[] = {
297 {
298 .start = MSM_UART9DM_PHYS,
299 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
300 .name = "uartdm_resource",
301 .flags = IORESOURCE_MEM,
302 },
303 {
304 .start = INT_UART9DM_IRQ,
305 .end = INT_UART9DM_IRQ,
306 .flags = IORESOURCE_IRQ,
307 },
308 {
309 /* GSBI 9 is UART_GSBI9 */
310 .start = MSM_GSBI9_PHYS,
311 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
312 .name = "gsbi_resource",
313 .flags = IORESOURCE_MEM,
314 },
315};
316struct platform_device *msm_device_uart_gsbi9;
317struct platform_device *msm_add_gsbi9_uart(void)
318{
319 return platform_device_register_resndata(NULL, "msm_serial_hsl",
320 1, msm_uart_gsbi9_resources,
321 ARRAY_SIZE(msm_uart_gsbi9_resources),
322 &uart_gsbi9_pdata,
323 sizeof(uart_gsbi9_pdata));
324}
325#endif
326
327static struct resource gsbi3_qup_i2c_resources[] = {
328 {
329 .name = "qup_phys_addr",
330 .start = MSM_GSBI3_QUP_PHYS,
331 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
332 .flags = IORESOURCE_MEM,
333 },
334 {
335 .name = "gsbi_qup_i2c_addr",
336 .start = MSM_GSBI3_PHYS,
337 .end = MSM_GSBI3_PHYS + 4 - 1,
338 .flags = IORESOURCE_MEM,
339 },
340 {
341 .name = "qup_err_intr",
342 .start = GSBI3_QUP_IRQ,
343 .end = GSBI3_QUP_IRQ,
344 .flags = IORESOURCE_IRQ,
345 },
346 {
347 .name = "i2c_clk",
348 .start = 44,
349 .end = 44,
350 .flags = IORESOURCE_IO,
351 },
352 {
353 .name = "i2c_sda",
354 .start = 43,
355 .end = 43,
356 .flags = IORESOURCE_IO,
357 },
358};
359
360static struct resource gsbi4_qup_i2c_resources[] = {
361 {
362 .name = "qup_phys_addr",
363 .start = MSM_GSBI4_QUP_PHYS,
364 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
365 .flags = IORESOURCE_MEM,
366 },
367 {
368 .name = "gsbi_qup_i2c_addr",
369 .start = MSM_GSBI4_PHYS,
370 .end = MSM_GSBI4_PHYS + 4 - 1,
371 .flags = IORESOURCE_MEM,
372 },
373 {
374 .name = "qup_err_intr",
375 .start = GSBI4_QUP_IRQ,
376 .end = GSBI4_QUP_IRQ,
377 .flags = IORESOURCE_IRQ,
378 },
379};
380
381static struct resource gsbi7_qup_i2c_resources[] = {
382 {
383 .name = "qup_phys_addr",
384 .start = MSM_GSBI7_QUP_PHYS,
385 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
386 .flags = IORESOURCE_MEM,
387 },
388 {
389 .name = "gsbi_qup_i2c_addr",
390 .start = MSM_GSBI7_PHYS,
391 .end = MSM_GSBI7_PHYS + 4 - 1,
392 .flags = IORESOURCE_MEM,
393 },
394 {
395 .name = "qup_err_intr",
396 .start = GSBI7_QUP_IRQ,
397 .end = GSBI7_QUP_IRQ,
398 .flags = IORESOURCE_IRQ,
399 },
400 {
401 .name = "i2c_clk",
402 .start = 60,
403 .end = 60,
404 .flags = IORESOURCE_IO,
405 },
406 {
407 .name = "i2c_sda",
408 .start = 59,
409 .end = 59,
410 .flags = IORESOURCE_IO,
411 },
412};
413
414static struct resource gsbi8_qup_i2c_resources[] = {
415 {
416 .name = "qup_phys_addr",
417 .start = MSM_GSBI8_QUP_PHYS,
418 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
419 .flags = IORESOURCE_MEM,
420 },
421 {
422 .name = "gsbi_qup_i2c_addr",
423 .start = MSM_GSBI8_PHYS,
424 .end = MSM_GSBI8_PHYS + 4 - 1,
425 .flags = IORESOURCE_MEM,
426 },
427 {
428 .name = "qup_err_intr",
429 .start = GSBI8_QUP_IRQ,
430 .end = GSBI8_QUP_IRQ,
431 .flags = IORESOURCE_IRQ,
432 },
433};
434
435static struct resource gsbi9_qup_i2c_resources[] = {
436 {
437 .name = "qup_phys_addr",
438 .start = MSM_GSBI9_QUP_PHYS,
439 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
440 .flags = IORESOURCE_MEM,
441 },
442 {
443 .name = "gsbi_qup_i2c_addr",
444 .start = MSM_GSBI9_PHYS,
445 .end = MSM_GSBI9_PHYS + 4 - 1,
446 .flags = IORESOURCE_MEM,
447 },
448 {
449 .name = "qup_err_intr",
450 .start = GSBI9_QUP_IRQ,
451 .end = GSBI9_QUP_IRQ,
452 .flags = IORESOURCE_IRQ,
453 },
454};
455
456static struct resource gsbi12_qup_i2c_resources[] = {
457 {
458 .name = "qup_phys_addr",
459 .start = MSM_GSBI12_QUP_PHYS,
460 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
461 .flags = IORESOURCE_MEM,
462 },
463 {
464 .name = "gsbi_qup_i2c_addr",
465 .start = MSM_GSBI12_PHYS,
466 .end = MSM_GSBI12_PHYS + 4 - 1,
467 .flags = IORESOURCE_MEM,
468 },
469 {
470 .name = "qup_err_intr",
471 .start = GSBI12_QUP_IRQ,
472 .end = GSBI12_QUP_IRQ,
473 .flags = IORESOURCE_IRQ,
474 },
475};
476
477#ifdef CONFIG_MSM_BUS_SCALING
478static struct msm_bus_vectors grp3d_init_vectors[] = {
479 {
480 .src = MSM_BUS_MASTER_GRAPHICS_3D,
481 .dst = MSM_BUS_SLAVE_EBI_CH0,
482 .ab = 0,
483 .ib = 0,
484 },
485};
486
Lucille Sylvester293217d2011-08-19 17:50:52 -0600487static struct msm_bus_vectors grp3d_low_vectors[] = {
488 {
489 .src = MSM_BUS_MASTER_GRAPHICS_3D,
490 .dst = MSM_BUS_SLAVE_EBI_CH0,
491 .ab = 0,
492 .ib = 990000000U,
493 },
494};
495
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700496static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
497 {
498 .src = MSM_BUS_MASTER_GRAPHICS_3D,
499 .dst = MSM_BUS_SLAVE_EBI_CH0,
500 .ab = 0,
501 .ib = 1300000000U,
502 },
503};
504
505static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
506 {
507 .src = MSM_BUS_MASTER_GRAPHICS_3D,
508 .dst = MSM_BUS_SLAVE_EBI_CH0,
509 .ab = 0,
510 .ib = 2008000000U,
511 },
512};
513
514static struct msm_bus_vectors grp3d_max_vectors[] = {
515 {
516 .src = MSM_BUS_MASTER_GRAPHICS_3D,
517 .dst = MSM_BUS_SLAVE_EBI_CH0,
518 .ab = 0,
519 .ib = 2484000000U,
520 },
521};
522
523static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
524 {
525 ARRAY_SIZE(grp3d_init_vectors),
526 grp3d_init_vectors,
527 },
528 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600529 ARRAY_SIZE(grp3d_low_vectors),
530 grp3d_init_vectors,
531 },
532 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700533 ARRAY_SIZE(grp3d_nominal_low_vectors),
534 grp3d_nominal_low_vectors,
535 },
536 {
537 ARRAY_SIZE(grp3d_nominal_high_vectors),
538 grp3d_nominal_high_vectors,
539 },
540 {
541 ARRAY_SIZE(grp3d_max_vectors),
542 grp3d_max_vectors,
543 },
544};
545
546static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
547 grp3d_bus_scale_usecases,
548 ARRAY_SIZE(grp3d_bus_scale_usecases),
549 .name = "grp3d",
550};
551
552static struct msm_bus_vectors grp2d0_init_vectors[] = {
553 {
554 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
555 .dst = MSM_BUS_SLAVE_EBI_CH0,
556 .ab = 0,
557 .ib = 0,
558 },
559};
560
561static struct msm_bus_vectors grp2d0_max_vectors[] = {
562 {
563 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
564 .dst = MSM_BUS_SLAVE_EBI_CH0,
565 .ab = 0,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600566 .ib = 990000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700567 },
568};
569
570static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
571 {
572 ARRAY_SIZE(grp2d0_init_vectors),
573 grp2d0_init_vectors,
574 },
575 {
576 ARRAY_SIZE(grp2d0_max_vectors),
577 grp2d0_max_vectors,
578 },
579};
580
581static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
582 grp2d0_bus_scale_usecases,
583 ARRAY_SIZE(grp2d0_bus_scale_usecases),
584 .name = "grp2d0",
585};
586
587static struct msm_bus_vectors grp2d1_init_vectors[] = {
588 {
589 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
590 .dst = MSM_BUS_SLAVE_EBI_CH0,
591 .ab = 0,
592 .ib = 0,
593 },
594};
595
596static struct msm_bus_vectors grp2d1_max_vectors[] = {
597 {
598 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
599 .dst = MSM_BUS_SLAVE_EBI_CH0,
600 .ab = 0,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600601 .ib = 990000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700602 },
603};
604
605static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
606 {
607 ARRAY_SIZE(grp2d1_init_vectors),
608 grp2d1_init_vectors,
609 },
610 {
611 ARRAY_SIZE(grp2d1_max_vectors),
612 grp2d1_max_vectors,
613 },
614};
615
616static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
617 grp2d1_bus_scale_usecases,
618 ARRAY_SIZE(grp2d1_bus_scale_usecases),
619 .name = "grp2d1",
620};
621#endif
622
623#ifdef CONFIG_HW_RANDOM_MSM
624static struct resource rng_resources = {
625 .flags = IORESOURCE_MEM,
626 .start = MSM_PRNG_PHYS,
627 .end = MSM_PRNG_PHYS + SZ_512 - 1,
628};
629
630struct platform_device msm_device_rng = {
631 .name = "msm_rng",
632 .id = 0,
633 .num_resources = 1,
634 .resource = &rng_resources,
635};
636#endif
637
638static struct resource kgsl_3d0_resources[] = {
639 {
640 .name = KGSL_3D0_REG_MEMORY,
641 .start = 0x04300000, /* GFX3D address */
642 .end = 0x0431ffff,
643 .flags = IORESOURCE_MEM,
644 },
645 {
646 .name = KGSL_3D0_IRQ,
647 .start = GFX3D_IRQ,
648 .end = GFX3D_IRQ,
649 .flags = IORESOURCE_IRQ,
650 },
651};
652
653static struct kgsl_device_platform_data kgsl_3d0_pdata = {
654 .pwr_data = {
655 .pwrlevel = {
656 {
657 .gpu_freq = 266667000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600658 .bus_freq = 4,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700659 },
660 {
661 .gpu_freq = 228571000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600662 .bus_freq = 3,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700663 },
664 {
665 .gpu_freq = 200000000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600666 .bus_freq = 2,
667 },
668 {
669 .gpu_freq = 177778000,
670 .bus_freq = 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700671 },
672 {
673 .gpu_freq = 27000000,
674 .bus_freq = 0,
675 },
676 },
677 .init_level = 0,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600678 .num_levels = 5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700679 .set_grp_async = NULL,
680 .idle_timeout = HZ/5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700681 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700682 },
683 .clk = {
684 .name = {
Matt Wagantall9dc01632011-08-17 18:55:04 -0700685 .clk = "core_clk",
686 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700687 },
688#ifdef CONFIG_MSM_BUS_SCALING
689 .bus_scale_table = &grp3d_bus_scale_pdata,
690#endif
691 },
692 .imem_clk_name = {
693 .clk = NULL,
Matt Wagantall9dc01632011-08-17 18:55:04 -0700694 .pclk = "mem_iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700695 },
696};
697
698struct platform_device msm_kgsl_3d0 = {
699 .name = "kgsl-3d0",
700 .id = 0,
701 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
702 .resource = kgsl_3d0_resources,
703 .dev = {
704 .platform_data = &kgsl_3d0_pdata,
705 },
706};
707
708static struct resource kgsl_2d0_resources[] = {
709 {
710 .name = KGSL_2D0_REG_MEMORY,
711 .start = 0x04100000, /* Z180 base address */
712 .end = 0x04100FFF,
713 .flags = IORESOURCE_MEM,
714 },
715 {
716 .name = KGSL_2D0_IRQ,
717 .start = GFX2D0_IRQ,
718 .end = GFX2D0_IRQ,
719 .flags = IORESOURCE_IRQ,
720 },
721};
722
723static struct kgsl_device_platform_data kgsl_2d0_pdata = {
724 .pwr_data = {
725 .pwrlevel = {
726 {
727 .gpu_freq = 200000000,
728 .bus_freq = 1,
729 },
730 {
731 .gpu_freq = 200000000,
732 .bus_freq = 0,
733 },
734 },
735 .init_level = 0,
736 .num_levels = 2,
737 .set_grp_async = NULL,
738 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700739 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700740 },
741 .clk = {
742 .name = {
743 /* note: 2d clocks disabled on v1 */
Matt Wagantall9dc01632011-08-17 18:55:04 -0700744 .clk = "core_clk",
745 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700746 },
747#ifdef CONFIG_MSM_BUS_SCALING
748 .bus_scale_table = &grp2d0_bus_scale_pdata,
749#endif
750 },
751};
752
753struct platform_device msm_kgsl_2d0 = {
754 .name = "kgsl-2d0",
755 .id = 0,
756 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
757 .resource = kgsl_2d0_resources,
758 .dev = {
759 .platform_data = &kgsl_2d0_pdata,
760 },
761};
762
763static struct resource kgsl_2d1_resources[] = {
764 {
765 .name = KGSL_2D1_REG_MEMORY,
766 .start = 0x04200000, /* Z180 device 1 base address */
767 .end = 0x04200FFF,
768 .flags = IORESOURCE_MEM,
769 },
770 {
771 .name = KGSL_2D1_IRQ,
772 .start = GFX2D1_IRQ,
773 .end = GFX2D1_IRQ,
774 .flags = IORESOURCE_IRQ,
775 },
776};
777
778static struct kgsl_device_platform_data kgsl_2d1_pdata = {
779 .pwr_data = {
780 .pwrlevel = {
781 {
782 .gpu_freq = 200000000,
783 .bus_freq = 1,
784 },
785 {
786 .gpu_freq = 200000000,
787 .bus_freq = 0,
788 },
789 },
790 .init_level = 0,
791 .num_levels = 2,
792 .set_grp_async = NULL,
793 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700794 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700795 },
796 .clk = {
797 .name = {
798 .clk = "gfx2d1_clk",
799 .pclk = "gfx2d1_pclk",
800 },
801#ifdef CONFIG_MSM_BUS_SCALING
802 .bus_scale_table = &grp2d1_bus_scale_pdata,
803#endif
804 },
805};
806
807struct platform_device msm_kgsl_2d1 = {
808 .name = "kgsl-2d1",
809 .id = 1,
810 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
811 .resource = kgsl_2d1_resources,
812 .dev = {
813 .platform_data = &kgsl_2d1_pdata,
814 },
815};
816
817/*
818 * this a software workaround for not having two distinct board
819 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
820 * this workaround detects the cpu version to tell if the kernel is on a
821 * 8660v1, and should disable the 2d core. it is called from the board file
822 */
823void __init msm8x60_check_2d_hardware(void)
824{
825 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
826 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
827 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
828 kgsl_2d0_pdata.clk.name.clk = NULL;
829 kgsl_2d1_pdata.clk.name.clk = NULL;
830 }
831}
832
833/* Use GSBI3 QUP for /dev/i2c-0 */
834struct platform_device msm_gsbi3_qup_i2c_device = {
835 .name = "qup_i2c",
836 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
837 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
838 .resource = gsbi3_qup_i2c_resources,
839};
840
841/* Use GSBI4 QUP for /dev/i2c-1 */
842struct platform_device msm_gsbi4_qup_i2c_device = {
843 .name = "qup_i2c",
844 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
845 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
846 .resource = gsbi4_qup_i2c_resources,
847};
848
849/* Use GSBI8 QUP for /dev/i2c-3 */
850struct platform_device msm_gsbi8_qup_i2c_device = {
851 .name = "qup_i2c",
852 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
853 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
854 .resource = gsbi8_qup_i2c_resources,
855};
856
857/* Use GSBI9 QUP for /dev/i2c-2 */
858struct platform_device msm_gsbi9_qup_i2c_device = {
859 .name = "qup_i2c",
860 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
861 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
862 .resource = gsbi9_qup_i2c_resources,
863};
864
865/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
866struct platform_device msm_gsbi7_qup_i2c_device = {
867 .name = "qup_i2c",
868 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
869 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
870 .resource = gsbi7_qup_i2c_resources,
871};
872
873/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
874struct platform_device msm_gsbi12_qup_i2c_device = {
875 .name = "qup_i2c",
876 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
877 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
878 .resource = gsbi12_qup_i2c_resources,
879};
880
881#ifdef CONFIG_I2C_SSBI
882/* 8058 PMIC SSBI on /dev/i2c-6 */
883#define MSM_SSBI1_PMIC1C_PHYS 0x00500000
884static struct resource msm_ssbi1_resources[] = {
885 {
886 .name = "ssbi_base",
887 .start = MSM_SSBI1_PMIC1C_PHYS,
888 .end = MSM_SSBI1_PMIC1C_PHYS + SZ_4K - 1,
889 .flags = IORESOURCE_MEM,
890 },
891};
892
893struct platform_device msm_device_ssbi1 = {
894 .name = "i2c_ssbi",
895 .id = MSM_SSBI1_I2C_BUS_ID,
896 .num_resources = ARRAY_SIZE(msm_ssbi1_resources),
897 .resource = msm_ssbi1_resources,
898};
899
900/* 8901 PMIC SSBI on /dev/i2c-7 */
901#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
902static struct resource msm_ssbi2_resources[] = {
903 {
904 .name = "ssbi_base",
905 .start = MSM_SSBI2_PMIC2B_PHYS,
906 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
907 .flags = IORESOURCE_MEM,
908 },
909};
910
911struct platform_device msm_device_ssbi2 = {
912 .name = "i2c_ssbi",
913 .id = MSM_SSBI2_I2C_BUS_ID,
914 .num_resources = ARRAY_SIZE(msm_ssbi2_resources),
915 .resource = msm_ssbi2_resources,
916};
917
918/* CODEC SSBI on /dev/i2c-8 */
919#define MSM_SSBI3_PHYS 0x18700000
920static struct resource msm_ssbi3_resources[] = {
921 {
922 .name = "ssbi_base",
923 .start = MSM_SSBI3_PHYS,
924 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
925 .flags = IORESOURCE_MEM,
926 },
927};
928
929struct platform_device msm_device_ssbi3 = {
930 .name = "i2c_ssbi",
931 .id = MSM_SSBI3_I2C_BUS_ID,
932 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
933 .resource = msm_ssbi3_resources,
934};
935#endif /* CONFIG_I2C_SSBI */
936
937static struct resource gsbi1_qup_spi_resources[] = {
938 {
939 .name = "spi_base",
940 .start = MSM_GSBI1_QUP_PHYS,
941 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
942 .flags = IORESOURCE_MEM,
943 },
944 {
945 .name = "gsbi_base",
946 .start = MSM_GSBI1_PHYS,
947 .end = MSM_GSBI1_PHYS + 4 - 1,
948 .flags = IORESOURCE_MEM,
949 },
950 {
951 .name = "spi_irq_in",
952 .start = GSBI1_QUP_IRQ,
953 .end = GSBI1_QUP_IRQ,
954 .flags = IORESOURCE_IRQ,
955 },
956 {
957 .name = "spidm_channels",
958 .start = 5,
959 .end = 6,
960 .flags = IORESOURCE_DMA,
961 },
962 {
963 .name = "spidm_crci",
964 .start = 8,
965 .end = 7,
966 .flags = IORESOURCE_DMA,
967 },
968 {
969 .name = "spi_clk",
970 .start = 36,
971 .end = 36,
972 .flags = IORESOURCE_IO,
973 },
974 {
975 .name = "spi_cs",
976 .start = 35,
977 .end = 35,
978 .flags = IORESOURCE_IO,
979 },
980 {
981 .name = "spi_miso",
982 .start = 34,
983 .end = 34,
984 .flags = IORESOURCE_IO,
985 },
986 {
987 .name = "spi_mosi",
988 .start = 33,
989 .end = 33,
990 .flags = IORESOURCE_IO,
991 },
992};
993
994/* Use GSBI1 QUP for SPI-0 */
995struct platform_device msm_gsbi1_qup_spi_device = {
996 .name = "spi_qsd",
997 .id = 0,
998 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
999 .resource = gsbi1_qup_spi_resources,
1000};
1001
1002
1003static struct resource gsbi10_qup_spi_resources[] = {
1004 {
1005 .name = "spi_base",
1006 .start = MSM_GSBI10_QUP_PHYS,
1007 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1008 .flags = IORESOURCE_MEM,
1009 },
1010 {
1011 .name = "gsbi_base",
1012 .start = MSM_GSBI10_PHYS,
1013 .end = MSM_GSBI10_PHYS + 4 - 1,
1014 .flags = IORESOURCE_MEM,
1015 },
1016 {
1017 .name = "spi_irq_in",
1018 .start = GSBI10_QUP_IRQ,
1019 .end = GSBI10_QUP_IRQ,
1020 .flags = IORESOURCE_IRQ,
1021 },
1022 {
1023 .name = "spi_clk",
1024 .start = 73,
1025 .end = 73,
1026 .flags = IORESOURCE_IO,
1027 },
1028 {
1029 .name = "spi_cs",
1030 .start = 72,
1031 .end = 72,
1032 .flags = IORESOURCE_IO,
1033 },
1034 {
1035 .name = "spi_mosi",
1036 .start = 70,
1037 .end = 70,
1038 .flags = IORESOURCE_IO,
1039 },
1040};
1041
1042/* Use GSBI10 QUP for SPI-1 */
1043struct platform_device msm_gsbi10_qup_spi_device = {
1044 .name = "spi_qsd",
1045 .id = 1,
1046 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1047 .resource = gsbi10_qup_spi_resources,
1048};
1049#define MSM_SDC1_BASE 0x12400000
1050#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1051#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1052#define MSM_SDC2_BASE 0x12140000
1053#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1054#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1055#define MSM_SDC3_BASE 0x12180000
1056#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1057#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1058#define MSM_SDC4_BASE 0x121C0000
1059#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1060#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1061#define MSM_SDC5_BASE 0x12200000
1062#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1063#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1064
1065static struct resource resources_sdc1[] = {
1066 {
1067 .start = MSM_SDC1_BASE,
1068 .end = MSM_SDC1_DML_BASE - 1,
1069 .flags = IORESOURCE_MEM,
1070 },
1071 {
1072 .start = SDC1_IRQ_0,
1073 .end = SDC1_IRQ_0,
1074 .flags = IORESOURCE_IRQ,
1075 },
1076#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1077 {
1078 .name = "sdcc_dml_addr",
1079 .start = MSM_SDC1_DML_BASE,
1080 .end = MSM_SDC1_BAM_BASE - 1,
1081 .flags = IORESOURCE_MEM,
1082 },
1083 {
1084 .name = "sdcc_bam_addr",
1085 .start = MSM_SDC1_BAM_BASE,
1086 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1087 .flags = IORESOURCE_MEM,
1088 },
1089 {
1090 .name = "sdcc_bam_irq",
1091 .start = SDC1_BAM_IRQ,
1092 .end = SDC1_BAM_IRQ,
1093 .flags = IORESOURCE_IRQ,
1094 },
1095#else
1096 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001097 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001098 .start = DMOV_SDC1_CHAN,
1099 .end = DMOV_SDC1_CHAN,
1100 .flags = IORESOURCE_DMA,
1101 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001102 {
1103 .name = "sdcc_dma_crci",
1104 .start = DMOV_SDC1_CRCI,
1105 .end = DMOV_SDC1_CRCI,
1106 .flags = IORESOURCE_DMA,
1107 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001108#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1109};
1110
1111static struct resource resources_sdc2[] = {
1112 {
1113 .start = MSM_SDC2_BASE,
1114 .end = MSM_SDC2_DML_BASE - 1,
1115 .flags = IORESOURCE_MEM,
1116 },
1117 {
1118 .start = SDC2_IRQ_0,
1119 .end = SDC2_IRQ_0,
1120 .flags = IORESOURCE_IRQ,
1121 },
1122#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1123 {
1124 .name = "sdcc_dml_addr",
1125 .start = MSM_SDC2_DML_BASE,
1126 .end = MSM_SDC2_BAM_BASE - 1,
1127 .flags = IORESOURCE_MEM,
1128 },
1129 {
1130 .name = "sdcc_bam_addr",
1131 .start = MSM_SDC2_BAM_BASE,
1132 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1133 .flags = IORESOURCE_MEM,
1134 },
1135 {
1136 .name = "sdcc_bam_irq",
1137 .start = SDC2_BAM_IRQ,
1138 .end = SDC2_BAM_IRQ,
1139 .flags = IORESOURCE_IRQ,
1140 },
1141#else
1142 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001143 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001144 .start = DMOV_SDC2_CHAN,
1145 .end = DMOV_SDC2_CHAN,
1146 .flags = IORESOURCE_DMA,
1147 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001148 {
1149 .name = "sdcc_dma_crci",
1150 .start = DMOV_SDC2_CRCI,
1151 .end = DMOV_SDC2_CRCI,
1152 .flags = IORESOURCE_DMA,
1153 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001154#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1155};
1156
1157static struct resource resources_sdc3[] = {
1158 {
1159 .start = MSM_SDC3_BASE,
1160 .end = MSM_SDC3_DML_BASE - 1,
1161 .flags = IORESOURCE_MEM,
1162 },
1163 {
1164 .start = SDC3_IRQ_0,
1165 .end = SDC3_IRQ_0,
1166 .flags = IORESOURCE_IRQ,
1167 },
1168#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1169 {
1170 .name = "sdcc_dml_addr",
1171 .start = MSM_SDC3_DML_BASE,
1172 .end = MSM_SDC3_BAM_BASE - 1,
1173 .flags = IORESOURCE_MEM,
1174 },
1175 {
1176 .name = "sdcc_bam_addr",
1177 .start = MSM_SDC3_BAM_BASE,
1178 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1179 .flags = IORESOURCE_MEM,
1180 },
1181 {
1182 .name = "sdcc_bam_irq",
1183 .start = SDC3_BAM_IRQ,
1184 .end = SDC3_BAM_IRQ,
1185 .flags = IORESOURCE_IRQ,
1186 },
1187#else
1188 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001189 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001190 .start = DMOV_SDC3_CHAN,
1191 .end = DMOV_SDC3_CHAN,
1192 .flags = IORESOURCE_DMA,
1193 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001194 {
1195 .name = "sdcc_dma_crci",
1196 .start = DMOV_SDC3_CRCI,
1197 .end = DMOV_SDC3_CRCI,
1198 .flags = IORESOURCE_DMA,
1199 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001200#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1201};
1202
1203static struct resource resources_sdc4[] = {
1204 {
1205 .start = MSM_SDC4_BASE,
1206 .end = MSM_SDC4_DML_BASE - 1,
1207 .flags = IORESOURCE_MEM,
1208 },
1209 {
1210 .start = SDC4_IRQ_0,
1211 .end = SDC4_IRQ_0,
1212 .flags = IORESOURCE_IRQ,
1213 },
1214#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1215 {
1216 .name = "sdcc_dml_addr",
1217 .start = MSM_SDC4_DML_BASE,
1218 .end = MSM_SDC4_BAM_BASE - 1,
1219 .flags = IORESOURCE_MEM,
1220 },
1221 {
1222 .name = "sdcc_bam_addr",
1223 .start = MSM_SDC4_BAM_BASE,
1224 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1225 .flags = IORESOURCE_MEM,
1226 },
1227 {
1228 .name = "sdcc_bam_irq",
1229 .start = SDC4_BAM_IRQ,
1230 .end = SDC4_BAM_IRQ,
1231 .flags = IORESOURCE_IRQ,
1232 },
1233#else
1234 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001235 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001236 .start = DMOV_SDC4_CHAN,
1237 .end = DMOV_SDC4_CHAN,
1238 .flags = IORESOURCE_DMA,
1239 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001240 {
1241 .name = "sdcc_dma_crci",
1242 .start = DMOV_SDC4_CRCI,
1243 .end = DMOV_SDC4_CRCI,
1244 .flags = IORESOURCE_DMA,
1245 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001246#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1247};
1248
1249static struct resource resources_sdc5[] = {
1250 {
1251 .start = MSM_SDC5_BASE,
1252 .end = MSM_SDC5_DML_BASE - 1,
1253 .flags = IORESOURCE_MEM,
1254 },
1255 {
1256 .start = SDC5_IRQ_0,
1257 .end = SDC5_IRQ_0,
1258 .flags = IORESOURCE_IRQ,
1259 },
1260#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1261 {
1262 .name = "sdcc_dml_addr",
1263 .start = MSM_SDC5_DML_BASE,
1264 .end = MSM_SDC5_BAM_BASE - 1,
1265 .flags = IORESOURCE_MEM,
1266 },
1267 {
1268 .name = "sdcc_bam_addr",
1269 .start = MSM_SDC5_BAM_BASE,
1270 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1271 .flags = IORESOURCE_MEM,
1272 },
1273 {
1274 .name = "sdcc_bam_irq",
1275 .start = SDC5_BAM_IRQ,
1276 .end = SDC5_BAM_IRQ,
1277 .flags = IORESOURCE_IRQ,
1278 },
1279#else
1280 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001281 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001282 .start = DMOV_SDC5_CHAN,
1283 .end = DMOV_SDC5_CHAN,
1284 .flags = IORESOURCE_DMA,
1285 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001286 {
1287 .name = "sdcc_dma_crci",
1288 .start = DMOV_SDC5_CRCI,
1289 .end = DMOV_SDC5_CRCI,
1290 .flags = IORESOURCE_DMA,
1291 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001292#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1293};
1294
1295struct platform_device msm_device_sdc1 = {
1296 .name = "msm_sdcc",
1297 .id = 1,
1298 .num_resources = ARRAY_SIZE(resources_sdc1),
1299 .resource = resources_sdc1,
1300 .dev = {
1301 .coherent_dma_mask = 0xffffffff,
1302 },
1303};
1304
1305struct platform_device msm_device_sdc2 = {
1306 .name = "msm_sdcc",
1307 .id = 2,
1308 .num_resources = ARRAY_SIZE(resources_sdc2),
1309 .resource = resources_sdc2,
1310 .dev = {
1311 .coherent_dma_mask = 0xffffffff,
1312 },
1313};
1314
1315struct platform_device msm_device_sdc3 = {
1316 .name = "msm_sdcc",
1317 .id = 3,
1318 .num_resources = ARRAY_SIZE(resources_sdc3),
1319 .resource = resources_sdc3,
1320 .dev = {
1321 .coherent_dma_mask = 0xffffffff,
1322 },
1323};
1324
1325struct platform_device msm_device_sdc4 = {
1326 .name = "msm_sdcc",
1327 .id = 4,
1328 .num_resources = ARRAY_SIZE(resources_sdc4),
1329 .resource = resources_sdc4,
1330 .dev = {
1331 .coherent_dma_mask = 0xffffffff,
1332 },
1333};
1334
1335struct platform_device msm_device_sdc5 = {
1336 .name = "msm_sdcc",
1337 .id = 5,
1338 .num_resources = ARRAY_SIZE(resources_sdc5),
1339 .resource = resources_sdc5,
1340 .dev = {
1341 .coherent_dma_mask = 0xffffffff,
1342 },
1343};
1344
1345static struct platform_device *msm_sdcc_devices[] __initdata = {
1346 &msm_device_sdc1,
1347 &msm_device_sdc2,
1348 &msm_device_sdc3,
1349 &msm_device_sdc4,
1350 &msm_device_sdc5,
1351};
1352
1353int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1354{
1355 struct platform_device *pdev;
1356
1357 if (controller < 1 || controller > 5)
1358 return -EINVAL;
1359
1360 pdev = msm_sdcc_devices[controller-1];
1361 pdev->dev.platform_data = plat;
1362 return platform_device_register(pdev);
1363}
1364
1365#define MIPI_DSI_HW_BASE 0x04700000
1366#define ROTATOR_HW_BASE 0x04E00000
1367#define TVENC_HW_BASE 0x04F00000
1368#define MDP_HW_BASE 0x05100000
1369
1370static struct resource msm_mipi_dsi_resources[] = {
1371 {
1372 .name = "mipi_dsi",
1373 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001374 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001375 .flags = IORESOURCE_MEM,
1376 },
1377 {
1378 .start = DSI_IRQ,
1379 .end = DSI_IRQ,
1380 .flags = IORESOURCE_IRQ,
1381 },
1382};
1383
1384static struct platform_device msm_mipi_dsi_device = {
1385 .name = "mipi_dsi",
1386 .id = 1,
1387 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1388 .resource = msm_mipi_dsi_resources,
1389};
1390
1391static struct resource msm_mdp_resources[] = {
1392 {
1393 .name = "mdp",
1394 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001395 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001396 .flags = IORESOURCE_MEM,
1397 },
1398 {
1399 .start = INT_MDP,
1400 .end = INT_MDP,
1401 .flags = IORESOURCE_IRQ,
1402 },
1403};
1404
1405static struct platform_device msm_mdp_device = {
1406 .name = "mdp",
1407 .id = 0,
1408 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1409 .resource = msm_mdp_resources,
1410};
1411#ifdef CONFIG_MSM_ROTATOR
1412static struct resource resources_msm_rotator[] = {
1413 {
1414 .start = 0x04E00000,
1415 .end = 0x04F00000 - 1,
1416 .flags = IORESOURCE_MEM,
1417 },
1418 {
1419 .start = ROT_IRQ,
1420 .end = ROT_IRQ,
1421 .flags = IORESOURCE_IRQ,
1422 },
1423};
1424
1425static struct msm_rot_clocks rotator_clocks[] = {
1426 {
1427 .clk_name = "rot_clk",
1428 .clk_type = ROTATOR_CORE_CLK,
1429 .clk_rate = 160 * 1000 * 1000,
1430 },
1431 {
1432 .clk_name = "rotator_pclk",
1433 .clk_type = ROTATOR_PCLK,
1434 .clk_rate = 0,
1435 },
1436};
1437
1438static struct msm_rotator_platform_data rotator_pdata = {
1439 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1440 .hardware_version_number = 0x01010307,
1441 .rotator_clks = rotator_clocks,
1442 .regulator_name = "fs_rot",
1443};
1444
1445struct platform_device msm_rotator_device = {
1446 .name = "msm_rotator",
1447 .id = 0,
1448 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1449 .resource = resources_msm_rotator,
1450 .dev = {
1451 .platform_data = &rotator_pdata,
1452 },
1453};
1454#endif
1455
1456
1457/* Sensors DSPS platform data */
1458#ifdef CONFIG_MSM_DSPS
1459
1460#define PPSS_REG_PHYS_BASE 0x12080000
1461
1462#define MHZ (1000*1000)
1463
1464static struct dsps_clk_info dsps_clks[] = {
1465 {
1466 .name = "ppss_pclk",
1467 .rate = 0, /* no rate just on/off */
1468 },
1469 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001470 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001471 .rate = 0, /* no rate just on/off */
1472 },
1473 {
1474 .name = "gsbi_qup_clk",
1475 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1476 },
1477 {
1478 .name = "dfab_dsps_clk",
1479 .rate = 64 * MHZ, /* Same rate as USB. */
1480 }
1481};
1482
1483static struct dsps_regulator_info dsps_regs[] = {
1484 {
1485 .name = "8058_l5",
1486 .volt = 2850000, /* in uV */
1487 },
1488 {
1489 .name = "8058_s3",
1490 .volt = 1800000, /* in uV */
1491 }
1492};
1493
1494/*
1495 * Note: GPIOs field is intialized in run-time at the function
1496 * msm8x60_init_dsps().
1497 */
1498
1499struct msm_dsps_platform_data msm_dsps_pdata = {
1500 .clks = dsps_clks,
1501 .clks_num = ARRAY_SIZE(dsps_clks),
1502 .gpios = NULL,
1503 .gpios_num = 0,
1504 .regs = dsps_regs,
1505 .regs_num = ARRAY_SIZE(dsps_regs),
1506 .signature = DSPS_SIGNATURE,
1507};
1508
1509static struct resource msm_dsps_resources[] = {
1510 {
1511 .start = PPSS_REG_PHYS_BASE,
1512 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1513 .name = "ppss_reg",
1514 .flags = IORESOURCE_MEM,
1515 },
1516};
1517
1518struct platform_device msm_dsps_device = {
1519 .name = "msm_dsps",
1520 .id = 0,
1521 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1522 .resource = msm_dsps_resources,
1523 .dev.platform_data = &msm_dsps_pdata,
1524};
1525
1526#endif /* CONFIG_MSM_DSPS */
1527
1528#ifdef CONFIG_FB_MSM_TVOUT
1529static struct resource msm_tvenc_resources[] = {
1530 {
1531 .name = "tvenc",
1532 .start = TVENC_HW_BASE,
1533 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1534 .flags = IORESOURCE_MEM,
1535 }
1536};
1537
1538static struct resource tvout_device_resources[] = {
1539 {
1540 .name = "tvout_device_irq",
1541 .start = TV_ENC_IRQ,
1542 .end = TV_ENC_IRQ,
1543 .flags = IORESOURCE_IRQ,
1544 },
1545};
1546#endif
1547static void __init msm_register_device(struct platform_device *pdev, void *data)
1548{
1549 int ret;
1550
1551 pdev->dev.platform_data = data;
1552
1553 ret = platform_device_register(pdev);
1554 if (ret)
1555 dev_err(&pdev->dev,
1556 "%s: platform_device_register() failed = %d\n",
1557 __func__, ret);
1558}
1559
1560static struct platform_device msm_lcdc_device = {
1561 .name = "lcdc",
1562 .id = 0,
1563};
1564
1565#ifdef CONFIG_FB_MSM_TVOUT
1566static struct platform_device msm_tvenc_device = {
1567 .name = "tvenc",
1568 .id = 0,
1569 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1570 .resource = msm_tvenc_resources,
1571};
1572
1573static struct platform_device msm_tvout_device = {
1574 .name = "tvout_device",
1575 .id = 0,
1576 .num_resources = ARRAY_SIZE(tvout_device_resources),
1577 .resource = tvout_device_resources,
1578};
1579#endif
1580
1581#ifdef CONFIG_MSM_BUS_SCALING
1582static struct platform_device msm_dtv_device = {
1583 .name = "dtv",
1584 .id = 0,
1585};
1586#endif
1587
1588void __init msm_fb_register_device(char *name, void *data)
1589{
1590 if (!strncmp(name, "mdp", 3))
1591 msm_register_device(&msm_mdp_device, data);
1592 else if (!strncmp(name, "lcdc", 4))
1593 msm_register_device(&msm_lcdc_device, data);
1594 else if (!strncmp(name, "mipi_dsi", 8))
1595 msm_register_device(&msm_mipi_dsi_device, data);
1596#ifdef CONFIG_FB_MSM_TVOUT
1597 else if (!strncmp(name, "tvenc", 5))
1598 msm_register_device(&msm_tvenc_device, data);
1599 else if (!strncmp(name, "tvout_device", 12))
1600 msm_register_device(&msm_tvout_device, data);
1601#endif
1602#ifdef CONFIG_MSM_BUS_SCALING
1603 else if (!strncmp(name, "dtv", 3))
1604 msm_register_device(&msm_dtv_device, data);
1605#endif
1606 else
1607 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1608}
1609
1610static struct resource resources_otg[] = {
1611 {
1612 .start = 0x12500000,
1613 .end = 0x12500000 + SZ_1K - 1,
1614 .flags = IORESOURCE_MEM,
1615 },
1616 {
1617 .start = USB1_HS_IRQ,
1618 .end = USB1_HS_IRQ,
1619 .flags = IORESOURCE_IRQ,
1620 },
1621};
1622
1623struct platform_device msm_device_otg = {
1624 .name = "msm_otg",
1625 .id = -1,
1626 .num_resources = ARRAY_SIZE(resources_otg),
1627 .resource = resources_otg,
1628};
1629
1630static u64 dma_mask = 0xffffffffULL;
1631struct platform_device msm_device_gadget_peripheral = {
1632 .name = "msm_hsusb",
1633 .id = -1,
1634 .dev = {
1635 .dma_mask = &dma_mask,
1636 .coherent_dma_mask = 0xffffffffULL,
1637 },
1638};
1639#ifdef CONFIG_USB_EHCI_MSM_72K
1640static struct resource resources_hsusb_host[] = {
1641 {
1642 .start = 0x12500000,
1643 .end = 0x12500000 + SZ_1K - 1,
1644 .flags = IORESOURCE_MEM,
1645 },
1646 {
1647 .start = USB1_HS_IRQ,
1648 .end = USB1_HS_IRQ,
1649 .flags = IORESOURCE_IRQ,
1650 },
1651};
1652
1653struct platform_device msm_device_hsusb_host = {
1654 .name = "msm_hsusb_host",
1655 .id = 0,
1656 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1657 .resource = resources_hsusb_host,
1658 .dev = {
1659 .dma_mask = &dma_mask,
1660 .coherent_dma_mask = 0xffffffffULL,
1661 },
1662};
1663
1664static struct platform_device *msm_host_devices[] = {
1665 &msm_device_hsusb_host,
1666};
1667
1668int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1669{
1670 struct platform_device *pdev;
1671
1672 pdev = msm_host_devices[host];
1673 if (!pdev)
1674 return -ENODEV;
1675 pdev->dev.platform_data = plat;
1676 return platform_device_register(pdev);
1677}
1678#endif
1679
1680#define MSM_TSIF0_PHYS (0x18200000)
1681#define MSM_TSIF1_PHYS (0x18201000)
1682#define MSM_TSIF_SIZE (0x200)
1683#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1684
1685#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1686 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1687#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1688 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1689#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1690 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1691#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1692 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1693#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1694 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1695#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1696 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1697#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1698 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1699#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1700 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1701
1702static const struct msm_gpio tsif0_gpios[] = {
1703 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1704 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1705 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1706 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1707};
1708
1709static const struct msm_gpio tsif1_gpios[] = {
1710 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1711 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1712 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1713 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1714};
1715
1716static void tsif_release(struct device *dev)
1717{
1718}
1719
1720static void tsif_init1(struct msm_tsif_platform_data *data)
1721{
1722 int val;
1723
1724 /* configure mux to use correct tsif instance */
1725 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1726 val |= 0x80000000;
1727 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1728}
1729
1730struct msm_tsif_platform_data tsif1_platform_data = {
1731 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1732 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001733 .tsif_pclk = "iface_clk",
1734 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001735 .init = tsif_init1
1736};
1737
1738struct resource tsif1_resources[] = {
1739 [0] = {
1740 .flags = IORESOURCE_IRQ,
1741 .start = TSIF2_IRQ,
1742 .end = TSIF2_IRQ,
1743 },
1744 [1] = {
1745 .flags = IORESOURCE_MEM,
1746 .start = MSM_TSIF1_PHYS,
1747 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1748 },
1749 [2] = {
1750 .flags = IORESOURCE_DMA,
1751 .start = DMOV_TSIF_CHAN,
1752 .end = DMOV_TSIF_CRCI,
1753 },
1754};
1755
1756static void tsif_init0(struct msm_tsif_platform_data *data)
1757{
1758 int val;
1759
1760 /* configure mux to use correct tsif instance */
1761 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1762 val &= 0x7FFFFFFF;
1763 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1764}
1765
1766struct msm_tsif_platform_data tsif0_platform_data = {
1767 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1768 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001769 .tsif_pclk = "iface_clk",
1770 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001771 .init = tsif_init0
1772};
1773struct resource tsif0_resources[] = {
1774 [0] = {
1775 .flags = IORESOURCE_IRQ,
1776 .start = TSIF1_IRQ,
1777 .end = TSIF1_IRQ,
1778 },
1779 [1] = {
1780 .flags = IORESOURCE_MEM,
1781 .start = MSM_TSIF0_PHYS,
1782 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1783 },
1784 [2] = {
1785 .flags = IORESOURCE_DMA,
1786 .start = DMOV_TSIF_CHAN,
1787 .end = DMOV_TSIF_CRCI,
1788 },
1789};
1790
1791struct platform_device msm_device_tsif[2] = {
1792 {
1793 .name = "msm_tsif",
1794 .id = 0,
1795 .num_resources = ARRAY_SIZE(tsif0_resources),
1796 .resource = tsif0_resources,
1797 .dev = {
1798 .release = tsif_release,
1799 .platform_data = &tsif0_platform_data
1800 },
1801 },
1802 {
1803 .name = "msm_tsif",
1804 .id = 1,
1805 .num_resources = ARRAY_SIZE(tsif1_resources),
1806 .resource = tsif1_resources,
1807 .dev = {
1808 .release = tsif_release,
1809 .platform_data = &tsif1_platform_data
1810 },
1811 }
1812};
1813
1814struct platform_device msm_device_smd = {
1815 .name = "msm_smd",
1816 .id = -1,
1817};
1818
1819struct resource msm_dmov_resource_adm0[] = {
1820 {
1821 .start = INT_ADM0_AARM,
1822 .end = (resource_size_t)MSM_DMOV_ADM0_BASE,
1823 .flags = IORESOURCE_IRQ,
1824 },
1825};
1826
1827struct resource msm_dmov_resource_adm1[] = {
1828 {
1829 .start = INT_ADM1_AARM,
1830 .end = (resource_size_t)MSM_DMOV_ADM1_BASE,
1831 .flags = IORESOURCE_IRQ,
1832 },
1833};
1834
1835struct platform_device msm_device_dmov_adm0 = {
1836 .name = "msm_dmov",
1837 .id = 0,
1838 .resource = msm_dmov_resource_adm0,
1839 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
1840};
1841
1842struct platform_device msm_device_dmov_adm1 = {
1843 .name = "msm_dmov",
1844 .id = 1,
1845 .resource = msm_dmov_resource_adm1,
1846 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
1847};
1848
1849/* MSM Video core device */
1850#ifdef CONFIG_MSM_BUS_SCALING
1851static struct msm_bus_vectors vidc_init_vectors[] = {
1852 {
1853 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1854 .dst = MSM_BUS_SLAVE_SMI,
1855 .ab = 0,
1856 .ib = 0,
1857 },
1858 {
1859 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1860 .dst = MSM_BUS_SLAVE_SMI,
1861 .ab = 0,
1862 .ib = 0,
1863 },
1864 {
1865 .src = MSM_BUS_MASTER_AMPSS_M0,
1866 .dst = MSM_BUS_SLAVE_EBI_CH0,
1867 .ab = 0,
1868 .ib = 0,
1869 },
1870 {
1871 .src = MSM_BUS_MASTER_AMPSS_M0,
1872 .dst = MSM_BUS_SLAVE_SMI,
1873 .ab = 0,
1874 .ib = 0,
1875 },
1876};
1877static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1878 {
1879 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1880 .dst = MSM_BUS_SLAVE_SMI,
1881 .ab = 54525952,
1882 .ib = 436207616,
1883 },
1884 {
1885 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1886 .dst = MSM_BUS_SLAVE_SMI,
1887 .ab = 72351744,
1888 .ib = 289406976,
1889 },
1890 {
1891 .src = MSM_BUS_MASTER_AMPSS_M0,
1892 .dst = MSM_BUS_SLAVE_EBI_CH0,
1893 .ab = 500000,
1894 .ib = 1000000,
1895 },
1896 {
1897 .src = MSM_BUS_MASTER_AMPSS_M0,
1898 .dst = MSM_BUS_SLAVE_SMI,
1899 .ab = 500000,
1900 .ib = 1000000,
1901 },
1902};
1903static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1904 {
1905 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1906 .dst = MSM_BUS_SLAVE_SMI,
1907 .ab = 40894464,
1908 .ib = 327155712,
1909 },
1910 {
1911 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1912 .dst = MSM_BUS_SLAVE_SMI,
1913 .ab = 48234496,
1914 .ib = 192937984,
1915 },
1916 {
1917 .src = MSM_BUS_MASTER_AMPSS_M0,
1918 .dst = MSM_BUS_SLAVE_EBI_CH0,
1919 .ab = 500000,
1920 .ib = 2000000,
1921 },
1922 {
1923 .src = MSM_BUS_MASTER_AMPSS_M0,
1924 .dst = MSM_BUS_SLAVE_SMI,
1925 .ab = 500000,
1926 .ib = 2000000,
1927 },
1928};
1929static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1930 {
1931 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1932 .dst = MSM_BUS_SLAVE_SMI,
1933 .ab = 163577856,
1934 .ib = 1308622848,
1935 },
1936 {
1937 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1938 .dst = MSM_BUS_SLAVE_SMI,
1939 .ab = 219152384,
1940 .ib = 876609536,
1941 },
1942 {
1943 .src = MSM_BUS_MASTER_AMPSS_M0,
1944 .dst = MSM_BUS_SLAVE_EBI_CH0,
1945 .ab = 1750000,
1946 .ib = 3500000,
1947 },
1948 {
1949 .src = MSM_BUS_MASTER_AMPSS_M0,
1950 .dst = MSM_BUS_SLAVE_SMI,
1951 .ab = 1750000,
1952 .ib = 3500000,
1953 },
1954};
1955static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1956 {
1957 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1958 .dst = MSM_BUS_SLAVE_SMI,
1959 .ab = 121634816,
1960 .ib = 973078528,
1961 },
1962 {
1963 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1964 .dst = MSM_BUS_SLAVE_SMI,
1965 .ab = 155189248,
1966 .ib = 620756992,
1967 },
1968 {
1969 .src = MSM_BUS_MASTER_AMPSS_M0,
1970 .dst = MSM_BUS_SLAVE_EBI_CH0,
1971 .ab = 1750000,
1972 .ib = 7000000,
1973 },
1974 {
1975 .src = MSM_BUS_MASTER_AMPSS_M0,
1976 .dst = MSM_BUS_SLAVE_SMI,
1977 .ab = 1750000,
1978 .ib = 7000000,
1979 },
1980};
1981static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1982 {
1983 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1984 .dst = MSM_BUS_SLAVE_SMI,
1985 .ab = 372244480,
1986 .ib = 1861222400,
1987 },
1988 {
1989 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1990 .dst = MSM_BUS_SLAVE_SMI,
1991 .ab = 501219328,
1992 .ib = 2004877312,
1993 },
1994 {
1995 .src = MSM_BUS_MASTER_AMPSS_M0,
1996 .dst = MSM_BUS_SLAVE_EBI_CH0,
1997 .ab = 2500000,
1998 .ib = 5000000,
1999 },
2000 {
2001 .src = MSM_BUS_MASTER_AMPSS_M0,
2002 .dst = MSM_BUS_SLAVE_SMI,
2003 .ab = 2500000,
2004 .ib = 5000000,
2005 },
2006};
2007static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2008 {
2009 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2010 .dst = MSM_BUS_SLAVE_SMI,
2011 .ab = 222298112,
2012 .ib = 1778384896,
2013 },
2014 {
2015 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2016 .dst = MSM_BUS_SLAVE_SMI,
2017 .ab = 330301440,
2018 .ib = 1321205760,
2019 },
2020 {
2021 .src = MSM_BUS_MASTER_AMPSS_M0,
2022 .dst = MSM_BUS_SLAVE_EBI_CH0,
2023 .ab = 2500000,
2024 .ib = 700000000,
2025 },
2026 {
2027 .src = MSM_BUS_MASTER_AMPSS_M0,
2028 .dst = MSM_BUS_SLAVE_SMI,
2029 .ab = 2500000,
2030 .ib = 10000000,
2031 },
2032};
2033
2034static struct msm_bus_paths vidc_bus_client_config[] = {
2035 {
2036 ARRAY_SIZE(vidc_init_vectors),
2037 vidc_init_vectors,
2038 },
2039 {
2040 ARRAY_SIZE(vidc_venc_vga_vectors),
2041 vidc_venc_vga_vectors,
2042 },
2043 {
2044 ARRAY_SIZE(vidc_vdec_vga_vectors),
2045 vidc_vdec_vga_vectors,
2046 },
2047 {
2048 ARRAY_SIZE(vidc_venc_720p_vectors),
2049 vidc_venc_720p_vectors,
2050 },
2051 {
2052 ARRAY_SIZE(vidc_vdec_720p_vectors),
2053 vidc_vdec_720p_vectors,
2054 },
2055 {
2056 ARRAY_SIZE(vidc_venc_1080p_vectors),
2057 vidc_venc_1080p_vectors,
2058 },
2059 {
2060 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2061 vidc_vdec_1080p_vectors,
2062 },
2063};
2064
2065static struct msm_bus_scale_pdata vidc_bus_client_data = {
2066 vidc_bus_client_config,
2067 ARRAY_SIZE(vidc_bus_client_config),
2068 .name = "vidc",
2069};
2070
2071#endif
2072
2073#define MSM_VIDC_BASE_PHYS 0x04400000
2074#define MSM_VIDC_BASE_SIZE 0x00100000
2075
2076static struct resource msm_device_vidc_resources[] = {
2077 {
2078 .start = MSM_VIDC_BASE_PHYS,
2079 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2080 .flags = IORESOURCE_MEM,
2081 },
2082 {
2083 .start = VCODEC_IRQ,
2084 .end = VCODEC_IRQ,
2085 .flags = IORESOURCE_IRQ,
2086 },
2087};
2088
2089struct msm_vidc_platform_data vidc_platform_data = {
2090#ifdef CONFIG_MSM_BUS_SCALING
2091 .vidc_bus_client_pdata = &vidc_bus_client_data,
2092#endif
2093 .memtype = MEMTYPE_SMI_KERNEL
2094};
2095
2096struct platform_device msm_device_vidc = {
2097 .name = "msm_vidc",
2098 .id = 0,
2099 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2100 .resource = msm_device_vidc_resources,
2101 .dev = {
2102 .platform_data = &vidc_platform_data,
2103 },
2104};
2105
2106#if defined(CONFIG_MSM_RPM_STATS_LOG)
2107static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2108 .phys_addr_base = 0x00107E04,
2109 .phys_size = SZ_8K,
2110};
2111
2112struct platform_device msm_rpm_stat_device = {
2113 .name = "msm_rpm_stat",
2114 .id = -1,
2115 .dev = {
2116 .platform_data = &msm_rpm_stat_pdata,
2117 },
2118};
2119#endif
2120
2121#ifdef CONFIG_MSM_MPM
2122static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
2123 [1] = MSM_GPIO_TO_INT(61),
2124 [4] = MSM_GPIO_TO_INT(87),
2125 [5] = MSM_GPIO_TO_INT(88),
2126 [6] = MSM_GPIO_TO_INT(89),
2127 [7] = MSM_GPIO_TO_INT(90),
2128 [8] = MSM_GPIO_TO_INT(91),
2129 [9] = MSM_GPIO_TO_INT(34),
2130 [10] = MSM_GPIO_TO_INT(38),
2131 [11] = MSM_GPIO_TO_INT(42),
2132 [12] = MSM_GPIO_TO_INT(46),
2133 [13] = MSM_GPIO_TO_INT(50),
2134 [14] = MSM_GPIO_TO_INT(54),
2135 [15] = MSM_GPIO_TO_INT(58),
2136 [16] = MSM_GPIO_TO_INT(63),
2137 [17] = MSM_GPIO_TO_INT(160),
2138 [18] = MSM_GPIO_TO_INT(162),
2139 [19] = MSM_GPIO_TO_INT(144),
2140 [20] = MSM_GPIO_TO_INT(146),
2141 [25] = USB1_HS_IRQ,
2142 [26] = TV_ENC_IRQ,
2143 [27] = HDMI_IRQ,
2144 [29] = MSM_GPIO_TO_INT(123),
2145 [30] = MSM_GPIO_TO_INT(172),
2146 [31] = MSM_GPIO_TO_INT(99),
2147 [32] = MSM_GPIO_TO_INT(96),
2148 [33] = MSM_GPIO_TO_INT(67),
2149 [34] = MSM_GPIO_TO_INT(71),
2150 [35] = MSM_GPIO_TO_INT(105),
2151 [36] = MSM_GPIO_TO_INT(117),
2152 [37] = MSM_GPIO_TO_INT(29),
2153 [38] = MSM_GPIO_TO_INT(30),
2154 [39] = MSM_GPIO_TO_INT(31),
2155 [40] = MSM_GPIO_TO_INT(37),
2156 [41] = MSM_GPIO_TO_INT(40),
2157 [42] = MSM_GPIO_TO_INT(41),
2158 [43] = MSM_GPIO_TO_INT(45),
2159 [44] = MSM_GPIO_TO_INT(51),
2160 [45] = MSM_GPIO_TO_INT(52),
2161 [46] = MSM_GPIO_TO_INT(57),
2162 [47] = MSM_GPIO_TO_INT(73),
2163 [48] = MSM_GPIO_TO_INT(93),
2164 [49] = MSM_GPIO_TO_INT(94),
2165 [50] = MSM_GPIO_TO_INT(103),
2166 [51] = MSM_GPIO_TO_INT(104),
2167 [52] = MSM_GPIO_TO_INT(106),
2168 [53] = MSM_GPIO_TO_INT(115),
2169 [54] = MSM_GPIO_TO_INT(124),
2170 [55] = MSM_GPIO_TO_INT(125),
2171 [56] = MSM_GPIO_TO_INT(126),
2172 [57] = MSM_GPIO_TO_INT(127),
2173 [58] = MSM_GPIO_TO_INT(128),
2174 [59] = MSM_GPIO_TO_INT(129),
2175};
2176
2177static uint16_t msm_mpm_bypassed_apps_irqs[] = {
2178 TLMM_MSM_SUMMARY_IRQ,
2179 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2180 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2181 RPM_SCSS_CPU0_GP_LOW_IRQ,
2182 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2183 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2184 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2185 RPM_SCSS_CPU1_GP_LOW_IRQ,
2186 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2187 MARM_SCSS_GP_IRQ_0,
2188 MARM_SCSS_GP_IRQ_1,
2189 MARM_SCSS_GP_IRQ_2,
2190 MARM_SCSS_GP_IRQ_3,
2191 MARM_SCSS_GP_IRQ_4,
2192 MARM_SCSS_GP_IRQ_5,
2193 MARM_SCSS_GP_IRQ_6,
2194 MARM_SCSS_GP_IRQ_7,
2195 MARM_SCSS_GP_IRQ_8,
2196 MARM_SCSS_GP_IRQ_9,
2197 LPASS_SCSS_GP_LOW_IRQ,
2198 LPASS_SCSS_GP_MEDIUM_IRQ,
2199 LPASS_SCSS_GP_HIGH_IRQ,
2200 SDC4_IRQ_0,
2201 SPS_MTI_31,
2202};
2203
2204struct msm_mpm_device_data msm_mpm_dev_data = {
2205 .irqs_m2a = msm_mpm_irqs_m2a,
2206 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2207 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2208 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2209 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2210 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2211 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2212 .mpm_apps_ipc_val = BIT(1),
2213 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2214
2215};
2216#endif
2217
2218
2219#ifdef CONFIG_MSM_BUS_SCALING
2220struct platform_device msm_bus_sys_fabric = {
2221 .name = "msm_bus_fabric",
2222 .id = MSM_BUS_FAB_SYSTEM,
2223};
2224struct platform_device msm_bus_apps_fabric = {
2225 .name = "msm_bus_fabric",
2226 .id = MSM_BUS_FAB_APPSS,
2227};
2228struct platform_device msm_bus_mm_fabric = {
2229 .name = "msm_bus_fabric",
2230 .id = MSM_BUS_FAB_MMSS,
2231};
2232struct platform_device msm_bus_sys_fpb = {
2233 .name = "msm_bus_fabric",
2234 .id = MSM_BUS_FAB_SYSTEM_FPB,
2235};
2236struct platform_device msm_bus_cpss_fpb = {
2237 .name = "msm_bus_fabric",
2238 .id = MSM_BUS_FAB_CPSS_FPB,
2239};
2240#endif
2241
Lei Zhou01366a42011-08-19 13:12:00 -04002242#ifdef CONFIG_SND_SOC_MSM8660_APQ
2243struct platform_device msm_pcm = {
2244 .name = "msm-pcm-dsp",
2245 .id = -1,
2246};
2247
2248struct platform_device msm_pcm_routing = {
2249 .name = "msm-pcm-routing",
2250 .id = -1,
2251};
2252
2253struct platform_device msm_cpudai0 = {
2254 .name = "msm-dai-q6",
2255 .id = PRIMARY_I2S_RX,
2256};
2257
2258struct platform_device msm_cpudai1 = {
2259 .name = "msm-dai-q6",
2260 .id = PRIMARY_I2S_TX,
2261};
2262
2263struct platform_device msm_cpudai_hdmi_rx = {
2264 .name = "msm-dai-q6",
2265 .id = HDMI_RX,
2266};
2267
2268struct platform_device msm_cpudai_bt_rx = {
2269 .name = "msm-dai-q6",
2270 .id = INT_BT_SCO_RX,
2271};
2272
2273struct platform_device msm_cpudai_bt_tx = {
2274 .name = "msm-dai-q6",
2275 .id = INT_BT_SCO_TX,
2276};
2277
2278struct platform_device msm_cpudai_fm_rx = {
2279 .name = "msm-dai-q6",
2280 .id = INT_FM_RX,
2281};
2282
2283struct platform_device msm_cpudai_fm_tx = {
2284 .name = "msm-dai-q6",
2285 .id = INT_FM_TX,
2286};
2287
2288struct platform_device msm_cpu_fe = {
2289 .name = "msm-dai-fe",
2290 .id = -1,
2291};
2292
2293struct platform_device msm_stub_codec = {
2294 .name = "msm-stub-codec",
2295 .id = 1,
2296};
2297
2298struct platform_device msm_voice = {
2299 .name = "msm-pcm-voice",
2300 .id = -1,
2301};
2302
2303struct platform_device msm_voip = {
2304 .name = "msm-voip-dsp",
2305 .id = -1,
2306};
2307
2308struct platform_device msm_lpa_pcm = {
2309 .name = "msm-pcm-lpa",
2310 .id = -1,
2311};
2312
2313struct platform_device msm_pcm_hostless = {
2314 .name = "msm-pcm-hostless",
2315 .id = -1,
2316};
2317#endif
2318
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002319struct platform_device asoc_msm_pcm = {
2320 .name = "msm-dsp-audio",
2321 .id = 0,
2322};
2323
2324struct platform_device asoc_msm_dai0 = {
2325 .name = "msm-codec-dai",
2326 .id = 0,
2327};
2328
2329struct platform_device asoc_msm_dai1 = {
2330 .name = "msm-cpu-dai",
2331 .id = 0,
2332};
2333
2334#if defined (CONFIG_MSM_8x60_VOIP)
2335struct platform_device asoc_msm_mvs = {
2336 .name = "msm-mvs-audio",
2337 .id = 0,
2338};
2339
2340struct platform_device asoc_mvs_dai0 = {
2341 .name = "mvs-codec-dai",
2342 .id = 0,
2343};
2344
2345struct platform_device asoc_mvs_dai1 = {
2346 .name = "mvs-cpu-dai",
2347 .id = 0,
2348};
2349#endif
2350
2351struct platform_device *msm_footswitch_devices[] = {
2352 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2353 FS_8X60(FS_MDP, "fs_mdp"),
2354 FS_8X60(FS_ROT, "fs_rot"),
2355 FS_8X60(FS_VED, "fs_ved"),
2356 FS_8X60(FS_VFE, "fs_vfe"),
2357 FS_8X60(FS_VPE, "fs_vpe"),
2358 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2359 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2360 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2361};
2362unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2363
2364#ifdef CONFIG_MSM_RPM
2365struct msm_rpm_map_data rpm_map_data[] __initdata = {
2366 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2367 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2368 MSM_RPM_MAP(TRIGGER_SET_FROM, TRIGGER_SET, 1),
2369 MSM_RPM_MAP(TRIGGER_SET_TO, TRIGGER_SET, 1),
2370 MSM_RPM_MAP(TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2371 MSM_RPM_MAP(TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2372 MSM_RPM_MAP(TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2373 MSM_RPM_MAP(TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
2374
2375 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2376 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2377 MSM_RPM_MAP(PLL_4, PLL_4, 1),
2378 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2379 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2380 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2381 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2382 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2383 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2384 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2385 MSM_RPM_MAP(SMI_CLK, SMI_CLK, 1),
2386 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2387
2388 MSM_RPM_MAP(APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
2389
2390 MSM_RPM_MAP(APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2391 MSM_RPM_MAP(APPS_FABRIC_CLOCK_MODE_0, APPS_FABRIC_CLOCK_MODE, 3),
2392 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
2393
2394 MSM_RPM_MAP(SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2395 MSM_RPM_MAP(SYSTEM_FABRIC_CLOCK_MODE_0, SYSTEM_FABRIC_CLOCK_MODE, 3),
2396 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
2397
2398 MSM_RPM_MAP(MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2399 MSM_RPM_MAP(MM_FABRIC_CLOCK_MODE_0, MM_FABRIC_CLOCK_MODE, 3),
2400 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2401
2402 MSM_RPM_MAP(SMPS0B_0, SMPS0B, 2),
2403 MSM_RPM_MAP(SMPS1B_0, SMPS1B, 2),
2404 MSM_RPM_MAP(SMPS2B_0, SMPS2B, 2),
2405 MSM_RPM_MAP(SMPS3B_0, SMPS3B, 2),
2406 MSM_RPM_MAP(SMPS4B_0, SMPS4B, 2),
2407 MSM_RPM_MAP(LDO0B_0, LDO0B, 2),
2408 MSM_RPM_MAP(LDO1B_0, LDO1B, 2),
2409 MSM_RPM_MAP(LDO2B_0, LDO2B, 2),
2410 MSM_RPM_MAP(LDO3B_0, LDO3B, 2),
2411 MSM_RPM_MAP(LDO4B_0, LDO4B, 2),
2412 MSM_RPM_MAP(LDO5B_0, LDO5B, 2),
2413 MSM_RPM_MAP(LDO6B_0, LDO6B, 2),
2414 MSM_RPM_MAP(LVS0B, LVS0B, 1),
2415 MSM_RPM_MAP(LVS1B, LVS1B, 1),
2416 MSM_RPM_MAP(LVS2B, LVS2B, 1),
2417 MSM_RPM_MAP(LVS3B, LVS3B, 1),
2418 MSM_RPM_MAP(MVS, MVS, 1),
2419
2420 MSM_RPM_MAP(SMPS0_0, SMPS0, 2),
2421 MSM_RPM_MAP(SMPS1_0, SMPS1, 2),
2422 MSM_RPM_MAP(SMPS2_0, SMPS2, 2),
2423 MSM_RPM_MAP(SMPS3_0, SMPS3, 2),
2424 MSM_RPM_MAP(SMPS4_0, SMPS4, 2),
2425 MSM_RPM_MAP(LDO0_0, LDO0, 2),
2426 MSM_RPM_MAP(LDO1_0, LDO1, 2),
2427 MSM_RPM_MAP(LDO2_0, LDO2, 2),
2428 MSM_RPM_MAP(LDO3_0, LDO3, 2),
2429 MSM_RPM_MAP(LDO4_0, LDO4, 2),
2430 MSM_RPM_MAP(LDO5_0, LDO5, 2),
2431 MSM_RPM_MAP(LDO6_0, LDO6, 2),
2432 MSM_RPM_MAP(LDO7_0, LDO7, 2),
2433 MSM_RPM_MAP(LDO8_0, LDO8, 2),
2434 MSM_RPM_MAP(LDO9_0, LDO9, 2),
2435 MSM_RPM_MAP(LDO10_0, LDO10, 2),
2436 MSM_RPM_MAP(LDO11_0, LDO11, 2),
2437 MSM_RPM_MAP(LDO12_0, LDO12, 2),
2438 MSM_RPM_MAP(LDO13_0, LDO13, 2),
2439 MSM_RPM_MAP(LDO14_0, LDO14, 2),
2440 MSM_RPM_MAP(LDO15_0, LDO15, 2),
2441 MSM_RPM_MAP(LDO16_0, LDO16, 2),
2442 MSM_RPM_MAP(LDO17_0, LDO17, 2),
2443 MSM_RPM_MAP(LDO18_0, LDO18, 2),
2444 MSM_RPM_MAP(LDO19_0, LDO19, 2),
2445 MSM_RPM_MAP(LDO20_0, LDO20, 2),
2446 MSM_RPM_MAP(LDO21_0, LDO21, 2),
2447 MSM_RPM_MAP(LDO22_0, LDO22, 2),
2448 MSM_RPM_MAP(LDO23_0, LDO23, 2),
2449 MSM_RPM_MAP(LDO24_0, LDO24, 2),
2450 MSM_RPM_MAP(LDO25_0, LDO25, 2),
2451 MSM_RPM_MAP(LVS0, LVS0, 1),
2452 MSM_RPM_MAP(LVS1, LVS1, 1),
2453 MSM_RPM_MAP(NCP_0, NCP, 2),
2454
2455 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2456};
2457unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2458
2459#endif