blob: 4e686354e24bbd4e17ddc26837f8e573af49fdb1 [file] [log] [blame]
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07001/* Copyright (c) 2012, The Linux Foundation. All rights reserved.
Praveen Chidambaram78499012011-11-01 17:15:17 -06002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070016#include <asm/io.h>
Arun Menonaabf2632012-02-24 15:30:47 -080017#include <linux/ion.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060018#include <mach/msm_iomap.h>
19#include <mach/irqs-8930.h>
20#include <mach/rpm.h>
Arun Menonaabf2632012-02-24 15:30:47 -080021#include <mach/msm_bus.h>
Gagan Maccd5b3272012-02-09 18:13:10 -070022#include <mach/msm_bus_board.h>
Arun Menonaabf2632012-02-24 15:30:47 -080023#include <mach/board.h>
24#include <mach/socinfo.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070025#include <mach/iommu_domains.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070026#include <mach/msm_rtb.h>
Laura Abbottf3173042012-05-29 15:23:18 -070027#include <mach/msm_cache_dump.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060028
29#include "devices.h"
30#include "rpm_log.h"
31#include "rpm_stats.h"
Girish Mahadevan898c56d2012-06-05 16:09:19 -060032#include "rpm_rbcpr_stats.h"
Matt Wagantall1f65d9d2012-04-25 14:24:20 -070033#include "footswitch.h"
Patrick Dalya3b73c42012-08-28 13:39:17 -070034#include "acpuclock-krait.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060035
36#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053037#include <mach/mpm.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060038#endif
Anji Jonnala2a8bd312012-11-01 13:11:42 +053039#define MSM8930_RPM_MASTER_STATS_BASE 0x10B100
Praveen Chidambaram78499012011-11-01 17:15:17 -060040
41struct msm_rpm_platform_data msm8930_rpm_data __initdata = {
42 .reg_base_addrs = {
43 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
44 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
45 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
46 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
47 },
48 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -080049 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -060050 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -060051 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
52 .ipc_rpm_val = 4,
53 .target_id = {
54 MSM_RPM_MAP(8930, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
55 MSM_RPM_MAP(8930, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
56 MSM_RPM_MAP(8930, INVALIDATE_0, INVALIDATE, 8),
Mahesh Sivasubramanianef2a0fa2012-01-24 15:57:01 -070057 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
58 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -060059 MSM_RPM_MAP(8930, RPM_CTL, RPM_CTL, 1),
60 MSM_RPM_MAP(8930, CXO_CLK, CXO_CLK, 1),
61 MSM_RPM_MAP(8930, PXO_CLK, PXO_CLK, 1),
62 MSM_RPM_MAP(8930, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
63 MSM_RPM_MAP(8930, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
64 MSM_RPM_MAP(8930, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
65 MSM_RPM_MAP(8930, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
66 MSM_RPM_MAP(8930, SFPB_CLK, SFPB_CLK, 1),
67 MSM_RPM_MAP(8930, CFPB_CLK, CFPB_CLK, 1),
68 MSM_RPM_MAP(8930, MMFPB_CLK, MMFPB_CLK, 1),
69 MSM_RPM_MAP(8930, EBI1_CLK, EBI1_CLK, 1),
70 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_HALT_0,
71 APPS_FABRIC_CFG_HALT, 2),
72 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_CLKMOD_0,
73 APPS_FABRIC_CFG_CLKMOD, 3),
74 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_IOCTL,
75 APPS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060076 MSM_RPM_MAP(8930, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
Praveen Chidambaram78499012011-11-01 17:15:17 -060077 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_HALT_0,
78 SYS_FABRIC_CFG_HALT, 2),
79 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_CLKMOD_0,
80 SYS_FABRIC_CFG_CLKMOD, 3),
81 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_IOCTL,
82 SYS_FABRIC_CFG_IOCTL, 1),
83 MSM_RPM_MAP(8930, SYSTEM_FABRIC_ARB_0,
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060084 SYSTEM_FABRIC_ARB, 20),
Praveen Chidambaram78499012011-11-01 17:15:17 -060085 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_HALT_0,
86 MMSS_FABRIC_CFG_HALT, 2),
87 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_CLKMOD_0,
88 MMSS_FABRIC_CFG_CLKMOD, 3),
89 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_IOCTL,
90 MMSS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060091 MSM_RPM_MAP(8930, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 11),
Praveen Chidambaram78499012011-11-01 17:15:17 -060092 MSM_RPM_MAP(8930, PM8038_S1_0, PM8038_S1, 2),
93 MSM_RPM_MAP(8930, PM8038_S2_0, PM8038_S2, 2),
94 MSM_RPM_MAP(8930, PM8038_S3_0, PM8038_S3, 2),
95 MSM_RPM_MAP(8930, PM8038_S4_0, PM8038_S4, 2),
96 MSM_RPM_MAP(8930, PM8038_S5_0, PM8038_S5, 2),
97 MSM_RPM_MAP(8930, PM8038_S6_0, PM8038_S6, 2),
98 MSM_RPM_MAP(8930, PM8038_L1_0, PM8038_L1, 2),
99 MSM_RPM_MAP(8930, PM8038_L2_0, PM8038_L2, 2),
100 MSM_RPM_MAP(8930, PM8038_L3_0, PM8038_L3, 2),
101 MSM_RPM_MAP(8930, PM8038_L4_0, PM8038_L4, 2),
102 MSM_RPM_MAP(8930, PM8038_L5_0, PM8038_L5, 2),
103 MSM_RPM_MAP(8930, PM8038_L6_0, PM8038_L6, 2),
104 MSM_RPM_MAP(8930, PM8038_L7_0, PM8038_L7, 2),
105 MSM_RPM_MAP(8930, PM8038_L8_0, PM8038_L8, 2),
106 MSM_RPM_MAP(8930, PM8038_L9_0, PM8038_L9, 2),
107 MSM_RPM_MAP(8930, PM8038_L10_0, PM8038_L10, 2),
108 MSM_RPM_MAP(8930, PM8038_L11_0, PM8038_L11, 2),
109 MSM_RPM_MAP(8930, PM8038_L12_0, PM8038_L12, 2),
110 MSM_RPM_MAP(8930, PM8038_L13_0, PM8038_L13, 2),
111 MSM_RPM_MAP(8930, PM8038_L14_0, PM8038_L14, 2),
112 MSM_RPM_MAP(8930, PM8038_L15_0, PM8038_L15, 2),
113 MSM_RPM_MAP(8930, PM8038_L16_0, PM8038_L16, 2),
114 MSM_RPM_MAP(8930, PM8038_L17_0, PM8038_L17, 2),
115 MSM_RPM_MAP(8930, PM8038_L18_0, PM8038_L18, 2),
116 MSM_RPM_MAP(8930, PM8038_L19_0, PM8038_L19, 2),
117 MSM_RPM_MAP(8930, PM8038_L20_0, PM8038_L20, 2),
118 MSM_RPM_MAP(8930, PM8038_L21_0, PM8038_L21, 2),
119 MSM_RPM_MAP(8930, PM8038_L22_0, PM8038_L22, 2),
120 MSM_RPM_MAP(8930, PM8038_L23_0, PM8038_L23, 2),
121 MSM_RPM_MAP(8930, PM8038_L24_0, PM8038_L24, 2),
122 MSM_RPM_MAP(8930, PM8038_L25_0, PM8038_L25, 2),
123 MSM_RPM_MAP(8930, PM8038_L26_0, PM8038_L26, 2),
124 MSM_RPM_MAP(8930, PM8038_L27_0, PM8038_L27, 2),
125 MSM_RPM_MAP(8930, PM8038_CLK1_0, PM8038_CLK1, 2),
126 MSM_RPM_MAP(8930, PM8038_CLK2_0, PM8038_CLK2, 2),
127 MSM_RPM_MAP(8930, PM8038_LVS1, PM8038_LVS1, 1),
128 MSM_RPM_MAP(8930, PM8038_LVS2, PM8038_LVS2, 1),
129 MSM_RPM_MAP(8930, NCP_0, NCP, 2),
130 MSM_RPM_MAP(8930, CXO_BUFFERS, CXO_BUFFERS, 1),
131 MSM_RPM_MAP(8930, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
132 MSM_RPM_MAP(8930, HDMI_SWITCH, HDMI_SWITCH, 1),
133 MSM_RPM_MAP(8930, QDSS_CLK, QDSS_CLK, 1),
Mahesh Sivasubramanian9e52ce42012-02-01 16:00:19 -0700134 MSM_RPM_MAP(8930, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600135 },
136 .target_status = {
137 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MAJOR),
138 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MINOR),
139 MSM_RPM_STATUS_ID_MAP(8930, VERSION_BUILD),
140 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_0),
141 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_1),
142 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_2),
143 MSM_RPM_STATUS_ID_MAP(8930, RESERVED_SUPPORTED_RESOURCES_0),
144 MSM_RPM_STATUS_ID_MAP(8930, SEQUENCE),
145 MSM_RPM_STATUS_ID_MAP(8930, RPM_CTL),
146 MSM_RPM_STATUS_ID_MAP(8930, CXO_CLK),
147 MSM_RPM_STATUS_ID_MAP(8930, PXO_CLK),
148 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CLK),
149 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_CLK),
150 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_CLK),
151 MSM_RPM_STATUS_ID_MAP(8930, DAYTONA_FABRIC_CLK),
152 MSM_RPM_STATUS_ID_MAP(8930, SFPB_CLK),
153 MSM_RPM_STATUS_ID_MAP(8930, CFPB_CLK),
154 MSM_RPM_STATUS_ID_MAP(8930, MMFPB_CLK),
155 MSM_RPM_STATUS_ID_MAP(8930, EBI1_CLK),
156 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_HALT),
157 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_CLKMOD),
158 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_IOCTL),
159 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_ARB),
160 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_HALT),
161 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_CLKMOD),
162 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_IOCTL),
163 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_ARB),
164 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_HALT),
165 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_CLKMOD),
166 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_IOCTL),
167 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_ARB),
168 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_0),
169 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_1),
170 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_0),
171 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_1),
172 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_0),
173 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_1),
174 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_0),
175 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_1),
176 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_0),
177 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_1),
178 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_0),
179 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_1),
180 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_0),
181 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_1),
182 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_0),
183 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_1),
184 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_0),
185 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_1),
186 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_0),
187 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_1),
188 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_0),
189 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_1),
190 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_0),
191 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_1),
192 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_0),
193 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_1),
194 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_0),
195 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_1),
196 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_0),
197 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_1),
198 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_0),
199 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_1),
200 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_0),
201 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_1),
202 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_0),
203 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_1),
204 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_0),
205 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_1),
206 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_0),
207 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_1),
208 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_0),
209 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_1),
210 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_0),
211 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_1),
212 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_0),
213 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_1),
214 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_0),
215 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_1),
216 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_0),
217 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_1),
218 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_0),
219 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_1),
220 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_0),
221 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_1),
222 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_0),
223 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_1),
224 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_0),
225 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_1),
226 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_0),
227 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_1),
228 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_0),
229 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_1),
230 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS1),
231 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS2),
Praveen Chidambaramc6e04692012-08-10 16:26:37 -0600232 MSM_RPM_STATUS_ID_MAP(8930, PM8038_NCP_0),
233 MSM_RPM_STATUS_ID_MAP(8930, PM8038_NCP_1),
234 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CXO_BUFFERS),
235 MSM_RPM_STATUS_ID_MAP(8930, PM8038_USB_OTG_SWITCH),
236 MSM_RPM_STATUS_ID_MAP(8930, PM8038_HDMI_SWITCH),
237 MSM_RPM_STATUS_ID_MAP(8930, PM8038_QDSS_CLK),
238 MSM_RPM_STATUS_ID_MAP(8930, PM8038_VOLTAGE_CORNER),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600239 },
240 .target_ctrl_id = {
241 MSM_RPM_CTRL_MAP(8930, VERSION_MAJOR),
242 MSM_RPM_CTRL_MAP(8930, VERSION_MINOR),
243 MSM_RPM_CTRL_MAP(8930, VERSION_BUILD),
244 MSM_RPM_CTRL_MAP(8930, REQ_CTX_0),
245 MSM_RPM_CTRL_MAP(8930, REQ_SEL_0),
246 MSM_RPM_CTRL_MAP(8930, ACK_CTX_0),
247 MSM_RPM_CTRL_MAP(8930, ACK_SEL_0),
248 },
249 .sel_invalidate = MSM_RPM_8930_SEL_INVALIDATE,
250 .sel_notification = MSM_RPM_8930_SEL_NOTIFICATION,
251 .sel_last = MSM_RPM_8930_SEL_LAST,
252 .ver = {3, 0, 0},
253};
254
Praveen Chidambaramc6e04692012-08-10 16:26:37 -0600255struct msm_rpm_platform_data msm8930_rpm_data_pm8917 __initdata = {
256 .reg_base_addrs = {
257 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
258 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
259 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
260 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
261 },
262 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
263 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
264 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
265 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
266 .ipc_rpm_val = 4,
267 .target_id = {
268 MSM_RPM_MAP(8930, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
269 MSM_RPM_MAP(8930, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
270 MSM_RPM_MAP(8930, INVALIDATE_0, INVALIDATE, 8),
271 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
272 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
273 MSM_RPM_MAP(8930, RPM_CTL, RPM_CTL, 1),
274 MSM_RPM_MAP(8930, CXO_CLK, CXO_CLK, 1),
275 MSM_RPM_MAP(8930, PXO_CLK, PXO_CLK, 1),
276 MSM_RPM_MAP(8930, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
277 MSM_RPM_MAP(8930, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
278 MSM_RPM_MAP(8930, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
279 MSM_RPM_MAP(8930, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
280 MSM_RPM_MAP(8930, SFPB_CLK, SFPB_CLK, 1),
281 MSM_RPM_MAP(8930, CFPB_CLK, CFPB_CLK, 1),
282 MSM_RPM_MAP(8930, MMFPB_CLK, MMFPB_CLK, 1),
283 MSM_RPM_MAP(8930, EBI1_CLK, EBI1_CLK, 1),
284 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_HALT_0,
285 APPS_FABRIC_CFG_HALT, 2),
286 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_CLKMOD_0,
287 APPS_FABRIC_CFG_CLKMOD, 3),
288 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_IOCTL,
289 APPS_FABRIC_CFG_IOCTL, 1),
290 MSM_RPM_MAP(8930, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
291 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_HALT_0,
292 SYS_FABRIC_CFG_HALT, 2),
293 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_CLKMOD_0,
294 SYS_FABRIC_CFG_CLKMOD, 3),
295 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_IOCTL,
296 SYS_FABRIC_CFG_IOCTL, 1),
297 MSM_RPM_MAP(8930, SYSTEM_FABRIC_ARB_0,
298 SYSTEM_FABRIC_ARB, 20),
299 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_HALT_0,
300 MMSS_FABRIC_CFG_HALT, 2),
301 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_CLKMOD_0,
302 MMSS_FABRIC_CFG_CLKMOD, 3),
303 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_IOCTL,
304 MMSS_FABRIC_CFG_IOCTL, 1),
305 MSM_RPM_MAP(8930, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 11),
306 MSM_RPM_MAP(8930, PM8917_S1_0, PM8917_S1, 2),
307 MSM_RPM_MAP(8930, PM8917_S2_0, PM8917_S2, 2),
308 MSM_RPM_MAP(8930, PM8917_S3_0, PM8917_S3, 2),
309 MSM_RPM_MAP(8930, PM8917_S4_0, PM8917_S4, 2),
310 MSM_RPM_MAP(8930, PM8917_S5_0, PM8917_S5, 2),
311 MSM_RPM_MAP(8930, PM8917_S6_0, PM8917_S6, 2),
312 MSM_RPM_MAP(8930, PM8917_S7_0, PM8917_S7, 2),
313 MSM_RPM_MAP(8930, PM8917_S8_0, PM8917_S8, 2),
314 MSM_RPM_MAP(8930, PM8917_L1_0, PM8917_L1, 2),
315 MSM_RPM_MAP(8930, PM8917_L2_0, PM8917_L2, 2),
316 MSM_RPM_MAP(8930, PM8917_L3_0, PM8917_L3, 2),
317 MSM_RPM_MAP(8930, PM8917_L4_0, PM8917_L4, 2),
318 MSM_RPM_MAP(8930, PM8917_L5_0, PM8917_L5, 2),
319 MSM_RPM_MAP(8930, PM8917_L6_0, PM8917_L6, 2),
320 MSM_RPM_MAP(8930, PM8917_L7_0, PM8917_L7, 2),
321 MSM_RPM_MAP(8930, PM8917_L8_0, PM8917_L8, 2),
322 MSM_RPM_MAP(8930, PM8917_L9_0, PM8917_L9, 2),
323 MSM_RPM_MAP(8930, PM8917_L10_0, PM8917_L10, 2),
324 MSM_RPM_MAP(8930, PM8917_L11_0, PM8917_L11, 2),
325 MSM_RPM_MAP(8930, PM8917_L12_0, PM8917_L12, 2),
326 MSM_RPM_MAP(8930, PM8917_L14_0, PM8917_L14, 2),
327 MSM_RPM_MAP(8930, PM8917_L15_0, PM8917_L15, 2),
328 MSM_RPM_MAP(8930, PM8917_L16_0, PM8917_L16, 2),
329 MSM_RPM_MAP(8930, PM8917_L17_0, PM8917_L17, 2),
330 MSM_RPM_MAP(8930, PM8917_L18_0, PM8917_L18, 2),
331 MSM_RPM_MAP(8930, PM8917_L21_0, PM8917_L21, 2),
332 MSM_RPM_MAP(8930, PM8917_L22_0, PM8917_L22, 2),
333 MSM_RPM_MAP(8930, PM8917_L23_0, PM8917_L23, 2),
334 MSM_RPM_MAP(8930, PM8917_L24_0, PM8917_L24, 2),
335 MSM_RPM_MAP(8930, PM8917_L25_0, PM8917_L25, 2),
336 MSM_RPM_MAP(8930, PM8917_L26_0, PM8917_L26, 2),
337 MSM_RPM_MAP(8930, PM8917_L27_0, PM8917_L27, 2),
338 MSM_RPM_MAP(8930, PM8917_L28_0, PM8917_L28, 2),
339 MSM_RPM_MAP(8930, PM8917_L29_0, PM8917_L29, 2),
340 MSM_RPM_MAP(8930, PM8917_L30_0, PM8917_L30, 2),
341 MSM_RPM_MAP(8930, PM8917_L31_0, PM8917_L31, 2),
342 MSM_RPM_MAP(8930, PM8917_L32_0, PM8917_L32, 2),
343 MSM_RPM_MAP(8930, PM8917_L33_0, PM8917_L33, 2),
344 MSM_RPM_MAP(8930, PM8917_L34_0, PM8917_L34, 2),
345 MSM_RPM_MAP(8930, PM8917_L35_0, PM8917_L35, 2),
346 MSM_RPM_MAP(8930, PM8917_L36_0, PM8917_L36, 2),
347 MSM_RPM_MAP(8930, PM8917_CLK1_0, PM8917_CLK1, 2),
348 MSM_RPM_MAP(8930, PM8917_CLK2_0, PM8917_CLK2, 2),
349 MSM_RPM_MAP(8930, PM8917_LVS1, PM8917_LVS1, 1),
350 MSM_RPM_MAP(8930, PM8917_LVS3, PM8917_LVS3, 1),
351 MSM_RPM_MAP(8930, PM8917_LVS4, PM8917_LVS4, 1),
352 MSM_RPM_MAP(8930, PM8917_LVS5, PM8917_LVS5, 1),
353 MSM_RPM_MAP(8930, PM8917_LVS6, PM8917_LVS6, 1),
354 MSM_RPM_MAP(8930, PM8917_LVS7, PM8917_LVS7, 1),
355 MSM_RPM_MAP(8930, NCP_0, NCP, 2),
356 MSM_RPM_MAP(8930, CXO_BUFFERS, CXO_BUFFERS, 1),
357 MSM_RPM_MAP(8930, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
358 MSM_RPM_MAP(8930, HDMI_SWITCH, HDMI_SWITCH, 1),
359 MSM_RPM_MAP(8930, QDSS_CLK, QDSS_CLK, 1),
360 MSM_RPM_MAP(8930, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
361 },
362 .target_status = {
363 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MAJOR),
364 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MINOR),
365 MSM_RPM_STATUS_ID_MAP(8930, VERSION_BUILD),
366 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_0),
367 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_1),
368 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_2),
369 MSM_RPM_STATUS_ID_MAP(8930, RESERVED_SUPPORTED_RESOURCES_0),
370 MSM_RPM_STATUS_ID_MAP(8930, SEQUENCE),
371 MSM_RPM_STATUS_ID_MAP(8930, RPM_CTL),
372 MSM_RPM_STATUS_ID_MAP(8930, CXO_CLK),
373 MSM_RPM_STATUS_ID_MAP(8930, PXO_CLK),
374 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CLK),
375 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_CLK),
376 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_CLK),
377 MSM_RPM_STATUS_ID_MAP(8930, DAYTONA_FABRIC_CLK),
378 MSM_RPM_STATUS_ID_MAP(8930, SFPB_CLK),
379 MSM_RPM_STATUS_ID_MAP(8930, CFPB_CLK),
380 MSM_RPM_STATUS_ID_MAP(8930, MMFPB_CLK),
381 MSM_RPM_STATUS_ID_MAP(8930, EBI1_CLK),
382 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_HALT),
383 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_CLKMOD),
384 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_IOCTL),
385 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_ARB),
386 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_HALT),
387 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_CLKMOD),
388 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_IOCTL),
389 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_ARB),
390 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_HALT),
391 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_CLKMOD),
392 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_IOCTL),
393 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_ARB),
394 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S1_0),
395 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S1_1),
396 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S2_0),
397 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S2_1),
398 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S3_0),
399 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S3_1),
400 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S4_0),
401 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S4_1),
402 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S5_0),
403 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S5_1),
404 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S6_0),
405 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S6_1),
406 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S7_0),
407 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S7_1),
408 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S8_0),
409 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S8_1),
410 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L1_0),
411 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L1_1),
412 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L2_0),
413 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L2_1),
414 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L3_0),
415 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L3_1),
416 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L4_0),
417 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L4_1),
418 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L5_0),
419 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L5_1),
420 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L6_0),
421 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L6_1),
422 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L7_0),
423 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L7_1),
424 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L8_0),
425 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L8_1),
426 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L9_0),
427 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L9_1),
428 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L10_0),
429 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L10_1),
430 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L11_0),
431 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L11_1),
432 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L12_0),
433 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L12_1),
434 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L14_0),
435 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L14_1),
436 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L15_0),
437 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L15_1),
438 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L16_0),
439 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L16_1),
440 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L17_0),
441 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L17_1),
442 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L18_0),
443 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L18_1),
444 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L21_0),
445 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L21_1),
446 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L22_0),
447 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L22_1),
448 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L23_0),
449 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L23_1),
450 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L24_0),
451 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L24_1),
452 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L25_0),
453 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L25_1),
454 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L26_0),
455 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L26_1),
456 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L27_0),
457 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L27_1),
458 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L28_0),
459 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L28_1),
460 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L29_0),
461 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L29_1),
462 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L30_0),
463 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L30_1),
464 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L31_0),
465 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L31_1),
466 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L32_0),
467 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L32_1),
468 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L33_0),
469 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L33_1),
470 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L34_0),
471 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L34_1),
472 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L35_0),
473 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L35_1),
474 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L36_0),
475 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L36_1),
476 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK1_0),
477 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK1_1),
478 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK2_0),
479 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK2_1),
480 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS1),
481 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS3),
482 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS4),
483 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS5),
484 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS6),
485 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS7),
486 MSM_RPM_STATUS_ID_MAP(8930, PM8917_NCP_0),
487 MSM_RPM_STATUS_ID_MAP(8930, PM8917_NCP_1),
488 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CXO_BUFFERS),
489 MSM_RPM_STATUS_ID_MAP(8930, PM8917_USB_OTG_SWITCH),
490 MSM_RPM_STATUS_ID_MAP(8930, PM8917_HDMI_SWITCH),
491 MSM_RPM_STATUS_ID_MAP(8930, PM8917_QDSS_CLK),
492 MSM_RPM_STATUS_ID_MAP(8930, PM8917_VOLTAGE_CORNER),
493 },
494 .target_ctrl_id = {
495 MSM_RPM_CTRL_MAP(8930, VERSION_MAJOR),
496 MSM_RPM_CTRL_MAP(8930, VERSION_MINOR),
497 MSM_RPM_CTRL_MAP(8930, VERSION_BUILD),
498 MSM_RPM_CTRL_MAP(8930, REQ_CTX_0),
499 MSM_RPM_CTRL_MAP(8930, REQ_SEL_0),
500 MSM_RPM_CTRL_MAP(8930, ACK_CTX_0),
501 MSM_RPM_CTRL_MAP(8930, ACK_SEL_0),
502 },
503 .sel_invalidate = MSM_RPM_8930_SEL_INVALIDATE,
504 .sel_notification = MSM_RPM_8930_SEL_NOTIFICATION,
505 .sel_last = MSM_RPM_8930_SEL_LAST,
506 .ver = {3, 0, 0},
507};
Praveen Chidambaram78499012011-11-01 17:15:17 -0600508struct platform_device msm8930_rpm_device = {
509 .name = "msm_rpm",
510 .id = -1,
511};
512
513static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
514 .phys_addr_base = 0x0010C000,
515 .reg_offsets = {
516 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
517 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
518 },
519 .phys_size = SZ_8K,
520 .log_len = 4096, /* log's buffer length in bytes */
521 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
522};
523
524struct platform_device msm8930_rpm_log_device = {
525 .name = "msm_rpm_log",
526 .id = -1,
527 .dev = {
528 .platform_data = &msm_rpm_log_pdata,
529 },
530};
531
532static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +0530533 .phys_addr_base = 0x0010DD04,
534 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600535};
536
537struct platform_device msm8930_rpm_stat_device = {
538 .name = "msm_rpm_stat",
539 .id = -1,
540 .dev = {
541 .platform_data = &msm_rpm_stat_pdata,
542 },
543};
544
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530545static struct resource resources_rpm_master_stats[] = {
546 {
547 .start = MSM8930_RPM_MASTER_STATS_BASE,
548 .end = MSM8930_RPM_MASTER_STATS_BASE + SZ_256,
549 .flags = IORESOURCE_MEM,
550 },
551};
552
553static char *master_names[] = {
554 "KPSS",
555 "MPSS",
556 "LPASS",
557 "RIVA",
558};
559
560static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
561 .masters = master_names,
562 .nomasters = ARRAY_SIZE(master_names),
563};
564
565struct platform_device msm8930_rpm_master_stat_device = {
566 .name = "msm_rpm_master_stat",
567 .id = -1,
568 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
569 .resource = resources_rpm_master_stats,
570 .dev = {
571 .platform_data = &msm_rpm_master_stat_pdata,
572 },
573};
574
Girish Mahadevan898c56d2012-06-05 16:09:19 -0600575static struct resource msm_rpm_rbcpr_resource = {
Girish Mahadevan2f08a582012-09-10 12:43:26 -0600576 .start = 0x0010DB00,
577 .end = 0x0010DB00 + SZ_8K - 1,
Girish Mahadevan898c56d2012-06-05 16:09:19 -0600578 .flags = IORESOURCE_MEM,
579};
580
581static struct msm_rpmrbcpr_platform_data msm_rpm_rbcpr_pdata = {
582 .rbcpr_data = {
583 .upside_steps = 1,
584 .downside_steps = 2,
585 .svs_voltage = 1050000,
586 .nominal_voltage = 1162500,
587 .turbo_voltage = 1287500,
588 },
589};
590
591struct platform_device msm8930_rpm_rbcpr_device = {
592 .name = "msm_rpm_rbcpr",
593 .id = -1,
594 .dev = {
595 .platform_data = &msm_rpm_rbcpr_pdata,
596 },
597 .resource = &msm_rpm_rbcpr_resource,
598};
599
Gagan Maccd5b3272012-02-09 18:13:10 -0700600struct platform_device msm_bus_8930_sys_fabric = {
601 .name = "msm_bus_fabric",
602 .id = MSM_BUS_FAB_SYSTEM,
603};
604struct platform_device msm_bus_8930_apps_fabric = {
605 .name = "msm_bus_fabric",
606 .id = MSM_BUS_FAB_APPSS,
607};
608struct platform_device msm_bus_8930_mm_fabric = {
609 .name = "msm_bus_fabric",
610 .id = MSM_BUS_FAB_MMSS,
611};
612struct platform_device msm_bus_8930_sys_fpb = {
613 .name = "msm_bus_fabric",
614 .id = MSM_BUS_FAB_SYSTEM_FPB,
615};
616struct platform_device msm_bus_8930_cpss_fpb = {
617 .name = "msm_bus_fabric",
618 .id = MSM_BUS_FAB_CPSS_FPB,
619};
620
Matt Wagantallab730bd2012-06-07 20:13:51 -0700621struct platform_device msm8627_device_acpuclk = {
622 .name = "acpuclk-8627",
623 .id = -1,
624};
625
Patrick Dalya3b73c42012-08-28 13:39:17 -0700626static struct acpuclk_platform_data acpuclk_8930_pdata = {
627 .uses_pm8917 = false,
628};
629
Matt Wagantall6dcfa922012-06-07 20:13:51 -0700630struct platform_device msm8930_device_acpuclk = {
631 .name = "acpuclk-8930",
632 .id = -1,
Patrick Dalya3b73c42012-08-28 13:39:17 -0700633 .dev = {
634 .platform_data = &acpuclk_8930_pdata,
635 },
Matt Wagantall6dcfa922012-06-07 20:13:51 -0700636};
637
Tianyi Gou12370f12012-07-23 19:13:57 -0700638struct platform_device msm8930aa_device_acpuclk = {
639 .name = "acpuclk-8930aa",
640 .id = -1,
641};
642
Tianyi Gou01c27a32012-10-29 19:13:53 -0700643static struct acpuclk_platform_data acpuclk_8930ab_pdata = {
644 .uses_pm8917 = false,
645};
646
647struct platform_device msm8930ab_device_acpuclk = {
648 .name = "acpuclk-8930ab",
649 .id = -1,
650 .dev = {
651 .platform_data = &acpuclk_8930ab_pdata,
652 },
653};
654
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700655static struct fs_driver_data gfx3d_fs_data = {
656 .clks = (struct fs_clk_data[]){
657 { .name = "core_clk", .reset_rate = 27000000 },
658 { .name = "iface_clk" },
659 { .name = "bus_clk" },
660 { 0 }
661 },
662 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
663};
664
665static struct fs_driver_data ijpeg_fs_data = {
666 .clks = (struct fs_clk_data[]){
667 { .name = "core_clk" },
668 { .name = "iface_clk" },
669 { .name = "bus_clk" },
670 { 0 }
671 },
672 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
673};
674
Tianyi Gou723843b2012-06-13 15:24:56 -0700675static struct fs_driver_data mdp_fs_data_8930 = {
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700676 .clks = (struct fs_clk_data[]){
677 { .name = "core_clk" },
678 { .name = "iface_clk" },
679 { .name = "bus_clk" },
680 { .name = "vsync_clk" },
681 { .name = "lut_clk" },
682 { .name = "tv_src_clk" },
683 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -0700684 { .name = "reset1_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700685 { 0 }
686 },
687 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
688 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
689};
690
Aravind Venkateswaranc5f91ca2012-10-29 17:54:55 -0700691static struct fs_driver_data mdp_fs_data_8930_pm8917 = {
692 .clks = (struct fs_clk_data[]){
693 { .name = "core_clk" },
694 { .name = "iface_clk" },
695 { .name = "bus_clk" },
696 { .name = "vsync_clk" },
697 { .name = "lut_clk" },
698 { .name = "reset1_clk" },
699 { 0 }
700 },
701 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
702 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
703};
704
Tianyi Gou723843b2012-06-13 15:24:56 -0700705static struct fs_driver_data mdp_fs_data_8627 = {
706 .clks = (struct fs_clk_data[]){
707 { .name = "core_clk" },
708 { .name = "iface_clk" },
709 { .name = "bus_clk" },
710 { .name = "vsync_clk" },
711 { .name = "lut_clk" },
712 { .name = "reset1_clk" },
713 { 0 }
714 },
715 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
716 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
717};
718
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700719static struct fs_driver_data rot_fs_data = {
720 .clks = (struct fs_clk_data[]){
721 { .name = "core_clk" },
722 { .name = "iface_clk" },
723 { .name = "bus_clk" },
724 { 0 }
725 },
726 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
727};
728
729static struct fs_driver_data ved_fs_data = {
730 .clks = (struct fs_clk_data[]){
731 { .name = "core_clk" },
732 { .name = "iface_clk" },
733 { .name = "bus_clk" },
734 { 0 }
735 },
736 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
737 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
738};
739
740static struct fs_driver_data vfe_fs_data = {
741 .clks = (struct fs_clk_data[]){
742 { .name = "core_clk" },
743 { .name = "iface_clk" },
744 { .name = "bus_clk" },
745 { 0 }
746 },
747 .bus_port0 = MSM_BUS_MASTER_VFE,
748};
749
750static struct fs_driver_data vpe_fs_data = {
751 .clks = (struct fs_clk_data[]){
752 { .name = "core_clk" },
753 { .name = "iface_clk" },
754 { .name = "bus_clk" },
755 { 0 }
756 },
757 .bus_port0 = MSM_BUS_MASTER_VPE,
758};
759
760struct platform_device *msm8930_footswitch[] __initdata = {
Tianyi Gou723843b2012-06-13 15:24:56 -0700761 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8930),
Matt Wagantall316f2fc2012-05-03 20:41:42 -0700762 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -0700763 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -0700764 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
765 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -0700766 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -0700767 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700768};
769unsigned msm8930_num_footswitch __initdata = ARRAY_SIZE(msm8930_footswitch);
770
Aravind Venkateswaranc5f91ca2012-10-29 17:54:55 -0700771struct platform_device *msm8930_pm8917_footswitch[] __initdata = {
772 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8930_pm8917),
773 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
774 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
775 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
776 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
777 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
778 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
779};
780unsigned msm8930_pm8917_num_footswitch __initdata =
781 ARRAY_SIZE(msm8930_pm8917_footswitch);
782
Tianyi Gou723843b2012-06-13 15:24:56 -0700783struct platform_device *msm8627_footswitch[] __initdata = {
784 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8627),
785 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
786 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
787 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
788 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
789 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
790 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
791};
792unsigned msm8627_num_footswitch __initdata = ARRAY_SIZE(msm8627_footswitch);
793
Arun Menonaabf2632012-02-24 15:30:47 -0800794/* MSM Video core device */
795#ifdef CONFIG_MSM_BUS_SCALING
796static struct msm_bus_vectors vidc_init_vectors[] = {
797 {
798 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
799 .dst = MSM_BUS_SLAVE_EBI_CH0,
800 .ab = 0,
801 .ib = 0,
802 },
803 {
804 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
805 .dst = MSM_BUS_SLAVE_EBI_CH0,
806 .ab = 0,
807 .ib = 0,
808 },
809 {
810 .src = MSM_BUS_MASTER_AMPSS_M0,
811 .dst = MSM_BUS_SLAVE_EBI_CH0,
812 .ab = 0,
813 .ib = 0,
814 },
815 {
816 .src = MSM_BUS_MASTER_AMPSS_M0,
817 .dst = MSM_BUS_SLAVE_EBI_CH0,
818 .ab = 0,
819 .ib = 0,
820 },
821};
822static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
823 {
824 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
825 .dst = MSM_BUS_SLAVE_EBI_CH0,
826 .ab = 54525952,
827 .ib = 436207616,
828 },
829 {
830 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
831 .dst = MSM_BUS_SLAVE_EBI_CH0,
832 .ab = 72351744,
833 .ib = 289406976,
834 },
835 {
836 .src = MSM_BUS_MASTER_AMPSS_M0,
837 .dst = MSM_BUS_SLAVE_EBI_CH0,
838 .ab = 500000,
839 .ib = 1000000,
840 },
841 {
842 .src = MSM_BUS_MASTER_AMPSS_M0,
843 .dst = MSM_BUS_SLAVE_EBI_CH0,
844 .ab = 500000,
845 .ib = 1000000,
846 },
847};
848static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
849 {
850 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
851 .dst = MSM_BUS_SLAVE_EBI_CH0,
852 .ab = 40894464,
853 .ib = 327155712,
854 },
855 {
856 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
857 .dst = MSM_BUS_SLAVE_EBI_CH0,
858 .ab = 48234496,
859 .ib = 192937984,
860 },
861 {
862 .src = MSM_BUS_MASTER_AMPSS_M0,
863 .dst = MSM_BUS_SLAVE_EBI_CH0,
864 .ab = 500000,
865 .ib = 2000000,
866 },
867 {
868 .src = MSM_BUS_MASTER_AMPSS_M0,
869 .dst = MSM_BUS_SLAVE_EBI_CH0,
870 .ab = 500000,
871 .ib = 2000000,
872 },
873};
874static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
875 {
876 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
877 .dst = MSM_BUS_SLAVE_EBI_CH0,
878 .ab = 163577856,
879 .ib = 1308622848,
880 },
881 {
882 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
883 .dst = MSM_BUS_SLAVE_EBI_CH0,
884 .ab = 219152384,
885 .ib = 876609536,
886 },
887 {
888 .src = MSM_BUS_MASTER_AMPSS_M0,
889 .dst = MSM_BUS_SLAVE_EBI_CH0,
890 .ab = 1750000,
891 .ib = 3500000,
892 },
893 {
894 .src = MSM_BUS_MASTER_AMPSS_M0,
895 .dst = MSM_BUS_SLAVE_EBI_CH0,
896 .ab = 1750000,
897 .ib = 3500000,
898 },
899};
900static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
901 {
902 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
903 .dst = MSM_BUS_SLAVE_EBI_CH0,
904 .ab = 121634816,
905 .ib = 973078528,
906 },
907 {
908 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
909 .dst = MSM_BUS_SLAVE_EBI_CH0,
910 .ab = 155189248,
911 .ib = 620756992,
912 },
913 {
914 .src = MSM_BUS_MASTER_AMPSS_M0,
915 .dst = MSM_BUS_SLAVE_EBI_CH0,
916 .ab = 1750000,
917 .ib = 7000000,
918 },
919 {
920 .src = MSM_BUS_MASTER_AMPSS_M0,
921 .dst = MSM_BUS_SLAVE_EBI_CH0,
922 .ab = 1750000,
923 .ib = 7000000,
924 },
925};
926static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
927 {
928 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
929 .dst = MSM_BUS_SLAVE_EBI_CH0,
930 .ab = 372244480,
931 .ib = 2560000000U,
932 },
933 {
934 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
935 .dst = MSM_BUS_SLAVE_EBI_CH0,
936 .ab = 501219328,
937 .ib = 2560000000U,
938 },
939 {
940 .src = MSM_BUS_MASTER_AMPSS_M0,
941 .dst = MSM_BUS_SLAVE_EBI_CH0,
942 .ab = 2500000,
943 .ib = 5000000,
944 },
945 {
946 .src = MSM_BUS_MASTER_AMPSS_M0,
947 .dst = MSM_BUS_SLAVE_EBI_CH0,
948 .ab = 2500000,
949 .ib = 5000000,
950 },
951};
952static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
953 {
954 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
955 .dst = MSM_BUS_SLAVE_EBI_CH0,
956 .ab = 222298112,
957 .ib = 2560000000U,
958 },
959 {
960 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
961 .dst = MSM_BUS_SLAVE_EBI_CH0,
962 .ab = 330301440,
963 .ib = 2560000000U,
964 },
965 {
966 .src = MSM_BUS_MASTER_AMPSS_M0,
967 .dst = MSM_BUS_SLAVE_EBI_CH0,
968 .ab = 2500000,
969 .ib = 700000000,
970 },
971 {
972 .src = MSM_BUS_MASTER_AMPSS_M0,
973 .dst = MSM_BUS_SLAVE_EBI_CH0,
974 .ab = 2500000,
975 .ib = 10000000,
976 },
977};
Arun Menonb31fefd2012-07-19 14:02:13 -0700978static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
979 {
980 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
981 .dst = MSM_BUS_SLAVE_EBI_CH0,
982 .ab = 222298112,
983 .ib = 3522000000U,
984 },
985 {
986 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
987 .dst = MSM_BUS_SLAVE_EBI_CH0,
988 .ab = 330301440,
989 .ib = 3522000000U,
990 },
991 {
992 .src = MSM_BUS_MASTER_AMPSS_M0,
993 .dst = MSM_BUS_SLAVE_EBI_CH0,
994 .ab = 2500000,
995 .ib = 700000000,
996 },
997 {
998 .src = MSM_BUS_MASTER_AMPSS_M0,
999 .dst = MSM_BUS_SLAVE_EBI_CH0,
1000 .ab = 2500000,
1001 .ib = 10000000,
1002 },
1003};
1004static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1005 {
1006 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1007 .dst = MSM_BUS_SLAVE_EBI_CH0,
1008 .ab = 222298112,
1009 .ib = 3522000000U,
1010 },
1011 {
1012 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1013 .dst = MSM_BUS_SLAVE_EBI_CH0,
1014 .ab = 330301440,
1015 .ib = 3522000000U,
1016 },
1017 {
1018 .src = MSM_BUS_MASTER_AMPSS_M0,
1019 .dst = MSM_BUS_SLAVE_EBI_CH0,
1020 .ab = 2500000,
1021 .ib = 700000000,
1022 },
1023 {
1024 .src = MSM_BUS_MASTER_AMPSS_M0,
1025 .dst = MSM_BUS_SLAVE_EBI_CH0,
1026 .ab = 2500000,
1027 .ib = 10000000,
1028 },
1029};
Arun Menonaabf2632012-02-24 15:30:47 -08001030
1031static struct msm_bus_paths vidc_bus_client_config[] = {
1032 {
1033 ARRAY_SIZE(vidc_init_vectors),
1034 vidc_init_vectors,
1035 },
1036 {
1037 ARRAY_SIZE(vidc_venc_vga_vectors),
1038 vidc_venc_vga_vectors,
1039 },
1040 {
1041 ARRAY_SIZE(vidc_vdec_vga_vectors),
1042 vidc_vdec_vga_vectors,
1043 },
1044 {
1045 ARRAY_SIZE(vidc_venc_720p_vectors),
1046 vidc_venc_720p_vectors,
1047 },
1048 {
1049 ARRAY_SIZE(vidc_vdec_720p_vectors),
1050 vidc_vdec_720p_vectors,
1051 },
1052 {
1053 ARRAY_SIZE(vidc_venc_1080p_vectors),
1054 vidc_venc_1080p_vectors,
1055 },
1056 {
1057 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1058 vidc_vdec_1080p_vectors,
1059 },
Arun Menonb31fefd2012-07-19 14:02:13 -07001060 {
1061 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1062 vidc_vdec_1080p_turbo_vectors,
1063 },
1064 {
1065 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1066 vidc_vdec_1080p_turbo_vectors,
1067 },
Arun Menonaabf2632012-02-24 15:30:47 -08001068};
1069
1070static struct msm_bus_scale_pdata vidc_bus_client_data = {
1071 vidc_bus_client_config,
1072 ARRAY_SIZE(vidc_bus_client_config),
1073 .name = "vidc",
1074};
1075#endif
1076
1077#define MSM_VIDC_BASE_PHYS 0x04400000
1078#define MSM_VIDC_BASE_SIZE 0x00100000
1079
1080static struct resource apq8930_device_vidc_resources[] = {
1081 {
1082 .start = MSM_VIDC_BASE_PHYS,
1083 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1084 .flags = IORESOURCE_MEM,
1085 },
1086 {
1087 .start = VCODEC_IRQ,
1088 .end = VCODEC_IRQ,
1089 .flags = IORESOURCE_IRQ,
1090 },
1091};
1092
1093struct msm_vidc_platform_data apq8930_vidc_platform_data = {
1094#ifdef CONFIG_MSM_BUS_SCALING
1095 .vidc_bus_client_pdata = &vidc_bus_client_data,
1096#endif
1097#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1098 .memtype = ION_CP_MM_HEAP_ID,
1099 .enable_ion = 1,
Deepak Kotur8097f782012-05-14 14:13:06 -07001100 .cp_enabled = 1,
Arun Menonaabf2632012-02-24 15:30:47 -08001101#else
1102 .memtype = MEMTYPE_EBI1,
1103 .enable_ion = 0,
1104#endif
Anil Gahlotd0ce26d2012-05-08 17:58:46 -07001105 .disable_dmx = 1,
Arun Menonaabf2632012-02-24 15:30:47 -08001106 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naik42de2412012-10-26 17:55:27 -07001107 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301108 .fw_addr = 0x9fe00000,
Arun Menonaabf2632012-02-24 15:30:47 -08001109};
1110
1111struct platform_device apq8930_msm_device_vidc = {
1112 .name = "msm_vidc",
1113 .id = 0,
1114 .num_resources = ARRAY_SIZE(apq8930_device_vidc_resources),
1115 .resource = apq8930_device_vidc_resources,
1116 .dev = {
1117 .platform_data = &apq8930_vidc_platform_data,
1118 },
1119};
1120
1121struct platform_device *vidc_device[] __initdata = {
1122 &apq8930_msm_device_vidc
1123};
1124
1125void __init msm8930_add_vidc_device(void)
1126{
1127 if (cpu_is_msm8627()) {
1128 struct msm_vidc_platform_data *pdata;
1129 pdata = (struct msm_vidc_platform_data *)
1130 apq8930_msm_device_vidc.dev.platform_data;
1131 pdata->disable_fullhd = 1;
1132 }
1133 platform_add_devices(vidc_device, ARRAY_SIZE(vidc_device));
1134}
Laura Abbott0577d7b2012-04-17 11:14:30 -07001135
1136struct msm_iommu_domain_name msm8930_iommu_ctx_names[] = {
1137 /* Camera */
1138 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001139 .name = "ijpeg_src",
1140 .domain = CAMERA_DOMAIN,
1141 },
1142 /* Camera */
1143 {
1144 .name = "ijpeg_dst",
1145 .domain = CAMERA_DOMAIN,
1146 },
1147 /* Camera */
1148 {
1149 .name = "jpegd_src",
1150 .domain = CAMERA_DOMAIN,
1151 },
1152 /* Camera */
1153 {
1154 .name = "jpegd_dst",
1155 .domain = CAMERA_DOMAIN,
1156 },
1157 /* Rotator */
1158 {
1159 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07001160 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001161 },
1162 /* Rotator */
1163 {
1164 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07001165 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001166 },
1167 /* Video */
1168 {
1169 .name = "vcodec_a_mm1",
1170 .domain = VIDEO_DOMAIN,
1171 },
1172 /* Video */
1173 {
1174 .name = "vcodec_b_mm2",
1175 .domain = VIDEO_DOMAIN,
1176 },
1177 /* Video */
1178 {
1179 .name = "vcodec_a_stream",
1180 .domain = VIDEO_DOMAIN,
1181 },
1182};
1183
1184static struct mem_pool msm8930_video_pools[] = {
1185 /*
1186 * Video hardware has the following requirements:
1187 * 1. All video addresses used by the video hardware must be at a higher
1188 * address than video firmware address.
1189 * 2. Video hardware can only access a range of 256MB from the base of
1190 * the video firmware.
1191 */
1192 [VIDEO_FIRMWARE_POOL] =
1193 /* Low addresses, intended for video firmware */
1194 {
1195 .paddr = SZ_128K,
1196 .size = SZ_16M - SZ_128K,
1197 },
1198 [VIDEO_MAIN_POOL] =
1199 /* Main video pool */
1200 {
1201 .paddr = SZ_16M,
1202 .size = SZ_256M - SZ_16M,
1203 },
1204 [GEN_POOL] =
1205 /* Remaining address space up to 2G */
1206 {
1207 .paddr = SZ_256M,
1208 .size = SZ_2G - SZ_256M,
1209 },
1210};
1211
1212static struct mem_pool msm8930_camera_pools[] = {
1213 [GEN_POOL] =
1214 /* One address space for camera */
1215 {
1216 .paddr = SZ_128K,
1217 .size = SZ_2G - SZ_128K,
1218 },
1219};
1220
Olav Hauganef95ae32012-05-15 09:50:30 -07001221static struct mem_pool msm8930_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001222 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07001223 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07001224 {
1225 .paddr = SZ_128K,
1226 .size = SZ_2G - SZ_128K,
1227 },
1228};
1229
Olav Hauganef95ae32012-05-15 09:50:30 -07001230static struct mem_pool msm8930_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001231 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07001232 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07001233 {
1234 .paddr = SZ_128K,
1235 .size = SZ_2G - SZ_128K,
1236 },
1237};
1238
1239static struct msm_iommu_domain msm8930_iommu_domains[] = {
1240 [VIDEO_DOMAIN] = {
1241 .iova_pools = msm8930_video_pools,
1242 .npools = ARRAY_SIZE(msm8930_video_pools),
1243 },
1244 [CAMERA_DOMAIN] = {
1245 .iova_pools = msm8930_camera_pools,
1246 .npools = ARRAY_SIZE(msm8930_camera_pools),
1247 },
Olav Hauganef95ae32012-05-15 09:50:30 -07001248 [DISPLAY_READ_DOMAIN] = {
1249 .iova_pools = msm8930_display_read_pools,
1250 .npools = ARRAY_SIZE(msm8930_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07001251 },
Olav Hauganef95ae32012-05-15 09:50:30 -07001252 [ROTATOR_SRC_DOMAIN] = {
1253 .iova_pools = msm8930_rotator_src_pools,
1254 .npools = ARRAY_SIZE(msm8930_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07001255 },
1256};
1257
1258struct iommu_domains_pdata msm8930_iommu_domain_pdata = {
1259 .domains = msm8930_iommu_domains,
1260 .ndomains = ARRAY_SIZE(msm8930_iommu_domains),
1261 .domain_names = msm8930_iommu_ctx_names,
1262 .nnames = ARRAY_SIZE(msm8930_iommu_ctx_names),
1263 .domain_alloc_flags = 0,
1264};
1265
1266struct platform_device msm8930_iommu_domain_device = {
1267 .name = "iommu_domains",
1268 .id = -1,
1269 .dev = {
1270 .platform_data = &msm8930_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07001271 }
1272};
1273
1274struct msm_rtb_platform_data msm8930_rtb_pdata = {
1275 .size = SZ_1M,
1276};
1277
1278static int __init msm_rtb_set_buffer_size(char *p)
1279{
1280 int s;
1281
1282 s = memparse(p, NULL);
1283 msm8930_rtb_pdata.size = ALIGN(s, SZ_4K);
1284 return 0;
1285}
1286early_param("msm_rtb_size", msm_rtb_set_buffer_size);
1287
1288
1289struct platform_device msm8930_rtb_device = {
1290 .name = "msm_rtb",
1291 .id = -1,
1292 .dev = {
1293 .platform_data = &msm8930_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001294 },
1295};
Laura Abbottf3173042012-05-29 15:23:18 -07001296
1297#define MSM8930_L1_SIZE SZ_1M
1298/*
1299 * The actual L2 size is smaller but we need a larger buffer
1300 * size to store other dump information
1301 */
1302#define MSM8930_L2_SIZE SZ_4M
1303
1304struct msm_cache_dump_platform_data msm8930_cache_dump_pdata = {
1305 .l2_size = MSM8930_L2_SIZE,
1306 .l1_size = MSM8930_L1_SIZE,
1307};
1308
1309struct platform_device msm8930_cache_dump_device = {
1310 .name = "msm_cache_dump",
1311 .id = -1,
1312 .dev = {
1313 .platform_data = &msm8930_cache_dump_pdata,
1314 },
1315};