blob: b14ecf86342ea78c02b037f61cd6294671fa38c8 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010017 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010020 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050027#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010028#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010029#include <linux/list.h>
30#include <linux/smp.h>
Colin Cross254056f2011-02-10 12:54:10 -080031#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010032#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010033#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050034#include <linux/of.h>
35#include <linux/of_address.h>
36#include <linux/of_irq.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050037#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010038#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070041#include <linux/syscore_ops.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010042
43#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010044#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010045#include <asm/smp_plat.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010046#include <asm/mach/irq.h>
47#include <asm/hardware/gic.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#include <asm/system.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010049
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000050union gic_base {
51 void __iomem *common_base;
52 void __percpu __iomem **percpu_base;
53};
54
55struct gic_chip_data {
Marc Zyngier680392b2011-11-12 16:09:49 +000056 unsigned int irq_offset;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000057 union gic_base dist_base;
58 union gic_base cpu_base;
59#ifdef CONFIG_CPU_PM
60 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
61 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
62 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
Rohit Vaswani26e44862012-01-05 20:26:40 -080063 u32 saved_dist_pri[DIV_ROUND_UP(1020, 4)];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000064 u32 __percpu *saved_ppi_enable;
65 u32 __percpu *saved_ppi_conf;
66#endif
Marc Zyngier680392b2011-11-12 16:09:49 +000067#ifdef CONFIG_IRQ_DOMAIN
68 struct irq_domain domain;
69#endif
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000070 unsigned int gic_irqs;
71#ifdef CONFIG_GIC_NON_BANKED
72 void __iomem *(*get_base)(union gic_base *);
73#endif
Steve Mucklef132c6c2012-06-06 18:30:57 -070074 unsigned int max_irq;
75#ifdef CONFIG_PM
76 unsigned int wakeup_irqs[32];
77 unsigned int enabled_irqs[32];
78#endif
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000079};
80
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050081static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010082
Rohit Vaswani26e44862012-01-05 20:26:40 -080083#ifdef CONFIG_CPU_PM
84static unsigned int saved_dist_ctrl, saved_cpu_ctrl;
85#endif
86
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010087/*
88 * Supported arch specific GIC irq extension.
89 * Default make them NULL.
90 */
91struct irq_chip gic_arch_extn = {
Will Deacon1a017532011-02-09 12:01:12 +000092 .irq_eoi = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010093 .irq_mask = NULL,
94 .irq_unmask = NULL,
95 .irq_retrigger = NULL,
96 .irq_set_type = NULL,
97 .irq_set_wake = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070098 .irq_disable = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010099};
100
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100101#ifndef MAX_GIC_NR
102#define MAX_GIC_NR 1
103#endif
104
Russell Kingbef8f9e2010-12-04 16:50:58 +0000105static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100106
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000107#ifdef CONFIG_GIC_NON_BANKED
108static void __iomem *gic_get_percpu_base(union gic_base *base)
109{
110 return *__this_cpu_ptr(base->percpu_base);
111}
112
113static void __iomem *gic_get_common_base(union gic_base *base)
114{
115 return base->common_base;
116}
117
118static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
119{
120 return data->get_base(&data->dist_base);
121}
122
123static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
124{
125 return data->get_base(&data->cpu_base);
126}
127
128static inline void gic_set_base_accessor(struct gic_chip_data *data,
129 void __iomem *(*f)(union gic_base *))
130{
131 data->get_base = f;
132}
133#else
134#define gic_data_dist_base(d) ((d)->dist_base.common_base)
135#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
136#define gic_set_base_accessor(d,f)
137#endif
138
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100139static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100140{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100141 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000142 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100143}
144
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100145static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100146{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100147 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000148 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100149}
150
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100151static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100152{
Rob Herring4294f8b2011-09-28 21:25:31 -0500153 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100154}
155
Taniya Dasb241bd82012-03-19 17:58:06 +0530156#if defined(CONFIG_CPU_V7) && defined(CONFIG_GIC_SECURE)
Rohit Vaswani26e44862012-01-05 20:26:40 -0800157static const inline bool is_cpu_secure(void)
158{
159 unsigned int dscr;
160
161 asm volatile ("mrc p14, 0, %0, c0, c1, 0" : "=r" (dscr));
162
163 /* BIT(18) - NS bit; 1 = NS; 0 = S */
164 if (BIT(18) & dscr)
165 return false;
166 else
167 return true;
168}
169#else
170static const inline bool is_cpu_secure(void)
171{
172 return false;
173}
174#endif
175
Russell Kingf27ecac2005-08-18 21:31:00 +0100176/*
177 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100178 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100179static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100180{
Rob Herring4294f8b2011-09-28 21:25:31 -0500181 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100182
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500183 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530184 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100185 if (gic_arch_extn.irq_mask)
186 gic_arch_extn.irq_mask(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500187 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100188}
189
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100190static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100191{
Rob Herring4294f8b2011-09-28 21:25:31 -0500192 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100193
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500194 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100195 if (gic_arch_extn.irq_unmask)
196 gic_arch_extn.irq_unmask(d);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530197 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500198 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100199}
200
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201static void gic_disable_irq(struct irq_data *d)
202{
203 if (gic_arch_extn.irq_disable)
204 gic_arch_extn.irq_disable(d);
205}
206
207#ifdef CONFIG_PM
208static int gic_suspend_one(struct gic_chip_data *gic)
209{
210 unsigned int i;
Marc Zyngier680392b2011-11-12 16:09:49 +0000211 void __iomem *base = gic_data_dist_base(gic);
Trilok Soni6278db02012-05-20 01:29:52 +0530212#ifdef CONFIG_ARCH_MSM8625
213 unsigned long flags;
214#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700215
216 for (i = 0; i * 32 < gic->max_irq; i++) {
Taniya Das66398862012-04-30 12:24:17 +0530217#ifdef CONFIG_ARCH_MSM8625
Trilok Soni6278db02012-05-20 01:29:52 +0530218 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Taniya Das66398862012-04-30 12:24:17 +0530219#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700220 gic->enabled_irqs[i]
221 = readl_relaxed(base + GIC_DIST_ENABLE_SET + i * 4);
222 /* disable all of them */
223 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4);
224 /* enable the wakeup set */
225 writel_relaxed(gic->wakeup_irqs[i],
226 base + GIC_DIST_ENABLE_SET + i * 4);
Taniya Das66398862012-04-30 12:24:17 +0530227#ifdef CONFIG_ARCH_MSM8625
Trilok Soni6278db02012-05-20 01:29:52 +0530228 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Taniya Das66398862012-04-30 12:24:17 +0530229#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700230 }
231 mb();
232 return 0;
233}
234
235static int gic_suspend(void)
236{
237 int i;
238 for (i = 0; i < MAX_GIC_NR; i++)
239 gic_suspend_one(&gic_data[i]);
240 return 0;
241}
242
243extern int msm_show_resume_irq_mask;
244
245static void gic_show_resume_irq(struct gic_chip_data *gic)
246{
247 unsigned int i;
248 u32 enabled;
249 unsigned long pending[32];
Marc Zyngier680392b2011-11-12 16:09:49 +0000250 void __iomem *base = gic_data_dist_base(gic);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251
252 if (!msm_show_resume_irq_mask)
253 return;
254
Thomas Gleixner450ea482009-07-03 08:44:46 -0500255 raw_spin_lock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700256 for (i = 0; i * 32 < gic->max_irq; i++) {
257 enabled = readl_relaxed(base + GIC_DIST_ENABLE_CLEAR + i * 4);
258 pending[i] = readl_relaxed(base + GIC_DIST_PENDING_SET + i * 4);
259 pending[i] &= enabled;
260 }
Trilok Soni1bf3f2d2012-05-26 11:58:59 +0530261 raw_spin_unlock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700262
263 for (i = find_first_bit(pending, gic->max_irq);
264 i < gic->max_irq;
265 i = find_next_bit(pending, gic->max_irq, i+1)) {
266 pr_warning("%s: %d triggered", __func__,
267 i + gic->irq_offset);
268 }
269}
270
271static void gic_resume_one(struct gic_chip_data *gic)
272{
273 unsigned int i;
Marc Zyngier680392b2011-11-12 16:09:49 +0000274 void __iomem *base = gic_data_dist_base(gic);
Trilok Soni1bf3f2d2012-05-26 11:58:59 +0530275
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700276 gic_show_resume_irq(gic);
277 for (i = 0; i * 32 < gic->max_irq; i++) {
278 /* disable all of them */
279 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4);
280 /* enable the enabled set */
281 writel_relaxed(gic->enabled_irqs[i],
282 base + GIC_DIST_ENABLE_SET + i * 4);
283 }
284 mb();
285}
286
287static void gic_resume(void)
288{
289 int i;
290 for (i = 0; i < MAX_GIC_NR; i++)
291 gic_resume_one(&gic_data[i]);
292}
293
294static struct syscore_ops gic_syscore_ops = {
295 .suspend = gic_suspend,
296 .resume = gic_resume,
297};
298
299static int __init gic_init_sys(void)
300{
301 register_syscore_ops(&gic_syscore_ops);
302 return 0;
303}
304arch_initcall(gic_init_sys);
305
306#endif
307
Will Deacon1a017532011-02-09 12:01:12 +0000308static void gic_eoi_irq(struct irq_data *d)
309{
310 if (gic_arch_extn.irq_eoi) {
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500311 raw_spin_lock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000312 gic_arch_extn.irq_eoi(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500313 raw_spin_unlock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000314 }
Taniya Das66398862012-04-30 12:24:17 +0530315#ifdef CONFIG_ARCH_MSM8625
316 raw_spin_lock(&irq_controller_lock);
317#endif
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530318 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Taniya Das66398862012-04-30 12:24:17 +0530319#ifdef CONFIG_ARCH_MSM8625
320 raw_spin_unlock(&irq_controller_lock);
321#endif
Will Deacon1a017532011-02-09 12:01:12 +0000322}
323
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100324static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100325{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100326 void __iomem *base = gic_dist_base(d);
327 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100328 u32 enablemask = 1 << (gicirq % 32);
329 u32 enableoff = (gicirq / 32) * 4;
330 u32 confmask = 0x2 << ((gicirq % 16) * 2);
331 u32 confoff = (gicirq / 16) * 4;
332 bool enabled = false;
333 u32 val;
334
335 /* Interrupt configuration for SGIs can't be changed */
336 if (gicirq < 16)
337 return -EINVAL;
338
339 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
340 return -EINVAL;
341
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500342 raw_spin_lock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100343
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100344 if (gic_arch_extn.irq_set_type)
345 gic_arch_extn.irq_set_type(d, type);
346
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530347 val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100348 if (type == IRQ_TYPE_LEVEL_HIGH)
349 val &= ~confmask;
350 else if (type == IRQ_TYPE_EDGE_RISING)
351 val |= confmask;
352
353 /*
354 * As recommended by the spec, disable the interrupt before changing
355 * the configuration
356 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530357 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
358 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100359 enabled = true;
360 }
361
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530362 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100363
364 if (enabled)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530365 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100366
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500367 raw_spin_unlock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100368
369 return 0;
370}
371
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100372static int gic_retrigger(struct irq_data *d)
373{
374 if (gic_arch_extn.irq_retrigger)
375 return gic_arch_extn.irq_retrigger(d);
376
377 return -ENXIO;
378}
379
Catalin Marinasa06f5462005-09-30 16:07:05 +0100380#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000381static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
382 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100383{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100384 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Rob Herring4294f8b2011-09-28 21:25:31 -0500385 unsigned int shift = (gic_irq(d) % 4) * 8;
Russell King5dfc54e2011-07-21 15:00:57 +0100386 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
Russell Kingc1917892011-01-23 12:12:01 +0000387 u32 val, mask, bit;
388
Russell King5dfc54e2011-07-21 15:00:57 +0100389 if (cpu >= 8 || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000390 return -EINVAL;
391
392 mask = 0xff << shift;
Will Deacon267840f2011-08-23 22:20:03 +0100393 bit = 1 << (cpu_logical_map(cpu) + shift);
Russell Kingf27ecac2005-08-18 21:31:00 +0100394
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500395 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530396 val = readl_relaxed(reg) & ~mask;
397 writel_relaxed(val | bit, reg);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500398 raw_spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700399
Russell King5dfc54e2011-07-21 15:00:57 +0100400 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100401}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100402#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100403
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100404#ifdef CONFIG_PM
405static int gic_set_wake(struct irq_data *d, unsigned int on)
406{
407 int ret = -ENXIO;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700408 unsigned int reg_offset, bit_offset;
409 unsigned int gicirq = gic_irq(d);
410 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
411
412 /* per-cpu interrupts cannot be wakeup interrupts */
413 WARN_ON(gicirq < 32);
414
415 reg_offset = gicirq / 32;
416 bit_offset = gicirq % 32;
417
418 if (on)
419 gic_data->wakeup_irqs[reg_offset] |= 1 << bit_offset;
420 else
421 gic_data->wakeup_irqs[reg_offset] &= ~(1 << bit_offset);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100422
423 if (gic_arch_extn.irq_set_wake)
424 ret = gic_arch_extn.irq_set_wake(d, on);
425
426 return ret;
427}
428
429#else
430#define gic_set_wake NULL
431#endif
432
Marc Zyngier562e0022011-09-06 09:56:17 +0100433asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
434{
435 u32 irqstat, irqnr;
436 struct gic_chip_data *gic = &gic_data[0];
437 void __iomem *cpu_base = gic_data_cpu_base(gic);
438
439 do {
Taniya Das66398862012-04-30 12:24:17 +0530440#ifdef CONFIG_ARCH_MSM8625
441 raw_spin_lock(&irq_controller_lock);
442#endif
Marc Zyngier562e0022011-09-06 09:56:17 +0100443 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Taniya Das66398862012-04-30 12:24:17 +0530444#ifdef CONFIG_ARCH_MSM8625
445 raw_spin_unlock(&irq_controller_lock);
446#endif
Marc Zyngier562e0022011-09-06 09:56:17 +0100447 irqnr = irqstat & ~0x1c00;
448
449 if (likely(irqnr > 15 && irqnr < 1021)) {
Marc Zyngier181621e2011-09-06 09:56:17 +0100450 irqnr = irq_domain_to_irq(&gic->domain, irqnr);
Marc Zyngier562e0022011-09-06 09:56:17 +0100451 handle_IRQ(irqnr, regs);
452 continue;
453 }
454 if (irqnr < 16) {
Taniya Das66398862012-04-30 12:24:17 +0530455#ifdef CONFIG_ARCH_MSM8625
456 raw_spin_lock(&irq_controller_lock);
457#endif
Marc Zyngier562e0022011-09-06 09:56:17 +0100458 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Taniya Das66398862012-04-30 12:24:17 +0530459#ifdef CONFIG_ARCH_MSM8625
460 raw_spin_unlock(&irq_controller_lock);
461#endif
Marc Zyngier562e0022011-09-06 09:56:17 +0100462#ifdef CONFIG_SMP
463 handle_IPI(irqnr, regs);
464#endif
465 continue;
466 }
467 break;
468 } while (1);
469}
470
Russell King0f347bb2007-05-17 10:11:34 +0100471static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100472{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100473 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
474 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100475 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100476 unsigned long status;
477
Will Deacon1a017532011-02-09 12:01:12 +0000478 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100479
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500480 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000481 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500482 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100483
Russell King0f347bb2007-05-17 10:11:34 +0100484 gic_irq = (status & 0x3ff);
485 if (gic_irq == 1023)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100486 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100487
Rob Herringc383e042011-09-28 21:25:31 -0500488 cascade_irq = irq_domain_to_irq(&chip_data->domain, gic_irq);
Russell King0f347bb2007-05-17 10:11:34 +0100489 if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
490 do_bad_IRQ(cascade_irq, desc);
491 else
492 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100493
494 out:
Will Deacon1a017532011-02-09 12:01:12 +0000495 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100496}
497
David Brownell38c677c2006-08-01 22:26:25 +0100498static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100499 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100500 .irq_mask = gic_mask_irq,
501 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000502 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100503 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100504 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100505#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000506 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100507#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700508 .irq_disable = gic_disable_irq,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100509 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100510};
511
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100512void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
513{
514 if (gic_nr >= MAX_GIC_NR)
515 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100516 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100517 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100518 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100519}
520
Rob Herring4294f8b2011-09-28 21:25:31 -0500521static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100522{
Rob Herringc383e042011-09-28 21:25:31 -0500523 unsigned int i, irq;
Will Deacon267840f2011-08-23 22:20:03 +0100524 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500525 unsigned int gic_irqs = gic->gic_irqs;
Rob Herringc383e042011-09-28 21:25:31 -0500526 struct irq_domain *domain = &gic->domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000527 void __iomem *base = gic_data_dist_base(gic);
Will Deaconeb504392012-01-20 12:01:12 +0100528 u32 cpu = cpu_logical_map(smp_processor_id());
Will Deacon267840f2011-08-23 22:20:03 +0100529
530 cpumask = 1 << cpu;
Russell Kingf27ecac2005-08-18 21:31:00 +0100531 cpumask |= cpumask << 8;
532 cpumask |= cpumask << 16;
533
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530534 writel_relaxed(0, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100535
536 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100537 * Set all global interrupts to be level triggered, active low.
538 */
Pawel Molle6afec92010-11-26 13:45:43 +0100539 for (i = 32; i < gic_irqs; i += 16)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530540 writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
Russell Kingf27ecac2005-08-18 21:31:00 +0100541
542 /*
543 * Set all global interrupts to this CPU only.
544 */
Pawel Molle6afec92010-11-26 13:45:43 +0100545 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530546 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100547
548 /*
Rohit Vaswani26e44862012-01-05 20:26:40 -0800549 * Set NS/S.
550 */
551 if (is_cpu_secure())
552 for (i = 32; i < gic_irqs; i += 32)
553 writel_relaxed(0xFFFFFFFF,
554 base + GIC_DIST_ISR + i * 4 / 32);
555
556 /*
Russell King9395f6e2010-11-11 23:10:30 +0000557 * Set priority on all global interrupts.
Russell Kingf27ecac2005-08-18 21:31:00 +0100558 */
Pawel Molle6afec92010-11-26 13:45:43 +0100559 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530560 writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100561
562 /*
Russell King9395f6e2010-11-11 23:10:30 +0000563 * Disable all interrupts. Leave the PPI and SGIs alone
564 * as these enables are banked registers.
Russell Kingf27ecac2005-08-18 21:31:00 +0100565 */
Pawel Molle6afec92010-11-26 13:45:43 +0100566 for (i = 32; i < gic_irqs; i += 32)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530567 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
Russell Kingf27ecac2005-08-18 21:31:00 +0100568
569 /*
570 * Setup the Linux IRQ subsystem.
571 */
Rob Herringc383e042011-09-28 21:25:31 -0500572 irq_domain_for_each_irq(domain, i, irq) {
573 if (i < 32) {
574 irq_set_percpu_devid(irq);
575 irq_set_chip_and_handler(irq, &gic_chip,
576 handle_percpu_devid_irq);
577 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
578 } else {
579 irq_set_chip_and_handler(irq, &gic_chip,
580 handle_fasteoi_irq);
581 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
582 }
583 irq_set_chip_data(irq, gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100584 }
585
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700586 gic->max_irq = gic_irqs;
587
Rohit Vaswani26e44862012-01-05 20:26:40 -0800588 if (is_cpu_secure())
589 writel_relaxed(3, base + GIC_DIST_CTRL);
590 else
591 writel_relaxed(1, base + GIC_DIST_CTRL);
592
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700593 mb();
Russell Kingf27ecac2005-08-18 21:31:00 +0100594}
595
Russell Kingbef8f9e2010-12-04 16:50:58 +0000596static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100597{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000598 void __iomem *dist_base = gic_data_dist_base(gic);
599 void __iomem *base = gic_data_cpu_base(gic);
Russell King9395f6e2010-11-11 23:10:30 +0000600 int i;
601
Russell King9395f6e2010-11-11 23:10:30 +0000602 /*
603 * Deal with the banked PPI and SGI interrupts - disable all
604 * PPI interrupts, ensure all SGI interrupts are enabled.
605 */
Taniya Das66398862012-04-30 12:24:17 +0530606#ifdef CONFIG_ARCH_MSM8625
607 raw_spin_lock(&irq_controller_lock);
608#endif
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530609 writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
610 writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
Russell King9395f6e2010-11-11 23:10:30 +0000611
Rohit Vaswani26e44862012-01-05 20:26:40 -0800612 /* Set NS/S */
613 if (is_cpu_secure())
614 writel_relaxed(0xFFFFFFFF, dist_base + GIC_DIST_ISR);
615
Russell King9395f6e2010-11-11 23:10:30 +0000616 /*
617 * Set priority on PPI and SGI interrupts
618 */
619 for (i = 0; i < 32; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530620 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
Russell King9395f6e2010-11-11 23:10:30 +0000621
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530622 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
Rohit Vaswani26e44862012-01-05 20:26:40 -0800623
624 if (is_cpu_secure())
625 writel_relaxed(0xF, base + GIC_CPU_CTRL);
626 else
627 writel_relaxed(1, base + GIC_CPU_CTRL);
Taniya Das66398862012-04-30 12:24:17 +0530628#ifdef CONFIG_ARCH_MSM8625
629 raw_spin_unlock(&irq_controller_lock);
630#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700631 mb();
Russell Kingf27ecac2005-08-18 21:31:00 +0100632}
633
Colin Cross254056f2011-02-10 12:54:10 -0800634#ifdef CONFIG_CPU_PM
635/*
636 * Saves the GIC distributor registers during suspend or idle. Must be called
637 * with interrupts disabled but before powering down the GIC. After calling
638 * this function, no interrupts will be delivered by the GIC, and another
639 * platform-specific wakeup source must be enabled.
640 */
641static void gic_dist_save(unsigned int gic_nr)
642{
643 unsigned int gic_irqs;
644 void __iomem *dist_base;
645 int i;
646
647 if (gic_nr >= MAX_GIC_NR)
648 BUG();
649
650 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000651 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800652
653 if (!dist_base)
654 return;
655
Rohit Vaswani26e44862012-01-05 20:26:40 -0800656 saved_dist_ctrl = readl_relaxed(dist_base + GIC_DIST_CTRL);
657
Colin Cross254056f2011-02-10 12:54:10 -0800658 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
659 gic_data[gic_nr].saved_spi_conf[i] =
660 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
661
662 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
663 gic_data[gic_nr].saved_spi_target[i] =
664 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
665
Rohit Vaswani26e44862012-01-05 20:26:40 -0800666 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
667 gic_data[gic_nr].saved_dist_pri[i] =
668 readl_relaxed(dist_base + GIC_DIST_PRI + i * 4);
669
Colin Cross254056f2011-02-10 12:54:10 -0800670 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
671 gic_data[gic_nr].saved_spi_enable[i] =
672 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
673}
674
675/*
676 * Restores the GIC distributor registers during resume or when coming out of
677 * idle. Must be called before enabling interrupts. If a level interrupt
678 * that occured while the GIC was suspended is still present, it will be
679 * handled normally, but any edge interrupts that occured will not be seen by
680 * the GIC and need to be handled by the platform-specific wakeup source.
681 */
682static void gic_dist_restore(unsigned int gic_nr)
683{
684 unsigned int gic_irqs;
685 unsigned int i;
686 void __iomem *dist_base;
687
688 if (gic_nr >= MAX_GIC_NR)
689 BUG();
690
691 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000692 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800693
694 if (!dist_base)
695 return;
696
697 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
698
699 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
700 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
701 dist_base + GIC_DIST_CONFIG + i * 4);
702
703 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Rohit Vaswani26e44862012-01-05 20:26:40 -0800704 writel_relaxed(gic_data[gic_nr].saved_dist_pri[i],
Colin Cross254056f2011-02-10 12:54:10 -0800705 dist_base + GIC_DIST_PRI + i * 4);
706
707 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
708 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
709 dist_base + GIC_DIST_TARGET + i * 4);
710
711 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
712 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
713 dist_base + GIC_DIST_ENABLE_SET + i * 4);
714
Rohit Vaswani26e44862012-01-05 20:26:40 -0800715 writel_relaxed(saved_dist_ctrl, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800716}
717
718static void gic_cpu_save(unsigned int gic_nr)
719{
720 int i;
721 u32 *ptr;
722 void __iomem *dist_base;
723 void __iomem *cpu_base;
724
725 if (gic_nr >= MAX_GIC_NR)
726 BUG();
727
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000728 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
729 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800730
731 if (!dist_base || !cpu_base)
732 return;
733
Rohit Vaswani26e44862012-01-05 20:26:40 -0800734 saved_cpu_ctrl = readl_relaxed(cpu_base + GIC_CPU_CTRL);
735
736 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
737 gic_data[gic_nr].saved_dist_pri[i] = readl_relaxed(dist_base +
738 GIC_DIST_PRI + i * 4);
739
Colin Cross254056f2011-02-10 12:54:10 -0800740 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
741 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
742 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
743
744 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
745 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
746 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
747
748}
749
750static void gic_cpu_restore(unsigned int gic_nr)
751{
752 int i;
753 u32 *ptr;
754 void __iomem *dist_base;
755 void __iomem *cpu_base;
756
757 if (gic_nr >= MAX_GIC_NR)
758 BUG();
759
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000760 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
761 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800762
763 if (!dist_base || !cpu_base)
764 return;
765
766 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
767 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
768 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
769
770 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
771 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
772 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
773
774 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Rohit Vaswani26e44862012-01-05 20:26:40 -0800775 writel_relaxed(gic_data[gic_nr].saved_dist_pri[i],
776 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800777
778 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
Rohit Vaswani26e44862012-01-05 20:26:40 -0800779 writel_relaxed(saved_cpu_ctrl, cpu_base + GIC_CPU_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800780}
781
782static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
783{
784 int i;
785
786 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000787#ifdef CONFIG_GIC_NON_BANKED
788 /* Skip over unused GICs */
789 if (!gic_data[i].get_base)
790 continue;
791#endif
Colin Cross254056f2011-02-10 12:54:10 -0800792 switch (cmd) {
793 case CPU_PM_ENTER:
794 gic_cpu_save(i);
795 break;
796 case CPU_PM_ENTER_FAILED:
797 case CPU_PM_EXIT:
798 gic_cpu_restore(i);
799 break;
800 case CPU_CLUSTER_PM_ENTER:
801 gic_dist_save(i);
802 break;
803 case CPU_CLUSTER_PM_ENTER_FAILED:
804 case CPU_CLUSTER_PM_EXIT:
805 gic_dist_restore(i);
806 break;
807 }
808 }
809
810 return NOTIFY_OK;
811}
812
813static struct notifier_block gic_notifier_block = {
814 .notifier_call = gic_notifier,
815};
816
817static void __init gic_pm_init(struct gic_chip_data *gic)
818{
819 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
820 sizeof(u32));
821 BUG_ON(!gic->saved_ppi_enable);
822
823 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
824 sizeof(u32));
825 BUG_ON(!gic->saved_ppi_conf);
826
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100827 if (gic == &gic_data[0])
828 cpu_pm_register_notifier(&gic_notifier_block);
Colin Cross254056f2011-02-10 12:54:10 -0800829}
830#else
831static void __init gic_pm_init(struct gic_chip_data *gic)
832{
833}
834#endif
835
Rob Herring0fc0d942011-09-28 21:27:52 -0500836#ifdef CONFIG_OF
837static int gic_irq_domain_dt_translate(struct irq_domain *d,
838 struct device_node *controller,
839 const u32 *intspec, unsigned int intsize,
840 unsigned long *out_hwirq, unsigned int *out_type)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500841{
842 if (d->of_node != controller)
843 return -EINVAL;
844 if (intsize < 3)
845 return -EINVAL;
846
847 /* Get the interrupt number and add 16 to skip over SGIs */
848 *out_hwirq = intspec[1] + 16;
849
850 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
851 if (!intspec[0])
852 *out_hwirq += 16;
853
854 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
855 return 0;
856}
Rob Herring0fc0d942011-09-28 21:27:52 -0500857#endif
Rob Herringb3f7ed02011-09-28 21:27:52 -0500858
Grant Likely15a25982012-01-26 12:25:18 -0700859const struct irq_domain_ops gic_irq_domain_ops = {
Rob Herring0fc0d942011-09-28 21:27:52 -0500860#ifdef CONFIG_OF
861 .dt_translate = gic_irq_domain_dt_translate,
862#endif
Rob Herring4294f8b2011-09-28 21:25:31 -0500863};
864
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000865void __init gic_init_bases(unsigned int gic_nr, int irq_start,
866 void __iomem *dist_base, void __iomem *cpu_base,
Marc Zyngier680392b2011-11-12 16:09:49 +0000867 u32 percpu_offset)
Russell Kingb580b892010-12-04 15:55:14 +0000868{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000869 struct gic_chip_data *gic;
Rob Herringc383e042011-09-28 21:25:31 -0500870 struct irq_domain *domain;
Michael Bohan33efecf2012-01-12 15:32:21 -0800871 int gic_irqs, rc;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000872
873 BUG_ON(gic_nr >= MAX_GIC_NR);
874
875 gic = &gic_data[gic_nr];
Rob Herringc383e042011-09-28 21:25:31 -0500876 domain = &gic->domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000877#ifdef CONFIG_GIC_NON_BANKED
878 if (percpu_offset) { /* Frankein-GIC without banked registers... */
879 unsigned int cpu;
880
881 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
882 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
883 if (WARN_ON(!gic->dist_base.percpu_base ||
Michael Bohan33efecf2012-01-12 15:32:21 -0800884 !gic->cpu_base.percpu_base))
885 goto init_bases_err;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000886
887 for_each_possible_cpu(cpu) {
888 unsigned long offset = percpu_offset * cpu_logical_map(cpu);
889 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
890 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
891 }
892
893 gic_set_base_accessor(gic, gic_get_percpu_base);
894 } else
895#endif
896 { /* Normal, sane GIC... */
897 WARN(percpu_offset,
898 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
899 percpu_offset);
900 gic->dist_base.common_base = dist_base;
901 gic->cpu_base.common_base = cpu_base;
902 gic_set_base_accessor(gic, gic_get_common_base);
903 }
Russell Kingbef8f9e2010-12-04 16:50:58 +0000904
Rob Herring4294f8b2011-09-28 21:25:31 -0500905 /*
906 * For primary GICs, skip over SGIs.
907 * For secondary GICs, skip over PPIs, too.
908 */
Steve Mucklef132c6c2012-06-06 18:30:57 -0700909 domain->hwirq_base = 32;
Rob Herringc383e042011-09-28 21:25:31 -0500910 if (gic_nr == 0) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700911 if ((irq_start & 31) > 0) {
912 domain->hwirq_base = 16;
913 if (irq_start != -1)
914 irq_start = (irq_start & ~31) + 16;
915 }
Will Deaconfe41db72011-11-25 19:23:36 +0100916 }
Rob Herring4294f8b2011-09-28 21:25:31 -0500917
918 /*
919 * Find out how many interrupts are supported.
920 * The GIC only supports up to 1020 interrupt sources.
921 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000922 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8b2011-09-28 21:25:31 -0500923 gic_irqs = (gic_irqs + 1) * 32;
924 if (gic_irqs > 1020)
925 gic_irqs = 1020;
926 gic->gic_irqs = gic_irqs;
927
Rob Herringc383e042011-09-28 21:25:31 -0500928 domain->nr_irq = gic_irqs - domain->hwirq_base;
Rob Herring050113e2011-10-21 17:14:27 -0500929 domain->irq_base = irq_alloc_descs(irq_start, 16, domain->nr_irq,
Rob Herringc383e042011-09-28 21:25:31 -0500930 numa_node_id());
Rob Herring050113e2011-10-21 17:14:27 -0500931 if (IS_ERR_VALUE(domain->irq_base)) {
Rob Herringf37a53c2011-10-21 17:14:27 -0500932 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
933 irq_start);
Rob Herring050113e2011-10-21 17:14:27 -0500934 domain->irq_base = irq_start;
Rob Herringf37a53c2011-10-21 17:14:27 -0500935 }
Rob Herringc383e042011-09-28 21:25:31 -0500936 domain->priv = gic;
937 domain->ops = &gic_irq_domain_ops;
Michael Bohan33efecf2012-01-12 15:32:21 -0800938 rc = irq_domain_add(domain);
939 if (rc) {
940 WARN(1, "Unable to create irq_domain\n");
941 goto init_bases_err;
942 }
Michael Bohanb8635c32012-01-05 18:32:10 -0800943 irq_domain_register(domain);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000944
Colin Cross9c128452011-06-13 00:45:59 +0000945 gic_chip.flags |= gic_arch_extn.flags;
Rob Herring4294f8b2011-09-28 21:25:31 -0500946 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000947 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800948 gic_pm_init(gic);
Michael Bohan33efecf2012-01-12 15:32:21 -0800949
950 return;
951
952init_bases_err:
953 free_percpu(gic->dist_base.percpu_base);
954 free_percpu(gic->cpu_base.percpu_base);
Russell Kingb580b892010-12-04 15:55:14 +0000955}
956
Russell King38489532010-12-04 16:01:03 +0000957void __cpuinit gic_secondary_init(unsigned int gic_nr)
958{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000959 BUG_ON(gic_nr >= MAX_GIC_NR);
960
961 gic_cpu_init(&gic_data[gic_nr]);
Russell King38489532010-12-04 16:01:03 +0000962}
963
Russell Kingf27ecac2005-08-18 21:31:00 +0100964#ifdef CONFIG_SMP
Russell King82668102009-05-17 16:20:18 +0100965void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Russell Kingf27ecac2005-08-18 21:31:00 +0100966{
Will Deacon267840f2011-08-23 22:20:03 +0100967 int cpu;
Rohit Vaswani26e44862012-01-05 20:26:40 -0800968 unsigned long sgir;
Will Deacon267840f2011-08-23 22:20:03 +0100969 unsigned long map = 0;
Taniya Das66398862012-04-30 12:24:17 +0530970#ifdef CONFIG_ARCH_MSM8625
971 unsigned long flags;
972#endif
Will Deacon267840f2011-08-23 22:20:03 +0100973
974 /* Convert our logical CPU mask into a physical one. */
975 for_each_cpu(cpu, mask)
976 map |= 1 << cpu_logical_map(cpu);
Russell Kingf27ecac2005-08-18 21:31:00 +0100977
Rohit Vaswani26e44862012-01-05 20:26:40 -0800978 sgir = (map << 16) | irq;
979 if (is_cpu_secure())
980 sgir |= (1 << 15);
981
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530982 /*
983 * Ensure that stores to Normal memory are visible to the
984 * other CPUs before issuing the IPI.
985 */
986 dsb();
987
Taniya Das66398862012-04-30 12:24:17 +0530988#ifdef CONFIG_ARCH_MSM8625
989 raw_spin_lock_irqsave(&irq_controller_lock, flags);
990#endif
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100991 /* this always happens on GIC0 */
Steve Mucklef132c6c2012-06-06 18:30:57 -0700992
Rohit Vaswani26e44862012-01-05 20:26:40 -0800993 writel_relaxed(sgir,
994 gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Taniya Das66398862012-04-30 12:24:17 +0530995#ifdef CONFIG_ARCH_MSM8625
996 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
997#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700998 mb();
Russell Kingf27ecac2005-08-18 21:31:00 +0100999}
1000#endif
Rob Herringb3f7ed02011-09-28 21:27:52 -05001001
Rohit Vaswani26e44862012-01-05 20:26:40 -08001002void gic_set_irq_secure(unsigned int irq)
1003{
1004 unsigned int gicd_isr_reg, gicd_pri_reg;
1005 unsigned int mask = 0xFFFFFF00;
1006 struct gic_chip_data *gic_data = &gic_data[0];
1007 struct irq_data *d = irq_get_irq_data(irq);
1008
1009 if (is_cpu_secure()) {
1010 raw_spin_lock(&irq_controller_lock);
1011 gicd_isr_reg = readl_relaxed(gic_dist_base(d) +
1012 GIC_DIST_ISR + gic_irq(d) / 32 * 4);
1013 gicd_isr_reg &= ~BIT(gic_irq(d) % 32);
1014 writel_relaxed(gicd_isr_reg, gic_dist_base(d) +
1015 GIC_DIST_ISR + gic_irq(d) / 32 * 4);
1016 /* Also increase the priority of that irq */
1017 gicd_pri_reg = readl_relaxed(gic_dist_base(d) +
1018 GIC_DIST_PRI + (gic_irq(d) * 4 / 4));
1019 gicd_pri_reg &= mask;
1020 gicd_pri_reg |= 0x80; /* Priority of 0x80 > 0xA0 */
1021 writel_relaxed(gicd_pri_reg, gic_dist_base(d) + GIC_DIST_PRI +
1022 gic_irq(d) * 4 / 4);
1023 mb();
1024 raw_spin_unlock(&irq_controller_lock);
1025 } else {
1026 WARN(1, "Trying to run secure operation from Non-secure mode");
1027 }
1028}
1029
Rob Herringb3f7ed02011-09-28 21:27:52 -05001030#ifdef CONFIG_OF
1031static int gic_cnt __initdata = 0;
1032
1033int __init gic_of_init(struct device_node *node, struct device_node *parent)
1034{
1035 void __iomem *cpu_base;
1036 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001037 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001038 int irq;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001039 struct irq_domain *domain = &gic_data[gic_cnt].domain;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001040
1041 if (WARN_ON(!node))
1042 return -ENODEV;
1043
1044 dist_base = of_iomap(node, 0);
1045 WARN(!dist_base, "unable to map gic dist registers\n");
1046
1047 cpu_base = of_iomap(node, 1);
1048 WARN(!cpu_base, "unable to map gic cpu registers\n");
1049
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001050 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1051 percpu_offset = 0;
1052
Steve Mucklef132c6c2012-06-06 18:30:57 -07001053 domain->of_node = of_node_get(node);
1054
1055 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset);
Rob Herringb3f7ed02011-09-28 21:27:52 -05001056
1057 if (parent) {
1058 irq = irq_of_parse_and_map(node, 0);
1059 gic_cascade_irq(gic_cnt, irq);
1060 }
1061 gic_cnt++;
1062 return 0;
1063}
1064#endif
Trilok Soni01dbb612012-05-28 19:23:53 +05301065/*
1066 * Before calling this function the interrupts should be disabled
1067 * and the irq must be disabled at gic to avoid spurious interrupts
1068 */
1069bool gic_is_irq_pending(unsigned int irq)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001070{
1071 struct irq_data *d = irq_get_irq_data(irq);
1072 struct gic_chip_data *gic_data = &gic_data[0];
1073 u32 mask, val;
1074
1075 WARN_ON(!irqs_disabled());
Thomas Gleixner450ea482009-07-03 08:44:46 -05001076 raw_spin_lock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001077 mask = 1 << (gic_irq(d) % 32);
1078 val = readl(gic_dist_base(d) +
1079 GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
1080 /* warn if the interrupt is enabled */
1081 WARN_ON(val & mask);
1082 val = readl(gic_dist_base(d) +
1083 GIC_DIST_PENDING_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixner450ea482009-07-03 08:44:46 -05001084 raw_spin_unlock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001085 return (bool) (val & mask);
1086}
1087
Trilok Soni01dbb612012-05-28 19:23:53 +05301088/*
1089 * Before calling this function the interrupts should be disabled
1090 * and the irq must be disabled at gic to avoid spurious interrupts
1091 */
1092void gic_clear_irq_pending(unsigned int irq)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001093{
1094 struct gic_chip_data *gic_data = &gic_data[0];
1095 struct irq_data *d = irq_get_irq_data(irq);
1096
1097 u32 mask, val;
1098 WARN_ON(!irqs_disabled());
Thomas Gleixner450ea482009-07-03 08:44:46 -05001099 raw_spin_lock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001100 mask = 1 << (gic_irq(d) % 32);
1101 val = readl(gic_dist_base(d) +
1102 GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
1103 /* warn if the interrupt is enabled */
1104 WARN_ON(val & mask);
1105 writel(mask, gic_dist_base(d) +
1106 GIC_DIST_PENDING_CLEAR + (gic_irq(d) / 32) * 4);
Thomas Gleixner450ea482009-07-03 08:44:46 -05001107 raw_spin_unlock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001108}
Rob Herring0fc0d942011-09-28 21:27:52 -05001109
Taniya Dasbc9248a2012-04-30 19:59:11 +05301110#ifdef CONFIG_ARCH_MSM8625
1111 /*
1112 * Check for any interrupts which are enabled are pending
1113 * in the pending set or not.
1114 * Return :
1115 * 0 : No pending interrupts
1116 * 1 : Pending interrupts other than A9_M2A_5
1117 */
1118unsigned int msm_gic_spi_ppi_pending(void)
1119{
1120 unsigned int i, bit = 0;
1121 unsigned int pending_enb = 0, pending = 0;
1122 unsigned long value = 0;
1123 struct gic_chip_data *gic = &gic_data[0];
1124 void __iomem *base = gic_data_dist_base(gic);
Trilok Soni6278db02012-05-20 01:29:52 +05301125 unsigned long flags;
Taniya Dasbc9248a2012-04-30 19:59:11 +05301126
Trilok Soni6278db02012-05-20 01:29:52 +05301127 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301128 /*
1129 * PPI and SGI to be included.
1130 * MSM8625_INT_A9_M2A_5 needs to be ignored, as A9_M2A_5
1131 * requesting sleep triggers it
1132 */
1133 for (i = 0; (i * 32) < gic->max_irq; i++) {
1134 pending = readl_relaxed(base +
1135 GIC_DIST_PENDING_SET + i * 4);
1136 pending_enb = readl_relaxed(base +
1137 GIC_DIST_ENABLE_SET + i * 4);
1138 value = pending & pending_enb;
1139
1140 if (value) {
1141 for (bit = 0; bit < 32; bit++) {
1142 bit = find_next_bit(&value, 32, bit);
1143 if ((bit + 32 * i) != MSM8625_INT_A9_M2A_5) {
Trilok Soni6278db02012-05-20 01:29:52 +05301144 raw_spin_unlock_irqrestore(
1145 &irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301146 return 1;
1147 }
1148 }
1149 }
1150 }
Trilok Soni6278db02012-05-20 01:29:52 +05301151 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301152
1153 return 0;
1154}
1155
1156void msm_gic_save(bool modem_wake, int from_idle)
1157{
1158 unsigned int i;
1159 struct gic_chip_data *gic = &gic_data[0];
1160 void __iomem *base = gic_data_dist_base(gic);
1161
1162 gic_cpu_save(0);
1163 gic_dist_save(0);
Taniya Das8862d7d2012-05-21 20:11:37 +05301164
1165 /* Disable all the Interrupts, before we enter pc */
1166 for (i = 0; (i * 32) < gic->max_irq; i++) {
1167 raw_spin_lock(&irq_controller_lock);
1168 writel_relaxed(0xffffffff, base
1169 + GIC_DIST_ENABLE_CLEAR + i * 4);
1170 raw_spin_unlock(&irq_controller_lock);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301171 }
1172}
1173
1174void msm_gic_restore(void)
1175{
1176 gic_dist_restore(0);
1177 gic_cpu_restore(0);
1178}
1179
1180/*
1181 * Configure the GIC after we come out of power collapse.
1182 * This function will configure some of the GIC registers so as to prepare the
1183 * core1 to receive an SPI(ACSR_MP_CORE_IPC1, (32 + 8)), which will bring
1184 * core1 out of GDFS.
1185 */
1186void core1_gic_configure_and_raise(void)
1187{
1188 struct gic_chip_data *gic = &gic_data[0];
1189 void __iomem *base = gic_data_dist_base(gic);
1190 unsigned int value = 0;
Trilok Soni6278db02012-05-20 01:29:52 +05301191 unsigned long flags;
Taniya Dasbc9248a2012-04-30 19:59:11 +05301192
Trilok Soni6278db02012-05-20 01:29:52 +05301193 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301194
1195 value = __raw_readl(base + GIC_DIST_ACTIVE_BIT + 0x4);
1196 value |= BIT(8);
1197 __raw_writel(value, base + GIC_DIST_ACTIVE_BIT + 0x4);
1198 mb();
1199
1200 value = __raw_readl(base + GIC_DIST_TARGET + 0x24);
1201 value |= BIT(13);
1202 __raw_writel(value, base + GIC_DIST_TARGET + 0x24);
1203 mb();
1204
1205 value = __raw_readl(base + GIC_DIST_TARGET + 0x28);
1206 value |= BIT(1);
1207 __raw_writel(value, base + GIC_DIST_TARGET + 0x28);
1208 mb();
1209
1210 value = __raw_readl(base + GIC_DIST_ENABLE_SET + 0x4);
1211 value |= BIT(8);
1212 __raw_writel(value, base + GIC_DIST_ENABLE_SET + 0x4);
1213 mb();
1214
1215 value = __raw_readl(base + GIC_DIST_PENDING_SET + 0x4);
1216 value |= BIT(8);
1217 __raw_writel(value, base + GIC_DIST_PENDING_SET + 0x4);
1218 mb();
Trilok Soni6278db02012-05-20 01:29:52 +05301219 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301220}
1221#endif