blob: d41589b1098acfa190f607c944b5bb56f6be3450 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080026#include <sound/msm-dai-q6.h>
27#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070028#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060029#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080030#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070031#include <mach/msm_smd.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080032#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033#include "clock.h"
34#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080035#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070036#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060037#include "rpm_stats.h"
38#include "rpm_log.h"
39#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040
41/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070042#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060044#define MSM_GSBI4_PHYS 0x16300000
45#define MSM_GSBI5_PHYS 0x1A200000
46#define MSM_GSBI6_PHYS 0x16500000
47#define MSM_GSBI7_PHYS 0x16600000
48
Kenneth Heitke748593a2011-07-15 15:45:11 -060049/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070050#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080052#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053
Harini Jayaramanc4c58692011-07-19 14:50:10 -060054/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080055#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060056#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
57#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
58#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
59#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
60#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
61#define MSM_QUP_SIZE SZ_4K
62
Kenneth Heitke36920d32011-07-20 16:44:30 -060063/* Address of SSBI CMD */
64#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
65#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
66#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060067
Hemant Kumarcaa09092011-07-30 00:26:33 -070068/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080069#define MSM_HSUSB1_PHYS 0x12500000
70#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070071
Manu Gautam91223e02011-11-08 15:27:22 +053072/* Address of HS USB3 */
73#define MSM_HSUSB3_PHYS 0x12520000
74#define MSM_HSUSB3_SIZE SZ_4K
75
Jeff Ohlstein7e668552011-10-06 16:17:25 -070076static struct msm_watchdog_pdata msm_watchdog_pdata = {
77 .pet_time = 10000,
78 .bark_time = 11000,
79 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080080 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070081};
82
83struct platform_device msm8064_device_watchdog = {
84 .name = "msm_watchdog",
85 .id = -1,
86 .dev = {
87 .platform_data = &msm_watchdog_pdata,
88 },
89};
90
Joel King0581896d2011-07-19 16:43:28 -070091static struct resource msm_dmov_resource[] = {
92 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080093 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070094 .flags = IORESOURCE_IRQ,
95 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070096 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080097 .start = 0x18320000,
98 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070099 .flags = IORESOURCE_MEM,
100 },
101};
102
103static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800104 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700105 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700106};
107
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700108struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700109 .name = "msm_dmov",
110 .id = -1,
111 .resource = msm_dmov_resource,
112 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700113 .dev = {
114 .platform_data = &msm_dmov_pdata,
115 },
Joel King0581896d2011-07-19 16:43:28 -0700116};
117
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700118static struct resource resources_uart_gsbi1[] = {
119 {
120 .start = APQ8064_GSBI1_UARTDM_IRQ,
121 .end = APQ8064_GSBI1_UARTDM_IRQ,
122 .flags = IORESOURCE_IRQ,
123 },
124 {
125 .start = MSM_UART1DM_PHYS,
126 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
127 .name = "uartdm_resource",
128 .flags = IORESOURCE_MEM,
129 },
130 {
131 .start = MSM_GSBI1_PHYS,
132 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
133 .name = "gsbi_resource",
134 .flags = IORESOURCE_MEM,
135 },
136};
137
138struct platform_device apq8064_device_uart_gsbi1 = {
139 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800140 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700141 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
142 .resource = resources_uart_gsbi1,
143};
144
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700145static struct resource resources_uart_gsbi3[] = {
146 {
147 .start = GSBI3_UARTDM_IRQ,
148 .end = GSBI3_UARTDM_IRQ,
149 .flags = IORESOURCE_IRQ,
150 },
151 {
152 .start = MSM_UART3DM_PHYS,
153 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
154 .name = "uartdm_resource",
155 .flags = IORESOURCE_MEM,
156 },
157 {
158 .start = MSM_GSBI3_PHYS,
159 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
160 .name = "gsbi_resource",
161 .flags = IORESOURCE_MEM,
162 },
163};
164
165struct platform_device apq8064_device_uart_gsbi3 = {
166 .name = "msm_serial_hsl",
167 .id = 0,
168 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
169 .resource = resources_uart_gsbi3,
170};
171
Jing Lin04601f92012-02-05 15:36:07 -0800172static struct resource resources_qup_i2c_gsbi3[] = {
173 {
174 .name = "gsbi_qup_i2c_addr",
175 .start = MSM_GSBI3_PHYS,
176 .end = MSM_GSBI3_PHYS + 4 - 1,
177 .flags = IORESOURCE_MEM,
178 },
179 {
180 .name = "qup_phys_addr",
181 .start = MSM_GSBI3_QUP_PHYS,
182 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
183 .flags = IORESOURCE_MEM,
184 },
185 {
186 .name = "qup_err_intr",
187 .start = GSBI3_QUP_IRQ,
188 .end = GSBI3_QUP_IRQ,
189 .flags = IORESOURCE_IRQ,
190 },
191 {
192 .name = "i2c_clk",
193 .start = 9,
194 .end = 9,
195 .flags = IORESOURCE_IO,
196 },
197 {
198 .name = "i2c_sda",
199 .start = 8,
200 .end = 8,
201 .flags = IORESOURCE_IO,
202 },
203};
204
David Keitel3c40fc52012-02-09 17:53:52 -0800205static struct resource resources_qup_i2c_gsbi1[] = {
206 {
207 .name = "gsbi_qup_i2c_addr",
208 .start = MSM_GSBI1_PHYS,
209 .end = MSM_GSBI1_PHYS + 4 - 1,
210 .flags = IORESOURCE_MEM,
211 },
212 {
213 .name = "qup_phys_addr",
214 .start = MSM_GSBI1_QUP_PHYS,
215 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
216 .flags = IORESOURCE_MEM,
217 },
218 {
219 .name = "qup_err_intr",
220 .start = APQ8064_GSBI1_QUP_IRQ,
221 .end = APQ8064_GSBI1_QUP_IRQ,
222 .flags = IORESOURCE_IRQ,
223 },
224 {
225 .name = "i2c_clk",
226 .start = 21,
227 .end = 21,
228 .flags = IORESOURCE_IO,
229 },
230 {
231 .name = "i2c_sda",
232 .start = 20,
233 .end = 20,
234 .flags = IORESOURCE_IO,
235 },
236};
237
238struct platform_device apq8064_device_qup_i2c_gsbi1 = {
239 .name = "qup_i2c",
240 .id = 0,
241 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
242 .resource = resources_qup_i2c_gsbi1,
243};
244
Jing Lin04601f92012-02-05 15:36:07 -0800245struct platform_device apq8064_device_qup_i2c_gsbi3 = {
246 .name = "qup_i2c",
247 .id = 3,
248 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
249 .resource = resources_qup_i2c_gsbi3,
250};
251
Kenneth Heitke748593a2011-07-15 15:45:11 -0600252static struct resource resources_qup_i2c_gsbi4[] = {
253 {
254 .name = "gsbi_qup_i2c_addr",
255 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600256 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600257 .flags = IORESOURCE_MEM,
258 },
259 {
260 .name = "qup_phys_addr",
261 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600262 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600263 .flags = IORESOURCE_MEM,
264 },
265 {
266 .name = "qup_err_intr",
267 .start = GSBI4_QUP_IRQ,
268 .end = GSBI4_QUP_IRQ,
269 .flags = IORESOURCE_IRQ,
270 },
Kevin Chand07220e2012-02-13 15:52:22 -0800271 {
272 .name = "i2c_clk",
273 .start = 11,
274 .end = 11,
275 .flags = IORESOURCE_IO,
276 },
277 {
278 .name = "i2c_sda",
279 .start = 10,
280 .end = 10,
281 .flags = IORESOURCE_IO,
282 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600283};
284
285struct platform_device apq8064_device_qup_i2c_gsbi4 = {
286 .name = "qup_i2c",
287 .id = 4,
288 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
289 .resource = resources_qup_i2c_gsbi4,
290};
291
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700292static struct resource resources_qup_spi_gsbi5[] = {
293 {
294 .name = "spi_base",
295 .start = MSM_GSBI5_QUP_PHYS,
296 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
297 .flags = IORESOURCE_MEM,
298 },
299 {
300 .name = "gsbi_base",
301 .start = MSM_GSBI5_PHYS,
302 .end = MSM_GSBI5_PHYS + 4 - 1,
303 .flags = IORESOURCE_MEM,
304 },
305 {
306 .name = "spi_irq_in",
307 .start = GSBI5_QUP_IRQ,
308 .end = GSBI5_QUP_IRQ,
309 .flags = IORESOURCE_IRQ,
310 },
311};
312
313struct platform_device apq8064_device_qup_spi_gsbi5 = {
314 .name = "spi_qsd",
315 .id = 0,
316 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
317 .resource = resources_qup_spi_gsbi5,
318};
319
Jin Hong4bbbfba2012-02-02 21:48:07 -0800320static struct resource resources_uart_gsbi7[] = {
321 {
322 .start = GSBI7_UARTDM_IRQ,
323 .end = GSBI7_UARTDM_IRQ,
324 .flags = IORESOURCE_IRQ,
325 },
326 {
327 .start = MSM_UART7DM_PHYS,
328 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
329 .name = "uartdm_resource",
330 .flags = IORESOURCE_MEM,
331 },
332 {
333 .start = MSM_GSBI7_PHYS,
334 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
335 .name = "gsbi_resource",
336 .flags = IORESOURCE_MEM,
337 },
338};
339
340struct platform_device apq8064_device_uart_gsbi7 = {
341 .name = "msm_serial_hsl",
342 .id = 0,
343 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
344 .resource = resources_uart_gsbi7,
345};
346
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800347struct platform_device apq_pcm = {
348 .name = "msm-pcm-dsp",
349 .id = -1,
350};
351
352struct platform_device apq_pcm_routing = {
353 .name = "msm-pcm-routing",
354 .id = -1,
355};
356
357struct platform_device apq_cpudai0 = {
358 .name = "msm-dai-q6",
359 .id = 0x4000,
360};
361
362struct platform_device apq_cpudai1 = {
363 .name = "msm-dai-q6",
364 .id = 0x4001,
365};
366
367struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800368 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800369 .id = 8,
370};
371
372struct platform_device apq_cpudai_bt_rx = {
373 .name = "msm-dai-q6",
374 .id = 0x3000,
375};
376
377struct platform_device apq_cpudai_bt_tx = {
378 .name = "msm-dai-q6",
379 .id = 0x3001,
380};
381
382struct platform_device apq_cpudai_fm_rx = {
383 .name = "msm-dai-q6",
384 .id = 0x3004,
385};
386
387struct platform_device apq_cpudai_fm_tx = {
388 .name = "msm-dai-q6",
389 .id = 0x3005,
390};
391
392/*
393 * Machine specific data for AUX PCM Interface
394 * which the driver will be unware of.
395 */
396struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
397 .clk = "pcm_clk",
398 .mode = AFE_PCM_CFG_MODE_PCM,
399 .sync = AFE_PCM_CFG_SYNC_INT,
400 .frame = AFE_PCM_CFG_FRM_256BPF,
401 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
402 .slot = 0,
403 .data = AFE_PCM_CFG_CDATAOE_MASTER,
404 .pcm_clk_rate = 2048000,
405};
406
407struct platform_device apq_cpudai_auxpcm_rx = {
408 .name = "msm-dai-q6",
409 .id = 2,
410 .dev = {
411 .platform_data = &apq_auxpcm_rx_pdata,
412 },
413};
414
415struct platform_device apq_cpudai_auxpcm_tx = {
416 .name = "msm-dai-q6",
417 .id = 3,
418};
419
420struct platform_device apq_cpu_fe = {
421 .name = "msm-dai-fe",
422 .id = -1,
423};
424
425struct platform_device apq_stub_codec = {
426 .name = "msm-stub-codec",
427 .id = 1,
428};
429
430struct platform_device apq_voice = {
431 .name = "msm-pcm-voice",
432 .id = -1,
433};
434
435struct platform_device apq_voip = {
436 .name = "msm-voip-dsp",
437 .id = -1,
438};
439
440struct platform_device apq_lpa_pcm = {
441 .name = "msm-pcm-lpa",
442 .id = -1,
443};
444
445struct platform_device apq_pcm_hostless = {
446 .name = "msm-pcm-hostless",
447 .id = -1,
448};
449
450struct platform_device apq_cpudai_afe_01_rx = {
451 .name = "msm-dai-q6",
452 .id = 0xE0,
453};
454
455struct platform_device apq_cpudai_afe_01_tx = {
456 .name = "msm-dai-q6",
457 .id = 0xF0,
458};
459
460struct platform_device apq_cpudai_afe_02_rx = {
461 .name = "msm-dai-q6",
462 .id = 0xF1,
463};
464
465struct platform_device apq_cpudai_afe_02_tx = {
466 .name = "msm-dai-q6",
467 .id = 0xE1,
468};
469
470struct platform_device apq_pcm_afe = {
471 .name = "msm-pcm-afe",
472 .id = -1,
473};
474
Neema Shetty8427c262012-02-16 11:23:43 -0800475struct platform_device apq_cpudai_stub = {
476 .name = "msm-dai-stub",
477 .id = -1,
478};
479
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700480static struct resource resources_ssbi_pmic1[] = {
481 {
482 .start = MSM_PMIC1_SSBI_CMD_PHYS,
483 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
484 .flags = IORESOURCE_MEM,
485 },
486};
487
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600488#define LPASS_SLIMBUS_PHYS 0x28080000
489#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800490#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600491/* Board info for the slimbus slave device */
492static struct resource slimbus_res[] = {
493 {
494 .start = LPASS_SLIMBUS_PHYS,
495 .end = LPASS_SLIMBUS_PHYS + 8191,
496 .flags = IORESOURCE_MEM,
497 .name = "slimbus_physical",
498 },
499 {
500 .start = LPASS_SLIMBUS_BAM_PHYS,
501 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
502 .flags = IORESOURCE_MEM,
503 .name = "slimbus_bam_physical",
504 },
505 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800506 .start = LPASS_SLIMBUS_SLEW,
507 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
508 .flags = IORESOURCE_MEM,
509 .name = "slimbus_slew_reg",
510 },
511 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600512 .start = SLIMBUS0_CORE_EE1_IRQ,
513 .end = SLIMBUS0_CORE_EE1_IRQ,
514 .flags = IORESOURCE_IRQ,
515 .name = "slimbus_irq",
516 },
517 {
518 .start = SLIMBUS0_BAM_EE1_IRQ,
519 .end = SLIMBUS0_BAM_EE1_IRQ,
520 .flags = IORESOURCE_IRQ,
521 .name = "slimbus_bam_irq",
522 },
523};
524
525struct platform_device apq8064_slim_ctrl = {
526 .name = "msm_slim_ctrl",
527 .id = 1,
528 .num_resources = ARRAY_SIZE(slimbus_res),
529 .resource = slimbus_res,
530 .dev = {
531 .coherent_dma_mask = 0xffffffffULL,
532 },
533};
534
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535struct platform_device apq8064_device_ssbi_pmic1 = {
536 .name = "msm_ssbi",
537 .id = 0,
538 .resource = resources_ssbi_pmic1,
539 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
540};
541
542static struct resource resources_ssbi_pmic2[] = {
543 {
544 .start = MSM_PMIC2_SSBI_CMD_PHYS,
545 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
546 .flags = IORESOURCE_MEM,
547 },
548};
549
550struct platform_device apq8064_device_ssbi_pmic2 = {
551 .name = "msm_ssbi",
552 .id = 1,
553 .resource = resources_ssbi_pmic2,
554 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
555};
556
557static struct resource resources_otg[] = {
558 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800559 .start = MSM_HSUSB1_PHYS,
560 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700561 .flags = IORESOURCE_MEM,
562 },
563 {
564 .start = USB1_HS_IRQ,
565 .end = USB1_HS_IRQ,
566 .flags = IORESOURCE_IRQ,
567 },
568};
569
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700570struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700571 .name = "msm_otg",
572 .id = -1,
573 .num_resources = ARRAY_SIZE(resources_otg),
574 .resource = resources_otg,
575 .dev = {
576 .coherent_dma_mask = 0xffffffff,
577 },
578};
579
580static struct resource resources_hsusb[] = {
581 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800582 .start = MSM_HSUSB1_PHYS,
583 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700584 .flags = IORESOURCE_MEM,
585 },
586 {
587 .start = USB1_HS_IRQ,
588 .end = USB1_HS_IRQ,
589 .flags = IORESOURCE_IRQ,
590 },
591};
592
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700593struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700594 .name = "msm_hsusb",
595 .id = -1,
596 .num_resources = ARRAY_SIZE(resources_hsusb),
597 .resource = resources_hsusb,
598 .dev = {
599 .coherent_dma_mask = 0xffffffff,
600 },
601};
602
Hemant Kumard86c4882012-01-24 19:39:37 -0800603static struct resource resources_hsusb_host[] = {
604 {
605 .start = MSM_HSUSB1_PHYS,
606 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
607 .flags = IORESOURCE_MEM,
608 },
609 {
610 .start = USB1_HS_IRQ,
611 .end = USB1_HS_IRQ,
612 .flags = IORESOURCE_IRQ,
613 },
614};
615
Hemant Kumara945b472012-01-25 15:08:06 -0800616static struct resource resources_hsic_host[] = {
617 {
618 .start = 0x12510000,
619 .end = 0x12510000 + SZ_4K - 1,
620 .flags = IORESOURCE_MEM,
621 },
622 {
623 .start = USB2_HSIC_IRQ,
624 .end = USB2_HSIC_IRQ,
625 .flags = IORESOURCE_IRQ,
626 },
627 {
628 .start = MSM_GPIO_TO_INT(49),
629 .end = MSM_GPIO_TO_INT(49),
630 .name = "peripheral_status_irq",
631 .flags = IORESOURCE_IRQ,
632 },
633};
634
Hemant Kumard86c4882012-01-24 19:39:37 -0800635static u64 dma_mask = DMA_BIT_MASK(32);
636struct platform_device apq8064_device_hsusb_host = {
637 .name = "msm_hsusb_host",
638 .id = -1,
639 .num_resources = ARRAY_SIZE(resources_hsusb_host),
640 .resource = resources_hsusb_host,
641 .dev = {
642 .dma_mask = &dma_mask,
643 .coherent_dma_mask = 0xffffffff,
644 },
645};
646
Hemant Kumara945b472012-01-25 15:08:06 -0800647struct platform_device apq8064_device_hsic_host = {
648 .name = "msm_hsic_host",
649 .id = -1,
650 .num_resources = ARRAY_SIZE(resources_hsic_host),
651 .resource = resources_hsic_host,
652 .dev = {
653 .dma_mask = &dma_mask,
654 .coherent_dma_mask = DMA_BIT_MASK(32),
655 },
656};
657
Manu Gautam91223e02011-11-08 15:27:22 +0530658static struct resource resources_ehci_host3[] = {
659{
660 .start = MSM_HSUSB3_PHYS,
661 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
662 .flags = IORESOURCE_MEM,
663 },
664 {
665 .start = USB3_HS_IRQ,
666 .end = USB3_HS_IRQ,
667 .flags = IORESOURCE_IRQ,
668 },
669};
670
671struct platform_device apq8064_device_ehci_host3 = {
672 .name = "msm_ehci_host",
673 .id = 0,
674 .num_resources = ARRAY_SIZE(resources_ehci_host3),
675 .resource = resources_ehci_host3,
676 .dev = {
677 .dma_mask = &dma_mask,
678 .coherent_dma_mask = 0xffffffff,
679 },
680};
681
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800682/* MSM Video core device */
683#ifdef CONFIG_MSM_BUS_SCALING
684static struct msm_bus_vectors vidc_init_vectors[] = {
685 {
686 .src = MSM_BUS_MASTER_VIDEO_ENC,
687 .dst = MSM_BUS_SLAVE_EBI_CH0,
688 .ab = 0,
689 .ib = 0,
690 },
691 {
692 .src = MSM_BUS_MASTER_VIDEO_DEC,
693 .dst = MSM_BUS_SLAVE_EBI_CH0,
694 .ab = 0,
695 .ib = 0,
696 },
697 {
698 .src = MSM_BUS_MASTER_AMPSS_M0,
699 .dst = MSM_BUS_SLAVE_EBI_CH0,
700 .ab = 0,
701 .ib = 0,
702 },
703 {
704 .src = MSM_BUS_MASTER_AMPSS_M0,
705 .dst = MSM_BUS_SLAVE_EBI_CH0,
706 .ab = 0,
707 .ib = 0,
708 },
709};
710static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
711 {
712 .src = MSM_BUS_MASTER_VIDEO_ENC,
713 .dst = MSM_BUS_SLAVE_EBI_CH0,
714 .ab = 54525952,
715 .ib = 436207616,
716 },
717 {
718 .src = MSM_BUS_MASTER_VIDEO_DEC,
719 .dst = MSM_BUS_SLAVE_EBI_CH0,
720 .ab = 72351744,
721 .ib = 289406976,
722 },
723 {
724 .src = MSM_BUS_MASTER_AMPSS_M0,
725 .dst = MSM_BUS_SLAVE_EBI_CH0,
726 .ab = 500000,
727 .ib = 1000000,
728 },
729 {
730 .src = MSM_BUS_MASTER_AMPSS_M0,
731 .dst = MSM_BUS_SLAVE_EBI_CH0,
732 .ab = 500000,
733 .ib = 1000000,
734 },
735};
736static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
737 {
738 .src = MSM_BUS_MASTER_VIDEO_ENC,
739 .dst = MSM_BUS_SLAVE_EBI_CH0,
740 .ab = 40894464,
741 .ib = 327155712,
742 },
743 {
744 .src = MSM_BUS_MASTER_VIDEO_DEC,
745 .dst = MSM_BUS_SLAVE_EBI_CH0,
746 .ab = 48234496,
747 .ib = 192937984,
748 },
749 {
750 .src = MSM_BUS_MASTER_AMPSS_M0,
751 .dst = MSM_BUS_SLAVE_EBI_CH0,
752 .ab = 500000,
753 .ib = 2000000,
754 },
755 {
756 .src = MSM_BUS_MASTER_AMPSS_M0,
757 .dst = MSM_BUS_SLAVE_EBI_CH0,
758 .ab = 500000,
759 .ib = 2000000,
760 },
761};
762static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
763 {
764 .src = MSM_BUS_MASTER_VIDEO_ENC,
765 .dst = MSM_BUS_SLAVE_EBI_CH0,
766 .ab = 163577856,
767 .ib = 1308622848,
768 },
769 {
770 .src = MSM_BUS_MASTER_VIDEO_DEC,
771 .dst = MSM_BUS_SLAVE_EBI_CH0,
772 .ab = 219152384,
773 .ib = 876609536,
774 },
775 {
776 .src = MSM_BUS_MASTER_AMPSS_M0,
777 .dst = MSM_BUS_SLAVE_EBI_CH0,
778 .ab = 1750000,
779 .ib = 3500000,
780 },
781 {
782 .src = MSM_BUS_MASTER_AMPSS_M0,
783 .dst = MSM_BUS_SLAVE_EBI_CH0,
784 .ab = 1750000,
785 .ib = 3500000,
786 },
787};
788static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
789 {
790 .src = MSM_BUS_MASTER_VIDEO_ENC,
791 .dst = MSM_BUS_SLAVE_EBI_CH0,
792 .ab = 121634816,
793 .ib = 973078528,
794 },
795 {
796 .src = MSM_BUS_MASTER_VIDEO_DEC,
797 .dst = MSM_BUS_SLAVE_EBI_CH0,
798 .ab = 155189248,
799 .ib = 620756992,
800 },
801 {
802 .src = MSM_BUS_MASTER_AMPSS_M0,
803 .dst = MSM_BUS_SLAVE_EBI_CH0,
804 .ab = 1750000,
805 .ib = 7000000,
806 },
807 {
808 .src = MSM_BUS_MASTER_AMPSS_M0,
809 .dst = MSM_BUS_SLAVE_EBI_CH0,
810 .ab = 1750000,
811 .ib = 7000000,
812 },
813};
814static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
815 {
816 .src = MSM_BUS_MASTER_VIDEO_ENC,
817 .dst = MSM_BUS_SLAVE_EBI_CH0,
818 .ab = 372244480,
819 .ib = 2560000000U,
820 },
821 {
822 .src = MSM_BUS_MASTER_VIDEO_DEC,
823 .dst = MSM_BUS_SLAVE_EBI_CH0,
824 .ab = 501219328,
825 .ib = 2560000000U,
826 },
827 {
828 .src = MSM_BUS_MASTER_AMPSS_M0,
829 .dst = MSM_BUS_SLAVE_EBI_CH0,
830 .ab = 2500000,
831 .ib = 5000000,
832 },
833 {
834 .src = MSM_BUS_MASTER_AMPSS_M0,
835 .dst = MSM_BUS_SLAVE_EBI_CH0,
836 .ab = 2500000,
837 .ib = 5000000,
838 },
839};
840static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
841 {
842 .src = MSM_BUS_MASTER_VIDEO_ENC,
843 .dst = MSM_BUS_SLAVE_EBI_CH0,
844 .ab = 222298112,
845 .ib = 2560000000U,
846 },
847 {
848 .src = MSM_BUS_MASTER_VIDEO_DEC,
849 .dst = MSM_BUS_SLAVE_EBI_CH0,
850 .ab = 330301440,
851 .ib = 2560000000U,
852 },
853 {
854 .src = MSM_BUS_MASTER_AMPSS_M0,
855 .dst = MSM_BUS_SLAVE_EBI_CH0,
856 .ab = 2500000,
857 .ib = 700000000,
858 },
859 {
860 .src = MSM_BUS_MASTER_AMPSS_M0,
861 .dst = MSM_BUS_SLAVE_EBI_CH0,
862 .ab = 2500000,
863 .ib = 10000000,
864 },
865};
866
867static struct msm_bus_paths vidc_bus_client_config[] = {
868 {
869 ARRAY_SIZE(vidc_init_vectors),
870 vidc_init_vectors,
871 },
872 {
873 ARRAY_SIZE(vidc_venc_vga_vectors),
874 vidc_venc_vga_vectors,
875 },
876 {
877 ARRAY_SIZE(vidc_vdec_vga_vectors),
878 vidc_vdec_vga_vectors,
879 },
880 {
881 ARRAY_SIZE(vidc_venc_720p_vectors),
882 vidc_venc_720p_vectors,
883 },
884 {
885 ARRAY_SIZE(vidc_vdec_720p_vectors),
886 vidc_vdec_720p_vectors,
887 },
888 {
889 ARRAY_SIZE(vidc_venc_1080p_vectors),
890 vidc_venc_1080p_vectors,
891 },
892 {
893 ARRAY_SIZE(vidc_vdec_1080p_vectors),
894 vidc_vdec_1080p_vectors,
895 },
896};
897
898static struct msm_bus_scale_pdata vidc_bus_client_data = {
899 vidc_bus_client_config,
900 ARRAY_SIZE(vidc_bus_client_config),
901 .name = "vidc",
902};
903#endif
904
905
906#define APQ8064_VIDC_BASE_PHYS 0x04400000
907#define APQ8064_VIDC_BASE_SIZE 0x00100000
908
909static struct resource apq8064_device_vidc_resources[] = {
910 {
911 .start = APQ8064_VIDC_BASE_PHYS,
912 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
913 .flags = IORESOURCE_MEM,
914 },
915 {
916 .start = VCODEC_IRQ,
917 .end = VCODEC_IRQ,
918 .flags = IORESOURCE_IRQ,
919 },
920};
921
922struct msm_vidc_platform_data apq8064_vidc_platform_data = {
923#ifdef CONFIG_MSM_BUS_SCALING
924 .vidc_bus_client_pdata = &vidc_bus_client_data,
925#endif
926#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
927 .memtype = ION_CP_MM_HEAP_ID,
928 .enable_ion = 1,
929#else
930 .memtype = MEMTYPE_EBI1,
931 .enable_ion = 0,
932#endif
933 .disable_dmx = 0,
934 .disable_fullhd = 0,
935};
936
937struct platform_device apq8064_msm_device_vidc = {
938 .name = "msm_vidc",
939 .id = 0,
940 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
941 .resource = apq8064_device_vidc_resources,
942 .dev = {
943 .platform_data = &apq8064_vidc_platform_data,
944 },
945};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700946#define MSM_SDC1_BASE 0x12400000
947#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
948#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
949#define MSM_SDC2_BASE 0x12140000
950#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
951#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
952#define MSM_SDC3_BASE 0x12180000
953#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
954#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
955#define MSM_SDC4_BASE 0x121C0000
956#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
957#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
958
959static struct resource resources_sdc1[] = {
960 {
961 .name = "core_mem",
962 .flags = IORESOURCE_MEM,
963 .start = MSM_SDC1_BASE,
964 .end = MSM_SDC1_DML_BASE - 1,
965 },
966 {
967 .name = "core_irq",
968 .flags = IORESOURCE_IRQ,
969 .start = SDC1_IRQ_0,
970 .end = SDC1_IRQ_0
971 },
972#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
973 {
974 .name = "sdcc_dml_addr",
975 .start = MSM_SDC1_DML_BASE,
976 .end = MSM_SDC1_BAM_BASE - 1,
977 .flags = IORESOURCE_MEM,
978 },
979 {
980 .name = "sdcc_bam_addr",
981 .start = MSM_SDC1_BAM_BASE,
982 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
983 .flags = IORESOURCE_MEM,
984 },
985 {
986 .name = "sdcc_bam_irq",
987 .start = SDC1_BAM_IRQ,
988 .end = SDC1_BAM_IRQ,
989 .flags = IORESOURCE_IRQ,
990 },
991#endif
992};
993
994static struct resource resources_sdc2[] = {
995 {
996 .name = "core_mem",
997 .flags = IORESOURCE_MEM,
998 .start = MSM_SDC2_BASE,
999 .end = MSM_SDC2_DML_BASE - 1,
1000 },
1001 {
1002 .name = "core_irq",
1003 .flags = IORESOURCE_IRQ,
1004 .start = SDC2_IRQ_0,
1005 .end = SDC2_IRQ_0
1006 },
1007#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1008 {
1009 .name = "sdcc_dml_addr",
1010 .start = MSM_SDC2_DML_BASE,
1011 .end = MSM_SDC2_BAM_BASE - 1,
1012 .flags = IORESOURCE_MEM,
1013 },
1014 {
1015 .name = "sdcc_bam_addr",
1016 .start = MSM_SDC2_BAM_BASE,
1017 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1018 .flags = IORESOURCE_MEM,
1019 },
1020 {
1021 .name = "sdcc_bam_irq",
1022 .start = SDC2_BAM_IRQ,
1023 .end = SDC2_BAM_IRQ,
1024 .flags = IORESOURCE_IRQ,
1025 },
1026#endif
1027};
1028
1029static struct resource resources_sdc3[] = {
1030 {
1031 .name = "core_mem",
1032 .flags = IORESOURCE_MEM,
1033 .start = MSM_SDC3_BASE,
1034 .end = MSM_SDC3_DML_BASE - 1,
1035 },
1036 {
1037 .name = "core_irq",
1038 .flags = IORESOURCE_IRQ,
1039 .start = SDC3_IRQ_0,
1040 .end = SDC3_IRQ_0
1041 },
1042#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1043 {
1044 .name = "sdcc_dml_addr",
1045 .start = MSM_SDC3_DML_BASE,
1046 .end = MSM_SDC3_BAM_BASE - 1,
1047 .flags = IORESOURCE_MEM,
1048 },
1049 {
1050 .name = "sdcc_bam_addr",
1051 .start = MSM_SDC3_BAM_BASE,
1052 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1053 .flags = IORESOURCE_MEM,
1054 },
1055 {
1056 .name = "sdcc_bam_irq",
1057 .start = SDC3_BAM_IRQ,
1058 .end = SDC3_BAM_IRQ,
1059 .flags = IORESOURCE_IRQ,
1060 },
1061#endif
1062};
1063
1064static struct resource resources_sdc4[] = {
1065 {
1066 .name = "core_mem",
1067 .flags = IORESOURCE_MEM,
1068 .start = MSM_SDC4_BASE,
1069 .end = MSM_SDC4_DML_BASE - 1,
1070 },
1071 {
1072 .name = "core_irq",
1073 .flags = IORESOURCE_IRQ,
1074 .start = SDC4_IRQ_0,
1075 .end = SDC4_IRQ_0
1076 },
1077#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1078 {
1079 .name = "sdcc_dml_addr",
1080 .start = MSM_SDC4_DML_BASE,
1081 .end = MSM_SDC4_BAM_BASE - 1,
1082 .flags = IORESOURCE_MEM,
1083 },
1084 {
1085 .name = "sdcc_bam_addr",
1086 .start = MSM_SDC4_BAM_BASE,
1087 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1088 .flags = IORESOURCE_MEM,
1089 },
1090 {
1091 .name = "sdcc_bam_irq",
1092 .start = SDC4_BAM_IRQ,
1093 .end = SDC4_BAM_IRQ,
1094 .flags = IORESOURCE_IRQ,
1095 },
1096#endif
1097};
1098
1099struct platform_device apq8064_device_sdc1 = {
1100 .name = "msm_sdcc",
1101 .id = 1,
1102 .num_resources = ARRAY_SIZE(resources_sdc1),
1103 .resource = resources_sdc1,
1104 .dev = {
1105 .coherent_dma_mask = 0xffffffff,
1106 },
1107};
1108
1109struct platform_device apq8064_device_sdc2 = {
1110 .name = "msm_sdcc",
1111 .id = 2,
1112 .num_resources = ARRAY_SIZE(resources_sdc2),
1113 .resource = resources_sdc2,
1114 .dev = {
1115 .coherent_dma_mask = 0xffffffff,
1116 },
1117};
1118
1119struct platform_device apq8064_device_sdc3 = {
1120 .name = "msm_sdcc",
1121 .id = 3,
1122 .num_resources = ARRAY_SIZE(resources_sdc3),
1123 .resource = resources_sdc3,
1124 .dev = {
1125 .coherent_dma_mask = 0xffffffff,
1126 },
1127};
1128
1129struct platform_device apq8064_device_sdc4 = {
1130 .name = "msm_sdcc",
1131 .id = 4,
1132 .num_resources = ARRAY_SIZE(resources_sdc4),
1133 .resource = resources_sdc4,
1134 .dev = {
1135 .coherent_dma_mask = 0xffffffff,
1136 },
1137};
1138
1139static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1140 &apq8064_device_sdc1,
1141 &apq8064_device_sdc2,
1142 &apq8064_device_sdc3,
1143 &apq8064_device_sdc4,
1144};
1145
1146int __init apq8064_add_sdcc(unsigned int controller,
1147 struct mmc_platform_data *plat)
1148{
1149 struct platform_device *pdev;
1150
1151 if (!plat)
1152 return 0;
1153 if (controller < 1 || controller > 4)
1154 return -EINVAL;
1155
1156 pdev = apq8064_sdcc_devices[controller-1];
1157 pdev->dev.platform_data = plat;
1158 return platform_device_register(pdev);
1159}
1160
Yan He06913ce2011-08-26 16:33:46 -07001161static struct resource resources_sps[] = {
1162 {
1163 .name = "pipe_mem",
1164 .start = 0x12800000,
1165 .end = 0x12800000 + 0x4000 - 1,
1166 .flags = IORESOURCE_MEM,
1167 },
1168 {
1169 .name = "bamdma_dma",
1170 .start = 0x12240000,
1171 .end = 0x12240000 + 0x1000 - 1,
1172 .flags = IORESOURCE_MEM,
1173 },
1174 {
1175 .name = "bamdma_bam",
1176 .start = 0x12244000,
1177 .end = 0x12244000 + 0x4000 - 1,
1178 .flags = IORESOURCE_MEM,
1179 },
1180 {
1181 .name = "bamdma_irq",
1182 .start = SPS_BAM_DMA_IRQ,
1183 .end = SPS_BAM_DMA_IRQ,
1184 .flags = IORESOURCE_IRQ,
1185 },
1186};
1187
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001188struct platform_device msm_bus_8064_sys_fabric = {
1189 .name = "msm_bus_fabric",
1190 .id = MSM_BUS_FAB_SYSTEM,
1191};
1192struct platform_device msm_bus_8064_apps_fabric = {
1193 .name = "msm_bus_fabric",
1194 .id = MSM_BUS_FAB_APPSS,
1195};
1196struct platform_device msm_bus_8064_mm_fabric = {
1197 .name = "msm_bus_fabric",
1198 .id = MSM_BUS_FAB_MMSS,
1199};
1200struct platform_device msm_bus_8064_sys_fpb = {
1201 .name = "msm_bus_fabric",
1202 .id = MSM_BUS_FAB_SYSTEM_FPB,
1203};
1204struct platform_device msm_bus_8064_cpss_fpb = {
1205 .name = "msm_bus_fabric",
1206 .id = MSM_BUS_FAB_CPSS_FPB,
1207};
1208
Yan He06913ce2011-08-26 16:33:46 -07001209static struct msm_sps_platform_data msm_sps_pdata = {
1210 .bamdma_restricted_pipes = 0x06,
1211};
1212
1213struct platform_device msm_device_sps_apq8064 = {
1214 .name = "msm_sps",
1215 .id = -1,
1216 .num_resources = ARRAY_SIZE(resources_sps),
1217 .resource = resources_sps,
1218 .dev.platform_data = &msm_sps_pdata,
1219};
1220
Eric Holmberg023d25c2012-03-01 12:27:55 -07001221static struct resource smd_resource[] = {
1222 {
1223 .name = "a9_m2a_0",
1224 .start = INT_A9_M2A_0,
1225 .flags = IORESOURCE_IRQ,
1226 },
1227 {
1228 .name = "a9_m2a_5",
1229 .start = INT_A9_M2A_5,
1230 .flags = IORESOURCE_IRQ,
1231 },
1232 {
1233 .name = "adsp_a11",
1234 .start = INT_ADSP_A11,
1235 .flags = IORESOURCE_IRQ,
1236 },
1237 {
1238 .name = "adsp_a11_smsm",
1239 .start = INT_ADSP_A11_SMSM,
1240 .flags = IORESOURCE_IRQ,
1241 },
1242 {
1243 .name = "dsps_a11",
1244 .start = INT_DSPS_A11,
1245 .flags = IORESOURCE_IRQ,
1246 },
1247 {
1248 .name = "dsps_a11_smsm",
1249 .start = INT_DSPS_A11_SMSM,
1250 .flags = IORESOURCE_IRQ,
1251 },
1252 {
1253 .name = "wcnss_a11",
1254 .start = INT_WCNSS_A11,
1255 .flags = IORESOURCE_IRQ,
1256 },
1257 {
1258 .name = "wcnss_a11_smsm",
1259 .start = INT_WCNSS_A11_SMSM,
1260 .flags = IORESOURCE_IRQ,
1261 },
1262};
1263
1264static struct smd_subsystem_config smd_config_list[] = {
1265 {
1266 .irq_config_id = SMD_MODEM,
1267 .subsys_name = "gss",
1268 .edge = SMD_APPS_MODEM,
1269
1270 .smd_int.irq_name = "a9_m2a_0",
1271 .smd_int.flags = IRQF_TRIGGER_RISING,
1272 .smd_int.irq_id = -1,
1273 .smd_int.device_name = "smd_dev",
1274 .smd_int.dev_id = 0,
1275 .smd_int.out_bit_pos = 1 << 3,
1276 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1277 .smd_int.out_offset = 0x8,
1278
1279 .smsm_int.irq_name = "a9_m2a_5",
1280 .smsm_int.flags = IRQF_TRIGGER_RISING,
1281 .smsm_int.irq_id = -1,
1282 .smsm_int.device_name = "smd_smsm",
1283 .smsm_int.dev_id = 0,
1284 .smsm_int.out_bit_pos = 1 << 4,
1285 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1286 .smsm_int.out_offset = 0x8,
1287 },
1288 {
1289 .irq_config_id = SMD_Q6,
1290 .subsys_name = "q6",
1291 .edge = SMD_APPS_QDSP,
1292
1293 .smd_int.irq_name = "adsp_a11",
1294 .smd_int.flags = IRQF_TRIGGER_RISING,
1295 .smd_int.irq_id = -1,
1296 .smd_int.device_name = "smd_dev",
1297 .smd_int.dev_id = 0,
1298 .smd_int.out_bit_pos = 1 << 15,
1299 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1300 .smd_int.out_offset = 0x8,
1301
1302 .smsm_int.irq_name = "adsp_a11_smsm",
1303 .smsm_int.flags = IRQF_TRIGGER_RISING,
1304 .smsm_int.irq_id = -1,
1305 .smsm_int.device_name = "smd_smsm",
1306 .smsm_int.dev_id = 0,
1307 .smsm_int.out_bit_pos = 1 << 14,
1308 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1309 .smsm_int.out_offset = 0x8,
1310 },
1311 {
1312 .irq_config_id = SMD_DSPS,
1313 .subsys_name = "dsps",
1314 .edge = SMD_APPS_DSPS,
1315
1316 .smd_int.irq_name = "dsps_a11",
1317 .smd_int.flags = IRQF_TRIGGER_RISING,
1318 .smd_int.irq_id = -1,
1319 .smd_int.device_name = "smd_dev",
1320 .smd_int.dev_id = 0,
1321 .smd_int.out_bit_pos = 1,
1322 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1323 .smd_int.out_offset = 0x4080,
1324
1325 .smsm_int.irq_name = "dsps_a11_smsm",
1326 .smsm_int.flags = IRQF_TRIGGER_RISING,
1327 .smsm_int.irq_id = -1,
1328 .smsm_int.device_name = "smd_smsm",
1329 .smsm_int.dev_id = 0,
1330 .smsm_int.out_bit_pos = 1,
1331 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1332 .smsm_int.out_offset = 0x4094,
1333 },
1334 {
1335 .irq_config_id = SMD_WCNSS,
1336 .subsys_name = "wcnss",
1337 .edge = SMD_APPS_WCNSS,
1338
1339 .smd_int.irq_name = "wcnss_a11",
1340 .smd_int.flags = IRQF_TRIGGER_RISING,
1341 .smd_int.irq_id = -1,
1342 .smd_int.device_name = "smd_dev",
1343 .smd_int.dev_id = 0,
1344 .smd_int.out_bit_pos = 1 << 25,
1345 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1346 .smd_int.out_offset = 0x8,
1347
1348 .smsm_int.irq_name = "wcnss_a11_smsm",
1349 .smsm_int.flags = IRQF_TRIGGER_RISING,
1350 .smsm_int.irq_id = -1,
1351 .smsm_int.device_name = "smd_smsm",
1352 .smsm_int.dev_id = 0,
1353 .smsm_int.out_bit_pos = 1 << 23,
1354 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1355 .smsm_int.out_offset = 0x8,
1356 },
1357};
1358
1359static struct smd_platform smd_platform_data = {
1360 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1361 .smd_ss_configs = smd_config_list,
1362};
1363
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001364struct platform_device msm_device_smd_apq8064 = {
1365 .name = "msm_smd",
1366 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001367 .resource = smd_resource,
1368 .num_resources = ARRAY_SIZE(smd_resource),
1369 .dev = {
1370 .platform_data = &smd_platform_data,
1371 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001372};
1373
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001374#ifdef CONFIG_HW_RANDOM_MSM
1375/* PRNG device */
1376#define MSM_PRNG_PHYS 0x1A500000
1377static struct resource rng_resources = {
1378 .flags = IORESOURCE_MEM,
1379 .start = MSM_PRNG_PHYS,
1380 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1381};
1382
1383struct platform_device apq8064_device_rng = {
1384 .name = "msm_rng",
1385 .id = 0,
1386 .num_resources = 1,
1387 .resource = &rng_resources,
1388};
1389#endif
1390
Matt Wagantall292aace2012-01-26 19:12:34 -08001391static struct resource msm_gss_resources[] = {
1392 {
1393 .start = 0x10000000,
1394 .end = 0x10000000 + SZ_256 - 1,
1395 .flags = IORESOURCE_MEM,
1396 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001397 {
1398 .start = 0x10008000,
1399 .end = 0x10008000 + SZ_256 - 1,
1400 .flags = IORESOURCE_MEM,
1401 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001402};
1403
1404struct platform_device msm_gss = {
1405 .name = "pil_gss",
1406 .id = -1,
1407 .num_resources = ARRAY_SIZE(msm_gss_resources),
1408 .resource = msm_gss_resources,
1409};
1410
Matt Wagantall1875d322012-02-22 16:11:33 -08001411struct platform_device *apq8064_fs_devices[] = {
1412 FS_8X60(FS_ROT, "fs_rot"),
1413 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1414 FS_8X60(FS_VFE, "fs_vfe"),
1415 FS_8X60(FS_VPE, "fs_vpe"),
1416 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1417 FS_8X60(FS_VED, "fs_ved"),
1418 FS_8X60(FS_VCAP, "fs_vcap"),
1419};
1420unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1421
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001422static struct clk_lookup msm_clocks_8064_dummy[] = {
1423 CLK_DUMMY("pll2", PLL2, NULL, 0),
1424 CLK_DUMMY("pll8", PLL8, NULL, 0),
1425 CLK_DUMMY("pll4", PLL4, NULL, 0),
1426
1427 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1428 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1429 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1430 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1431 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1432 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1433 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1434 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1435 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1436 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1437 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1438 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1439 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1440 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1441 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1442 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1443
Matt Wagantalle2522372011-08-17 14:52:21 -07001444 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1445 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1446 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001447 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001448 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1449 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1450 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1451 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1452 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1453 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1454 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1455 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1456 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001457 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1458 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001459 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001460 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1461 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001462 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1463 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001464 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001465 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001466 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001467 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1468 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1469 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1470 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001471 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001472 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001473 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1474 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1475 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1476 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1477 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1478 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1479 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001480 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1481 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1482 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1483 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001484 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1485 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1486 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1487 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001488 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001489 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1490 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001491 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001492 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1493 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001494 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001495 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001496 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001497 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1498 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1499 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1500 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001501 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1502 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1503 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1504 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001505 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1506 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001507 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1508 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1509 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1510 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1511 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001512 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1513 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1514 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1515 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1516 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1517 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1518 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1519 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1520 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1521 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1522 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1523 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1524 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1525 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1526 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001527 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1528 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001529 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001530 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001531 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001532 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001533 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1534 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1535 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001536 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001537 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001538 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001539 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001540 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1541 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001542 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001543 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001544 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1545 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1546 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1547 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1548 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1549 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001550 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001551 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1552 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1553 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1554 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001555 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001556 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1557 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001558 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1559 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1560 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1561 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1562 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1563 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001564 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1565 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1566 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1567 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001568 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001569 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1570 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001571 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1572 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001573 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001574 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001575 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001576 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001577 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1578 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1579 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1580 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1581 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1582 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1583 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1584 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1585 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1586 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1587 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1588 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1589 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1590 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001591 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001592
1593 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001594 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001595 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1596 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1597 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1598 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001599 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1600 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001601 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001602 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1603 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1604 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1605 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1606 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1607 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001608};
1609
Stephen Boydbb600ae2011-08-02 20:11:40 -07001610struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1611 .table = msm_clocks_8064_dummy,
1612 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1613};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001614
1615struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1616 .reg_base_addrs = {
1617 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1618 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1619 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1620 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1621 },
1622 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
1623 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1624 .ipc_rpm_val = 4,
1625 .target_id = {
1626 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1627 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1628 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1629 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1630 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1631 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1632 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1633 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1634 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1635 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1636 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1637 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1638 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1639 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1640 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1641 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1642 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1643 APPS_FABRIC_CFG_HALT, 2),
1644 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1645 APPS_FABRIC_CFG_CLKMOD, 3),
1646 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1647 APPS_FABRIC_CFG_IOCTL, 1),
1648 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1649 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1650 SYS_FABRIC_CFG_HALT, 2),
1651 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1652 SYS_FABRIC_CFG_CLKMOD, 3),
1653 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1654 SYS_FABRIC_CFG_IOCTL, 1),
1655 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1656 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1657 MMSS_FABRIC_CFG_HALT, 2),
1658 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1659 MMSS_FABRIC_CFG_CLKMOD, 3),
1660 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1661 MMSS_FABRIC_CFG_IOCTL, 1),
1662 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1663 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1664 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1665 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1666 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1667 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1668 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1669 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1670 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1671 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1672 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1673 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1674 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1675 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1676 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1677 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1678 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1679 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1680 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1681 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1682 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1683 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1684 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1685 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1686 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1687 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1688 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1689 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1690 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1691 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1692 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1693 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1694 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1695 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1696 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1697 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1698 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1699 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1700 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1701 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1702 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1703 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1704 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1705 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1706 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1707 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1708 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1709 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1710 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1711 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1712 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1713 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1714 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1715 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1716 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1717 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1718 },
1719 .target_status = {
1720 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1721 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1722 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1723 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1724 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1725 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1726 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1727 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1728 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1729 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1730 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1731 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1732 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1733 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1734 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1735 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1736 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1737 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1738 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1739 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1740 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1741 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1742 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1743 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1744 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1745 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1746 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1747 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1748 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1749 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1750 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1751 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1752 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1753 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1754 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1755 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1756 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1757 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1758 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1759 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1760 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1761 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1762 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1763 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1764 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1765 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1766 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1767 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1768 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1769 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1770 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1771 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1772 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1773 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1774 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1775 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1776 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1777 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1778 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1779 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1780 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1781 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1782 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1783 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1784 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1785 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1786 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1787 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1788 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1789 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1790 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1791 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1792 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1793 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1794 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1795 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1796 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1797 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1798 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1799 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1800 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1801 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1802 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1803 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1804 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1805 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1806 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1807 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1808 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1809 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1810 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1811 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1812 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1813 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1814 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1815 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1816 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1817 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1818 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1819 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1820 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1821 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1822 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1823 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1824 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1825 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1826 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1827 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1828 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1829 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1830 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1831 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1832 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1833 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1834 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1835 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1836 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1837 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1838 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1839 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1840 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1841 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1842 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1843 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1844 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1845 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1846 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1847 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1848 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1849 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1850 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1851 },
1852 .target_ctrl_id = {
1853 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1854 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1855 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1856 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1857 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1858 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1859 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1860 },
1861 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1862 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1863 .sel_last = MSM_RPM_8064_SEL_LAST,
1864 .ver = {3, 0, 0},
1865};
1866
1867struct platform_device apq8064_rpm_device = {
1868 .name = "msm_rpm",
1869 .id = -1,
1870};
1871
1872static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1873 .phys_addr_base = 0x0010D204,
1874 .phys_size = SZ_8K,
1875};
1876
1877struct platform_device apq8064_rpm_stat_device = {
1878 .name = "msm_rpm_stat",
1879 .id = -1,
1880 .dev = {
1881 .platform_data = &msm_rpm_stat_pdata,
1882 },
1883};
1884
1885static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1886 .phys_addr_base = 0x0010C000,
1887 .reg_offsets = {
1888 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1889 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1890 },
1891 .phys_size = SZ_8K,
1892 .log_len = 4096, /* log's buffer length in bytes */
1893 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1894};
1895
1896struct platform_device apq8064_rpm_log_device = {
1897 .name = "msm_rpm_log",
1898 .id = -1,
1899 .dev = {
1900 .platform_data = &msm_rpm_log_pdata,
1901 },
1902};
1903
1904#ifdef CONFIG_MSM_MPM
1905static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1906 [1] = MSM_GPIO_TO_INT(26),
1907 [2] = MSM_GPIO_TO_INT(88),
1908 [4] = MSM_GPIO_TO_INT(73),
1909 [5] = MSM_GPIO_TO_INT(74),
1910 [6] = MSM_GPIO_TO_INT(75),
1911 [7] = MSM_GPIO_TO_INT(76),
1912 [8] = MSM_GPIO_TO_INT(77),
1913 [9] = MSM_GPIO_TO_INT(36),
1914 [10] = MSM_GPIO_TO_INT(84),
1915 [11] = MSM_GPIO_TO_INT(7),
1916 [12] = MSM_GPIO_TO_INT(11),
1917 [13] = MSM_GPIO_TO_INT(52),
1918 [14] = MSM_GPIO_TO_INT(15),
1919 [15] = MSM_GPIO_TO_INT(83),
1920 [16] = USB3_HS_IRQ,
1921 [19] = MSM_GPIO_TO_INT(61),
1922 [20] = MSM_GPIO_TO_INT(58),
1923 [23] = MSM_GPIO_TO_INT(65),
1924 [24] = MSM_GPIO_TO_INT(63),
1925 [25] = USB1_HS_IRQ,
1926 [27] = HDMI_IRQ,
1927 [29] = MSM_GPIO_TO_INT(22),
1928 [30] = MSM_GPIO_TO_INT(72),
1929 [31] = USB4_HS_IRQ,
1930 [33] = MSM_GPIO_TO_INT(44),
1931 [34] = MSM_GPIO_TO_INT(39),
1932 [35] = MSM_GPIO_TO_INT(19),
1933 [36] = MSM_GPIO_TO_INT(23),
1934 [37] = MSM_GPIO_TO_INT(41),
1935 [38] = MSM_GPIO_TO_INT(30),
1936 [41] = MSM_GPIO_TO_INT(42),
1937 [42] = MSM_GPIO_TO_INT(56),
1938 [43] = MSM_GPIO_TO_INT(55),
1939 [44] = MSM_GPIO_TO_INT(50),
1940 [45] = MSM_GPIO_TO_INT(49),
1941 [46] = MSM_GPIO_TO_INT(47),
1942 [47] = MSM_GPIO_TO_INT(45),
1943 [48] = MSM_GPIO_TO_INT(38),
1944 [49] = MSM_GPIO_TO_INT(34),
1945 [50] = MSM_GPIO_TO_INT(32),
1946 [51] = MSM_GPIO_TO_INT(29),
1947 [52] = MSM_GPIO_TO_INT(18),
1948 [53] = MSM_GPIO_TO_INT(10),
1949 [54] = MSM_GPIO_TO_INT(81),
1950 [55] = MSM_GPIO_TO_INT(6),
1951};
1952
1953static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1954 TLMM_MSM_SUMMARY_IRQ,
1955 RPM_APCC_CPU0_GP_HIGH_IRQ,
1956 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1957 RPM_APCC_CPU0_GP_LOW_IRQ,
1958 RPM_APCC_CPU0_WAKE_UP_IRQ,
1959 RPM_APCC_CPU1_GP_HIGH_IRQ,
1960 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1961 RPM_APCC_CPU1_GP_LOW_IRQ,
1962 RPM_APCC_CPU1_WAKE_UP_IRQ,
1963 MSS_TO_APPS_IRQ_0,
1964 MSS_TO_APPS_IRQ_1,
1965 MSS_TO_APPS_IRQ_2,
1966 MSS_TO_APPS_IRQ_3,
1967 MSS_TO_APPS_IRQ_4,
1968 MSS_TO_APPS_IRQ_5,
1969 MSS_TO_APPS_IRQ_6,
1970 MSS_TO_APPS_IRQ_7,
1971 MSS_TO_APPS_IRQ_8,
1972 MSS_TO_APPS_IRQ_9,
1973 LPASS_SCSS_GP_LOW_IRQ,
1974 LPASS_SCSS_GP_MEDIUM_IRQ,
1975 LPASS_SCSS_GP_HIGH_IRQ,
1976 SPS_MTI_30,
1977 SPS_MTI_31,
1978 RIVA_APSS_SPARE_IRQ,
1979 RIVA_APPS_WLAN_SMSM_IRQ,
1980 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1981 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1982};
1983
1984struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1985 .irqs_m2a = msm_mpm_irqs_m2a,
1986 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1987 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1988 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1989 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1990 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1991 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1992 .mpm_apps_ipc_val = BIT(1),
1993 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1994
1995};
1996#endif
Joel Kingdacbc822012-01-25 13:30:57 -08001997
1998#define MDM2AP_ERRFATAL 19
1999#define AP2MDM_ERRFATAL 18
2000#define MDM2AP_STATUS 49
2001#define AP2MDM_STATUS 48
2002#define AP2MDM_PMIC_RESET_N 27
2003
2004static struct resource mdm_resources[] = {
2005 {
2006 .start = MDM2AP_ERRFATAL,
2007 .end = MDM2AP_ERRFATAL,
2008 .name = "MDM2AP_ERRFATAL",
2009 .flags = IORESOURCE_IO,
2010 },
2011 {
2012 .start = AP2MDM_ERRFATAL,
2013 .end = AP2MDM_ERRFATAL,
2014 .name = "AP2MDM_ERRFATAL",
2015 .flags = IORESOURCE_IO,
2016 },
2017 {
2018 .start = MDM2AP_STATUS,
2019 .end = MDM2AP_STATUS,
2020 .name = "MDM2AP_STATUS",
2021 .flags = IORESOURCE_IO,
2022 },
2023 {
2024 .start = AP2MDM_STATUS,
2025 .end = AP2MDM_STATUS,
2026 .name = "AP2MDM_STATUS",
2027 .flags = IORESOURCE_IO,
2028 },
2029 {
2030 .start = AP2MDM_PMIC_RESET_N,
2031 .end = AP2MDM_PMIC_RESET_N,
2032 .name = "AP2MDM_PMIC_RESET_N",
2033 .flags = IORESOURCE_IO,
2034 },
2035};
2036
2037struct platform_device mdm_8064_device = {
2038 .name = "mdm2_modem",
2039 .id = -1,
2040 .num_resources = ARRAY_SIZE(mdm_resources),
2041 .resource = mdm_resources,
2042};
2043