| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  *  linux/arch/arm/kernel/entry-armv.S | 
 | 3 |  * | 
 | 4 |  *  Copyright (C) 1996,1997,1998 Russell King. | 
 | 5 |  *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk) | 
| Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 6 |  *  nommu support by Hyok S. Choi (hyok.choi@samsung.com) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 |  * | 
 | 8 |  * This program is free software; you can redistribute it and/or modify | 
 | 9 |  * it under the terms of the GNU General Public License version 2 as | 
 | 10 |  * published by the Free Software Foundation. | 
 | 11 |  * | 
 | 12 |  *  Low-level vector interface routines | 
 | 13 |  * | 
| Nicolas Pitre | 70b6f2b | 2007-12-04 14:33:33 +0100 | [diff] [blame] | 14 |  *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction | 
 | 15 |  *  that causes it to save wrong values...  Be aware! | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 |  */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 |  | 
| Nicolas Pitre | f09b997 | 2005-10-29 21:44:55 +0100 | [diff] [blame] | 18 | #include <asm/memory.h> | 
| Russell King | 753790e | 2011-02-06 15:32:24 +0000 | [diff] [blame] | 19 | #include <asm/glue-df.h> | 
 | 20 | #include <asm/glue-pf.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <asm/vfpmacros.h> | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 22 | #include <mach/entry-macro.S> | 
| Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 23 | #include <asm/thread_notify.h> | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 24 | #include <asm/unwind.h> | 
| Russell King | cc20d42 | 2009-11-09 23:53:29 +0000 | [diff] [blame] | 25 | #include <asm/unistd.h> | 
| Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 26 | #include <asm/tls.h> | 
| Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 27 | #include <asm/system.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 |  | 
 | 29 | #include "entry-header.S" | 
| Magnus Damm | cd544ce | 2010-12-22 13:20:08 +0100 | [diff] [blame] | 30 | #include <asm/entry-macro-multi.S> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 |  | 
 | 32 | /* | 
| Russell King | d9600c9 | 2011-06-26 10:34:02 +0100 | [diff] [blame] | 33 |  * Interrupt handling. | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 34 |  */ | 
 | 35 | 	.macro	irq_handler | 
| eric miao | 5210864 | 2010-12-13 09:42:34 +0100 | [diff] [blame] | 36 | #ifdef CONFIG_MULTI_IRQ_HANDLER | 
| Russell King | d9600c9 | 2011-06-26 10:34:02 +0100 | [diff] [blame] | 37 | 	ldr	r1, =handle_arch_irq | 
| eric miao | 5210864 | 2010-12-13 09:42:34 +0100 | [diff] [blame] | 38 | 	mov	r0, sp | 
| eric miao | 5210864 | 2010-12-13 09:42:34 +0100 | [diff] [blame] | 39 | 	adr	lr, BSYM(9997f) | 
| Marc Zyngier | abeb24a | 2011-09-06 09:23:26 +0100 | [diff] [blame] | 40 | 	ldr	pc, [r1] | 
 | 41 | #else | 
| Magnus Damm | cd544ce | 2010-12-22 13:20:08 +0100 | [diff] [blame] | 42 | 	arch_irq_handler_default | 
| Marc Zyngier | abeb24a | 2011-09-06 09:23:26 +0100 | [diff] [blame] | 43 | #endif | 
| Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 44 | 9997: | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 45 | 	.endm | 
 | 46 |  | 
| Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 47 | 	.macro	pabt_helper | 
| Russell King | 8dfe7ac | 2011-06-26 12:37:35 +0100 | [diff] [blame] | 48 | 	@ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5 | 
| Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 49 | #ifdef MULTI_PABORT | 
| Russell King | 0402bec | 2011-06-25 15:46:08 +0100 | [diff] [blame] | 50 | 	ldr	ip, .LCprocfns | 
| Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 51 | 	mov	lr, pc | 
| Russell King | 0402bec | 2011-06-25 15:46:08 +0100 | [diff] [blame] | 52 | 	ldr	pc, [ip, #PROCESSOR_PABT_FUNC] | 
| Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 53 | #else | 
 | 54 | 	bl	CPU_PABORT_HANDLER | 
 | 55 | #endif | 
 | 56 | 	.endm | 
 | 57 |  | 
 | 58 | 	.macro	dabt_helper | 
 | 59 |  | 
 | 60 | 	@ | 
 | 61 | 	@ Call the processor-specific abort handler: | 
 | 62 | 	@ | 
| Russell King | da74047 | 2011-06-26 16:01:26 +0100 | [diff] [blame] | 63 | 	@  r2 - pt_regs | 
| Russell King | 3e287be | 2011-06-26 14:35:07 +0100 | [diff] [blame] | 64 | 	@  r4 - aborted context pc | 
 | 65 | 	@  r5 - aborted context psr | 
| Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 66 | 	@ | 
 | 67 | 	@ The abort handler must return the aborted address in r0, and | 
 | 68 | 	@ the fault status register in r1.  r9 must be preserved. | 
 | 69 | 	@ | 
 | 70 | #ifdef MULTI_DABORT | 
| Russell King | 0402bec | 2011-06-25 15:46:08 +0100 | [diff] [blame] | 71 | 	ldr	ip, .LCprocfns | 
| Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 72 | 	mov	lr, pc | 
| Russell King | 0402bec | 2011-06-25 15:46:08 +0100 | [diff] [blame] | 73 | 	ldr	pc, [ip, #PROCESSOR_DABT_FUNC] | 
| Russell King | ac8b9c1 | 2011-06-26 10:22:08 +0100 | [diff] [blame] | 74 | #else | 
 | 75 | 	bl	CPU_DABORT_HANDLER | 
 | 76 | #endif | 
 | 77 | 	.endm | 
 | 78 |  | 
| Nicolas Pitre | 785d3cd | 2007-12-03 15:27:56 -0500 | [diff] [blame] | 79 | #ifdef CONFIG_KPROBES | 
 | 80 | 	.section	.kprobes.text,"ax",%progbits | 
 | 81 | #else | 
 | 82 | 	.text | 
 | 83 | #endif | 
 | 84 |  | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 85 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 |  * Invalid mode handlers | 
 | 87 |  */ | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 88 | 	.macro	inv_entry, reason | 
 | 89 | 	sub	sp, sp, #S_FRAME_SIZE | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 90 |  ARM(	stmib	sp, {r1 - lr}		) | 
 | 91 |  THUMB(	stmia	sp, {r0 - r12}		) | 
 | 92 |  THUMB(	str	sp, [sp, #S_SP]		) | 
 | 93 |  THUMB(	str	lr, [sp, #S_LR]		) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | 	mov	r1, #\reason | 
 | 95 | 	.endm | 
 | 96 |  | 
 | 97 | __pabt_invalid: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 98 | 	inv_entry BAD_PREFETCH | 
 | 99 | 	b	common_invalid | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 100 | ENDPROC(__pabt_invalid) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 |  | 
 | 102 | __dabt_invalid: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 103 | 	inv_entry BAD_DATA | 
 | 104 | 	b	common_invalid | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 105 | ENDPROC(__dabt_invalid) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 |  | 
 | 107 | __irq_invalid: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 108 | 	inv_entry BAD_IRQ | 
 | 109 | 	b	common_invalid | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 110 | ENDPROC(__irq_invalid) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 |  | 
 | 112 | __und_invalid: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 113 | 	inv_entry BAD_UNDEFINSTR | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 |  | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 115 | 	@ | 
 | 116 | 	@ XXX fall through to common_invalid | 
 | 117 | 	@ | 
 | 118 |  | 
 | 119 | @ | 
 | 120 | @ common_invalid - generic code for failed exception (re-entrant version of handlers) | 
 | 121 | @ | 
 | 122 | common_invalid: | 
 | 123 | 	zero_fp | 
 | 124 |  | 
 | 125 | 	ldmia	r0, {r4 - r6} | 
 | 126 | 	add	r0, sp, #S_PC		@ here for interlock avoidance | 
 | 127 | 	mov	r7, #-1			@  ""   ""    ""        "" | 
 | 128 | 	str	r4, [sp]		@ save preserved r0 | 
 | 129 | 	stmia	r0, {r5 - r7}		@ lr_<exception>, | 
 | 130 | 					@ cpsr_<exception>, "old_r0" | 
 | 131 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | 	mov	r0, sp | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 133 | 	b	bad_mode | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 134 | ENDPROC(__und_invalid) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 |  | 
 | 136 | /* | 
 | 137 |  * SVC mode handlers | 
 | 138 |  */ | 
| Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 139 |  | 
 | 140 | #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) | 
 | 141 | #define SPFIX(code...) code | 
 | 142 | #else | 
 | 143 | #define SPFIX(code...) | 
 | 144 | #endif | 
 | 145 |  | 
| Nicolas Pitre | d30a0c8 | 2007-12-14 15:56:01 -0500 | [diff] [blame] | 146 | 	.macro	svc_entry, stack_hole=0 | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 147 |  UNWIND(.fnstart		) | 
 | 148 |  UNWIND(.save {r0 - pc}		) | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 149 | 	sub	sp, sp, #(S_FRAME_SIZE + \stack_hole - 4) | 
 | 150 | #ifdef CONFIG_THUMB2_KERNEL | 
 | 151 |  SPFIX(	str	r0, [sp]	)	@ temporarily saved | 
 | 152 |  SPFIX(	mov	r0, sp		) | 
 | 153 |  SPFIX(	tst	r0, #4		)	@ test original stack alignment | 
 | 154 |  SPFIX(	ldr	r0, [sp]	)	@ restored | 
 | 155 | #else | 
| Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 156 |  SPFIX(	tst	sp, #4		) | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 157 | #endif | 
 | 158 |  SPFIX(	subeq	sp, sp, #4	) | 
 | 159 | 	stmia	sp, {r1 - r12} | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 160 |  | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 161 | 	ldmia	r0, {r3 - r5} | 
 | 162 | 	add	r7, sp, #S_SP - 4	@ here for interlock avoidance | 
 | 163 | 	mov	r6, #-1			@  ""  ""      ""       "" | 
 | 164 | 	add	r2, sp, #(S_FRAME_SIZE + \stack_hole - 4) | 
 | 165 |  SPFIX(	addeq	r2, r2, #4	) | 
 | 166 | 	str	r3, [sp, #-4]!		@ save the "real" r0 copied | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 167 | 					@ from the exception stack | 
 | 168 |  | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 169 | 	mov	r3, lr | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 |  | 
 | 171 | 	@ | 
 | 172 | 	@ We are now ready to fill in the remaining blanks on the stack: | 
 | 173 | 	@ | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 174 | 	@  r2 - sp_svc | 
 | 175 | 	@  r3 - lr_svc | 
 | 176 | 	@  r4 - lr_<exception>, already fixed up for correct return/restart | 
 | 177 | 	@  r5 - spsr_<exception> | 
 | 178 | 	@  r6 - orig_r0 (see pt_regs definition in ptrace.h) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | 	@ | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 180 | 	stmia	r7, {r2 - r6} | 
| Russell King | f2741b7 | 2011-06-25 17:35:19 +0100 | [diff] [blame] | 181 |  | 
 | 182 | #ifdef CONFIG_TRACE_IRQFLAGS | 
 | 183 | 	bl	trace_hardirqs_off | 
 | 184 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | 	.endm | 
 | 186 |  | 
 | 187 | 	.align	5 | 
 | 188 | __dabt_svc: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 189 | 	svc_entry | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | 	mov	r2, sp | 
| Russell King | da74047 | 2011-06-26 16:01:26 +0100 | [diff] [blame] | 191 | 	dabt_helper | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 |  | 
 | 193 | 	@ | 
 | 194 | 	@ IRQs off again before pulling preserved data off the stack | 
 | 195 | 	@ | 
| Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 196 | 	disable_irq_notrace | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 |  | 
| Russell King | 02fe284 | 2011-06-25 11:44:06 +0100 | [diff] [blame] | 198 | #ifdef CONFIG_TRACE_IRQFLAGS | 
 | 199 | 	tst	r5, #PSR_I_BIT | 
 | 200 | 	bleq	trace_hardirqs_on | 
 | 201 | 	tst	r5, #PSR_I_BIT | 
 | 202 | 	blne	trace_hardirqs_off | 
 | 203 | #endif | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 204 | 	svc_exit r5				@ return from exception | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 205 |  UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 206 | ENDPROC(__dabt_svc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 |  | 
 | 208 | 	.align	5 | 
 | 209 | __irq_svc: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 210 | 	svc_entry | 
| Russell King | 1613cc1 | 2011-06-25 10:57:57 +0100 | [diff] [blame] | 211 | 	irq_handler | 
 | 212 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | #ifdef CONFIG_PREEMPT | 
| Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 214 | 	get_thread_info tsk | 
 | 215 | 	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count | 
| Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 216 | 	ldr	r0, [tsk, #TI_FLAGS]		@ get flags | 
| Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 217 | 	teq	r8, #0				@ if preempt count != 0 | 
 | 218 | 	movne	r0, #0				@ force flags to 0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | 	tst	r0, #_TIF_NEED_RESCHED | 
 | 220 | 	blne	svc_preempt | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | #endif | 
| Russell King | 30891c9 | 2011-06-26 12:47:08 +0100 | [diff] [blame] | 222 |  | 
| Russell King | 7ad1bcb | 2006-08-27 12:07:02 +0100 | [diff] [blame] | 223 | #ifdef CONFIG_TRACE_IRQFLAGS | 
| Russell King | fbab1c8 | 2011-06-25 16:57:50 +0100 | [diff] [blame] | 224 | 	@ The parent context IRQs must have been enabled to get here in | 
 | 225 | 	@ the first place, so there's no point checking the PSR I bit. | 
 | 226 | 	bl	trace_hardirqs_on | 
| Russell King | 7ad1bcb | 2006-08-27 12:07:02 +0100 | [diff] [blame] | 227 | #endif | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 228 | 	svc_exit r5				@ return from exception | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 229 |  UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 230 | ENDPROC(__irq_svc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 |  | 
 | 232 | 	.ltorg | 
 | 233 |  | 
 | 234 | #ifdef CONFIG_PREEMPT | 
 | 235 | svc_preempt: | 
| Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 236 | 	mov	r8, lr | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | 1:	bl	preempt_schedule_irq		@ irq en/disable is done inside | 
| Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 238 | 	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | 	tst	r0, #_TIF_NEED_RESCHED | 
| Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 240 | 	moveq	pc, r8				@ go again | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | 	b	1b | 
 | 242 | #endif | 
 | 243 |  | 
 | 244 | 	.align	5 | 
 | 245 | __und_svc: | 
| Nicolas Pitre | d30a0c8 | 2007-12-14 15:56:01 -0500 | [diff] [blame] | 246 | #ifdef CONFIG_KPROBES | 
 | 247 | 	@ If a kprobe is about to simulate a "stmdb sp..." instruction, | 
 | 248 | 	@ it obviously needs free stack space which then will belong to | 
 | 249 | 	@ the saved context. | 
 | 250 | 	svc_entry 64 | 
 | 251 | #else | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 252 | 	svc_entry | 
| Nicolas Pitre | d30a0c8 | 2007-12-14 15:56:01 -0500 | [diff] [blame] | 253 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | 	@ | 
 | 255 | 	@ call emulation code, which returns using r9 if it has emulated | 
 | 256 | 	@ the instruction, or the more conventional lr if we are to treat | 
 | 257 | 	@ this as a real undefined instruction | 
 | 258 | 	@ | 
 | 259 | 	@  r0 - instruction | 
 | 260 | 	@ | 
| Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 261 | #ifndef	CONFIG_THUMB2_KERNEL | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 262 | 	ldr	r0, [r4, #-4] | 
| Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 263 | #else | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 264 | 	ldrh	r0, [r4, #-2]			@ Thumb instruction at LR - 2 | 
| Dave Martin | 8551918 | 2011-08-19 17:59:27 +0100 | [diff] [blame] | 265 | 	cmp	r0, #0xe800			@ 32-bit instruction if xx >= 0 | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 266 | 	ldrhhs	r9, [r4]			@ bottom 16 bits | 
| Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 267 | 	orrhs	r0, r9, r0, lsl #16 | 
 | 268 | #endif | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 269 | 	adr	r9, BSYM(1f) | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 270 | 	mov	r2, r4 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | 	bl	call_fpe | 
 | 272 |  | 
 | 273 | 	mov	r0, sp				@ struct pt_regs *regs | 
 | 274 | 	bl	do_undefinstr | 
 | 275 |  | 
 | 276 | 	@ | 
 | 277 | 	@ IRQs off again before pulling preserved data off the stack | 
 | 278 | 	@ | 
| Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 279 | 1:	disable_irq_notrace | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 |  | 
 | 281 | 	@ | 
 | 282 | 	@ restore SPSR and restart the instruction | 
 | 283 | 	@ | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 284 | 	ldr	r5, [sp, #S_PSR]		@ Get SVC cpsr | 
| Russell King | df295df | 2011-06-25 16:55:58 +0100 | [diff] [blame] | 285 | #ifdef CONFIG_TRACE_IRQFLAGS | 
 | 286 | 	tst	r5, #PSR_I_BIT | 
 | 287 | 	bleq	trace_hardirqs_on | 
 | 288 | 	tst	r5, #PSR_I_BIT | 
 | 289 | 	blne	trace_hardirqs_off | 
 | 290 | #endif | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 291 | 	svc_exit r5				@ return from exception | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 292 |  UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 293 | ENDPROC(__und_svc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 |  | 
 | 295 | 	.align	5 | 
 | 296 | __pabt_svc: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 297 | 	svc_entry | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 298 | 	mov	r2, sp				@ regs | 
| Russell King | 8dfe7ac | 2011-06-26 12:37:35 +0100 | [diff] [blame] | 299 | 	pabt_helper | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 |  | 
 | 301 | 	@ | 
 | 302 | 	@ IRQs off again before pulling preserved data off the stack | 
 | 303 | 	@ | 
| Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 304 | 	disable_irq_notrace | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 |  | 
| Russell King | 02fe284 | 2011-06-25 11:44:06 +0100 | [diff] [blame] | 306 | #ifdef CONFIG_TRACE_IRQFLAGS | 
 | 307 | 	tst	r5, #PSR_I_BIT | 
 | 308 | 	bleq	trace_hardirqs_on | 
 | 309 | 	tst	r5, #PSR_I_BIT | 
 | 310 | 	blne	trace_hardirqs_off | 
 | 311 | #endif | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 312 | 	svc_exit r5				@ return from exception | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 313 |  UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 314 | ENDPROC(__pabt_svc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 |  | 
 | 316 | 	.align	5 | 
| Russell King | 49f680e | 2005-05-31 18:02:00 +0100 | [diff] [blame] | 317 | .LCcralign: | 
 | 318 | 	.word	cr_alignment | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 319 | #ifdef MULTI_DABORT | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | .LCprocfns: | 
 | 321 | 	.word	processor | 
 | 322 | #endif | 
 | 323 | .LCfp: | 
 | 324 | 	.word	fp_enter | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 |  | 
 | 326 | /* | 
 | 327 |  * User mode handlers | 
| Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 328 |  * | 
 | 329 |  * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 |  */ | 
| Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 331 |  | 
 | 332 | #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7) | 
 | 333 | #error "sizeof(struct pt_regs) must be a multiple of 8" | 
 | 334 | #endif | 
 | 335 |  | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 336 | 	.macro	usr_entry | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 337 |  UNWIND(.fnstart	) | 
 | 338 |  UNWIND(.cantunwind	)	@ don't unwind the user space | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 339 | 	sub	sp, sp, #S_FRAME_SIZE | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 340 |  ARM(	stmib	sp, {r1 - r12}	) | 
 | 341 |  THUMB(	stmia	sp, {r0 - r12}	) | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 342 |  | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 343 | 	ldmia	r0, {r3 - r5} | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 344 | 	add	r0, sp, #S_PC		@ here for interlock avoidance | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 345 | 	mov	r6, #-1			@  ""  ""     ""        "" | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 346 |  | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 347 | 	str	r3, [sp]		@ save the "real" r0 copied | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 348 | 					@ from the exception stack | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 349 |  | 
 | 350 | 	@ | 
 | 351 | 	@ We are now ready to fill in the remaining blanks on the stack: | 
 | 352 | 	@ | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 353 | 	@  r4 - lr_<exception>, already fixed up for correct return/restart | 
 | 354 | 	@  r5 - spsr_<exception> | 
 | 355 | 	@  r6 - orig_r0 (see pt_regs definition in ptrace.h) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | 	@ | 
 | 357 | 	@ Also, separately save sp_usr and lr_usr | 
 | 358 | 	@ | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 359 | 	stmia	r0, {r4 - r6} | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 360 |  ARM(	stmdb	r0, {sp, lr}^			) | 
 | 361 |  THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 |  | 
 | 363 | 	@ | 
 | 364 | 	@ Enable the alignment trap while in kernel mode | 
 | 365 | 	@ | 
| Russell King | 49f680e | 2005-05-31 18:02:00 +0100 | [diff] [blame] | 366 | 	alignment_trap r0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 |  | 
 | 368 | 	@ | 
 | 369 | 	@ Clear FP to mark the first stack frame | 
 | 370 | 	@ | 
 | 371 | 	zero_fp | 
| Russell King | f2741b7 | 2011-06-25 17:35:19 +0100 | [diff] [blame] | 372 |  | 
 | 373 | #ifdef CONFIG_IRQSOFF_TRACER | 
 | 374 | 	bl	trace_hardirqs_off | 
 | 375 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | 	.endm | 
 | 377 |  | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 378 | 	.macro	kuser_cmpxchg_check | 
| Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 379 | #if !defined(CONFIG_CPU_32v6K) && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 380 | #ifndef CONFIG_MMU | 
 | 381 | #warning "NPTL on non MMU needs fixing" | 
 | 382 | #else | 
 | 383 | 	@ Make sure our user space atomic helper is restarted | 
 | 384 | 	@ if it was interrupted in a critical region.  Here we | 
 | 385 | 	@ perform a quick test inline since it should be false | 
 | 386 | 	@ 99.9999% of the time.  The rest is done out of line. | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 387 | 	cmp	r4, #TASK_SIZE | 
| Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 388 | 	blhs	kuser_cmpxchg64_fixup | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 389 | #endif | 
 | 390 | #endif | 
 | 391 | 	.endm | 
 | 392 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 393 | 	.align	5 | 
 | 394 | __dabt_usr: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 395 | 	usr_entry | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 396 | 	kuser_cmpxchg_check | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | 	mov	r2, sp | 
| Russell King | da74047 | 2011-06-26 16:01:26 +0100 | [diff] [blame] | 398 | 	dabt_helper | 
 | 399 | 	b	ret_from_exception | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 400 |  UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 401 | ENDPROC(__dabt_usr) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 |  | 
 | 403 | 	.align	5 | 
 | 404 | __irq_usr: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 405 | 	usr_entry | 
| Russell King | bc08960 | 2011-06-25 18:28:19 +0100 | [diff] [blame] | 406 | 	kuser_cmpxchg_check | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 407 | 	irq_handler | 
| Russell King | 1613cc1 | 2011-06-25 10:57:57 +0100 | [diff] [blame] | 408 | 	get_thread_info tsk | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | 	mov	why, #0 | 
| Ming Lei | 9fc2552 | 2011-06-05 02:24:58 +0100 | [diff] [blame] | 410 | 	b	ret_to_user_from_irq | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 411 |  UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 412 | ENDPROC(__irq_usr) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 |  | 
 | 414 | 	.ltorg | 
 | 415 |  | 
 | 416 | 	.align	5 | 
 | 417 | __und_usr: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 418 | 	usr_entry | 
| Russell King | bc08960 | 2011-06-25 18:28:19 +0100 | [diff] [blame] | 419 |  | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 420 | 	mov	r2, r4 | 
 | 421 | 	mov	r3, r5 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 422 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 423 | 	@ | 
 | 424 | 	@ fall through to the emulation code, which returns using r9 if | 
 | 425 | 	@ it has emulated the instruction, or the more conventional lr | 
 | 426 | 	@ if we are to treat this as a real undefined instruction | 
 | 427 | 	@ | 
 | 428 | 	@  r0 - instruction | 
 | 429 | 	@ | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 430 | 	adr	r9, BSYM(ret_from_exception) | 
 | 431 | 	adr	lr, BSYM(__und_usr_unknown) | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 432 | 	tst	r3, #PSR_T_BIT			@ Thumb mode? | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 433 | 	itet	eq				@ explicit IT needed for the 1f label | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 434 | 	subeq	r4, r2, #4			@ ARM instr at LR - 4 | 
 | 435 | 	subne	r4, r2, #2			@ Thumb instr at LR - 2 | 
 | 436 | 1:	ldreqt	r0, [r4] | 
| Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 437 | #ifdef CONFIG_CPU_ENDIAN_BE8 | 
 | 438 | 	reveq	r0, r0				@ little endian instruction | 
 | 439 | #endif | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 440 | 	beq	call_fpe | 
 | 441 | 	@ Thumb instruction | 
| Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 442 | #if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 | 
 | 443 | /* | 
 | 444 |  * Thumb-2 instruction handling.  Note that because pre-v6 and >= v6 platforms | 
 | 445 |  * can never be supported in a single kernel, this code is not applicable at | 
 | 446 |  * all when __LINUX_ARM_ARCH__ < 6.  This allows simplifying assumptions to be | 
 | 447 |  * made about .arch directives. | 
 | 448 |  */ | 
 | 449 | #if __LINUX_ARM_ARCH__ < 7 | 
 | 450 | /* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */ | 
 | 451 | #define NEED_CPU_ARCHITECTURE | 
 | 452 | 	ldr	r5, .LCcpu_architecture | 
 | 453 | 	ldr	r5, [r5] | 
 | 454 | 	cmp	r5, #CPU_ARCH_ARMv7 | 
 | 455 | 	blo	__und_usr_unknown | 
 | 456 | /* | 
 | 457 |  * The following code won't get run unless the running CPU really is v7, so | 
 | 458 |  * coding round the lack of ldrht on older arches is pointless.  Temporarily | 
 | 459 |  * override the assembler target arch with the minimum required instead: | 
 | 460 |  */ | 
 | 461 | 	.arch	armv6t2 | 
 | 462 | #endif | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 463 | 2: | 
 | 464 |  ARM(	ldrht	r5, [r4], #2	) | 
 | 465 |  THUMB(	ldrht	r5, [r4]	) | 
 | 466 |  THUMB(	add	r4, r4, #2	) | 
| Dave Martin | 8551918 | 2011-08-19 17:59:27 +0100 | [diff] [blame] | 467 | 	cmp	r5, #0xe800			@ 32bit instruction if xx != 0 | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 468 | 	blo	__und_usr_unknown | 
 | 469 | 3:	ldrht	r0, [r4] | 
 | 470 | 	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4 | 
 | 471 | 	orr	r0, r0, r5, lsl #16 | 
| Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 472 |  | 
 | 473 | #if __LINUX_ARM_ARCH__ < 7 | 
 | 474 | /* If the target arch was overridden, change it back: */ | 
 | 475 | #ifdef CONFIG_CPU_32v6K | 
 | 476 | 	.arch	armv6k | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 477 | #else | 
| Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 478 | 	.arch	armv6 | 
 | 479 | #endif | 
 | 480 | #endif /* __LINUX_ARM_ARCH__ < 7 */ | 
 | 481 | #else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */ | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 482 | 	b	__und_usr_unknown | 
 | 483 | #endif | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 484 |  UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 485 | ENDPROC(__und_usr) | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 486 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 487 | 	@ | 
 | 488 | 	@ fallthrough to call_fpe | 
 | 489 | 	@ | 
 | 490 |  | 
 | 491 | /* | 
 | 492 |  * The out of line fixup for the ldrt above. | 
 | 493 |  */ | 
| Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 494 | 	.pushsection .fixup, "ax" | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 495 | 4:	mov	pc, r9 | 
| Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 496 | 	.popsection | 
 | 497 | 	.pushsection __ex_table,"a" | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 498 | 	.long	1b, 4b | 
| Guennadi Liakhovetski | c89cefe | 2011-11-22 23:42:12 +0100 | [diff] [blame] | 499 | #if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 500 | 	.long	2b, 4b | 
 | 501 | 	.long	3b, 4b | 
 | 502 | #endif | 
| Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 503 | 	.popsection | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 504 |  | 
 | 505 | /* | 
 | 506 |  * Check whether the instruction is a co-processor instruction. | 
 | 507 |  * If yes, we need to call the relevant co-processor handler. | 
 | 508 |  * | 
 | 509 |  * Note that we don't do a full check here for the co-processor | 
 | 510 |  * instructions; all instructions with bit 27 set are well | 
 | 511 |  * defined.  The only instructions that should fault are the | 
 | 512 |  * co-processor instructions.  However, we have to watch out | 
 | 513 |  * for the ARM6/ARM7 SWI bug. | 
 | 514 |  * | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 515 |  * NEON is a special case that has to be handled here. Not all | 
 | 516 |  * NEON instructions are co-processor instructions, so we have | 
 | 517 |  * to make a special case of checking for them. Plus, there's | 
 | 518 |  * five groups of them, so we have a table of mask/opcode pairs | 
 | 519 |  * to check against, and if any match then we branch off into the | 
 | 520 |  * NEON handler code. | 
 | 521 |  * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 522 |  * Emulators may wish to make use of the following registers: | 
 | 523 |  *  r0  = instruction opcode. | 
 | 524 |  *  r2  = PC+4 | 
| Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 525 |  *  r9  = normal "successful" return address | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 526 |  *  r10 = this threads thread_info structure. | 
| Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 527 |  *  lr  = unrecognised instruction return address | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 |  */ | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 529 | 	@ | 
 | 530 | 	@ Fall-through from Thumb-2 __und_usr | 
 | 531 | 	@ | 
 | 532 | #ifdef CONFIG_NEON | 
 | 533 | 	adr	r6, .LCneon_thumb_opcodes | 
 | 534 | 	b	2f | 
 | 535 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 536 | call_fpe: | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 537 | #ifdef CONFIG_NEON | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 538 | 	adr	r6, .LCneon_arm_opcodes | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 539 | 2: | 
 | 540 | 	ldr	r7, [r6], #4			@ mask value | 
 | 541 | 	cmp	r7, #0				@ end mask? | 
 | 542 | 	beq	1f | 
 | 543 | 	and	r8, r0, r7 | 
 | 544 | 	ldr	r7, [r6], #4			@ opcode bits matching in mask | 
 | 545 | 	cmp	r8, r7				@ NEON instruction? | 
 | 546 | 	bne	2b | 
 | 547 | 	get_thread_info r10 | 
 | 548 | 	mov	r7, #1 | 
 | 549 | 	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used | 
 | 550 | 	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used | 
 | 551 | 	b	do_vfp				@ let VFP handler handle this | 
 | 552 | 1: | 
 | 553 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 554 | 	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27 | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 555 | 	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 | #if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710) | 
 | 557 | 	and	r8, r0, #0x0f000000		@ mask out op-code bits | 
 | 558 | 	teqne	r8, #0x0f000000			@ SWI (ARM6/7 bug)? | 
 | 559 | #endif | 
 | 560 | 	moveq	pc, lr | 
 | 561 | 	get_thread_info r10			@ get current thread | 
 | 562 | 	and	r8, r0, #0x00000f00		@ mask out CP number | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 563 |  THUMB(	lsr	r8, r8, #8		) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 564 | 	mov	r7, #1 | 
 | 565 | 	add	r6, r10, #TI_USED_CP | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 566 |  ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[] | 
 | 567 |  THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[] | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 568 | #ifdef CONFIG_IWMMXT | 
 | 569 | 	@ Test if we need to give access to iWMMXt coprocessors | 
 | 570 | 	ldr	r5, [r10, #TI_FLAGS] | 
 | 571 | 	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only | 
 | 572 | 	movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1) | 
 | 573 | 	bcs	iwmmxt_task_enable | 
 | 574 | #endif | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 575 |  ARM(	add	pc, pc, r8, lsr #6	) | 
 | 576 |  THUMB(	lsl	r8, r8, #2		) | 
 | 577 |  THUMB(	add	pc, r8			) | 
 | 578 | 	nop | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 579 |  | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 580 | 	movw_pc	lr				@ CP#0 | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 581 | 	W(b)	do_fpe				@ CP#1 (FPE) | 
 | 582 | 	W(b)	do_fpe				@ CP#2 (FPE) | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 583 | 	movw_pc	lr				@ CP#3 | 
| Lennert Buytenhek | c17fad1 | 2006-06-27 23:03:03 +0100 | [diff] [blame] | 584 | #ifdef CONFIG_CRUNCH | 
 | 585 | 	b	crunch_task_enable		@ CP#4 (MaverickCrunch) | 
 | 586 | 	b	crunch_task_enable		@ CP#5 (MaverickCrunch) | 
 | 587 | 	b	crunch_task_enable		@ CP#6 (MaverickCrunch) | 
 | 588 | #else | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 589 | 	movw_pc	lr				@ CP#4 | 
 | 590 | 	movw_pc	lr				@ CP#5 | 
 | 591 | 	movw_pc	lr				@ CP#6 | 
| Lennert Buytenhek | c17fad1 | 2006-06-27 23:03:03 +0100 | [diff] [blame] | 592 | #endif | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 593 | 	movw_pc	lr				@ CP#7 | 
 | 594 | 	movw_pc	lr				@ CP#8 | 
 | 595 | 	movw_pc	lr				@ CP#9 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 596 | #ifdef CONFIG_VFP | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 597 | 	W(b)	do_vfp				@ CP#10 (VFP) | 
 | 598 | 	W(b)	do_vfp				@ CP#11 (VFP) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | #else | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 600 | 	movw_pc	lr				@ CP#10 (VFP) | 
 | 601 | 	movw_pc	lr				@ CP#11 (VFP) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 602 | #endif | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 603 | 	movw_pc	lr				@ CP#12 | 
 | 604 | 	movw_pc	lr				@ CP#13 | 
 | 605 | 	movw_pc	lr				@ CP#14 (Debug) | 
 | 606 | 	movw_pc	lr				@ CP#15 (Control) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 |  | 
| Dave Martin | ef4c536 | 2011-08-19 18:00:08 +0100 | [diff] [blame] | 608 | #ifdef NEED_CPU_ARCHITECTURE | 
 | 609 | 	.align	2 | 
 | 610 | .LCcpu_architecture: | 
 | 611 | 	.word	__cpu_architecture | 
 | 612 | #endif | 
 | 613 |  | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 614 | #ifdef CONFIG_NEON | 
 | 615 | 	.align	6 | 
 | 616 |  | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 617 | .LCneon_arm_opcodes: | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 618 | 	.word	0xfe000000			@ mask | 
 | 619 | 	.word	0xf2000000			@ opcode | 
 | 620 |  | 
 | 621 | 	.word	0xff100000			@ mask | 
 | 622 | 	.word	0xf4000000			@ opcode | 
 | 623 |  | 
 | 624 | 	.word	0x00000000			@ mask | 
 | 625 | 	.word	0x00000000			@ opcode | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 626 |  | 
 | 627 | .LCneon_thumb_opcodes: | 
 | 628 | 	.word	0xef000000			@ mask | 
 | 629 | 	.word	0xef000000			@ opcode | 
 | 630 |  | 
 | 631 | 	.word	0xff100000			@ mask | 
 | 632 | 	.word	0xf9000000			@ opcode | 
 | 633 |  | 
 | 634 | 	.word	0x00000000			@ mask | 
 | 635 | 	.word	0x00000000			@ opcode | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 636 | #endif | 
 | 637 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | do_fpe: | 
| Russell King | 5d25ac0 | 2006-03-15 12:33:43 +0000 | [diff] [blame] | 639 | 	enable_irq | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 640 | 	ldr	r4, .LCfp | 
 | 641 | 	add	r10, r10, #TI_FPSTATE		@ r10 = workspace | 
 | 642 | 	ldr	pc, [r4]			@ Call FP module USR entry point | 
 | 643 |  | 
 | 644 | /* | 
 | 645 |  * The FP module is called with these registers set: | 
 | 646 |  *  r0  = instruction | 
 | 647 |  *  r2  = PC+4 | 
 | 648 |  *  r9  = normal "successful" return address | 
 | 649 |  *  r10 = FP workspace | 
 | 650 |  *  lr  = unrecognised FP instruction return address | 
 | 651 |  */ | 
 | 652 |  | 
| Santosh Shilimkar | 124efc2 | 2010-04-30 10:45:46 +0100 | [diff] [blame] | 653 | 	.pushsection .data | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 654 | ENTRY(fp_enter) | 
| Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 655 | 	.word	no_fp | 
| Santosh Shilimkar | 124efc2 | 2010-04-30 10:45:46 +0100 | [diff] [blame] | 656 | 	.popsection | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 657 |  | 
| Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 658 | ENTRY(no_fp) | 
 | 659 | 	mov	pc, lr | 
 | 660 | ENDPROC(no_fp) | 
| Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 661 |  | 
 | 662 | __und_usr_unknown: | 
| Russell King | ecbab71 | 2009-01-27 23:20:00 +0000 | [diff] [blame] | 663 | 	enable_irq | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 664 | 	mov	r0, sp | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 665 | 	adr	lr, BSYM(ret_from_exception) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | 	b	do_undefinstr | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 667 | ENDPROC(__und_usr_unknown) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 668 |  | 
 | 669 | 	.align	5 | 
 | 670 | __pabt_usr: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 671 | 	usr_entry | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 672 | 	mov	r2, sp				@ regs | 
| Russell King | 8dfe7ac | 2011-06-26 12:37:35 +0100 | [diff] [blame] | 673 | 	pabt_helper | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 674 |  UNWIND(.fnend		) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 675 | 	/* fall through */ | 
 | 676 | /* | 
 | 677 |  * This is the return code to user mode for abort handlers | 
 | 678 |  */ | 
 | 679 | ENTRY(ret_from_exception) | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 680 |  UNWIND(.fnstart	) | 
 | 681 |  UNWIND(.cantunwind	) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 682 | 	get_thread_info tsk | 
 | 683 | 	mov	why, #0 | 
 | 684 | 	b	ret_to_user | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 685 |  UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 686 | ENDPROC(__pabt_usr) | 
 | 687 | ENDPROC(ret_from_exception) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 688 |  | 
 | 689 | /* | 
 | 690 |  * Register switch for ARMv3 and ARMv4 processors | 
 | 691 |  * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info | 
 | 692 |  * previous and next are guaranteed not to be the same. | 
 | 693 |  */ | 
 | 694 | ENTRY(__switch_to) | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 695 |  UNWIND(.fnstart	) | 
 | 696 |  UNWIND(.cantunwind	) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 697 | 	add	ip, r1, #TI_CPU_SAVE | 
 | 698 | 	ldr	r3, [r2, #TI_TP_VALUE] | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 699 |  ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack | 
 | 700 |  THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack | 
 | 701 |  THUMB(	str	sp, [ip], #4		   ) | 
 | 702 |  THUMB(	str	lr, [ip], #4		   ) | 
| Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 703 | #ifdef CONFIG_CPU_USE_DOMAINS | 
| Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 704 | 	ldr	r6, [r2, #TI_CPU_DOMAIN] | 
| Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 705 | #endif | 
| Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 706 | 	set_tls	r3, r4, r5 | 
| Nicolas Pitre | df0698b | 2010-06-07 21:50:33 -0400 | [diff] [blame] | 707 | #if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) | 
 | 708 | 	ldr	r7, [r2, #TI_TASK] | 
 | 709 | 	ldr	r8, =__stack_chk_guard | 
 | 710 | 	ldr	r7, [r7, #TSK_STACK_CANARY] | 
 | 711 | #endif | 
| Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 712 | #ifdef CONFIG_CPU_USE_DOMAINS | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 713 | 	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register | 
| Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 714 | #endif | 
| Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 715 | 	mov	r5, r0 | 
 | 716 | 	add	r4, r2, #TI_CPU_SAVE | 
 | 717 | 	ldr	r0, =thread_notify_head | 
 | 718 | 	mov	r1, #THREAD_NOTIFY_SWITCH | 
 | 719 | 	bl	atomic_notifier_call_chain | 
| Nicolas Pitre | df0698b | 2010-06-07 21:50:33 -0400 | [diff] [blame] | 720 | #if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) | 
 | 721 | 	str	r7, [r8] | 
 | 722 | #endif | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 723 |  THUMB(	mov	ip, r4			   ) | 
| Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 724 | 	mov	r0, r5 | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 725 |  ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously | 
 | 726 |  THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously | 
 | 727 |  THUMB(	ldr	sp, [ip], #4		   ) | 
 | 728 |  THUMB(	ldr	pc, [ip]		   ) | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 729 |  UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 730 | ENDPROC(__switch_to) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 731 |  | 
 | 732 | 	__INIT | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 733 |  | 
 | 734 | /* | 
 | 735 |  * User helpers. | 
 | 736 |  * | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 737 |  * Each segment is 32-byte aligned and will be moved to the top of the high | 
 | 738 |  * vector page.  New segments (if ever needed) must be added in front of | 
 | 739 |  * existing ones.  This mechanism should be used only for things that are | 
 | 740 |  * really small and justified, and not be abused freely. | 
 | 741 |  * | 
| Nicolas Pitre | 37b8304 | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 742 |  * See Documentation/arm/kernel_user_helpers.txt for formal definitions. | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 743 |  */ | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 744 |  THUMB(	.arm	) | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 745 |  | 
| Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 746 | 	.macro	usr_ret, reg | 
 | 747 | #ifdef CONFIG_ARM_THUMB | 
 | 748 | 	bx	\reg | 
 | 749 | #else | 
 | 750 | 	mov	pc, \reg | 
 | 751 | #endif | 
 | 752 | 	.endm | 
 | 753 |  | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 754 | 	.align	5 | 
 | 755 | 	.globl	__kuser_helper_start | 
 | 756 | __kuser_helper_start: | 
 | 757 |  | 
 | 758 | /* | 
| Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 759 |  * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular | 
 | 760 |  * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point. | 
| Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 761 |  */ | 
 | 762 |  | 
| Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 763 | __kuser_cmpxchg64:				@ 0xffff0f60 | 
 | 764 |  | 
 | 765 | #if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) | 
 | 766 |  | 
 | 767 | 	/* | 
 | 768 | 	 * Poor you.  No fast solution possible... | 
 | 769 | 	 * The kernel itself must perform the operation. | 
 | 770 | 	 * A special ghost syscall is used for that (see traps.c). | 
 | 771 | 	 */ | 
 | 772 | 	stmfd	sp!, {r7, lr} | 
 | 773 | 	ldr	r7, 1f			@ it's 20 bits | 
 | 774 | 	swi	__ARM_NR_cmpxchg64 | 
 | 775 | 	ldmfd	sp!, {r7, pc} | 
 | 776 | 1:	.word	__ARM_NR_cmpxchg64 | 
 | 777 |  | 
 | 778 | #elif defined(CONFIG_CPU_32v6K) | 
 | 779 |  | 
 | 780 | 	stmfd	sp!, {r4, r5, r6, r7} | 
 | 781 | 	ldrd	r4, r5, [r0]			@ load old val | 
 | 782 | 	ldrd	r6, r7, [r1]			@ load new val | 
 | 783 | 	smp_dmb	arm | 
 | 784 | 1:	ldrexd	r0, r1, [r2]			@ load current val | 
 | 785 | 	eors	r3, r0, r4			@ compare with oldval (1) | 
 | 786 | 	eoreqs	r3, r1, r5			@ compare with oldval (2) | 
 | 787 | 	strexdeq r3, r6, r7, [r2]		@ store newval if eq | 
 | 788 | 	teqeq	r3, #1				@ success? | 
 | 789 | 	beq	1b				@ if no then retry | 
 | 790 | 	smp_dmb	arm | 
 | 791 | 	rsbs	r0, r3, #0			@ set returned val and C flag | 
 | 792 | 	ldmfd	sp!, {r4, r5, r6, r7} | 
| Will Deacon | 5a97d0a | 2012-02-03 11:08:05 +0100 | [diff] [blame] | 793 | 	usr_ret	lr | 
| Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 794 |  | 
 | 795 | #elif !defined(CONFIG_SMP) | 
 | 796 |  | 
 | 797 | #ifdef CONFIG_MMU | 
 | 798 |  | 
 | 799 | 	/* | 
 | 800 | 	 * The only thing that can break atomicity in this cmpxchg64 | 
 | 801 | 	 * implementation is either an IRQ or a data abort exception | 
 | 802 | 	 * causing another process/thread to be scheduled in the middle of | 
 | 803 | 	 * the critical sequence.  The same strategy as for cmpxchg is used. | 
 | 804 | 	 */ | 
 | 805 | 	stmfd	sp!, {r4, r5, r6, lr} | 
 | 806 | 	ldmia	r0, {r4, r5}			@ load old val | 
 | 807 | 	ldmia	r1, {r6, lr}			@ load new val | 
 | 808 | 1:	ldmia	r2, {r0, r1}			@ load current val | 
 | 809 | 	eors	r3, r0, r4			@ compare with oldval (1) | 
 | 810 | 	eoreqs	r3, r1, r5			@ compare with oldval (2) | 
 | 811 | 2:	stmeqia	r2, {r6, lr}			@ store newval if eq | 
 | 812 | 	rsbs	r0, r3, #0			@ set return val and C flag | 
 | 813 | 	ldmfd	sp!, {r4, r5, r6, pc} | 
 | 814 |  | 
 | 815 | 	.text | 
 | 816 | kuser_cmpxchg64_fixup: | 
 | 817 | 	@ Called from kuser_cmpxchg_fixup. | 
| Russell King | 3ad5515 | 2011-07-22 23:09:07 +0100 | [diff] [blame] | 818 | 	@ r4 = address of interrupted insn (must be preserved). | 
| Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 819 | 	@ sp = saved regs. r7 and r8 are clobbered. | 
 | 820 | 	@ 1b = first critical insn, 2b = last critical insn. | 
| Russell King | 3ad5515 | 2011-07-22 23:09:07 +0100 | [diff] [blame] | 821 | 	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. | 
| Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 822 | 	mov	r7, #0xffff0fff | 
 | 823 | 	sub	r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64))) | 
| Russell King | 3ad5515 | 2011-07-22 23:09:07 +0100 | [diff] [blame] | 824 | 	subs	r8, r4, r7 | 
| Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 825 | 	rsbcss	r8, r8, #(2b - 1b) | 
 | 826 | 	strcs	r7, [sp, #S_PC] | 
 | 827 | #if __LINUX_ARM_ARCH__ < 6 | 
 | 828 | 	bcc	kuser_cmpxchg32_fixup | 
 | 829 | #endif | 
 | 830 | 	mov	pc, lr | 
 | 831 | 	.previous | 
 | 832 |  | 
 | 833 | #else | 
 | 834 | #warning "NPTL on non MMU needs fixing" | 
 | 835 | 	mov	r0, #-1 | 
 | 836 | 	adds	r0, r0, #0 | 
 | 837 | 	usr_ret	lr | 
 | 838 | #endif | 
 | 839 |  | 
 | 840 | #else | 
 | 841 | #error "incoherent kernel configuration" | 
 | 842 | #endif | 
 | 843 |  | 
 | 844 | 	/* pad to next slot */ | 
 | 845 | 	.rept	(16 - (. - __kuser_cmpxchg64)/4) | 
 | 846 | 	.word	0 | 
 | 847 | 	.endr | 
 | 848 |  | 
 | 849 | 	.align	5 | 
 | 850 |  | 
| Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 851 | __kuser_memory_barrier:				@ 0xffff0fa0 | 
| Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 852 | 	smp_dmb	arm | 
| Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 853 | 	usr_ret	lr | 
| Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 854 |  | 
 | 855 | 	.align	5 | 
 | 856 |  | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 857 | __kuser_cmpxchg:				@ 0xffff0fc0 | 
 | 858 |  | 
| Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 859 | #if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 860 |  | 
| Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 861 | 	/* | 
 | 862 | 	 * Poor you.  No fast solution possible... | 
 | 863 | 	 * The kernel itself must perform the operation. | 
 | 864 | 	 * A special ghost syscall is used for that (see traps.c). | 
 | 865 | 	 */ | 
| Nicolas Pitre | 5e09744 | 2006-01-18 22:38:49 +0000 | [diff] [blame] | 866 | 	stmfd	sp!, {r7, lr} | 
| Dave Martin | 55afd26 | 2010-12-01 18:12:43 +0100 | [diff] [blame] | 867 | 	ldr	r7, 1f			@ it's 20 bits | 
| Russell King | cc20d42 | 2009-11-09 23:53:29 +0000 | [diff] [blame] | 868 | 	swi	__ARM_NR_cmpxchg | 
| Nicolas Pitre | 5e09744 | 2006-01-18 22:38:49 +0000 | [diff] [blame] | 869 | 	ldmfd	sp!, {r7, pc} | 
| Russell King | cc20d42 | 2009-11-09 23:53:29 +0000 | [diff] [blame] | 870 | 1:	.word	__ARM_NR_cmpxchg | 
| Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 871 |  | 
 | 872 | #elif __LINUX_ARM_ARCH__ < 6 | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 873 |  | 
| Nicolas Pitre | 49bca4c | 2006-02-08 21:19:37 +0000 | [diff] [blame] | 874 | #ifdef CONFIG_MMU | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 875 |  | 
 | 876 | 	/* | 
 | 877 | 	 * The only thing that can break atomicity in this cmpxchg | 
 | 878 | 	 * implementation is either an IRQ or a data abort exception | 
 | 879 | 	 * causing another process/thread to be scheduled in the middle | 
 | 880 | 	 * of the critical sequence.  To prevent this, code is added to | 
 | 881 | 	 * the IRQ and data abort exception handlers to set the pc back | 
 | 882 | 	 * to the beginning of the critical section if it is found to be | 
 | 883 | 	 * within that critical section (see kuser_cmpxchg_fixup). | 
 | 884 | 	 */ | 
 | 885 | 1:	ldr	r3, [r2]			@ load current val | 
 | 886 | 	subs	r3, r3, r0			@ compare with oldval | 
 | 887 | 2:	streq	r1, [r2]			@ store newval if eq | 
 | 888 | 	rsbs	r0, r3, #0			@ set return val and C flag | 
 | 889 | 	usr_ret	lr | 
 | 890 |  | 
 | 891 | 	.text | 
| Nicolas Pitre | 40fb79c | 2011-06-19 23:36:03 -0400 | [diff] [blame] | 892 | kuser_cmpxchg32_fixup: | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 893 | 	@ Called from kuser_cmpxchg_check macro. | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 894 | 	@ r4 = address of interrupted insn (must be preserved). | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 895 | 	@ sp = saved regs. r7 and r8 are clobbered. | 
 | 896 | 	@ 1b = first critical insn, 2b = last critical insn. | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 897 | 	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 898 | 	mov	r7, #0xffff0fff | 
 | 899 | 	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg))) | 
| Russell King | b059bdc | 2011-06-25 15:44:20 +0100 | [diff] [blame] | 900 | 	subs	r8, r4, r7 | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 901 | 	rsbcss	r8, r8, #(2b - 1b) | 
 | 902 | 	strcs	r7, [sp, #S_PC] | 
 | 903 | 	mov	pc, lr | 
 | 904 | 	.previous | 
 | 905 |  | 
| Nicolas Pitre | 49bca4c | 2006-02-08 21:19:37 +0000 | [diff] [blame] | 906 | #else | 
 | 907 | #warning "NPTL on non MMU needs fixing" | 
 | 908 | 	mov	r0, #-1 | 
 | 909 | 	adds	r0, r0, #0 | 
| Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 910 | 	usr_ret	lr | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 911 | #endif | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 912 |  | 
 | 913 | #else | 
 | 914 |  | 
| Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 915 | 	smp_dmb	arm | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 916 | 1:	ldrex	r3, [r2] | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 917 | 	subs	r3, r3, r0 | 
 | 918 | 	strexeq	r3, r1, [r2] | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 919 | 	teqeq	r3, #1 | 
 | 920 | 	beq	1b | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 921 | 	rsbs	r0, r3, #0 | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 922 | 	/* beware -- each __kuser slot must be 8 instructions max */ | 
| Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 923 | 	ALT_SMP(b	__kuser_memory_barrier) | 
 | 924 | 	ALT_UP(usr_ret	lr) | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 925 |  | 
 | 926 | #endif | 
 | 927 |  | 
 | 928 | 	.align	5 | 
 | 929 |  | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 930 | __kuser_get_tls:				@ 0xffff0fe0 | 
| Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 931 | 	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init | 
| Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 932 | 	usr_ret	lr | 
| Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 933 | 	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code | 
 | 934 | 	.rep	4 | 
 | 935 | 	.word	0			@ 0xffff0ff0 software TLS value, then | 
 | 936 | 	.endr				@ pad up to __kuser_helper_version | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 937 |  | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 938 | __kuser_helper_version:				@ 0xffff0ffc | 
 | 939 | 	.word	((__kuser_helper_end - __kuser_helper_start) >> 5) | 
 | 940 |  | 
 | 941 | 	.globl	__kuser_helper_end | 
 | 942 | __kuser_helper_end: | 
 | 943 |  | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 944 |  THUMB(	.thumb	) | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 945 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 946 | /* | 
 | 947 |  * Vector stubs. | 
 | 948 |  * | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 949 |  * This code is copied to 0xffff0200 so we can use branches in the | 
 | 950 |  * vectors, rather than ldr's.  Note that this code must not | 
 | 951 |  * exceed 0x300 bytes. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 952 |  * | 
 | 953 |  * Common stub entry macro: | 
 | 954 |  *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 955 |  * | 
 | 956 |  * SP points to a minimal amount of processor-private memory, the address | 
 | 957 |  * of which is copied into r0 for the mode specific abort handler. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 958 |  */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 959 | 	.macro	vector_stub, name, mode, correction=0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 960 | 	.align	5 | 
 | 961 |  | 
 | 962 | vector_\name: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 963 | 	.if \correction | 
 | 964 | 	sub	lr, lr, #\correction | 
 | 965 | 	.endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 966 |  | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 967 | 	@ | 
 | 968 | 	@ Save r0, lr_<exception> (parent PC) and spsr_<exception> | 
 | 969 | 	@ (parent CPSR) | 
 | 970 | 	@ | 
 | 971 | 	stmia	sp, {r0, lr}		@ save r0, lr | 
 | 972 | 	mrs	lr, spsr | 
 | 973 | 	str	lr, [sp, #8]		@ save spsr | 
 | 974 |  | 
 | 975 | 	@ | 
 | 976 | 	@ Prepare for SVC32 mode.  IRQs remain disabled. | 
 | 977 | 	@ | 
 | 978 | 	mrs	r0, cpsr | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 979 | 	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE) | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 980 | 	msr	spsr_cxsf, r0 | 
 | 981 |  | 
 | 982 | 	@ | 
 | 983 | 	@ the branch table must immediately follow this code | 
 | 984 | 	@ | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 985 | 	and	lr, lr, #0x0f | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 986 |  THUMB(	adr	r0, 1f			) | 
 | 987 |  THUMB(	ldr	lr, [r0, lr, lsl #2]	) | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 988 | 	mov	r0, sp | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 989 |  ARM(	ldr	lr, [pc, lr, lsl #2]	) | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 990 | 	movs	pc, lr			@ branch to handler in SVC mode | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 991 | ENDPROC(vector_\name) | 
| Catalin Marinas | 88987ef | 2009-07-24 12:32:52 +0100 | [diff] [blame] | 992 |  | 
 | 993 | 	.align	2 | 
 | 994 | 	@ handler addresses follow this label | 
 | 995 | 1: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 996 | 	.endm | 
 | 997 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 998 | 	.globl	__stubs_start | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 999 | __stubs_start: | 
 | 1000 | /* | 
 | 1001 |  * Interrupt dispatcher | 
 | 1002 |  */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1003 | 	vector_stub	irq, IRQ_MODE, 4 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1004 |  | 
 | 1005 | 	.long	__irq_usr			@  0  (USR_26 / USR_32) | 
 | 1006 | 	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32) | 
 | 1007 | 	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32) | 
 | 1008 | 	.long	__irq_svc			@  3  (SVC_26 / SVC_32) | 
 | 1009 | 	.long	__irq_invalid			@  4 | 
 | 1010 | 	.long	__irq_invalid			@  5 | 
 | 1011 | 	.long	__irq_invalid			@  6 | 
 | 1012 | 	.long	__irq_invalid			@  7 | 
 | 1013 | 	.long	__irq_invalid			@  8 | 
 | 1014 | 	.long	__irq_invalid			@  9 | 
 | 1015 | 	.long	__irq_invalid			@  a | 
 | 1016 | 	.long	__irq_invalid			@  b | 
 | 1017 | 	.long	__irq_invalid			@  c | 
 | 1018 | 	.long	__irq_invalid			@  d | 
 | 1019 | 	.long	__irq_invalid			@  e | 
 | 1020 | 	.long	__irq_invalid			@  f | 
 | 1021 |  | 
 | 1022 | /* | 
 | 1023 |  * Data abort dispatcher | 
 | 1024 |  * Enter in ABT mode, spsr = USR CPSR, lr = USR PC | 
 | 1025 |  */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1026 | 	vector_stub	dabt, ABT_MODE, 8 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1027 |  | 
 | 1028 | 	.long	__dabt_usr			@  0  (USR_26 / USR_32) | 
 | 1029 | 	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32) | 
 | 1030 | 	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32) | 
 | 1031 | 	.long	__dabt_svc			@  3  (SVC_26 / SVC_32) | 
 | 1032 | 	.long	__dabt_invalid			@  4 | 
 | 1033 | 	.long	__dabt_invalid			@  5 | 
 | 1034 | 	.long	__dabt_invalid			@  6 | 
 | 1035 | 	.long	__dabt_invalid			@  7 | 
 | 1036 | 	.long	__dabt_invalid			@  8 | 
 | 1037 | 	.long	__dabt_invalid			@  9 | 
 | 1038 | 	.long	__dabt_invalid			@  a | 
 | 1039 | 	.long	__dabt_invalid			@  b | 
 | 1040 | 	.long	__dabt_invalid			@  c | 
 | 1041 | 	.long	__dabt_invalid			@  d | 
 | 1042 | 	.long	__dabt_invalid			@  e | 
 | 1043 | 	.long	__dabt_invalid			@  f | 
 | 1044 |  | 
 | 1045 | /* | 
 | 1046 |  * Prefetch abort dispatcher | 
 | 1047 |  * Enter in ABT mode, spsr = USR CPSR, lr = USR PC | 
 | 1048 |  */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1049 | 	vector_stub	pabt, ABT_MODE, 4 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1050 |  | 
 | 1051 | 	.long	__pabt_usr			@  0 (USR_26 / USR_32) | 
 | 1052 | 	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32) | 
 | 1053 | 	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32) | 
 | 1054 | 	.long	__pabt_svc			@  3 (SVC_26 / SVC_32) | 
 | 1055 | 	.long	__pabt_invalid			@  4 | 
 | 1056 | 	.long	__pabt_invalid			@  5 | 
 | 1057 | 	.long	__pabt_invalid			@  6 | 
 | 1058 | 	.long	__pabt_invalid			@  7 | 
 | 1059 | 	.long	__pabt_invalid			@  8 | 
 | 1060 | 	.long	__pabt_invalid			@  9 | 
 | 1061 | 	.long	__pabt_invalid			@  a | 
 | 1062 | 	.long	__pabt_invalid			@  b | 
 | 1063 | 	.long	__pabt_invalid			@  c | 
 | 1064 | 	.long	__pabt_invalid			@  d | 
 | 1065 | 	.long	__pabt_invalid			@  e | 
 | 1066 | 	.long	__pabt_invalid			@  f | 
 | 1067 |  | 
 | 1068 | /* | 
 | 1069 |  * Undef instr entry dispatcher | 
 | 1070 |  * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC | 
 | 1071 |  */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1072 | 	vector_stub	und, UND_MODE | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1073 |  | 
 | 1074 | 	.long	__und_usr			@  0 (USR_26 / USR_32) | 
 | 1075 | 	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32) | 
 | 1076 | 	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32) | 
 | 1077 | 	.long	__und_svc			@  3 (SVC_26 / SVC_32) | 
 | 1078 | 	.long	__und_invalid			@  4 | 
 | 1079 | 	.long	__und_invalid			@  5 | 
 | 1080 | 	.long	__und_invalid			@  6 | 
 | 1081 | 	.long	__und_invalid			@  7 | 
 | 1082 | 	.long	__und_invalid			@  8 | 
 | 1083 | 	.long	__und_invalid			@  9 | 
 | 1084 | 	.long	__und_invalid			@  a | 
 | 1085 | 	.long	__und_invalid			@  b | 
 | 1086 | 	.long	__und_invalid			@  c | 
 | 1087 | 	.long	__und_invalid			@  d | 
 | 1088 | 	.long	__und_invalid			@  e | 
 | 1089 | 	.long	__und_invalid			@  f | 
 | 1090 |  | 
 | 1091 | 	.align	5 | 
 | 1092 |  | 
 | 1093 | /*============================================================================= | 
 | 1094 |  * Undefined FIQs | 
 | 1095 |  *----------------------------------------------------------------------------- | 
 | 1096 |  * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC | 
 | 1097 |  * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg. | 
 | 1098 |  * Basically to switch modes, we *HAVE* to clobber one register...  brain | 
 | 1099 |  * damage alert!  I don't think that we can execute any code in here in any | 
 | 1100 |  * other mode than FIQ...  Ok you can switch to another mode, but you can't | 
 | 1101 |  * get out of that mode without clobbering one register. | 
 | 1102 |  */ | 
 | 1103 | vector_fiq: | 
 | 1104 | 	disable_fiq | 
 | 1105 | 	subs	pc, lr, #4 | 
 | 1106 |  | 
 | 1107 | /*============================================================================= | 
 | 1108 |  * Address exception handler | 
 | 1109 |  *----------------------------------------------------------------------------- | 
 | 1110 |  * These aren't too critical. | 
 | 1111 |  * (they're not supposed to happen, and won't happen in 32-bit data mode). | 
 | 1112 |  */ | 
 | 1113 |  | 
 | 1114 | vector_addrexcptn: | 
 | 1115 | 	b	vector_addrexcptn | 
 | 1116 |  | 
 | 1117 | /* | 
 | 1118 |  * We group all the following data together to optimise | 
 | 1119 |  * for CPUs with separate I & D caches. | 
 | 1120 |  */ | 
 | 1121 | 	.align	5 | 
 | 1122 |  | 
 | 1123 | .LCvswi: | 
 | 1124 | 	.word	vector_swi | 
 | 1125 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1126 | 	.globl	__stubs_end | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1127 | __stubs_end: | 
 | 1128 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1129 | 	.equ	stubs_offset, __vectors_start + 0x200 - __stubs_start | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1130 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1131 | 	.globl	__vectors_start | 
 | 1132 | __vectors_start: | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 1133 |  ARM(	swi	SYS_ERROR0	) | 
 | 1134 |  THUMB(	svc	#0		) | 
 | 1135 |  THUMB(	nop			) | 
 | 1136 | 	W(b)	vector_und + stubs_offset | 
 | 1137 | 	W(ldr)	pc, .LCvswi + stubs_offset | 
 | 1138 | 	W(b)	vector_pabt + stubs_offset | 
 | 1139 | 	W(b)	vector_dabt + stubs_offset | 
 | 1140 | 	W(b)	vector_addrexcptn + stubs_offset | 
 | 1141 | 	W(b)	vector_irq + stubs_offset | 
 | 1142 | 	W(b)	vector_fiq + stubs_offset | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1143 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1144 | 	.globl	__vectors_end | 
 | 1145 | __vectors_end: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1146 |  | 
 | 1147 | 	.data | 
 | 1148 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1149 | 	.globl	cr_alignment | 
 | 1150 | 	.globl	cr_no_alignment | 
 | 1151 | cr_alignment: | 
 | 1152 | 	.space	4 | 
 | 1153 | cr_no_alignment: | 
 | 1154 | 	.space	4 | 
| eric miao | 5210864 | 2010-12-13 09:42:34 +0100 | [diff] [blame] | 1155 |  | 
 | 1156 | #ifdef CONFIG_MULTI_IRQ_HANDLER | 
 | 1157 | 	.globl	handle_arch_irq | 
 | 1158 | handle_arch_irq: | 
 | 1159 | 	.space	4 | 
 | 1160 | #endif |