blob: bb46b61a7c6b329a47be3274114f4ad65a6a808e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090094#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define DRV_NAME "ata_piix"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040097#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
Greg Felix7b6dbd62005-07-28 15:54:15 -0400103 PIIX_SCC = 0x0A, /* sub-class code register */
Tejun Heoc7290722008-01-18 18:36:30 +0900104 PIIX_SIDPR_BAR = 5,
105 PIIX_SIDPR_LEN = 16,
106 PIIX_SIDPR_IDX = 0,
107 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Tejun Heoff0fc142005-12-18 17:17:07 +0900109 PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 PIIX_80C_PRI = (1 << 5) | (1 << 4),
117 PIIX_80C_SEC = (1 << 7) | (1 << 6),
118
Tejun Heod33f58b2006-03-01 01:25:39 +0900119 /* constants for mapping table */
120 P0 = 0, /* port 0 */
121 P1 = 1, /* port 1 */
122 P2 = 2, /* port 2 */
123 P3 = 3, /* port 3 */
124 IDE = -1, /* IDE */
125 NA = -2, /* not avaliable */
126 RV = -3, /* reserved */
127
Greg Felix7b6dbd62005-07-28 15:54:15 -0400128 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900129
130 /* host->flags bits */
131 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132};
133
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900134enum piix_controller_ids {
135 /* controller IDs */
136 piix_pata_mwdma, /* PIIX3 MWDMA only */
137 piix_pata_33, /* PIIX4 at 33Mhz */
138 ich_pata_33, /* ICH up to UDMA 33 only */
139 ich_pata_66, /* ICH up to 66 Mhz */
140 ich_pata_100, /* ICH up to UDMA 100 */
141 ich5_sata,
142 ich6_sata,
143 ich6_sata_ahci,
144 ich6m_sata_ahci,
145 ich8_sata_ahci,
146 ich8_2port_sata,
147 ich8m_apple_sata_ahci, /* locks up on second port enable */
148 tolapai_sata_ahci,
149 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
150};
151
Tejun Heod33f58b2006-03-01 01:25:39 +0900152struct piix_map_db {
153 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400154 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900155 const int map[][4];
156};
157
Tejun Heod96715c2006-06-29 01:58:28 +0900158struct piix_host_priv {
159 const int *map;
Tejun Heoc7290722008-01-18 18:36:30 +0900160 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900161};
162
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400163static int piix_init_one(struct pci_dev *pdev,
164 const struct pci_device_id *ent);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400165static void piix_pata_error_handler(struct ata_port *ap);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400166static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
167static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
168static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100169static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900170static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heoc7290722008-01-18 18:36:30 +0900171static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
172static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
173static void piix_sidpr_error_handler(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900174#ifdef CONFIG_PM
175static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
176static int piix_pci_device_resume(struct pci_dev *pdev);
177#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
179static unsigned int in_module_init = 1;
180
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500181static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000182 /* Intel PIIX3 for the 430HX etc */
183 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900184 /* VMware ICH4 */
185 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400186 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
187 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
188 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400189 /* Intel PIIX4 */
190 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
191 /* Intel PIIX4 */
192 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
193 /* Intel PIIX */
194 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
195 /* Intel ICH (i810, i815, i840) UDMA 66*/
196 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
197 /* Intel ICH0 : UDMA 33*/
198 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
199 /* Intel ICH2M */
200 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
202 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH3M */
204 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 /* Intel ICH3 (E7500/1) UDMA 100 */
206 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
208 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
210 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700211 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400212 /* C-ICH (i810E2) */
213 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400214 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400215 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
216 /* ICH6 (and 6) (i915) UDMA 100 */
217 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
218 /* ICH7/7-R (i945, i975) UDMA 100*/
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700219 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400220 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400221 /* ICH8 Mobile PATA Controller */
222 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 /* NOTE: The following PCI ids must be kept in sync with the
225 * list in drivers/pci/quirks.c.
226 */
227
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900233 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900235 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900236 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900238 /* 82801FR/FRW (ICH6R/ICH6RW) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500239 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
241 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
242 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500243 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900244 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heoc6446a42006-10-09 13:23:58 +0900245 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800246 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500247 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800248 /* SATA Controller 1 IDE (ICH8) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400249 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800250 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900251 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800252 /* Mobile SATA Controller IDE (ICH8M) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400253 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900254 /* Mobile SATA Controller IDE (ICH8M), Apple */
255 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800256 /* SATA Controller IDE (ICH9) */
257 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
258 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900259 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900261 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900263 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800264 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900265 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800266 /* SATA Controller IDE (ICH9M) */
267 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700268 /* SATA Controller IDE (Tolapai) */
269 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800270 /* SATA Controller IDE (ICH10) */
271 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
272 /* SATA Controller IDE (ICH10) */
273 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
274 /* SATA Controller IDE (ICH10) */
275 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
276 /* SATA Controller IDE (ICH10) */
277 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279 { } /* terminate list */
280};
281
282static struct pci_driver piix_pci_driver = {
283 .name = DRV_NAME,
284 .id_table = piix_pci_tbl,
285 .probe = piix_init_one,
286 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900287#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900288 .suspend = piix_pci_device_suspend,
289 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900290#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291};
292
Jeff Garzik193515d2005-11-07 00:59:37 -0500293static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900294 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295};
296
Tejun Heo029cfd62008-03-25 12:22:49 +0900297static struct ata_port_operations piix_pata_ops = {
298 .inherits = &ata_bmdma_port_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100299 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900300 .set_piomode = piix_set_piomode,
301 .set_dmamode = piix_set_dmamode,
Tejun Heo029cfd62008-03-25 12:22:49 +0900302 .error_handler = piix_pata_error_handler,
303};
Tejun Heo25f98132008-01-07 19:38:53 +0900304
Tejun Heo029cfd62008-03-25 12:22:49 +0900305static struct ata_port_operations piix_vmw_ops = {
306 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900307 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900308};
309
Tejun Heo029cfd62008-03-25 12:22:49 +0900310static struct ata_port_operations ich_pata_ops = {
311 .inherits = &piix_pata_ops,
312 .cable_detect = ich_pata_cable_detect,
313 .set_dmamode = ich_set_dmamode,
314};
Tejun Heoc7290722008-01-18 18:36:30 +0900315
Tejun Heo029cfd62008-03-25 12:22:49 +0900316static struct ata_port_operations piix_sata_ops = {
317 .inherits = &ata_bmdma_port_ops,
318};
Tejun Heoc7290722008-01-18 18:36:30 +0900319
Tejun Heo029cfd62008-03-25 12:22:49 +0900320static struct ata_port_operations piix_sidpr_sata_ops = {
321 .inherits = &piix_sata_ops,
Tejun Heoc7290722008-01-18 18:36:30 +0900322 .scr_read = piix_sidpr_scr_read,
323 .scr_write = piix_sidpr_scr_write,
Tejun Heoc7290722008-01-18 18:36:30 +0900324 .error_handler = piix_sidpr_error_handler,
Tejun Heoc7290722008-01-18 18:36:30 +0900325};
326
Tejun Heod96715c2006-06-29 01:58:28 +0900327static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900328 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400329 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900330 .map = {
331 /* PM PS SM SS MAP */
332 { P0, NA, P1, NA }, /* 000b */
333 { P1, NA, P0, NA }, /* 001b */
334 { RV, RV, RV, RV },
335 { RV, RV, RV, RV },
336 { P0, P1, IDE, IDE }, /* 100b */
337 { P1, P0, IDE, IDE }, /* 101b */
338 { IDE, IDE, P0, P1 }, /* 110b */
339 { IDE, IDE, P1, P0 }, /* 111b */
340 },
341};
342
Tejun Heod96715c2006-06-29 01:58:28 +0900343static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900344 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400345 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900346 .map = {
347 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900348 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900349 { IDE, IDE, P1, P3 }, /* 01b */
350 { P0, P2, IDE, IDE }, /* 10b */
351 { RV, RV, RV, RV },
352 },
353};
354
Tejun Heod96715c2006-06-29 01:58:28 +0900355static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900356 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400357 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900358
359 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900360 * it anyway. MAP 01b have been spotted on both ICH6M and
361 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900362 */
363 .map = {
364 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900365 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900366 { IDE, IDE, P1, P3 }, /* 01b */
367 { P0, P2, IDE, IDE }, /* 10b */
368 { RV, RV, RV, RV },
369 },
370};
371
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400372static const struct piix_map_db ich8_map_db = {
373 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900374 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400375 .map = {
376 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700377 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400378 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900379 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400380 { RV, RV, RV, RV },
381 },
382};
383
Tejun Heo00242ec2007-11-19 11:24:25 +0900384static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700385 .mask = 0x3,
386 .port_enable = 0x3,
387 .map = {
388 /* PM PS SM SS MAP */
389 { P0, NA, P1, NA }, /* 00b */
390 { RV, RV, RV, RV }, /* 01b */
391 { RV, RV, RV, RV }, /* 10b */
392 { RV, RV, RV, RV },
393 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700394};
395
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900396static const struct piix_map_db ich8m_apple_map_db = {
397 .mask = 0x3,
398 .port_enable = 0x1,
399 .map = {
400 /* PM PS SM SS MAP */
401 { P0, NA, NA, NA }, /* 00b */
402 { RV, RV, RV, RV },
403 { P0, P2, IDE, IDE }, /* 10b */
404 { RV, RV, RV, RV },
405 },
406};
407
Tejun Heo00242ec2007-11-19 11:24:25 +0900408static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700409 .mask = 0x3,
410 .port_enable = 0x3,
411 .map = {
412 /* PM PS SM SS MAP */
413 { P0, NA, P1, NA }, /* 00b */
414 { RV, RV, RV, RV }, /* 01b */
415 { RV, RV, RV, RV }, /* 10b */
416 { RV, RV, RV, RV },
417 },
418};
419
Tejun Heod96715c2006-06-29 01:58:28 +0900420static const struct piix_map_db *piix_map_db_table[] = {
421 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900422 [ich6_sata] = &ich6_map_db,
423 [ich6_sata_ahci] = &ich6_map_db,
424 [ich6m_sata_ahci] = &ich6m_map_db,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400425 [ich8_sata_ahci] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900426 [ich8_2port_sata] = &ich8_2port_map_db,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900427 [ich8m_apple_sata_ahci] = &ich8m_apple_map_db,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700428 [tolapai_sata_ahci] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900429};
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900432 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
433 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900434 .flags = PIIX_PATA_FLAGS,
435 .pio_mask = 0x1f, /* pio0-4 */
436 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
437 .port_ops = &piix_pata_ops,
438 },
439
Jeff Garzikec300d92007-09-01 07:17:36 -0400440 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900441 {
Tejun Heob3362f82006-11-10 18:08:10 +0900442 .flags = PIIX_PATA_FLAGS,
Tejun Heo1d076e52006-03-01 01:25:39 +0900443 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400444 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900445 .udma_mask = ATA_UDMA_MASK_40C,
446 .port_ops = &piix_pata_ops,
447 },
448
Jeff Garzikec300d92007-09-01 07:17:36 -0400449 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 {
Tejun Heob3362f82006-11-10 18:08:10 +0900451 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400452 .pio_mask = 0x1f, /* pio 0-4 */
453 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
454 .udma_mask = ATA_UDMA2, /* UDMA33 */
455 .port_ops = &ich_pata_ops,
456 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400457
458 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400459 {
Tejun Heob3362f82006-11-10 18:08:10 +0900460 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400461 .pio_mask = 0x1f, /* pio 0-4 */
462 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
463 .udma_mask = ATA_UDMA4,
464 .port_ops = &ich_pata_ops,
465 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400466
Jeff Garzikec300d92007-09-01 07:17:36 -0400467 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400468 {
Tejun Heob3362f82006-11-10 18:08:10 +0900469 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400472 .udma_mask = ATA_UDMA5, /* udma0-5 */
473 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 },
475
Jeff Garzikec300d92007-09-01 07:17:36 -0400476 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 {
Tejun Heo228c1592006-11-10 18:08:10 +0900478 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 .pio_mask = 0x1f, /* pio0-4 */
480 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400481 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 .port_ops = &piix_sata_ops,
483 },
484
Jeff Garzikec300d92007-09-01 07:17:36 -0400485 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 {
Tejun Heo723159c2008-01-04 18:42:20 +0900487 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 .pio_mask = 0x1f, /* pio0-4 */
489 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400490 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 .port_ops = &piix_sata_ops,
492 },
493
Jeff Garzikec300d92007-09-01 07:17:36 -0400494 [ich6_sata_ahci] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700495 {
Tejun Heo723159c2008-01-04 18:42:20 +0900496 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI,
Jason Gastonc368ca42005-04-16 15:24:44 -0700497 .pio_mask = 0x1f, /* pio0-4 */
498 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400499 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700500 .port_ops = &piix_sata_ops,
501 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900502
Jeff Garzikec300d92007-09-01 07:17:36 -0400503 [ich6m_sata_ahci] =
Tejun Heo1d076e52006-03-01 01:25:39 +0900504 {
Tejun Heo723159c2008-01-04 18:42:20 +0900505 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI,
Tejun Heo1d076e52006-03-01 01:25:39 +0900506 .pio_mask = 0x1f, /* pio0-4 */
507 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400508 .udma_mask = ATA_UDMA6,
Tejun Heo1d076e52006-03-01 01:25:39 +0900509 .port_ops = &piix_sata_ops,
510 },
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400511
Jeff Garzikec300d92007-09-01 07:17:36 -0400512 [ich8_sata_ahci] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400513 {
Tejun Heoc7290722008-01-18 18:36:30 +0900514 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI |
515 PIIX_FLAG_SIDPR,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400516 .pio_mask = 0x1f, /* pio0-4 */
517 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400518 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400519 .port_ops = &piix_sata_ops,
520 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400521
Tejun Heo00242ec2007-11-19 11:24:25 +0900522 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700523 {
Tejun Heoc7290722008-01-18 18:36:30 +0900524 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI |
525 PIIX_FLAG_SIDPR,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700526 .pio_mask = 0x1f, /* pio0-4 */
527 .mwdma_mask = 0x07, /* mwdma0-2 */
528 .udma_mask = ATA_UDMA6,
529 .port_ops = &piix_sata_ops,
530 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700531
Tejun Heo00242ec2007-11-19 11:24:25 +0900532 [tolapai_sata_ahci] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700533 {
Tejun Heo723159c2008-01-04 18:42:20 +0900534 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI,
Jason Gaston8f73a682007-10-11 16:05:15 -0700535 .pio_mask = 0x1f, /* pio0-4 */
536 .mwdma_mask = 0x07, /* mwdma0-2 */
537 .udma_mask = ATA_UDMA6,
538 .port_ops = &piix_sata_ops,
539 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900540
541 [ich8m_apple_sata_ahci] =
542 {
Tejun Heoc7290722008-01-18 18:36:30 +0900543 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI |
544 PIIX_FLAG_SIDPR,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900545 .pio_mask = 0x1f, /* pio0-4 */
546 .mwdma_mask = 0x07, /* mwdma0-2 */
547 .udma_mask = ATA_UDMA6,
548 .port_ops = &piix_sata_ops,
549 },
550
Tejun Heo25f98132008-01-07 19:38:53 +0900551 [piix_pata_vmw] =
552 {
Tejun Heo25f98132008-01-07 19:38:53 +0900553 .flags = PIIX_PATA_FLAGS,
554 .pio_mask = 0x1f, /* pio0-4 */
555 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
556 .udma_mask = ATA_UDMA_MASK_40C,
557 .port_ops = &piix_vmw_ops,
558 },
559
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560};
561
562static struct pci_bits piix_enable_bits[] = {
563 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
564 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
565};
566
567MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
568MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
569MODULE_LICENSE("GPL");
570MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
571MODULE_VERSION(DRV_VERSION);
572
Alan Coxfc085152006-10-10 14:28:11 -0700573struct ich_laptop {
574 u16 device;
575 u16 subvendor;
576 u16 subdevice;
577};
578
579/*
580 * List of laptops that use short cables rather than 80 wire
581 */
582
583static const struct ich_laptop ich_laptop[] = {
584 /* devid, subvendor, subdev */
585 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000586 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900587 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700588 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400589 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
Tejun Heob33620f2007-05-22 11:34:22 +0200590 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Alan Coxfc085152006-10-10 14:28:11 -0700591 /* end marker */
592 { 0, }
593};
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100596 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 * @ap: Port for which cable detect info is desired
598 *
599 * Read 80c cable indicator from ATA PCI device's PCI config
600 * register. This register is normally set by firmware (BIOS).
601 *
602 * LOCKING:
603 * None (inherited from caller).
604 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400605
Alan Coxeb4a2c72007-04-11 00:04:20 +0100606static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
Jeff Garzikcca39742006-08-24 03:19:22 -0400608 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxfc085152006-10-10 14:28:11 -0700609 const struct ich_laptop *lap = &ich_laptop[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 u8 tmp, mask;
611
Alan Coxfc085152006-10-10 14:28:11 -0700612 /* Check for specials - Acer Aspire 5602WLMi */
613 while (lap->device) {
614 if (lap->device == pdev->device &&
615 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400616 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100617 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400618
Alan Coxfc085152006-10-10 14:28:11 -0700619 lap++;
620 }
621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900623 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
625 if ((tmp & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100626 return ATA_CBL_PATA40;
627 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628}
629
630/**
Tejun Heoccc46722006-05-31 18:28:14 +0900631 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900632 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900633 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 * LOCKING:
636 * None (inherited from caller).
637 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900638static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639{
Tejun Heocc0680a2007-08-06 18:36:23 +0900640 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400641 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Alan Coxc9619222006-09-26 17:53:38 +0100643 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
644 return -ENOENT;
Tejun Heocc0680a2007-08-06 18:36:23 +0900645 return ata_std_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900646}
647
648static void piix_pata_error_handler(struct ata_port *ap)
649{
650 ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
651 ata_std_postreset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652}
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654/**
655 * piix_set_piomode - Initialize host controller PATA PIO timings
656 * @ap: Port whose timings we are configuring
657 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 *
659 * Set PIO mode for device, in host controller PCI config space.
660 *
661 * LOCKING:
662 * None (inherited from caller).
663 */
664
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400665static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
667 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400668 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900670 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 unsigned int slave_port = 0x44;
672 u16 master_data;
673 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400674 u8 udma_enable;
675 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400676
Jeff Garzik669a5db2006-08-29 18:12:40 -0400677 /*
678 * See Intel Document 298600-004 for the timing programing rules
679 * for ICH controllers.
680 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
682 static const /* ISP RTC */
683 u8 timings[][2] = { { 0, 0 },
684 { 0, 0 },
685 { 1, 0 },
686 { 2, 1 },
687 { 2, 3 }, };
688
Jeff Garzik669a5db2006-08-29 18:12:40 -0400689 if (pio >= 2)
690 control |= 1; /* TIME1 enable */
691 if (ata_pio_need_iordy(adev))
692 control |= 2; /* IE enable */
693
Jeff Garzik85cd7252006-08-31 00:03:49 -0400694 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400695 if (adev->class == ATA_DEV_ATA)
696 control |= 4; /* PPE enable */
697
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200698 /* PIO configuration clears DTE unconditionally. It will be
699 * programmed in set_dmamode which is guaranteed to be called
700 * after set_piomode if any DMA mode is available.
701 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 pci_read_config_word(dev, master_port, &master_data);
703 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200704 /* clear TIME1|IE1|PPE1|DTE1 */
705 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200706 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400708 /* enable PPE1, IE1 and TIME1 as needed */
709 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900711 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400712 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200713 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
714 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200716 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
717 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400718 /* Enable PPE, IE and TIME as appropriate */
719 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200720 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 master_data |=
722 (timings[pio][0] << 12) |
723 (timings[pio][1] << 8);
724 }
725 pci_write_config_word(dev, master_port, master_data);
726 if (is_slave)
727 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400728
729 /* Ensure the UDMA bit is off - it will be turned back on if
730 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400731
Jeff Garzik669a5db2006-08-29 18:12:40 -0400732 if (ap->udma_mask) {
733 pci_read_config_byte(dev, 0x48, &udma_enable);
734 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
735 pci_write_config_byte(dev, 0x48, udma_enable);
736 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737}
738
739/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400740 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400742 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200744 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 *
746 * Set UDMA mode for device, in host controller PCI config space.
747 *
748 * LOCKING:
749 * None (inherited from caller).
750 */
751
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400752static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753{
Jeff Garzikcca39742006-08-24 03:19:22 -0400754 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400755 u8 master_port = ap->port_no ? 0x42 : 0x40;
756 u16 master_data;
757 u8 speed = adev->dma_mode;
758 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800759 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400760
Jeff Garzik669a5db2006-08-29 18:12:40 -0400761 static const /* ISP RTC */
762 u8 timings[][2] = { { 0, 0 },
763 { 0, 0 },
764 { 1, 0 },
765 { 2, 1 },
766 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Jeff Garzik669a5db2006-08-29 18:12:40 -0400768 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000769 if (ap->udma_mask)
770 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
772 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400773 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
774 u16 udma_timing;
775 u16 ideconf;
776 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400777
Jeff Garzik669a5db2006-08-29 18:12:40 -0400778 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400779 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400780 * selection of dividers
781 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400782 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400783 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400784 */
785 u_speed = min(2 - (udma & 1), udma);
786 if (udma == 5)
787 u_clock = 0x1000; /* 100Mhz */
788 else if (udma > 2)
789 u_clock = 1; /* 66Mhz */
790 else
791 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400792
Jeff Garzik669a5db2006-08-29 18:12:40 -0400793 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400794
Jeff Garzik669a5db2006-08-29 18:12:40 -0400795 /* Load the CT/RP selection */
796 pci_read_config_word(dev, 0x4A, &udma_timing);
797 udma_timing &= ~(3 << (4 * devid));
798 udma_timing |= u_speed << (4 * devid);
799 pci_write_config_word(dev, 0x4A, udma_timing);
800
Jeff Garzik85cd7252006-08-31 00:03:49 -0400801 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400802 /* Select a 33/66/100Mhz clock */
803 pci_read_config_word(dev, 0x54, &ideconf);
804 ideconf &= ~(0x1001 << devid);
805 ideconf |= u_clock << devid;
806 /* For ICH or later we should set bit 10 for better
807 performance (WR_PingPong_En) */
808 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400811 /*
812 * MWDMA is driven by the PIO timings. We must also enable
813 * IORDY unconditionally along with TIME1. PPE has already
814 * been set when the PIO timing was set.
815 */
816 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
817 unsigned int control;
818 u8 slave_data;
819 const unsigned int needed_pio[3] = {
820 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
821 };
822 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400823
Jeff Garzik669a5db2006-08-29 18:12:40 -0400824 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400825
Jeff Garzik669a5db2006-08-29 18:12:40 -0400826 /* If the drive MWDMA is faster than it can do PIO then
827 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400828
Jeff Garzik669a5db2006-08-29 18:12:40 -0400829 if (adev->pio_mode < needed_pio[mwdma])
830 /* Enable DMA timing only */
831 control |= 8; /* PIO cycles in PIO0 */
832
833 if (adev->devno) { /* Slave */
834 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
835 master_data |= control << 4;
836 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200837 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400838 /* Load the matching timing */
839 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
840 pci_write_config_byte(dev, 0x44, slave_data);
841 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400842 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400843 and master timing bits */
844 master_data |= control;
845 master_data |=
846 (timings[pio][0] << 12) |
847 (timings[pio][1] << 8);
848 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200849
850 if (ap->udma_mask) {
851 udma_enable &= ~(1 << devid);
852 pci_write_config_word(dev, master_port, master_data);
853 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400855 /* Don't scribble on 0x48 if the controller does not support UDMA */
856 if (ap->udma_mask)
857 pci_write_config_byte(dev, 0x48, udma_enable);
858}
859
860/**
861 * piix_set_dmamode - Initialize host controller PATA DMA timings
862 * @ap: Port whose timings we are configuring
863 * @adev: um
864 *
865 * Set MW/UDMA mode for device, in host controller PCI config space.
866 *
867 * LOCKING:
868 * None (inherited from caller).
869 */
870
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400871static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400872{
873 do_pata_set_dmamode(ap, adev, 0);
874}
875
876/**
877 * ich_set_dmamode - Initialize host controller PATA DMA timings
878 * @ap: Port whose timings we are configuring
879 * @adev: um
880 *
881 * Set MW/UDMA mode for device, in host controller PCI config space.
882 *
883 * LOCKING:
884 * None (inherited from caller).
885 */
886
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400887static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400888{
889 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890}
891
Tejun Heoc7290722008-01-18 18:36:30 +0900892/*
893 * Serial ATA Index/Data Pair Superset Registers access
894 *
895 * Beginning from ICH8, there's a sane way to access SCRs using index
896 * and data register pair located at BAR5. This creates an
897 * interesting problem of mapping two SCRs to one port.
898 *
899 * Although they have separate SCRs, the master and slave aren't
900 * independent enough to be treated as separate links - e.g. softreset
901 * resets both. Also, there's no protocol defined for hard resetting
902 * singled device sharing the virtual port (no defined way to acquire
903 * device signature). This is worked around by merging the SCR values
904 * into one sensible value and requesting follow-up SRST after
905 * hardreset.
906 *
907 * SCR merging is perfomed in nibbles which is the unit contents in
908 * SCRs are organized. If two values are equal, the value is used.
909 * When they differ, merge table which lists precedence of possible
910 * values is consulted and the first match or the last entry when
911 * nothing matches is used. When there's no merge table for the
912 * specific nibble, value from the first port is used.
913 */
914static const int piix_sidx_map[] = {
915 [SCR_STATUS] = 0,
916 [SCR_ERROR] = 2,
917 [SCR_CONTROL] = 1,
918};
919
920static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
921{
922 struct ata_port *ap = dev->link->ap;
923 struct piix_host_priv *hpriv = ap->host->private_data;
924
925 iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
926 hpriv->sidpr + PIIX_SIDPR_IDX);
927}
928
929static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
930{
931 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
932
933 piix_sidpr_sel(dev, reg);
934 return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
935}
936
937static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
938{
939 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
940
941 piix_sidpr_sel(dev, reg);
942 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
943}
944
Adrian Bunk4a537a52008-01-29 00:10:19 +0200945static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
Tejun Heoc7290722008-01-18 18:36:30 +0900946{
947 u32 val = 0;
948 int i, mi;
949
950 for (i = 0, mi = 0; i < 32 / 4; i++) {
951 u8 c0 = (val0 >> (i * 4)) & 0xf;
952 u8 c1 = (val1 >> (i * 4)) & 0xf;
953 u8 merged = c0;
954 const int *cur;
955
956 /* if no merge preference, assume the first value */
957 cur = merge_tbl[mi];
958 if (!cur)
959 goto done;
960 mi++;
961
962 /* if two values equal, use it */
963 if (c0 == c1)
964 goto done;
965
966 /* choose the first match or the last from the merge table */
967 while (*cur != -1) {
968 if (c0 == *cur || c1 == *cur)
969 break;
970 cur++;
971 }
972 if (*cur == -1)
973 cur--;
974 merged = *cur;
975 done:
976 val |= merged << (i * 4);
977 }
978
979 return val;
980}
981
982static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
983{
984 const int * const sstatus_merge_tbl[] = {
985 /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
986 /* SPD */ (const int []){ 2, 1, 0, -1 },
987 /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
988 NULL,
989 };
990 const int * const scontrol_merge_tbl[] = {
991 /* DET */ (const int []){ 1, 0, 4, 0, -1 },
992 /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
993 /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
994 NULL,
995 };
996 u32 v0, v1;
997
998 if (reg >= ARRAY_SIZE(piix_sidx_map))
999 return -EINVAL;
1000
1001 if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
1002 *val = piix_sidpr_read(&ap->link.device[0], reg);
1003 return 0;
1004 }
1005
1006 v0 = piix_sidpr_read(&ap->link.device[0], reg);
1007 v1 = piix_sidpr_read(&ap->link.device[1], reg);
1008
1009 switch (reg) {
1010 case SCR_STATUS:
1011 *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
1012 break;
1013 case SCR_ERROR:
1014 *val = v0 | v1;
1015 break;
1016 case SCR_CONTROL:
1017 *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
1018 break;
1019 }
1020
1021 return 0;
1022}
1023
1024static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
1025{
1026 if (reg >= ARRAY_SIZE(piix_sidx_map))
1027 return -EINVAL;
1028
1029 piix_sidpr_write(&ap->link.device[0], reg, val);
1030
1031 if (ap->flags & ATA_FLAG_SLAVE_POSS)
1032 piix_sidpr_write(&ap->link.device[1], reg, val);
1033
1034 return 0;
1035}
1036
1037static int piix_sidpr_hardreset(struct ata_link *link, unsigned int *class,
1038 unsigned long deadline)
1039{
1040 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
1041 int rc;
1042
1043 /* do hardreset */
1044 rc = sata_link_hardreset(link, timing, deadline);
1045 if (rc) {
1046 ata_link_printk(link, KERN_ERR,
1047 "COMRESET failed (errno=%d)\n", rc);
1048 return rc;
1049 }
1050
1051 /* TODO: phy layer with polling, timeouts, etc. */
1052 if (ata_link_offline(link)) {
1053 *class = ATA_DEV_NONE;
1054 return 0;
1055 }
1056
1057 return -EAGAIN;
1058}
1059
1060static void piix_sidpr_error_handler(struct ata_port *ap)
1061{
1062 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1063 piix_sidpr_hardreset, ata_std_postreset);
1064}
1065
Tejun Heob8b275e2007-07-10 15:55:43 +09001066#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001067static int piix_broken_suspend(void)
1068{
Jeff Garzik18552562007-10-03 15:15:40 -04001069 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001070 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001071 .ident = "TECRA M3",
1072 .matches = {
1073 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1074 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1075 },
1076 },
1077 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001078 .ident = "TECRA M3",
1079 .matches = {
1080 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1081 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1082 },
1083 },
1084 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001085 .ident = "TECRA M4",
1086 .matches = {
1087 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1088 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1089 },
1090 },
1091 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001092 .ident = "TECRA M5",
1093 .matches = {
1094 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1095 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1096 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001097 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001098 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001099 .ident = "TECRA M6",
1100 .matches = {
1101 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1102 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1103 },
1104 },
1105 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001106 .ident = "TECRA M7",
1107 .matches = {
1108 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1109 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1110 },
1111 },
1112 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001113 .ident = "TECRA A8",
1114 .matches = {
1115 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1116 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1117 },
1118 },
1119 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001120 .ident = "Satellite R20",
1121 .matches = {
1122 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1123 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1124 },
1125 },
1126 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001127 .ident = "Satellite R25",
1128 .matches = {
1129 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1130 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1131 },
1132 },
1133 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001134 .ident = "Satellite U200",
1135 .matches = {
1136 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1137 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1138 },
1139 },
1140 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001141 .ident = "Satellite U200",
1142 .matches = {
1143 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1144 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1145 },
1146 },
1147 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001148 .ident = "Satellite Pro U200",
1149 .matches = {
1150 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1151 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1152 },
1153 },
1154 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001155 .ident = "Satellite U205",
1156 .matches = {
1157 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1158 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1159 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001160 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001161 {
Tejun Heode753e52007-11-12 17:56:24 +09001162 .ident = "SATELLITE U205",
1163 .matches = {
1164 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1165 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1166 },
1167 },
1168 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001169 .ident = "Portege M500",
1170 .matches = {
1171 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1172 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1173 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001174 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001175
1176 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001177 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001178 static const char *oemstrs[] = {
1179 "Tecra M3,",
1180 };
1181 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001182
1183 if (dmi_check_system(sysids))
1184 return 1;
1185
Tejun Heo7abe79c2007-07-27 14:55:07 +09001186 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1187 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1188 return 1;
1189
Tejun Heo8c3832e2007-07-27 14:53:28 +09001190 return 0;
1191}
Tejun Heob8b275e2007-07-10 15:55:43 +09001192
1193static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1194{
1195 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1196 unsigned long flags;
1197 int rc = 0;
1198
1199 rc = ata_host_suspend(host, mesg);
1200 if (rc)
1201 return rc;
1202
1203 /* Some braindamaged ACPI suspend implementations expect the
1204 * controller to be awake on entry; otherwise, it burns cpu
1205 * cycles and power trying to do something to the sleeping
1206 * beauty.
1207 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001208 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001209 pci_save_state(pdev);
1210
1211 /* mark its power state as "unknown", since we don't
1212 * know if e.g. the BIOS will change its device state
1213 * when we suspend.
1214 */
1215 if (pdev->current_state == PCI_D0)
1216 pdev->current_state = PCI_UNKNOWN;
1217
1218 /* tell resume that it's waking up from broken suspend */
1219 spin_lock_irqsave(&host->lock, flags);
1220 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1221 spin_unlock_irqrestore(&host->lock, flags);
1222 } else
1223 ata_pci_device_do_suspend(pdev, mesg);
1224
1225 return 0;
1226}
1227
1228static int piix_pci_device_resume(struct pci_dev *pdev)
1229{
1230 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1231 unsigned long flags;
1232 int rc;
1233
1234 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1235 spin_lock_irqsave(&host->lock, flags);
1236 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1237 spin_unlock_irqrestore(&host->lock, flags);
1238
1239 pci_set_power_state(pdev, PCI_D0);
1240 pci_restore_state(pdev);
1241
1242 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001243 * pci_reenable_device() to avoid affecting the enable
1244 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001245 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001246 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001247 if (rc)
1248 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1249 "device after resume (%d)\n", rc);
1250 } else
1251 rc = ata_pci_device_do_resume(pdev);
1252
1253 if (rc == 0)
1254 ata_host_resume(host);
1255
1256 return rc;
1257}
1258#endif
1259
Tejun Heo25f98132008-01-07 19:38:53 +09001260static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1261{
1262 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1263}
1264
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265#define AHCI_PCI_BAR 5
1266#define AHCI_GLOBAL_CTL 0x04
1267#define AHCI_ENABLE (1 << 31)
1268static int piix_disable_ahci(struct pci_dev *pdev)
1269{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001270 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 u32 tmp;
1272 int rc = 0;
1273
1274 /* BUG: pci_enable_device has not yet been called. This
1275 * works because this device is usually set up by BIOS.
1276 */
1277
Jeff Garzik374b1872005-08-30 05:42:52 -04001278 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1279 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001281
Jeff Garzik374b1872005-08-30 05:42:52 -04001282 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 if (!mmio)
1284 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001285
Alan Coxc47a6312007-11-19 14:28:28 +00001286 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 if (tmp & AHCI_ENABLE) {
1288 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001289 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
Alan Coxc47a6312007-11-19 14:28:28 +00001291 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 if (tmp & AHCI_ENABLE)
1293 rc = -EIO;
1294 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001295
Jeff Garzik374b1872005-08-30 05:42:52 -04001296 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 return rc;
1298}
1299
1300/**
Alan Coxc621b142005-12-08 19:22:28 +00001301 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001302 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001303 *
Alan Coxc621b142005-12-08 19:22:28 +00001304 * Check for the present of 450NX errata #19 and errata #25. If
1305 * they are found return an error code so we can turn off DMA
1306 */
1307
1308static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1309{
1310 struct pci_dev *pdev = NULL;
1311 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001312 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001313
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001314 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001315 /* Look for 450NX PXB. Check for problem configurations
1316 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001317 pci_read_config_word(pdev, 0x41, &cfg);
1318 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001319 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001320 no_piix_dma = 1;
1321 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001322 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001323 no_piix_dma = 2;
1324 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001325 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001326 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001327 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001328 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1329 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001330}
Alan Coxc621b142005-12-08 19:22:28 +00001331
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001332static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001333 const struct piix_map_db *map_db)
1334{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001335 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001336 u16 pcs, new_pcs;
1337
1338 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1339
1340 new_pcs = pcs | map_db->port_enable;
1341
1342 if (new_pcs != pcs) {
1343 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1344 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1345 msleep(150);
1346 }
1347}
1348
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001349static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1350 struct ata_port_info *pinfo,
1351 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001352{
Al Virob4482a42007-10-14 19:35:40 +01001353 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001354 int i, invalid_map = 0;
1355 u8 map_value;
1356
1357 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1358
1359 map = map_db->map[map_value & map_db->mask];
1360
1361 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1362 for (i = 0; i < 4; i++) {
1363 switch (map[i]) {
1364 case RV:
1365 invalid_map = 1;
1366 printk(" XX");
1367 break;
1368
1369 case NA:
1370 printk(" --");
1371 break;
1372
1373 case IDE:
1374 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001375 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001376 i++;
1377 printk(" IDE IDE");
1378 break;
1379
1380 default:
1381 printk(" P%d", map[i]);
1382 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001383 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001384 break;
1385 }
1386 }
1387 printk(" ]\n");
1388
1389 if (invalid_map)
1390 dev_printk(KERN_ERR, &pdev->dev,
1391 "invalid MAP value %u\n", map_value);
1392
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001393 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001394}
1395
Tejun Heoc7290722008-01-18 18:36:30 +09001396static void __devinit piix_init_sidpr(struct ata_host *host)
1397{
1398 struct pci_dev *pdev = to_pci_dev(host->dev);
1399 struct piix_host_priv *hpriv = host->private_data;
1400 int i;
1401
1402 /* check for availability */
1403 for (i = 0; i < 4; i++)
1404 if (hpriv->map[i] == IDE)
1405 return;
1406
1407 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
1408 return;
1409
1410 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1411 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
1412 return;
1413
1414 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
1415 return;
1416
1417 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
1418 host->ports[0]->ops = &piix_sidpr_sata_ops;
1419 host->ports[1]->ops = &piix_sidpr_sata_ops;
1420}
1421
Tejun Heo43a98f02007-08-23 10:15:18 +09001422static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1423{
Jeff Garzik18552562007-10-03 15:15:40 -04001424 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001425 {
1426 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1427 * isn't used to boot the system which
1428 * disables the channel.
1429 */
1430 .ident = "M570U",
1431 .matches = {
1432 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1433 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1434 },
1435 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001436
1437 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001438 };
1439 u32 iocfg;
1440
1441 if (!dmi_check_system(sysids))
1442 return;
1443
1444 /* The datasheet says that bit 18 is NOOP but certain systems
1445 * seem to use it to disable a channel. Clear the bit on the
1446 * affected systems.
1447 */
1448 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1449 if (iocfg & (1 << 18)) {
1450 dev_printk(KERN_INFO, &pdev->dev,
1451 "applying IOCFG bit18 quirk\n");
1452 iocfg &= ~(1 << 18);
1453 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1454 }
1455}
1456
Alan Coxc621b142005-12-08 19:22:28 +00001457/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 * piix_init_one - Register PIIX ATA PCI device with kernel services
1459 * @pdev: PCI device to register
1460 * @ent: Entry in piix_pci_tbl matching with @pdev
1461 *
1462 * Called from kernel PCI layer. We probe for combined mode (sigh),
1463 * and then hand over control to libata, for it to do the rest.
1464 *
1465 * LOCKING:
1466 * Inherited from PCI layer (may sleep).
1467 *
1468 * RETURNS:
1469 * Zero on success, or -ERRNO value.
1470 */
1471
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001472static int __devinit piix_init_one(struct pci_dev *pdev,
1473 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474{
1475 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001476 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001477 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001478 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Jeff Garzikcca39742006-08-24 03:19:22 -04001479 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001480 struct ata_host *host;
1481 struct piix_host_priv *hpriv;
1482 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
1484 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001485 dev_printk(KERN_DEBUG, &pdev->dev,
1486 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
1488 /* no hotplugging support (FIXME) */
1489 if (!in_module_init)
1490 return -ENODEV;
1491
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001492 port_info[0] = piix_port_info[ent->driver_data];
1493 port_info[1] = piix_port_info[ent->driver_data];
1494
1495 port_flags = port_info[0].flags;
1496
1497 /* enable device and prepare host */
1498 rc = pcim_enable_device(pdev);
1499 if (rc)
1500 return rc;
1501
1502 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001503 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
Tejun Heod96715c2006-06-29 01:58:28 +09001504 if (!hpriv)
1505 return -ENOMEM;
1506
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001507 if (port_flags & ATA_FLAG_SATA)
1508 hpriv->map = piix_init_sata_map(pdev, port_info,
1509 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001511 rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
1512 if (rc)
1513 return rc;
1514 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001515
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001516 /* initialize controller */
Jeff Garzikcca39742006-08-24 03:19:22 -04001517 if (port_flags & PIIX_FLAG_AHCI) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001518 u8 tmp;
1519 pci_read_config_byte(pdev, PIIX_SCC, &tmp);
1520 if (tmp == PIIX_AHCI_DEVICE) {
Harvey Harrison018d9822008-02-13 21:14:05 -08001521 rc = piix_disable_ahci(pdev);
Jeff Garzik8a60a072005-07-31 13:13:24 -04001522 if (rc)
1523 return rc;
1524 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 }
1526
Tejun Heoc7290722008-01-18 18:36:30 +09001527 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001528 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heoc7290722008-01-18 18:36:30 +09001529 piix_init_sidpr(host);
1530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
Tejun Heo43a98f02007-08-23 10:15:18 +09001532 /* apply IOCFG bit18 quirk */
1533 piix_iocfg_bit18_quirk(pdev);
1534
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 /* On ICH5, some BIOSen disable the interrupt using the
1536 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1537 * On ICH6, this bit has the same effect, but only when
1538 * MSI is disabled (and it is disabled, as we don't use
1539 * message-signalled interrupts currently).
1540 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001541 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001542 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
Alan Coxc621b142005-12-08 19:22:28 +00001544 if (piix_check_450nx_errata(pdev)) {
1545 /* This writes into the master table but it does not
1546 really matter for this errata as we will apply it to
1547 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001548 host->ports[0]->mwdma_mask = 0;
1549 host->ports[0]->udma_mask = 0;
1550 host->ports[1]->mwdma_mask = 0;
1551 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001552 }
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001553
1554 pci_set_master(pdev);
1555 return ata_pci_activate_sff_host(host, ata_interrupt, &piix_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556}
1557
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558static int __init piix_init(void)
1559{
1560 int rc;
1561
Pavel Roskinb7887192006-08-10 18:13:18 +09001562 DPRINTK("pci_register_driver\n");
1563 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 if (rc)
1565 return rc;
1566
1567 in_module_init = 0;
1568
1569 DPRINTK("done\n");
1570 return 0;
1571}
1572
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573static void __exit piix_exit(void)
1574{
1575 pci_unregister_driver(&piix_pci_driver);
1576}
1577
1578module_init(piix_init);
1579module_exit(piix_exit);