blob: a06231f25f0600942cc957bf53de9bc770e88ac1 [file] [log] [blame]
Sascha Hauer34f6e152008-09-02 17:16:59 +02001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
18 */
19
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/mtd/mtd.h>
25#include <linux/mtd/nand.h>
26#include <linux/mtd/partitions.h>
27#include <linux/interrupt.h>
28#include <linux/device.h>
29#include <linux/platform_device.h>
30#include <linux/clk.h>
31#include <linux/err.h>
32#include <linux/io.h>
Sascha Hauer63f14742010-10-18 10:16:26 +020033#include <linux/irq.h>
34#include <linux/completion.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020035
36#include <asm/mach/flash.h>
37#include <mach/mxc_nand.h>
Sascha Hauer94671142009-10-05 12:14:21 +020038#include <mach/hardware.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020039
40#define DRIVER_NAME "mxc_nand"
41
Sascha Hauer94671142009-10-05 12:14:21 +020042#define nfc_is_v21() (cpu_is_mx25() || cpu_is_mx35())
Ivo Claryssea47bfd22010-04-08 16:16:51 +020043#define nfc_is_v1() (cpu_is_mx31() || cpu_is_mx27() || cpu_is_mx21())
Jason Liuc97926d2011-08-22 14:13:17 +080044#define nfc_is_v3_2() (cpu_is_mx51() || cpu_is_mx53())
Sascha Hauer71ec5152010-08-06 15:53:11 +020045#define nfc_is_v3() nfc_is_v3_2()
Sascha Hauer94671142009-10-05 12:14:21 +020046
Sascha Hauer34f6e152008-09-02 17:16:59 +020047/* Addresses for NFC registers */
Sascha Hauer1bc99182010-08-06 15:53:08 +020048#define NFC_V1_V2_BUF_SIZE (host->regs + 0x00)
49#define NFC_V1_V2_BUF_ADDR (host->regs + 0x04)
50#define NFC_V1_V2_FLASH_ADDR (host->regs + 0x06)
51#define NFC_V1_V2_FLASH_CMD (host->regs + 0x08)
52#define NFC_V1_V2_CONFIG (host->regs + 0x0a)
53#define NFC_V1_V2_ECC_STATUS_RESULT (host->regs + 0x0c)
54#define NFC_V1_V2_RSLTMAIN_AREA (host->regs + 0x0e)
55#define NFC_V1_V2_RSLTSPARE_AREA (host->regs + 0x10)
56#define NFC_V1_V2_WRPROT (host->regs + 0x12)
57#define NFC_V1_UNLOCKSTART_BLKADDR (host->regs + 0x14)
58#define NFC_V1_UNLOCKEND_BLKADDR (host->regs + 0x16)
Baruch Siachd178e3e2011-03-14 09:01:56 +020059#define NFC_V21_UNLOCKSTART_BLKADDR0 (host->regs + 0x20)
60#define NFC_V21_UNLOCKSTART_BLKADDR1 (host->regs + 0x24)
61#define NFC_V21_UNLOCKSTART_BLKADDR2 (host->regs + 0x28)
62#define NFC_V21_UNLOCKSTART_BLKADDR3 (host->regs + 0x2c)
63#define NFC_V21_UNLOCKEND_BLKADDR0 (host->regs + 0x22)
64#define NFC_V21_UNLOCKEND_BLKADDR1 (host->regs + 0x26)
65#define NFC_V21_UNLOCKEND_BLKADDR2 (host->regs + 0x2a)
66#define NFC_V21_UNLOCKEND_BLKADDR3 (host->regs + 0x2e)
Sascha Hauer1bc99182010-08-06 15:53:08 +020067#define NFC_V1_V2_NF_WRPRST (host->regs + 0x18)
68#define NFC_V1_V2_CONFIG1 (host->regs + 0x1a)
69#define NFC_V1_V2_CONFIG2 (host->regs + 0x1c)
Sascha Hauer34f6e152008-09-02 17:16:59 +020070
Sascha Hauer6e85dfd2010-08-06 15:53:10 +020071#define NFC_V2_CONFIG1_ECC_MODE_4 (1 << 0)
Sascha Hauer1bc99182010-08-06 15:53:08 +020072#define NFC_V1_V2_CONFIG1_SP_EN (1 << 2)
73#define NFC_V1_V2_CONFIG1_ECC_EN (1 << 3)
74#define NFC_V1_V2_CONFIG1_INT_MSK (1 << 4)
75#define NFC_V1_V2_CONFIG1_BIG (1 << 5)
76#define NFC_V1_V2_CONFIG1_RST (1 << 6)
77#define NFC_V1_V2_CONFIG1_CE (1 << 7)
Sascha Hauerb8db2f52010-08-09 15:04:19 +020078#define NFC_V2_CONFIG1_ONE_CYCLE (1 << 8)
79#define NFC_V2_CONFIG1_PPB(x) (((x) & 0x3) << 9)
80#define NFC_V2_CONFIG1_FP_INT (1 << 11)
Sascha Hauer34f6e152008-09-02 17:16:59 +020081
Sascha Hauer1bc99182010-08-06 15:53:08 +020082#define NFC_V1_V2_CONFIG2_INT (1 << 15)
Sascha Hauer34f6e152008-09-02 17:16:59 +020083
Sascha Hauer1bc99182010-08-06 15:53:08 +020084/*
85 * Operation modes for the NFC. Valid for v1, v2 and v3
86 * type controllers.
87 */
88#define NFC_CMD (1 << 0)
89#define NFC_ADDR (1 << 1)
90#define NFC_INPUT (1 << 2)
91#define NFC_OUTPUT (1 << 3)
92#define NFC_ID (1 << 4)
93#define NFC_STATUS (1 << 5)
Sascha Hauer34f6e152008-09-02 17:16:59 +020094
Sascha Hauer71ec5152010-08-06 15:53:11 +020095#define NFC_V3_FLASH_CMD (host->regs_axi + 0x00)
96#define NFC_V3_FLASH_ADDR0 (host->regs_axi + 0x04)
Sascha Hauer34f6e152008-09-02 17:16:59 +020097
Sascha Hauer71ec5152010-08-06 15:53:11 +020098#define NFC_V3_CONFIG1 (host->regs_axi + 0x34)
99#define NFC_V3_CONFIG1_SP_EN (1 << 0)
100#define NFC_V3_CONFIG1_RBA(x) (((x) & 0x7 ) << 4)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200101
Sascha Hauer71ec5152010-08-06 15:53:11 +0200102#define NFC_V3_ECC_STATUS_RESULT (host->regs_axi + 0x38)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200103
Sascha Hauer71ec5152010-08-06 15:53:11 +0200104#define NFC_V3_LAUNCH (host->regs_axi + 0x40)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200105
Sascha Hauer71ec5152010-08-06 15:53:11 +0200106#define NFC_V3_WRPROT (host->regs_ip + 0x0)
107#define NFC_V3_WRPROT_LOCK_TIGHT (1 << 0)
108#define NFC_V3_WRPROT_LOCK (1 << 1)
109#define NFC_V3_WRPROT_UNLOCK (1 << 2)
110#define NFC_V3_WRPROT_BLS_UNLOCK (2 << 6)
111
112#define NFC_V3_WRPROT_UNLOCK_BLK_ADD0 (host->regs_ip + 0x04)
113
114#define NFC_V3_CONFIG2 (host->regs_ip + 0x24)
115#define NFC_V3_CONFIG2_PS_512 (0 << 0)
116#define NFC_V3_CONFIG2_PS_2048 (1 << 0)
117#define NFC_V3_CONFIG2_PS_4096 (2 << 0)
118#define NFC_V3_CONFIG2_ONE_CYCLE (1 << 2)
119#define NFC_V3_CONFIG2_ECC_EN (1 << 3)
120#define NFC_V3_CONFIG2_2CMD_PHASES (1 << 4)
121#define NFC_V3_CONFIG2_NUM_ADDR_PHASE0 (1 << 5)
122#define NFC_V3_CONFIG2_ECC_MODE_8 (1 << 6)
123#define NFC_V3_CONFIG2_PPB(x) (((x) & 0x3) << 7)
124#define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x) (((x) & 0x3) << 12)
125#define NFC_V3_CONFIG2_INT_MSK (1 << 15)
126#define NFC_V3_CONFIG2_ST_CMD(x) (((x) & 0xff) << 24)
127#define NFC_V3_CONFIG2_SPAS(x) (((x) & 0xff) << 16)
128
129#define NFC_V3_CONFIG3 (host->regs_ip + 0x28)
130#define NFC_V3_CONFIG3_ADD_OP(x) (((x) & 0x3) << 0)
131#define NFC_V3_CONFIG3_FW8 (1 << 3)
132#define NFC_V3_CONFIG3_SBB(x) (((x) & 0x7) << 8)
133#define NFC_V3_CONFIG3_NUM_OF_DEVICES(x) (((x) & 0x7) << 12)
134#define NFC_V3_CONFIG3_RBB_MODE (1 << 15)
135#define NFC_V3_CONFIG3_NO_SDMA (1 << 20)
136
137#define NFC_V3_IPC (host->regs_ip + 0x2C)
138#define NFC_V3_IPC_CREQ (1 << 0)
139#define NFC_V3_IPC_INT (1 << 31)
140
141#define NFC_V3_DELAY_LINE (host->regs_ip + 0x34)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200142
143struct mxc_nand_host {
144 struct mtd_info mtd;
145 struct nand_chip nand;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200146 struct device *dev;
147
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200148 void *spare0;
149 void *main_area0;
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200150
151 void __iomem *base;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200152 void __iomem *regs;
Sascha Hauer71ec5152010-08-06 15:53:11 +0200153 void __iomem *regs_axi;
154 void __iomem *regs_ip;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200155 int status_request;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200156 struct clk *clk;
157 int clk_act;
158 int irq;
Sascha Hauer94f77e52010-08-06 15:53:09 +0200159 int eccsize;
Baruch Siachd178e3e2011-03-14 09:01:56 +0200160 int active_cs;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200161
Sascha Hauer63f14742010-10-18 10:16:26 +0200162 struct completion op_completion;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200163
164 uint8_t *data_buf;
165 unsigned int buf_start;
166 int spare_len;
Sascha Hauer5f973042010-08-06 15:53:06 +0200167
168 void (*preset)(struct mtd_info *);
169 void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
170 void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
171 void (*send_page)(struct mtd_info *, unsigned int);
172 void (*send_read_id)(struct mxc_nand_host *);
173 uint16_t (*get_dev_status)(struct mxc_nand_host *);
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200174 int (*check_int)(struct mxc_nand_host *);
Sascha Hauer63f14742010-10-18 10:16:26 +0200175 void (*irq_control)(struct mxc_nand_host *, int);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200176};
177
Sascha Hauer34f6e152008-09-02 17:16:59 +0200178/* OOB placement block for use with hardware ecc generation */
Sascha Hauer94671142009-10-05 12:14:21 +0200179static struct nand_ecclayout nandv1_hw_eccoob_smallpage = {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200180 .eccbytes = 5,
181 .eccpos = {6, 7, 8, 9, 10},
Sascha Hauer8c1fd892009-10-21 10:22:01 +0200182 .oobfree = {{0, 5}, {12, 4}, }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200183};
184
Sascha Hauer94671142009-10-05 12:14:21 +0200185static struct nand_ecclayout nandv1_hw_eccoob_largepage = {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400186 .eccbytes = 20,
187 .eccpos = {6, 7, 8, 9, 10, 22, 23, 24, 25, 26,
188 38, 39, 40, 41, 42, 54, 55, 56, 57, 58},
189 .oobfree = {{2, 4}, {11, 10}, {27, 10}, {43, 10}, {59, 5}, }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200190};
191
Sascha Hauer94671142009-10-05 12:14:21 +0200192/* OOB description for 512 byte pages with 16 byte OOB */
193static struct nand_ecclayout nandv2_hw_eccoob_smallpage = {
194 .eccbytes = 1 * 9,
195 .eccpos = {
196 7, 8, 9, 10, 11, 12, 13, 14, 15
197 },
198 .oobfree = {
199 {.offset = 0, .length = 5}
200 }
201};
202
203/* OOB description for 2048 byte pages with 64 byte OOB */
204static struct nand_ecclayout nandv2_hw_eccoob_largepage = {
205 .eccbytes = 4 * 9,
206 .eccpos = {
207 7, 8, 9, 10, 11, 12, 13, 14, 15,
208 23, 24, 25, 26, 27, 28, 29, 30, 31,
209 39, 40, 41, 42, 43, 44, 45, 46, 47,
210 55, 56, 57, 58, 59, 60, 61, 62, 63
211 },
212 .oobfree = {
213 {.offset = 2, .length = 4},
214 {.offset = 16, .length = 7},
215 {.offset = 32, .length = 7},
216 {.offset = 48, .length = 7}
217 }
218};
219
Baruch Siach2c1c5f12011-03-09 16:12:20 +0200220/* OOB description for 4096 byte pages with 128 byte OOB */
221static struct nand_ecclayout nandv2_hw_eccoob_4k = {
222 .eccbytes = 8 * 9,
223 .eccpos = {
224 7, 8, 9, 10, 11, 12, 13, 14, 15,
225 23, 24, 25, 26, 27, 28, 29, 30, 31,
226 39, 40, 41, 42, 43, 44, 45, 46, 47,
227 55, 56, 57, 58, 59, 60, 61, 62, 63,
228 71, 72, 73, 74, 75, 76, 77, 78, 79,
229 87, 88, 89, 90, 91, 92, 93, 94, 95,
230 103, 104, 105, 106, 107, 108, 109, 110, 111,
231 119, 120, 121, 122, 123, 124, 125, 126, 127,
232 },
233 .oobfree = {
234 {.offset = 2, .length = 4},
235 {.offset = 16, .length = 7},
236 {.offset = 32, .length = 7},
237 {.offset = 48, .length = 7},
238 {.offset = 64, .length = 7},
239 {.offset = 80, .length = 7},
240 {.offset = 96, .length = 7},
241 {.offset = 112, .length = 7},
242 }
243};
244
Sascha Hauer34f6e152008-09-02 17:16:59 +0200245static const char *part_probes[] = { "RedBoot", "cmdlinepart", NULL };
Sascha Hauer34f6e152008-09-02 17:16:59 +0200246
247static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
248{
249 struct mxc_nand_host *host = dev_id;
250
Sascha Hauer63f14742010-10-18 10:16:26 +0200251 if (!host->check_int(host))
252 return IRQ_NONE;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200253
Sascha Hauer63f14742010-10-18 10:16:26 +0200254 host->irq_control(host, 0);
255
256 complete(&host->op_completion);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200257
258 return IRQ_HANDLED;
259}
260
Sascha Hauer71ec5152010-08-06 15:53:11 +0200261static int check_int_v3(struct mxc_nand_host *host)
262{
263 uint32_t tmp;
264
265 tmp = readl(NFC_V3_IPC);
266 if (!(tmp & NFC_V3_IPC_INT))
267 return 0;
268
269 tmp &= ~NFC_V3_IPC_INT;
270 writel(tmp, NFC_V3_IPC);
271
272 return 1;
273}
274
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200275static int check_int_v1_v2(struct mxc_nand_host *host)
276{
277 uint32_t tmp;
278
Sascha Hauer1bc99182010-08-06 15:53:08 +0200279 tmp = readw(NFC_V1_V2_CONFIG2);
280 if (!(tmp & NFC_V1_V2_CONFIG2_INT))
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200281 return 0;
282
Sascha Hauer63f14742010-10-18 10:16:26 +0200283 if (!cpu_is_mx21())
284 writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200285
286 return 1;
287}
288
Sascha Hauer63f14742010-10-18 10:16:26 +0200289/*
290 * It has been observed that the i.MX21 cannot read the CONFIG2:INT bit
291 * if interrupts are masked (CONFIG1:INT_MSK is set). To handle this, the
292 * driver can enable/disable the irq line rather than simply masking the
293 * interrupts.
294 */
295static void irq_control_mx21(struct mxc_nand_host *host, int activate)
296{
297 if (activate)
298 enable_irq(host->irq);
299 else
300 disable_irq_nosync(host->irq);
301}
302
303static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
304{
305 uint16_t tmp;
306
307 tmp = readw(NFC_V1_V2_CONFIG1);
308
309 if (activate)
310 tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
311 else
312 tmp |= NFC_V1_V2_CONFIG1_INT_MSK;
313
314 writew(tmp, NFC_V1_V2_CONFIG1);
315}
316
317static void irq_control_v3(struct mxc_nand_host *host, int activate)
318{
319 uint32_t tmp;
320
321 tmp = readl(NFC_V3_CONFIG2);
322
323 if (activate)
324 tmp &= ~NFC_V3_CONFIG2_INT_MSK;
325 else
326 tmp |= NFC_V3_CONFIG2_INT_MSK;
327
328 writel(tmp, NFC_V3_CONFIG2);
329}
330
Sascha Hauer34f6e152008-09-02 17:16:59 +0200331/* This function polls the NANDFC to wait for the basic operation to
332 * complete by checking the INT bit of config2 register.
333 */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200334static void wait_op_done(struct mxc_nand_host *host, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200335{
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200336 int max_retries = 8000;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200337
338 if (useirq) {
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200339 if (!host->check_int(host)) {
Sascha Hauer63f14742010-10-18 10:16:26 +0200340 INIT_COMPLETION(host->op_completion);
341 host->irq_control(host, 1);
342 wait_for_completion(&host->op_completion);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200343 }
344 } else {
345 while (max_retries-- > 0) {
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200346 if (host->check_int(host))
Sascha Hauer34f6e152008-09-02 17:16:59 +0200347 break;
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200348
Sascha Hauer34f6e152008-09-02 17:16:59 +0200349 udelay(1);
350 }
Roel Kluin43950a62009-06-04 16:24:59 +0200351 if (max_retries < 0)
Brian Norris0a32a102011-07-19 10:06:10 -0700352 pr_debug("%s: INT not set\n", __func__);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200353 }
354}
355
Sascha Hauer71ec5152010-08-06 15:53:11 +0200356static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
357{
358 /* fill command */
359 writel(cmd, NFC_V3_FLASH_CMD);
360
361 /* send out command */
362 writel(NFC_CMD, NFC_V3_LAUNCH);
363
364 /* Wait for operation to complete */
365 wait_op_done(host, useirq);
366}
367
Sascha Hauer34f6e152008-09-02 17:16:59 +0200368/* This function issues the specified command to the NAND device and
369 * waits for completion. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200370static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200371{
Brian Norris289c0522011-07-19 10:06:09 -0700372 pr_debug("send_cmd(host, 0x%x, %d)\n", cmd, useirq);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200373
Sascha Hauer1bc99182010-08-06 15:53:08 +0200374 writew(cmd, NFC_V1_V2_FLASH_CMD);
375 writew(NFC_CMD, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200376
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200377 if (cpu_is_mx21() && (cmd == NAND_CMD_RESET)) {
378 int max_retries = 100;
379 /* Reset completion is indicated by NFC_CONFIG2 */
380 /* being set to 0 */
381 while (max_retries-- > 0) {
Sascha Hauer1bc99182010-08-06 15:53:08 +0200382 if (readw(NFC_V1_V2_CONFIG2) == 0) {
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200383 break;
384 }
385 udelay(1);
386 }
387 if (max_retries < 0)
Brian Norris0a32a102011-07-19 10:06:10 -0700388 pr_debug("%s: RESET failed\n", __func__);
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200389 } else {
390 /* Wait for operation to complete */
391 wait_op_done(host, useirq);
392 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200393}
394
Sascha Hauer71ec5152010-08-06 15:53:11 +0200395static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
396{
397 /* fill address */
398 writel(addr, NFC_V3_FLASH_ADDR0);
399
400 /* send out address */
401 writel(NFC_ADDR, NFC_V3_LAUNCH);
402
403 wait_op_done(host, 0);
404}
405
Sascha Hauer34f6e152008-09-02 17:16:59 +0200406/* This function sends an address (or partial address) to the
407 * NAND device. The address is used to select the source/destination for
408 * a NAND command. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200409static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200410{
Brian Norris289c0522011-07-19 10:06:09 -0700411 pr_debug("send_addr(host, 0x%x %d)\n", addr, islast);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200412
Sascha Hauer1bc99182010-08-06 15:53:08 +0200413 writew(addr, NFC_V1_V2_FLASH_ADDR);
414 writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200415
416 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200417 wait_op_done(host, islast);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200418}
419
Sascha Hauer71ec5152010-08-06 15:53:11 +0200420static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
421{
422 struct nand_chip *nand_chip = mtd->priv;
423 struct mxc_nand_host *host = nand_chip->priv;
424 uint32_t tmp;
425
426 tmp = readl(NFC_V3_CONFIG1);
427 tmp &= ~(7 << 4);
428 writel(tmp, NFC_V3_CONFIG1);
429
430 /* transfer data from NFC ram to nand */
431 writel(ops, NFC_V3_LAUNCH);
432
433 wait_op_done(host, false);
434}
435
Sascha Hauer5f973042010-08-06 15:53:06 +0200436static void send_page_v1_v2(struct mtd_info *mtd, unsigned int ops)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200437{
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200438 struct nand_chip *nand_chip = mtd->priv;
439 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200440 int bufs, i;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200441
Sascha Hauer94671142009-10-05 12:14:21 +0200442 if (nfc_is_v1() && mtd->writesize > 512)
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200443 bufs = 4;
444 else
445 bufs = 1;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200446
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200447 for (i = 0; i < bufs; i++) {
448
449 /* NANDFC buffer 0 is used for page read/write */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200450 writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200451
Sascha Hauer1bc99182010-08-06 15:53:08 +0200452 writew(ops, NFC_V1_V2_CONFIG2);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200453
454 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200455 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200456 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200457}
458
Sascha Hauer71ec5152010-08-06 15:53:11 +0200459static void send_read_id_v3(struct mxc_nand_host *host)
460{
461 /* Read ID into main buffer */
462 writel(NFC_ID, NFC_V3_LAUNCH);
463
464 wait_op_done(host, true);
465
466 memcpy(host->data_buf, host->main_area0, 16);
467}
468
Sascha Hauer34f6e152008-09-02 17:16:59 +0200469/* Request the NANDFC to perform a read of the NAND device ID. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200470static void send_read_id_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200471{
472 struct nand_chip *this = &host->nand;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200473
474 /* NANDFC buffer 0 is used for device ID output */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200475 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200476
Sascha Hauer1bc99182010-08-06 15:53:08 +0200477 writew(NFC_ID, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200478
479 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200480 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200481
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200482 memcpy(host->data_buf, host->main_area0, 16);
John Ognessf7b66e52010-06-18 18:59:47 +0200483
484 if (this->options & NAND_BUSWIDTH_16) {
485 /* compress the ID info */
486 host->data_buf[1] = host->data_buf[2];
487 host->data_buf[2] = host->data_buf[4];
488 host->data_buf[3] = host->data_buf[6];
489 host->data_buf[4] = host->data_buf[8];
490 host->data_buf[5] = host->data_buf[10];
491 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200492}
493
Sascha Hauer71ec5152010-08-06 15:53:11 +0200494static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200495{
Sascha Hauer71ec5152010-08-06 15:53:11 +0200496 writew(NFC_STATUS, NFC_V3_LAUNCH);
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200497 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200498
Sascha Hauer71ec5152010-08-06 15:53:11 +0200499 return readl(NFC_V3_CONFIG1) >> 16;
500}
501
Sascha Hauer34f6e152008-09-02 17:16:59 +0200502/* This function requests the NANDFC to perform a read of the
503 * NAND device status and returns the current status. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200504static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200505{
Sascha Hauerc29c6072010-08-06 15:53:05 +0200506 void __iomem *main_buf = host->main_area0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200507 uint32_t store;
508 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200509
Baruch Siachd178e3e2011-03-14 09:01:56 +0200510 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200511
512 /*
513 * The device status is stored in main_area0. To
514 * prevent corruption of the buffer save the value
515 * and restore it afterwards.
516 */
Sascha Hauer34f6e152008-09-02 17:16:59 +0200517 store = readl(main_buf);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200518
Sascha Hauer1bc99182010-08-06 15:53:08 +0200519 writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200520 wait_op_done(host, true);
521
Sascha Hauer34f6e152008-09-02 17:16:59 +0200522 ret = readw(main_buf);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200523
Sascha Hauer34f6e152008-09-02 17:16:59 +0200524 writel(store, main_buf);
525
526 return ret;
527}
528
529/* This functions is used by upper layer to checks if device is ready */
530static int mxc_nand_dev_ready(struct mtd_info *mtd)
531{
532 /*
533 * NFC handles R/B internally. Therefore, this function
534 * always returns status as ready.
535 */
536 return 1;
537}
538
539static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
540{
541 /*
542 * If HW ECC is enabled, we turn it on during init. There is
543 * no need to enable again here.
544 */
545}
546
Sascha Hauer94f77e52010-08-06 15:53:09 +0200547static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
Sascha Hauer34f6e152008-09-02 17:16:59 +0200548 u_char *read_ecc, u_char *calc_ecc)
549{
550 struct nand_chip *nand_chip = mtd->priv;
551 struct mxc_nand_host *host = nand_chip->priv;
552
553 /*
554 * 1-Bit errors are automatically corrected in HW. No need for
555 * additional correction. 2-Bit errors cannot be corrected by
556 * HW ECC, so we need to return failure
557 */
Sascha Hauer1bc99182010-08-06 15:53:08 +0200558 uint16_t ecc_status = readw(NFC_V1_V2_ECC_STATUS_RESULT);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200559
560 if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
Brian Norris289c0522011-07-19 10:06:09 -0700561 pr_debug("MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
Sascha Hauer34f6e152008-09-02 17:16:59 +0200562 return -1;
563 }
564
565 return 0;
566}
567
Sascha Hauer94f77e52010-08-06 15:53:09 +0200568static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
569 u_char *read_ecc, u_char *calc_ecc)
570{
571 struct nand_chip *nand_chip = mtd->priv;
572 struct mxc_nand_host *host = nand_chip->priv;
573 u32 ecc_stat, err;
574 int no_subpages = 1;
575 int ret = 0;
576 u8 ecc_bit_mask, err_limit;
577
578 ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
579 err_limit = (host->eccsize == 4) ? 0x4 : 0x8;
580
581 no_subpages = mtd->writesize >> 9;
582
Sascha Hauer71ec5152010-08-06 15:53:11 +0200583 if (nfc_is_v21())
584 ecc_stat = readl(NFC_V1_V2_ECC_STATUS_RESULT);
585 else
586 ecc_stat = readl(NFC_V3_ECC_STATUS_RESULT);
Sascha Hauer94f77e52010-08-06 15:53:09 +0200587
588 do {
589 err = ecc_stat & ecc_bit_mask;
590 if (err > err_limit) {
591 printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
592 return -1;
593 } else {
594 ret += err;
595 }
596 ecc_stat >>= 4;
597 } while (--no_subpages);
598
Sascha Hauer94f77e52010-08-06 15:53:09 +0200599 pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);
600
601 return ret;
602}
603
Sascha Hauer34f6e152008-09-02 17:16:59 +0200604static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
605 u_char *ecc_code)
606{
607 return 0;
608}
609
610static u_char mxc_nand_read_byte(struct mtd_info *mtd)
611{
612 struct nand_chip *nand_chip = mtd->priv;
613 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200614 uint8_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200615
616 /* Check for status request */
617 if (host->status_request)
Sascha Hauer5f973042010-08-06 15:53:06 +0200618 return host->get_dev_status(host) & 0xFF;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200619
Sascha Hauerf8f96082009-06-04 17:12:26 +0200620 ret = *(uint8_t *)(host->data_buf + host->buf_start);
621 host->buf_start++;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200622
623 return ret;
624}
625
626static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
627{
628 struct nand_chip *nand_chip = mtd->priv;
629 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200630 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200631
Sascha Hauerf8f96082009-06-04 17:12:26 +0200632 ret = *(uint16_t *)(host->data_buf + host->buf_start);
633 host->buf_start += 2;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200634
635 return ret;
636}
637
638/* Write data of length len to buffer buf. The data to be
639 * written on NAND Flash is first copied to RAMbuffer. After the Data Input
640 * Operation by the NFC, the data is written to NAND Flash */
641static void mxc_nand_write_buf(struct mtd_info *mtd,
642 const u_char *buf, int len)
643{
644 struct nand_chip *nand_chip = mtd->priv;
645 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200646 u16 col = host->buf_start;
647 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200648
Sascha Hauerf8f96082009-06-04 17:12:26 +0200649 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200650
Sascha Hauerf8f96082009-06-04 17:12:26 +0200651 memcpy(host->data_buf + col, buf, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200652
Sascha Hauerf8f96082009-06-04 17:12:26 +0200653 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200654}
655
656/* Read the data buffer from the NAND Flash. To read the data from NAND
657 * Flash first the data output cycle is initiated by the NFC, which copies
658 * the data to RAMbuffer. This data of length len is then copied to buffer buf.
659 */
660static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
661{
662 struct nand_chip *nand_chip = mtd->priv;
663 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200664 u16 col = host->buf_start;
665 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200666
Sascha Hauerf8f96082009-06-04 17:12:26 +0200667 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200668
Baruch Siach5d9d9932011-03-02 16:47:55 +0200669 memcpy(buf, host->data_buf + col, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200670
Baruch Siach5d9d9932011-03-02 16:47:55 +0200671 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200672}
673
674/* Used by the upper layer to verify the data in NAND Flash
675 * with the data in the buf. */
676static int mxc_nand_verify_buf(struct mtd_info *mtd,
677 const u_char *buf, int len)
678{
679 return -EFAULT;
680}
681
682/* This function is used by upper layer for select and
683 * deselect of the NAND chip */
684static void mxc_nand_select_chip(struct mtd_info *mtd, int chip)
685{
686 struct nand_chip *nand_chip = mtd->priv;
687 struct mxc_nand_host *host = nand_chip->priv;
688
Baruch Siachd178e3e2011-03-14 09:01:56 +0200689 if (chip == -1) {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200690 /* Disable the NFC clock */
691 if (host->clk_act) {
692 clk_disable(host->clk);
693 host->clk_act = 0;
694 }
Baruch Siachd178e3e2011-03-14 09:01:56 +0200695 return;
696 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200697
Baruch Siachd178e3e2011-03-14 09:01:56 +0200698 if (!host->clk_act) {
699 /* Enable the NFC clock */
700 clk_enable(host->clk);
701 host->clk_act = 1;
702 }
703
704 if (nfc_is_v21()) {
705 host->active_cs = chip;
706 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200707 }
708}
709
Sascha Hauerf8f96082009-06-04 17:12:26 +0200710/*
711 * Function to transfer data to/from spare area.
712 */
713static void copy_spare(struct mtd_info *mtd, bool bfrom)
714{
715 struct nand_chip *this = mtd->priv;
716 struct mxc_nand_host *host = this->priv;
717 u16 i, j;
718 u16 n = mtd->writesize >> 9;
719 u8 *d = host->data_buf + mtd->writesize;
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200720 u8 *s = host->spare0;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200721 u16 t = host->spare_len;
722
723 j = (mtd->oobsize / n >> 1) << 1;
724
725 if (bfrom) {
726 for (i = 0; i < n - 1; i++)
727 memcpy(d + i * j, s + i * t, j);
728
729 /* the last section */
730 memcpy(d + i * j, s + i * t, mtd->oobsize - i * j);
731 } else {
732 for (i = 0; i < n - 1; i++)
733 memcpy(&s[i * t], &d[i * j], j);
734
735 /* the last section */
736 memcpy(&s[i * t], &d[i * j], mtd->oobsize - i * j);
737 }
738}
739
Sascha Hauera3e65b62009-06-02 11:47:59 +0200740static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200741{
742 struct nand_chip *nand_chip = mtd->priv;
743 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200744
745 /* Write out column address, if necessary */
746 if (column != -1) {
747 /*
748 * MXC NANDFC can only perform full page+spare or
749 * spare-only read/write. When the upper layers
Gilles Espinasse177b2412011-01-09 08:59:49 +0100750 * perform a read/write buf operation, the saved column
751 * address is used to index into the full page.
Sascha Hauer34f6e152008-09-02 17:16:59 +0200752 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200753 host->send_addr(host, 0, page_addr == -1);
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200754 if (mtd->writesize > 512)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200755 /* another col addr cycle for 2k page */
Sascha Hauer5f973042010-08-06 15:53:06 +0200756 host->send_addr(host, 0, false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200757 }
758
759 /* Write out page address, if necessary */
760 if (page_addr != -1) {
761 /* paddr_0 - p_addr_7 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200762 host->send_addr(host, (page_addr & 0xff), false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200763
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200764 if (mtd->writesize > 512) {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400765 if (mtd->size >= 0x10000000) {
766 /* paddr_8 - paddr_15 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200767 host->send_addr(host, (page_addr >> 8) & 0xff, false);
768 host->send_addr(host, (page_addr >> 16) & 0xff, true);
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400769 } else
770 /* paddr_8 - paddr_15 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200771 host->send_addr(host, (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200772 } else {
773 /* One more address cycle for higher density devices */
774 if (mtd->size >= 0x4000000) {
775 /* paddr_8 - paddr_15 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200776 host->send_addr(host, (page_addr >> 8) & 0xff, false);
777 host->send_addr(host, (page_addr >> 16) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200778 } else
779 /* paddr_8 - paddr_15 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200780 host->send_addr(host, (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200781 }
782 }
Sascha Hauera3e65b62009-06-02 11:47:59 +0200783}
Sascha Hauer34f6e152008-09-02 17:16:59 +0200784
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200785/*
786 * v2 and v3 type controllers can do 4bit or 8bit ecc depending
787 * on how much oob the nand chip has. For 8bit ecc we need at least
788 * 26 bytes of oob data per 512 byte block.
789 */
790static int get_eccsize(struct mtd_info *mtd)
791{
792 int oobbytes_per_512 = 0;
793
794 oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;
795
796 if (oobbytes_per_512 < 26)
797 return 4;
798 else
799 return 8;
800}
801
Sascha Hauer5f973042010-08-06 15:53:06 +0200802static void preset_v1_v2(struct mtd_info *mtd)
Ivo Claryssed4840182010-04-08 16:14:44 +0200803{
804 struct nand_chip *nand_chip = mtd->priv;
805 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200806 uint16_t config1 = 0;
Ivo Claryssed4840182010-04-08 16:14:44 +0200807
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200808 if (nand_chip->ecc.mode == NAND_ECC_HW)
809 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
810
811 if (nfc_is_v21())
812 config1 |= NFC_V2_CONFIG1_FP_INT;
813
814 if (!cpu_is_mx21())
815 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200816
817 if (nfc_is_v21() && mtd->writesize) {
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200818 uint16_t pages_per_block = mtd->erasesize / mtd->writesize;
819
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200820 host->eccsize = get_eccsize(mtd);
821 if (host->eccsize == 4)
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200822 config1 |= NFC_V2_CONFIG1_ECC_MODE_4;
823
824 config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200825 } else {
826 host->eccsize = 1;
827 }
828
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200829 writew(config1, NFC_V1_V2_CONFIG1);
Ivo Claryssed4840182010-04-08 16:14:44 +0200830 /* preset operation */
831
832 /* Unlock the internal RAM Buffer */
Sascha Hauer1bc99182010-08-06 15:53:08 +0200833 writew(0x2, NFC_V1_V2_CONFIG);
Ivo Claryssed4840182010-04-08 16:14:44 +0200834
835 /* Blocks to be unlocked */
836 if (nfc_is_v21()) {
Baruch Siachd178e3e2011-03-14 09:01:56 +0200837 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
838 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
839 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
840 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
841 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
842 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
843 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
844 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
Ivo Claryssed4840182010-04-08 16:14:44 +0200845 } else if (nfc_is_v1()) {
Sascha Hauer1bc99182010-08-06 15:53:08 +0200846 writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
Wolfram Stering5172ac12011-09-23 13:53:44 +0200847 writew(0xffff, NFC_V1_UNLOCKEND_BLKADDR);
Ivo Claryssed4840182010-04-08 16:14:44 +0200848 } else
849 BUG();
850
851 /* Unlock Block Command for given address range */
Sascha Hauer1bc99182010-08-06 15:53:08 +0200852 writew(0x4, NFC_V1_V2_WRPROT);
Ivo Claryssed4840182010-04-08 16:14:44 +0200853}
854
Sascha Hauer71ec5152010-08-06 15:53:11 +0200855static void preset_v3(struct mtd_info *mtd)
856{
857 struct nand_chip *chip = mtd->priv;
858 struct mxc_nand_host *host = chip->priv;
859 uint32_t config2, config3;
860 int i, addr_phases;
861
862 writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
863 writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);
864
865 /* Unlock the internal RAM Buffer */
866 writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
867 NFC_V3_WRPROT);
868
869 /* Blocks to be unlocked */
870 for (i = 0; i < NAND_MAX_CHIPS; i++)
871 writel(0x0 | (0xffff << 16),
872 NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));
873
874 writel(0, NFC_V3_IPC);
875
876 config2 = NFC_V3_CONFIG2_ONE_CYCLE |
877 NFC_V3_CONFIG2_2CMD_PHASES |
878 NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
879 NFC_V3_CONFIG2_ST_CMD(0x70) |
Sascha Hauer63f14742010-10-18 10:16:26 +0200880 NFC_V3_CONFIG2_INT_MSK |
Sascha Hauer71ec5152010-08-06 15:53:11 +0200881 NFC_V3_CONFIG2_NUM_ADDR_PHASE0;
882
883 if (chip->ecc.mode == NAND_ECC_HW)
884 config2 |= NFC_V3_CONFIG2_ECC_EN;
885
886 addr_phases = fls(chip->pagemask) >> 3;
887
888 if (mtd->writesize == 2048) {
889 config2 |= NFC_V3_CONFIG2_PS_2048;
890 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
891 } else if (mtd->writesize == 4096) {
892 config2 |= NFC_V3_CONFIG2_PS_4096;
893 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
894 } else {
895 config2 |= NFC_V3_CONFIG2_PS_512;
896 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
897 }
898
899 if (mtd->writesize) {
900 config2 |= NFC_V3_CONFIG2_PPB(ffs(mtd->erasesize / mtd->writesize) - 6);
901 host->eccsize = get_eccsize(mtd);
902 if (host->eccsize == 8)
903 config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
904 }
905
906 writel(config2, NFC_V3_CONFIG2);
907
908 config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
909 NFC_V3_CONFIG3_NO_SDMA |
910 NFC_V3_CONFIG3_RBB_MODE |
911 NFC_V3_CONFIG3_SBB(6) | /* Reset default */
912 NFC_V3_CONFIG3_ADD_OP(0);
913
914 if (!(chip->options & NAND_BUSWIDTH_16))
915 config3 |= NFC_V3_CONFIG3_FW8;
916
917 writel(config3, NFC_V3_CONFIG3);
918
919 writel(0, NFC_V3_DELAY_LINE);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200920}
921
Sascha Hauer34f6e152008-09-02 17:16:59 +0200922/* Used by the upper layer to write command to NAND Flash for
923 * different operations to be carried out on NAND Flash */
924static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
925 int column, int page_addr)
926{
927 struct nand_chip *nand_chip = mtd->priv;
928 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200929
Brian Norris289c0522011-07-19 10:06:09 -0700930 pr_debug("mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
Sascha Hauer34f6e152008-09-02 17:16:59 +0200931 command, column, page_addr);
932
933 /* Reset command state information */
934 host->status_request = false;
935
936 /* Command pre-processing step */
Sascha Hauer34f6e152008-09-02 17:16:59 +0200937 switch (command) {
Ivo Claryssed4840182010-04-08 16:14:44 +0200938 case NAND_CMD_RESET:
Sascha Hauer5f973042010-08-06 15:53:06 +0200939 host->preset(mtd);
940 host->send_cmd(host, command, false);
Ivo Claryssed4840182010-04-08 16:14:44 +0200941 break;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200942
Sascha Hauer34f6e152008-09-02 17:16:59 +0200943 case NAND_CMD_STATUS:
Sascha Hauerf8f96082009-06-04 17:12:26 +0200944 host->buf_start = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200945 host->status_request = true;
Sascha Hauer89121a62009-06-04 17:18:01 +0200946
Sascha Hauer5f973042010-08-06 15:53:06 +0200947 host->send_cmd(host, command, true);
Sascha Hauer89121a62009-06-04 17:18:01 +0200948 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200949 break;
950
Sascha Hauer34f6e152008-09-02 17:16:59 +0200951 case NAND_CMD_READ0:
Sascha Hauer34f6e152008-09-02 17:16:59 +0200952 case NAND_CMD_READOOB:
Sascha Hauer89121a62009-06-04 17:18:01 +0200953 if (command == NAND_CMD_READ0)
954 host->buf_start = column;
955 else
956 host->buf_start = column + mtd->writesize;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200957
Sascha Hauer5ea32022010-04-27 15:24:01 +0200958 command = NAND_CMD_READ0; /* only READ0 is valid */
Sascha Hauer89121a62009-06-04 17:18:01 +0200959
Sascha Hauer5f973042010-08-06 15:53:06 +0200960 host->send_cmd(host, command, false);
Sascha Hauer89121a62009-06-04 17:18:01 +0200961 mxc_do_addr_cycle(mtd, column, page_addr);
962
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200963 if (mtd->writesize > 512)
Sascha Hauer5f973042010-08-06 15:53:06 +0200964 host->send_cmd(host, NAND_CMD_READSTART, true);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200965
Sascha Hauer5f973042010-08-06 15:53:06 +0200966 host->send_page(mtd, NFC_OUTPUT);
Sascha Hauer89121a62009-06-04 17:18:01 +0200967
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200968 memcpy(host->data_buf, host->main_area0, mtd->writesize);
Sascha Hauer89121a62009-06-04 17:18:01 +0200969 copy_spare(mtd, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200970 break;
971
Sascha Hauer34f6e152008-09-02 17:16:59 +0200972 case NAND_CMD_SEQIN:
Sascha Hauer5ea32022010-04-27 15:24:01 +0200973 if (column >= mtd->writesize)
974 /* call ourself to read a page */
975 mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200976
Sascha Hauer5ea32022010-04-27 15:24:01 +0200977 host->buf_start = column;
Sascha Hauer89121a62009-06-04 17:18:01 +0200978
Sascha Hauer5f973042010-08-06 15:53:06 +0200979 host->send_cmd(host, command, false);
Sascha Hauer89121a62009-06-04 17:18:01 +0200980 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200981 break;
982
983 case NAND_CMD_PAGEPROG:
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200984 memcpy(host->main_area0, host->data_buf, mtd->writesize);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200985 copy_spare(mtd, false);
Sascha Hauer5f973042010-08-06 15:53:06 +0200986 host->send_page(mtd, NFC_INPUT);
987 host->send_cmd(host, command, true);
Sascha Hauer89121a62009-06-04 17:18:01 +0200988 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200989 break;
990
Sascha Hauer34f6e152008-09-02 17:16:59 +0200991 case NAND_CMD_READID:
Sascha Hauer5f973042010-08-06 15:53:06 +0200992 host->send_cmd(host, command, true);
Sascha Hauer89121a62009-06-04 17:18:01 +0200993 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer5f973042010-08-06 15:53:06 +0200994 host->send_read_id(host);
Sascha Hauer94671142009-10-05 12:14:21 +0200995 host->buf_start = column;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200996 break;
997
Sascha Hauer89121a62009-06-04 17:18:01 +0200998 case NAND_CMD_ERASE1:
Sascha Hauer34f6e152008-09-02 17:16:59 +0200999 case NAND_CMD_ERASE2:
Sascha Hauer5f973042010-08-06 15:53:06 +02001000 host->send_cmd(host, command, false);
Sascha Hauer89121a62009-06-04 17:18:01 +02001001 mxc_do_addr_cycle(mtd, column, page_addr);
1002
Sascha Hauer34f6e152008-09-02 17:16:59 +02001003 break;
1004 }
1005}
1006
Sascha Hauerf1372052009-10-21 14:25:27 +02001007/*
1008 * The generic flash bbt decriptors overlap with our ecc
1009 * hardware, so define some i.MX specific ones.
1010 */
1011static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
1012static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };
1013
1014static struct nand_bbt_descr bbt_main_descr = {
1015 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1016 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1017 .offs = 0,
1018 .len = 4,
1019 .veroffs = 4,
1020 .maxblocks = 4,
1021 .pattern = bbt_pattern,
1022};
1023
1024static struct nand_bbt_descr bbt_mirror_descr = {
1025 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1026 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1027 .offs = 0,
1028 .len = 4,
1029 .veroffs = 4,
1030 .maxblocks = 4,
1031 .pattern = mirror_pattern,
1032};
1033
Sascha Hauer34f6e152008-09-02 17:16:59 +02001034static int __init mxcnd_probe(struct platform_device *pdev)
1035{
1036 struct nand_chip *this;
1037 struct mtd_info *mtd;
1038 struct mxc_nand_platform_data *pdata = pdev->dev.platform_data;
1039 struct mxc_nand_host *host;
1040 struct resource *res;
Dmitry Eremin-Solenikovd4ed8f12011-06-02 18:00:43 +04001041 int err = 0;
Sascha Hauer94671142009-10-05 12:14:21 +02001042 struct nand_ecclayout *oob_smallpage, *oob_largepage;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001043
1044 /* Allocate memory for MTD device structure and private data */
Sascha Hauerf8f96082009-06-04 17:12:26 +02001045 host = kzalloc(sizeof(struct mxc_nand_host) + NAND_MAX_PAGESIZE +
1046 NAND_MAX_OOBSIZE, GFP_KERNEL);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001047 if (!host)
1048 return -ENOMEM;
1049
Sascha Hauerf8f96082009-06-04 17:12:26 +02001050 host->data_buf = (uint8_t *)(host + 1);
Sascha Hauerf8f96082009-06-04 17:12:26 +02001051
Sascha Hauer34f6e152008-09-02 17:16:59 +02001052 host->dev = &pdev->dev;
1053 /* structures must be linked */
1054 this = &host->nand;
1055 mtd = &host->mtd;
1056 mtd->priv = this;
1057 mtd->owner = THIS_MODULE;
David Brownell87f39f02009-03-26 00:42:50 -07001058 mtd->dev.parent = &pdev->dev;
Sascha Hauer1fbff0a2009-10-21 16:06:27 +02001059 mtd->name = DRIVER_NAME;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001060
1061 /* 50 us command delay time */
1062 this->chip_delay = 5;
1063
1064 this->priv = host;
1065 this->dev_ready = mxc_nand_dev_ready;
1066 this->cmdfunc = mxc_nand_command;
1067 this->select_chip = mxc_nand_select_chip;
1068 this->read_byte = mxc_nand_read_byte;
1069 this->read_word = mxc_nand_read_word;
1070 this->write_buf = mxc_nand_write_buf;
1071 this->read_buf = mxc_nand_read_buf;
1072 this->verify_buf = mxc_nand_verify_buf;
1073
Sascha Hauere65fb002009-02-16 14:29:10 +01001074 host->clk = clk_get(&pdev->dev, "nfc");
Vladimir Barinov8541c112009-04-23 15:47:22 +04001075 if (IS_ERR(host->clk)) {
1076 err = PTR_ERR(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001077 goto eclk;
Vladimir Barinov8541c112009-04-23 15:47:22 +04001078 }
Sascha Hauer34f6e152008-09-02 17:16:59 +02001079
1080 clk_enable(host->clk);
1081 host->clk_act = 1;
1082
1083 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1084 if (!res) {
1085 err = -ENODEV;
1086 goto eres;
1087 }
1088
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001089 host->base = ioremap(res->start, resource_size(res));
1090 if (!host->base) {
Vladimir Barinov8541c112009-04-23 15:47:22 +04001091 err = -ENOMEM;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001092 goto eres;
1093 }
1094
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001095 host->main_area0 = host->base;
Sascha Hauer94671142009-10-05 12:14:21 +02001096
Sascha Hauer5f973042010-08-06 15:53:06 +02001097 if (nfc_is_v1() || nfc_is_v21()) {
1098 host->preset = preset_v1_v2;
1099 host->send_cmd = send_cmd_v1_v2;
1100 host->send_addr = send_addr_v1_v2;
1101 host->send_page = send_page_v1_v2;
1102 host->send_read_id = send_read_id_v1_v2;
1103 host->get_dev_status = get_dev_status_v1_v2;
Sascha Hauer7aaf28a2010-08-06 15:53:07 +02001104 host->check_int = check_int_v1_v2;
Sascha Hauer63f14742010-10-18 10:16:26 +02001105 if (cpu_is_mx21())
1106 host->irq_control = irq_control_mx21;
1107 else
1108 host->irq_control = irq_control_v1_v2;
Sascha Hauer5f973042010-08-06 15:53:06 +02001109 }
Sascha Hauer94671142009-10-05 12:14:21 +02001110
1111 if (nfc_is_v21()) {
Sascha Hauer938cf992010-08-06 15:53:04 +02001112 host->regs = host->base + 0x1e00;
Sascha Hauer94671142009-10-05 12:14:21 +02001113 host->spare0 = host->base + 0x1000;
1114 host->spare_len = 64;
1115 oob_smallpage = &nandv2_hw_eccoob_smallpage;
1116 oob_largepage = &nandv2_hw_eccoob_largepage;
Ivo Claryssed4840182010-04-08 16:14:44 +02001117 this->ecc.bytes = 9;
Sascha Hauer94671142009-10-05 12:14:21 +02001118 } else if (nfc_is_v1()) {
Sascha Hauer938cf992010-08-06 15:53:04 +02001119 host->regs = host->base + 0xe00;
Sascha Hauer94671142009-10-05 12:14:21 +02001120 host->spare0 = host->base + 0x800;
1121 host->spare_len = 16;
1122 oob_smallpage = &nandv1_hw_eccoob_smallpage;
1123 oob_largepage = &nandv1_hw_eccoob_largepage;
Sascha Hauer94671142009-10-05 12:14:21 +02001124 this->ecc.bytes = 3;
Sascha Hauer71ec5152010-08-06 15:53:11 +02001125 host->eccsize = 1;
1126 } else if (nfc_is_v3_2()) {
1127 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1128 if (!res) {
1129 err = -ENODEV;
1130 goto eirq;
1131 }
1132 host->regs_ip = ioremap(res->start, resource_size(res));
1133 if (!host->regs_ip) {
1134 err = -ENOMEM;
1135 goto eirq;
1136 }
1137 host->regs_axi = host->base + 0x1e00;
1138 host->spare0 = host->base + 0x1000;
1139 host->spare_len = 64;
1140 host->preset = preset_v3;
1141 host->send_cmd = send_cmd_v3;
1142 host->send_addr = send_addr_v3;
1143 host->send_page = send_page_v3;
1144 host->send_read_id = send_read_id_v3;
1145 host->check_int = check_int_v3;
1146 host->get_dev_status = get_dev_status_v3;
Sascha Hauer63f14742010-10-18 10:16:26 +02001147 host->irq_control = irq_control_v3;
Sascha Hauer71ec5152010-08-06 15:53:11 +02001148 oob_smallpage = &nandv2_hw_eccoob_smallpage;
1149 oob_largepage = &nandv2_hw_eccoob_largepage;
Sascha Hauer94671142009-10-05 12:14:21 +02001150 } else
1151 BUG();
Sascha Hauer34f6e152008-09-02 17:16:59 +02001152
Sascha Hauer13e1add2009-10-21 10:39:05 +02001153 this->ecc.size = 512;
Sascha Hauer94671142009-10-05 12:14:21 +02001154 this->ecc.layout = oob_smallpage;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001155
1156 if (pdata->hw_ecc) {
1157 this->ecc.calculate = mxc_nand_calculate_ecc;
1158 this->ecc.hwctl = mxc_nand_enable_hwecc;
Sascha Hauer94f77e52010-08-06 15:53:09 +02001159 if (nfc_is_v1())
1160 this->ecc.correct = mxc_nand_correct_data_v1;
1161 else
1162 this->ecc.correct = mxc_nand_correct_data_v2_v3;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001163 this->ecc.mode = NAND_ECC_HW;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001164 } else {
1165 this->ecc.mode = NAND_ECC_SOFT;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001166 }
1167
Sascha Hauer34f6e152008-09-02 17:16:59 +02001168 /* NAND bus width determines access funtions used by upper layer */
Sascha Hauer13e1add2009-10-21 10:39:05 +02001169 if (pdata->width == 2)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001170 this->options |= NAND_BUSWIDTH_16;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001171
Sascha Hauerf1372052009-10-21 14:25:27 +02001172 if (pdata->flash_bbt) {
1173 this->bbt_td = &bbt_main_descr;
1174 this->bbt_md = &bbt_mirror_descr;
1175 /* update flash based bbt */
Brian Norrisbb9ebd42011-05-31 16:31:23 -07001176 this->bbt_options |= NAND_BBT_USE_FLASH;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001177 }
1178
Sascha Hauer63f14742010-10-18 10:16:26 +02001179 init_completion(&host->op_completion);
Ivo Claryssed4840182010-04-08 16:14:44 +02001180
1181 host->irq = platform_get_irq(pdev, 0);
1182
Sascha Hauer63f14742010-10-18 10:16:26 +02001183 /*
1184 * mask the interrupt. For i.MX21 explicitely call
1185 * irq_control_v1_v2 to use the mask bit. We can't call
1186 * disable_irq_nosync() for an interrupt we do not own yet.
1187 */
1188 if (cpu_is_mx21())
1189 irq_control_v1_v2(host, 0);
1190 else
1191 host->irq_control(host, 0);
1192
Ivo Claryssea47bfd22010-04-08 16:16:51 +02001193 err = request_irq(host->irq, mxc_nfc_irq, IRQF_DISABLED, DRIVER_NAME, host);
Ivo Claryssed4840182010-04-08 16:14:44 +02001194 if (err)
1195 goto eirq;
1196
Sascha Hauer63f14742010-10-18 10:16:26 +02001197 host->irq_control(host, 0);
1198
1199 /*
1200 * Now that the interrupt is disabled make sure the interrupt
1201 * mask bit is cleared on i.MX21. Otherwise we can't read
1202 * the interrupt status bit on this machine.
1203 */
1204 if (cpu_is_mx21())
1205 irq_control_v1_v2(host, 1);
1206
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001207 /* first scan to find the device and get the page size */
Baruch Siachd178e3e2011-03-14 09:01:56 +02001208 if (nand_scan_ident(mtd, nfc_is_v21() ? 4 : 1, NULL)) {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001209 err = -ENXIO;
1210 goto escan;
1211 }
Sascha Hauer34f6e152008-09-02 17:16:59 +02001212
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001213 /* Call preset again, with correct writesize this time */
1214 host->preset(mtd);
1215
Sascha Hauer2d69c7f2009-10-05 11:24:02 +02001216 if (mtd->writesize == 2048)
Sascha Hauer94671142009-10-05 12:14:21 +02001217 this->ecc.layout = oob_largepage;
Baruch Siach2c1c5f12011-03-09 16:12:20 +02001218 if (nfc_is_v21() && mtd->writesize == 4096)
1219 this->ecc.layout = &nandv2_hw_eccoob_4k;
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001220
Mike Dunn6a918ba2012-03-11 14:21:11 -07001221 if (this->ecc.mode == NAND_ECC_HW) {
1222 if (nfc_is_v1())
1223 this->ecc.strength = 1;
1224 else
1225 this->ecc.strength = (host->eccsize == 4) ? 4 : 8;
1226 }
1227
Sascha Hauer1e98ce82012-05-25 16:22:42 +02001228 /* second phase scan */
1229 if (nand_scan_tail(mtd)) {
1230 err = -ENXIO;
1231 goto escan;
1232 }
1233
Sascha Hauer34f6e152008-09-02 17:16:59 +02001234 /* Register the partitions */
Artem Bityutskiy42d7fbe2012-03-09 19:24:26 +02001235 mtd_device_parse_register(mtd, part_probes, NULL, pdata->parts,
1236 pdata->nr_parts);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001237
1238 platform_set_drvdata(pdev, host);
1239
1240 return 0;
1241
1242escan:
Magnus Liljab258fd82009-05-08 21:57:47 +02001243 free_irq(host->irq, host);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001244eirq:
Sascha Hauer71ec5152010-08-06 15:53:11 +02001245 if (host->regs_ip)
1246 iounmap(host->regs_ip);
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001247 iounmap(host->base);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001248eres:
1249 clk_put(host->clk);
1250eclk:
1251 kfree(host);
1252
1253 return err;
1254}
1255
Uwe Kleine-König51eeb872009-12-07 09:44:05 +00001256static int __devexit mxcnd_remove(struct platform_device *pdev)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001257{
1258 struct mxc_nand_host *host = platform_get_drvdata(pdev);
1259
1260 clk_put(host->clk);
1261
1262 platform_set_drvdata(pdev, NULL);
1263
1264 nand_release(&host->mtd);
Magnus Liljab258fd82009-05-08 21:57:47 +02001265 free_irq(host->irq, host);
Sascha Hauer71ec5152010-08-06 15:53:11 +02001266 if (host->regs_ip)
1267 iounmap(host->regs_ip);
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001268 iounmap(host->base);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001269 kfree(host);
1270
1271 return 0;
1272}
1273
Sascha Hauer34f6e152008-09-02 17:16:59 +02001274static struct platform_driver mxcnd_driver = {
1275 .driver = {
1276 .name = DRIVER_NAME,
Eric Bénard04dd0d32010-06-17 20:59:04 +02001277 },
Uwe Kleine-Königdaa0f152009-11-24 22:07:08 +01001278 .remove = __devexit_p(mxcnd_remove),
Sascha Hauer34f6e152008-09-02 17:16:59 +02001279};
1280
1281static int __init mxc_nd_init(void)
1282{
Vladimir Barinov8541c112009-04-23 15:47:22 +04001283 return platform_driver_probe(&mxcnd_driver, mxcnd_probe);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001284}
1285
1286static void __exit mxc_nd_cleanup(void)
1287{
1288 /* Unregister the device structure */
1289 platform_driver_unregister(&mxcnd_driver);
1290}
1291
1292module_init(mxc_nd_init);
1293module_exit(mxc_nd_cleanup);
1294
1295MODULE_AUTHOR("Freescale Semiconductor, Inc.");
1296MODULE_DESCRIPTION("MXC NAND MTD driver");
1297MODULE_LICENSE("GPL");