blob: a8d03ab5ea2eedebee924a33c280805024c14951 [file] [log] [blame]
Mark Brown6d4baf02011-09-20 15:44:21 +01001/*
2 * wm5100.c -- WM5100 ALSA SoC Audio driver
3 *
4 * Copyright 2011 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/pm.h>
18#include <linux/gcd.h>
19#include <linux/gpio.h>
20#include <linux/i2c.h>
Mark Brown62c1c402012-01-26 17:28:49 +000021#include <linux/pm_runtime.h>
Mark Brown6d4baf02011-09-20 15:44:21 +010022#include <linux/regulator/consumer.h>
23#include <linux/regulator/fixed.h>
24#include <linux/slab.h>
25#include <sound/core.h>
26#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brownba896ed2011-09-27 17:39:50 +010029#include <sound/jack.h>
Mark Brown6d4baf02011-09-20 15:44:21 +010030#include <sound/initval.h>
31#include <sound/tlv.h>
32#include <sound/wm5100.h>
33
34#include "wm5100.h"
35
36#define WM5100_NUM_CORE_SUPPLIES 2
37static const char *wm5100_core_supply_names[WM5100_NUM_CORE_SUPPLIES] = {
38 "DBVDD1",
39 "LDOVDD", /* If DCVDD is supplied externally specify as LDOVDD */
40};
41
42#define WM5100_AIFS 3
43#define WM5100_SYNC_SRS 3
44
45struct wm5100_fll {
46 int fref;
47 int fout;
48 int src;
49 struct completion lock;
50};
51
52/* codec private data */
53struct wm5100_priv {
Mark Brown46c1a872012-01-18 14:53:08 +000054 struct device *dev;
Mark Brownbd132ec2011-10-23 11:10:45 +010055 struct regmap *regmap;
Mark Brown6d4baf02011-09-20 15:44:21 +010056 struct snd_soc_codec *codec;
57
58 struct regulator_bulk_data core_supplies[WM5100_NUM_CORE_SUPPLIES];
Mark Brown6d4baf02011-09-20 15:44:21 +010059
60 int rev;
61
62 int sysclk;
63 int asyncclk;
64
65 bool aif_async[WM5100_AIFS];
66 bool aif_symmetric[WM5100_AIFS];
67 int sr_ref[WM5100_SYNC_SRS];
68
69 bool out_ena[2];
70
Mark Brownba896ed2011-09-27 17:39:50 +010071 struct snd_soc_jack *jack;
72 bool jack_detecting;
73 bool jack_mic;
74 int jack_mode;
Mark Brown2633f732012-01-26 17:43:09 +000075 int jack_flips;
Mark Brownba896ed2011-09-27 17:39:50 +010076
Mark Brown6d4baf02011-09-20 15:44:21 +010077 struct wm5100_fll fll[2];
78
79 struct wm5100_pdata pdata;
80
81#ifdef CONFIG_GPIOLIB
82 struct gpio_chip gpio_chip;
83#endif
84};
85
86static int wm5100_sr_code[] = {
87 0,
88 12000,
89 24000,
90 48000,
91 96000,
92 192000,
93 384000,
94 768000,
95 0,
96 11025,
97 22050,
98 44100,
99 88200,
100 176400,
101 352800,
102 705600,
103 4000,
104 8000,
105 16000,
106 32000,
107 64000,
108 128000,
109 256000,
110 512000,
111};
112
113static int wm5100_sr_regs[WM5100_SYNC_SRS] = {
114 WM5100_CLOCKING_4,
115 WM5100_CLOCKING_5,
116 WM5100_CLOCKING_6,
117};
118
119static int wm5100_alloc_sr(struct snd_soc_codec *codec, int rate)
120{
121 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
122 int sr_code, sr_free, i;
123
124 for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
125 if (wm5100_sr_code[i] == rate)
126 break;
127 if (i == ARRAY_SIZE(wm5100_sr_code)) {
128 dev_err(codec->dev, "Unsupported sample rate: %dHz\n", rate);
129 return -EINVAL;
130 }
131 sr_code = i;
132
133 if ((wm5100->sysclk % rate) == 0) {
134 /* Is this rate already in use? */
135 sr_free = -1;
136 for (i = 0; i < ARRAY_SIZE(wm5100_sr_regs); i++) {
137 if (!wm5100->sr_ref[i] && sr_free == -1) {
138 sr_free = i;
139 continue;
140 }
141 if ((snd_soc_read(codec, wm5100_sr_regs[i]) &
142 WM5100_SAMPLE_RATE_1_MASK) == sr_code)
143 break;
144 }
145
146 if (i < ARRAY_SIZE(wm5100_sr_regs)) {
147 wm5100->sr_ref[i]++;
148 dev_dbg(codec->dev, "SR %dHz, slot %d, ref %d\n",
149 rate, i, wm5100->sr_ref[i]);
150 return i;
151 }
152
153 if (sr_free == -1) {
154 dev_err(codec->dev, "All SR slots already in use\n");
155 return -EBUSY;
156 }
157
158 dev_dbg(codec->dev, "Allocating SR slot %d for %dHz\n",
159 sr_free, rate);
160 wm5100->sr_ref[sr_free]++;
161 snd_soc_update_bits(codec, wm5100_sr_regs[sr_free],
162 WM5100_SAMPLE_RATE_1_MASK,
163 sr_code);
164
165 return sr_free;
166
167 } else {
168 dev_err(codec->dev,
169 "SR %dHz incompatible with %dHz SYSCLK and %dHz ASYNCCLK\n",
170 rate, wm5100->sysclk, wm5100->asyncclk);
171 return -EINVAL;
172 }
173}
174
175static void wm5100_free_sr(struct snd_soc_codec *codec, int rate)
176{
177 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
178 int i, sr_code;
179
180 for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
181 if (wm5100_sr_code[i] == rate)
182 break;
183 if (i == ARRAY_SIZE(wm5100_sr_code)) {
184 dev_err(codec->dev, "Unsupported sample rate: %dHz\n", rate);
185 return;
186 }
187 sr_code = wm5100_sr_code[i];
188
189 for (i = 0; i < ARRAY_SIZE(wm5100_sr_regs); i++) {
190 if (!wm5100->sr_ref[i])
191 continue;
192
193 if ((snd_soc_read(codec, wm5100_sr_regs[i]) &
194 WM5100_SAMPLE_RATE_1_MASK) == sr_code)
195 break;
196 }
197 if (i < ARRAY_SIZE(wm5100_sr_regs)) {
198 wm5100->sr_ref[i]--;
199 dev_dbg(codec->dev, "Dereference SR %dHz, count now %d\n",
200 rate, wm5100->sr_ref[i]);
201 } else {
202 dev_warn(codec->dev, "Freeing unreferenced sample rate %dHz\n",
203 rate);
204 }
205}
206
Mark Brown588ac5e2011-11-09 16:12:04 +0000207static int wm5100_reset(struct wm5100_priv *wm5100)
Mark Brown6d4baf02011-09-20 15:44:21 +0100208{
Mark Brown6d4baf02011-09-20 15:44:21 +0100209 if (wm5100->pdata.reset) {
210 gpio_set_value_cansleep(wm5100->pdata.reset, 0);
211 gpio_set_value_cansleep(wm5100->pdata.reset, 1);
212
213 return 0;
214 } else {
Mark Brown588ac5e2011-11-09 16:12:04 +0000215 return regmap_write(wm5100->regmap, WM5100_SOFTWARE_RESET, 0);
Mark Brown6d4baf02011-09-20 15:44:21 +0100216 }
217}
218
219static DECLARE_TLV_DB_SCALE(in_tlv, -6300, 100, 0);
220static DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
221static DECLARE_TLV_DB_SCALE(mixer_tlv, -3200, 100, 0);
222static DECLARE_TLV_DB_SCALE(out_tlv, -6400, 100, 0);
223static DECLARE_TLV_DB_SCALE(digital_tlv, -6400, 50, 0);
224
225static const char *wm5100_mixer_texts[] = {
226 "None",
227 "Tone Generator 1",
228 "Tone Generator 2",
229 "AEC loopback",
230 "IN1L",
231 "IN1R",
232 "IN2L",
233 "IN2R",
234 "IN3L",
235 "IN3R",
236 "IN4L",
237 "IN4R",
238 "AIF1RX1",
239 "AIF1RX2",
240 "AIF1RX3",
241 "AIF1RX4",
242 "AIF1RX5",
243 "AIF1RX6",
244 "AIF1RX7",
245 "AIF1RX8",
246 "AIF2RX1",
247 "AIF2RX2",
248 "AIF3RX1",
249 "AIF3RX2",
250 "EQ1",
251 "EQ2",
252 "EQ3",
253 "EQ4",
254 "DRC1L",
255 "DRC1R",
256 "LHPF1",
257 "LHPF2",
258 "LHPF3",
259 "LHPF4",
260 "DSP1.1",
261 "DSP1.2",
262 "DSP1.3",
263 "DSP1.4",
264 "DSP1.5",
265 "DSP1.6",
266 "DSP2.1",
267 "DSP2.2",
268 "DSP2.3",
269 "DSP2.4",
270 "DSP2.5",
271 "DSP2.6",
272 "DSP3.1",
273 "DSP3.2",
274 "DSP3.3",
275 "DSP3.4",
276 "DSP3.5",
277 "DSP3.6",
278 "ASRC1L",
279 "ASRC1R",
280 "ASRC2L",
281 "ASRC2R",
282 "ISRC1INT1",
283 "ISRC1INT2",
284 "ISRC1INT3",
285 "ISRC1INT4",
286 "ISRC2INT1",
287 "ISRC2INT2",
288 "ISRC2INT3",
289 "ISRC2INT4",
290 "ISRC1DEC1",
291 "ISRC1DEC2",
292 "ISRC1DEC3",
293 "ISRC1DEC4",
294 "ISRC2DEC1",
295 "ISRC2DEC2",
296 "ISRC2DEC3",
297 "ISRC2DEC4",
298};
299
300static int wm5100_mixer_values[] = {
301 0x00,
302 0x04, /* Tone */
303 0x05,
304 0x08, /* AEC */
305 0x10, /* Input */
306 0x11,
307 0x12,
308 0x13,
309 0x14,
310 0x15,
311 0x16,
312 0x17,
313 0x20, /* AIF */
314 0x21,
315 0x22,
316 0x23,
317 0x24,
318 0x25,
319 0x26,
320 0x27,
321 0x28,
322 0x29,
323 0x30, /* AIF3 - check */
324 0x31,
325 0x50, /* EQ */
326 0x51,
327 0x52,
328 0x53,
329 0x54,
330 0x58, /* DRC */
331 0x59,
332 0x60, /* LHPF1 */
333 0x61, /* LHPF2 */
334 0x62, /* LHPF3 */
335 0x63, /* LHPF4 */
336 0x68, /* DSP1 */
337 0x69,
338 0x6a,
339 0x6b,
340 0x6c,
341 0x6d,
342 0x70, /* DSP2 */
343 0x71,
344 0x72,
345 0x73,
346 0x74,
347 0x75,
348 0x78, /* DSP3 */
349 0x79,
350 0x7a,
351 0x7b,
352 0x7c,
353 0x7d,
354 0x90, /* ASRC1 */
355 0x91,
356 0x92, /* ASRC2 */
357 0x93,
358 0xa0, /* ISRC1DEC1 */
359 0xa1,
360 0xa2,
361 0xa3,
362 0xa4, /* ISRC1INT1 */
363 0xa5,
364 0xa6,
365 0xa7,
366 0xa8, /* ISRC2DEC1 */
367 0xa9,
368 0xaa,
369 0xab,
370 0xac, /* ISRC2INT1 */
371 0xad,
372 0xae,
373 0xaf,
374};
375
376#define WM5100_MIXER_CONTROLS(name, base) \
377 SOC_SINGLE_TLV(name " Input 1 Volume", base + 1 , \
378 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
379 SOC_SINGLE_TLV(name " Input 2 Volume", base + 3 , \
380 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
381 SOC_SINGLE_TLV(name " Input 3 Volume", base + 5 , \
382 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
383 SOC_SINGLE_TLV(name " Input 4 Volume", base + 7 , \
384 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv)
385
386#define WM5100_MUX_ENUM_DECL(name, reg) \
387 SOC_VALUE_ENUM_SINGLE_DECL(name, reg, 0, 0xff, \
388 wm5100_mixer_texts, wm5100_mixer_values)
389
390#define WM5100_MUX_CTL_DECL(name) \
391 const struct snd_kcontrol_new name##_mux = \
392 SOC_DAPM_VALUE_ENUM("Route", name##_enum)
393
394#define WM5100_MIXER_ENUMS(name, base_reg) \
395 static WM5100_MUX_ENUM_DECL(name##_in1_enum, base_reg); \
396 static WM5100_MUX_ENUM_DECL(name##_in2_enum, base_reg + 2); \
397 static WM5100_MUX_ENUM_DECL(name##_in3_enum, base_reg + 4); \
398 static WM5100_MUX_ENUM_DECL(name##_in4_enum, base_reg + 6); \
399 static WM5100_MUX_CTL_DECL(name##_in1); \
400 static WM5100_MUX_CTL_DECL(name##_in2); \
401 static WM5100_MUX_CTL_DECL(name##_in3); \
402 static WM5100_MUX_CTL_DECL(name##_in4)
403
404WM5100_MIXER_ENUMS(HPOUT1L, WM5100_OUT1LMIX_INPUT_1_SOURCE);
405WM5100_MIXER_ENUMS(HPOUT1R, WM5100_OUT1RMIX_INPUT_1_SOURCE);
406WM5100_MIXER_ENUMS(HPOUT2L, WM5100_OUT2LMIX_INPUT_1_SOURCE);
407WM5100_MIXER_ENUMS(HPOUT2R, WM5100_OUT2RMIX_INPUT_1_SOURCE);
408WM5100_MIXER_ENUMS(HPOUT3L, WM5100_OUT3LMIX_INPUT_1_SOURCE);
409WM5100_MIXER_ENUMS(HPOUT3R, WM5100_OUT3RMIX_INPUT_1_SOURCE);
410
411WM5100_MIXER_ENUMS(SPKOUTL, WM5100_OUT4LMIX_INPUT_1_SOURCE);
412WM5100_MIXER_ENUMS(SPKOUTR, WM5100_OUT4RMIX_INPUT_1_SOURCE);
413WM5100_MIXER_ENUMS(SPKDAT1L, WM5100_OUT5LMIX_INPUT_1_SOURCE);
414WM5100_MIXER_ENUMS(SPKDAT1R, WM5100_OUT5RMIX_INPUT_1_SOURCE);
415WM5100_MIXER_ENUMS(SPKDAT2L, WM5100_OUT6LMIX_INPUT_1_SOURCE);
416WM5100_MIXER_ENUMS(SPKDAT2R, WM5100_OUT6RMIX_INPUT_1_SOURCE);
417
418WM5100_MIXER_ENUMS(PWM1, WM5100_PWM1MIX_INPUT_1_SOURCE);
419WM5100_MIXER_ENUMS(PWM2, WM5100_PWM1MIX_INPUT_1_SOURCE);
420
421WM5100_MIXER_ENUMS(AIF1TX1, WM5100_AIF1TX1MIX_INPUT_1_SOURCE);
422WM5100_MIXER_ENUMS(AIF1TX2, WM5100_AIF1TX2MIX_INPUT_1_SOURCE);
423WM5100_MIXER_ENUMS(AIF1TX3, WM5100_AIF1TX3MIX_INPUT_1_SOURCE);
424WM5100_MIXER_ENUMS(AIF1TX4, WM5100_AIF1TX4MIX_INPUT_1_SOURCE);
425WM5100_MIXER_ENUMS(AIF1TX5, WM5100_AIF1TX5MIX_INPUT_1_SOURCE);
426WM5100_MIXER_ENUMS(AIF1TX6, WM5100_AIF1TX6MIX_INPUT_1_SOURCE);
427WM5100_MIXER_ENUMS(AIF1TX7, WM5100_AIF1TX7MIX_INPUT_1_SOURCE);
428WM5100_MIXER_ENUMS(AIF1TX8, WM5100_AIF1TX8MIX_INPUT_1_SOURCE);
429
430WM5100_MIXER_ENUMS(AIF2TX1, WM5100_AIF2TX1MIX_INPUT_1_SOURCE);
431WM5100_MIXER_ENUMS(AIF2TX2, WM5100_AIF2TX2MIX_INPUT_1_SOURCE);
432
433WM5100_MIXER_ENUMS(AIF3TX1, WM5100_AIF1TX1MIX_INPUT_1_SOURCE);
434WM5100_MIXER_ENUMS(AIF3TX2, WM5100_AIF1TX2MIX_INPUT_1_SOURCE);
435
436WM5100_MIXER_ENUMS(EQ1, WM5100_EQ1MIX_INPUT_1_SOURCE);
437WM5100_MIXER_ENUMS(EQ2, WM5100_EQ2MIX_INPUT_1_SOURCE);
438WM5100_MIXER_ENUMS(EQ3, WM5100_EQ3MIX_INPUT_1_SOURCE);
439WM5100_MIXER_ENUMS(EQ4, WM5100_EQ4MIX_INPUT_1_SOURCE);
440
441WM5100_MIXER_ENUMS(DRC1L, WM5100_DRC1LMIX_INPUT_1_SOURCE);
442WM5100_MIXER_ENUMS(DRC1R, WM5100_DRC1RMIX_INPUT_1_SOURCE);
443
444WM5100_MIXER_ENUMS(LHPF1, WM5100_HPLP1MIX_INPUT_1_SOURCE);
445WM5100_MIXER_ENUMS(LHPF2, WM5100_HPLP2MIX_INPUT_1_SOURCE);
446WM5100_MIXER_ENUMS(LHPF3, WM5100_HPLP3MIX_INPUT_1_SOURCE);
447WM5100_MIXER_ENUMS(LHPF4, WM5100_HPLP4MIX_INPUT_1_SOURCE);
448
449#define WM5100_MUX(name, ctrl) \
450 SND_SOC_DAPM_VALUE_MUX(name, SND_SOC_NOPM, 0, 0, ctrl)
451
452#define WM5100_MIXER_WIDGETS(name, name_str) \
453 WM5100_MUX(name_str " Input 1", &name##_in1_mux), \
454 WM5100_MUX(name_str " Input 2", &name##_in2_mux), \
455 WM5100_MUX(name_str " Input 3", &name##_in3_mux), \
456 WM5100_MUX(name_str " Input 4", &name##_in4_mux), \
457 SND_SOC_DAPM_MIXER(name_str " Mixer", SND_SOC_NOPM, 0, 0, NULL, 0)
458
459#define WM5100_MIXER_INPUT_ROUTES(name) \
460 { name, "Tone Generator 1", "Tone Generator 1" }, \
461 { name, "Tone Generator 2", "Tone Generator 2" }, \
462 { name, "IN1L", "IN1L PGA" }, \
463 { name, "IN1R", "IN1R PGA" }, \
464 { name, "IN2L", "IN2L PGA" }, \
465 { name, "IN2R", "IN2R PGA" }, \
466 { name, "IN3L", "IN3L PGA" }, \
467 { name, "IN3R", "IN3R PGA" }, \
468 { name, "IN4L", "IN4L PGA" }, \
469 { name, "IN4R", "IN4R PGA" }, \
470 { name, "AIF1RX1", "AIF1RX1" }, \
471 { name, "AIF1RX2", "AIF1RX2" }, \
472 { name, "AIF1RX3", "AIF1RX3" }, \
473 { name, "AIF1RX4", "AIF1RX4" }, \
474 { name, "AIF1RX5", "AIF1RX5" }, \
475 { name, "AIF1RX6", "AIF1RX6" }, \
476 { name, "AIF1RX7", "AIF1RX7" }, \
477 { name, "AIF1RX8", "AIF1RX8" }, \
478 { name, "AIF2RX1", "AIF2RX1" }, \
479 { name, "AIF2RX2", "AIF2RX2" }, \
480 { name, "AIF3RX1", "AIF3RX1" }, \
481 { name, "AIF3RX2", "AIF3RX2" }, \
482 { name, "EQ1", "EQ1" }, \
483 { name, "EQ2", "EQ2" }, \
484 { name, "EQ3", "EQ3" }, \
485 { name, "EQ4", "EQ4" }, \
486 { name, "DRC1L", "DRC1L" }, \
487 { name, "DRC1R", "DRC1R" }, \
488 { name, "LHPF1", "LHPF1" }, \
489 { name, "LHPF2", "LHPF2" }, \
490 { name, "LHPF3", "LHPF3" }, \
491 { name, "LHPF4", "LHPF4" }
492
493#define WM5100_MIXER_ROUTES(widget, name) \
494 { widget, NULL, name " Mixer" }, \
495 { name " Mixer", NULL, name " Input 1" }, \
496 { name " Mixer", NULL, name " Input 2" }, \
497 { name " Mixer", NULL, name " Input 3" }, \
498 { name " Mixer", NULL, name " Input 4" }, \
499 WM5100_MIXER_INPUT_ROUTES(name " Input 1"), \
500 WM5100_MIXER_INPUT_ROUTES(name " Input 2"), \
501 WM5100_MIXER_INPUT_ROUTES(name " Input 3"), \
502 WM5100_MIXER_INPUT_ROUTES(name " Input 4")
503
504static const char *wm5100_lhpf_mode_text[] = {
505 "Low-pass", "High-pass"
506};
507
508static const struct soc_enum wm5100_lhpf1_mode =
509 SOC_ENUM_SINGLE(WM5100_HPLPF1_1, WM5100_LHPF1_MODE_SHIFT, 2,
510 wm5100_lhpf_mode_text);
511
512static const struct soc_enum wm5100_lhpf2_mode =
513 SOC_ENUM_SINGLE(WM5100_HPLPF2_1, WM5100_LHPF2_MODE_SHIFT, 2,
514 wm5100_lhpf_mode_text);
515
516static const struct soc_enum wm5100_lhpf3_mode =
517 SOC_ENUM_SINGLE(WM5100_HPLPF3_1, WM5100_LHPF3_MODE_SHIFT, 2,
518 wm5100_lhpf_mode_text);
519
520static const struct soc_enum wm5100_lhpf4_mode =
521 SOC_ENUM_SINGLE(WM5100_HPLPF4_1, WM5100_LHPF4_MODE_SHIFT, 2,
522 wm5100_lhpf_mode_text);
523
524static const struct snd_kcontrol_new wm5100_snd_controls[] = {
525SOC_SINGLE("IN1 High Performance Switch", WM5100_IN1L_CONTROL,
526 WM5100_IN1_OSR_SHIFT, 1, 0),
527SOC_SINGLE("IN2 High Performance Switch", WM5100_IN2L_CONTROL,
528 WM5100_IN2_OSR_SHIFT, 1, 0),
529SOC_SINGLE("IN3 High Performance Switch", WM5100_IN3L_CONTROL,
530 WM5100_IN3_OSR_SHIFT, 1, 0),
531SOC_SINGLE("IN4 High Performance Switch", WM5100_IN4L_CONTROL,
532 WM5100_IN4_OSR_SHIFT, 1, 0),
533
534/* Only applicable for analogue inputs */
535SOC_DOUBLE_R_TLV("IN1 Volume", WM5100_IN1L_CONTROL, WM5100_IN1R_CONTROL,
536 WM5100_IN1L_PGA_VOL_SHIFT, 94, 0, in_tlv),
537SOC_DOUBLE_R_TLV("IN2 Volume", WM5100_IN2L_CONTROL, WM5100_IN2R_CONTROL,
538 WM5100_IN2L_PGA_VOL_SHIFT, 94, 0, in_tlv),
539SOC_DOUBLE_R_TLV("IN3 Volume", WM5100_IN3L_CONTROL, WM5100_IN3R_CONTROL,
540 WM5100_IN3L_PGA_VOL_SHIFT, 94, 0, in_tlv),
541SOC_DOUBLE_R_TLV("IN4 Volume", WM5100_IN4L_CONTROL, WM5100_IN4R_CONTROL,
542 WM5100_IN4L_PGA_VOL_SHIFT, 94, 0, in_tlv),
543
544SOC_DOUBLE_R_TLV("IN1 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_1L,
545 WM5100_ADC_DIGITAL_VOLUME_1R, WM5100_IN1L_VOL_SHIFT, 191,
546 0, digital_tlv),
547SOC_DOUBLE_R_TLV("IN2 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_2L,
548 WM5100_ADC_DIGITAL_VOLUME_2R, WM5100_IN2L_VOL_SHIFT, 191,
549 0, digital_tlv),
550SOC_DOUBLE_R_TLV("IN3 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_3L,
551 WM5100_ADC_DIGITAL_VOLUME_3R, WM5100_IN3L_VOL_SHIFT, 191,
552 0, digital_tlv),
553SOC_DOUBLE_R_TLV("IN4 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_4L,
554 WM5100_ADC_DIGITAL_VOLUME_4R, WM5100_IN4L_VOL_SHIFT, 191,
555 0, digital_tlv),
556
557SOC_DOUBLE_R("IN1 Switch", WM5100_ADC_DIGITAL_VOLUME_1L,
558 WM5100_ADC_DIGITAL_VOLUME_1R, WM5100_IN1L_MUTE_SHIFT, 1, 1),
559SOC_DOUBLE_R("IN2 Switch", WM5100_ADC_DIGITAL_VOLUME_2L,
560 WM5100_ADC_DIGITAL_VOLUME_2R, WM5100_IN2L_MUTE_SHIFT, 1, 1),
561SOC_DOUBLE_R("IN3 Switch", WM5100_ADC_DIGITAL_VOLUME_3L,
562 WM5100_ADC_DIGITAL_VOLUME_3R, WM5100_IN3L_MUTE_SHIFT, 1, 1),
563SOC_DOUBLE_R("IN4 Switch", WM5100_ADC_DIGITAL_VOLUME_4L,
564 WM5100_ADC_DIGITAL_VOLUME_4R, WM5100_IN4L_MUTE_SHIFT, 1, 1),
565
566SOC_SINGLE("HPOUT1 High Performance Switch", WM5100_OUT_VOLUME_1L,
567 WM5100_OUT1_OSR_SHIFT, 1, 0),
568SOC_SINGLE("HPOUT2 High Performance Switch", WM5100_OUT_VOLUME_2L,
569 WM5100_OUT2_OSR_SHIFT, 1, 0),
570SOC_SINGLE("HPOUT3 High Performance Switch", WM5100_OUT_VOLUME_3L,
571 WM5100_OUT3_OSR_SHIFT, 1, 0),
572SOC_SINGLE("SPKOUT High Performance Switch", WM5100_OUT_VOLUME_4L,
573 WM5100_OUT4_OSR_SHIFT, 1, 0),
574SOC_SINGLE("SPKDAT1 High Performance Switch", WM5100_DAC_VOLUME_LIMIT_5L,
575 WM5100_OUT5_OSR_SHIFT, 1, 0),
576SOC_SINGLE("SPKDAT2 High Performance Switch", WM5100_DAC_VOLUME_LIMIT_6L,
577 WM5100_OUT6_OSR_SHIFT, 1, 0),
578
579SOC_DOUBLE_R_TLV("HPOUT1 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_1L,
580 WM5100_DAC_DIGITAL_VOLUME_1R, WM5100_OUT1L_VOL_SHIFT, 159, 0,
581 digital_tlv),
582SOC_DOUBLE_R_TLV("HPOUT2 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_2L,
583 WM5100_DAC_DIGITAL_VOLUME_2R, WM5100_OUT2L_VOL_SHIFT, 159, 0,
584 digital_tlv),
585SOC_DOUBLE_R_TLV("HPOUT3 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_3L,
586 WM5100_DAC_DIGITAL_VOLUME_3R, WM5100_OUT3L_VOL_SHIFT, 159, 0,
587 digital_tlv),
588SOC_DOUBLE_R_TLV("SPKOUT Digital Volume", WM5100_DAC_DIGITAL_VOLUME_4L,
589 WM5100_DAC_DIGITAL_VOLUME_4R, WM5100_OUT4L_VOL_SHIFT, 159, 0,
590 digital_tlv),
591SOC_DOUBLE_R_TLV("SPKDAT1 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_5L,
592 WM5100_DAC_DIGITAL_VOLUME_5R, WM5100_OUT5L_VOL_SHIFT, 159, 0,
593 digital_tlv),
594SOC_DOUBLE_R_TLV("SPKDAT2 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_6L,
595 WM5100_DAC_DIGITAL_VOLUME_6R, WM5100_OUT6L_VOL_SHIFT, 159, 0,
596 digital_tlv),
597
598SOC_DOUBLE_R("HPOUT1 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_1L,
599 WM5100_DAC_DIGITAL_VOLUME_1R, WM5100_OUT1L_MUTE_SHIFT, 1, 1),
600SOC_DOUBLE_R("HPOUT2 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_2L,
601 WM5100_DAC_DIGITAL_VOLUME_2R, WM5100_OUT2L_MUTE_SHIFT, 1, 1),
602SOC_DOUBLE_R("HPOUT3 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_3L,
603 WM5100_DAC_DIGITAL_VOLUME_3R, WM5100_OUT3L_MUTE_SHIFT, 1, 1),
604SOC_DOUBLE_R("SPKOUT Digital Switch", WM5100_DAC_DIGITAL_VOLUME_4L,
605 WM5100_DAC_DIGITAL_VOLUME_4R, WM5100_OUT4L_MUTE_SHIFT, 1, 1),
606SOC_DOUBLE_R("SPKDAT1 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_5L,
607 WM5100_DAC_DIGITAL_VOLUME_5R, WM5100_OUT5L_MUTE_SHIFT, 1, 1),
608SOC_DOUBLE_R("SPKDAT2 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_6L,
609 WM5100_DAC_DIGITAL_VOLUME_6R, WM5100_OUT6L_MUTE_SHIFT, 1, 1),
610
611/* FIXME: Only valid from -12dB to 0dB (52-64) */
612SOC_DOUBLE_R_TLV("HPOUT1 Volume", WM5100_OUT_VOLUME_1L, WM5100_OUT_VOLUME_1R,
613 WM5100_OUT1L_PGA_VOL_SHIFT, 64, 0, out_tlv),
614SOC_DOUBLE_R_TLV("HPOUT2 Volume", WM5100_OUT_VOLUME_2L, WM5100_OUT_VOLUME_2R,
615 WM5100_OUT2L_PGA_VOL_SHIFT, 64, 0, out_tlv),
616SOC_DOUBLE_R_TLV("HPOUT3 Volume", WM5100_OUT_VOLUME_3L, WM5100_OUT_VOLUME_3R,
617 WM5100_OUT2L_PGA_VOL_SHIFT, 64, 0, out_tlv),
618
619SOC_DOUBLE("SPKDAT1 Switch", WM5100_PDM_SPK1_CTRL_1, WM5100_SPK1L_MUTE_SHIFT,
620 WM5100_SPK1R_MUTE_SHIFT, 1, 1),
621SOC_DOUBLE("SPKDAT2 Switch", WM5100_PDM_SPK2_CTRL_1, WM5100_SPK2L_MUTE_SHIFT,
622 WM5100_SPK2R_MUTE_SHIFT, 1, 1),
623
624SOC_SINGLE_TLV("EQ1 Band 1 Volume", WM5100_EQ1_1, WM5100_EQ1_B1_GAIN_SHIFT,
625 24, 0, eq_tlv),
626SOC_SINGLE_TLV("EQ1 Band 2 Volume", WM5100_EQ1_1, WM5100_EQ1_B2_GAIN_SHIFT,
627 24, 0, eq_tlv),
628SOC_SINGLE_TLV("EQ1 Band 3 Volume", WM5100_EQ1_1, WM5100_EQ1_B3_GAIN_SHIFT,
629 24, 0, eq_tlv),
630SOC_SINGLE_TLV("EQ1 Band 4 Volume", WM5100_EQ1_2, WM5100_EQ1_B4_GAIN_SHIFT,
631 24, 0, eq_tlv),
632SOC_SINGLE_TLV("EQ1 Band 5 Volume", WM5100_EQ1_2, WM5100_EQ1_B5_GAIN_SHIFT,
633 24, 0, eq_tlv),
634
635SOC_SINGLE_TLV("EQ2 Band 1 Volume", WM5100_EQ2_1, WM5100_EQ2_B1_GAIN_SHIFT,
636 24, 0, eq_tlv),
637SOC_SINGLE_TLV("EQ2 Band 2 Volume", WM5100_EQ2_1, WM5100_EQ2_B2_GAIN_SHIFT,
638 24, 0, eq_tlv),
639SOC_SINGLE_TLV("EQ2 Band 3 Volume", WM5100_EQ2_1, WM5100_EQ2_B3_GAIN_SHIFT,
640 24, 0, eq_tlv),
641SOC_SINGLE_TLV("EQ2 Band 4 Volume", WM5100_EQ2_2, WM5100_EQ2_B4_GAIN_SHIFT,
642 24, 0, eq_tlv),
643SOC_SINGLE_TLV("EQ2 Band 5 Volume", WM5100_EQ2_2, WM5100_EQ2_B5_GAIN_SHIFT,
644 24, 0, eq_tlv),
645
646SOC_SINGLE_TLV("EQ3 Band 1 Volume", WM5100_EQ1_1, WM5100_EQ3_B1_GAIN_SHIFT,
647 24, 0, eq_tlv),
648SOC_SINGLE_TLV("EQ3 Band 2 Volume", WM5100_EQ3_1, WM5100_EQ3_B2_GAIN_SHIFT,
649 24, 0, eq_tlv),
650SOC_SINGLE_TLV("EQ3 Band 3 Volume", WM5100_EQ3_1, WM5100_EQ3_B3_GAIN_SHIFT,
651 24, 0, eq_tlv),
652SOC_SINGLE_TLV("EQ3 Band 4 Volume", WM5100_EQ3_2, WM5100_EQ3_B4_GAIN_SHIFT,
653 24, 0, eq_tlv),
654SOC_SINGLE_TLV("EQ3 Band 5 Volume", WM5100_EQ3_2, WM5100_EQ3_B5_GAIN_SHIFT,
655 24, 0, eq_tlv),
656
657SOC_SINGLE_TLV("EQ4 Band 1 Volume", WM5100_EQ4_1, WM5100_EQ4_B1_GAIN_SHIFT,
658 24, 0, eq_tlv),
659SOC_SINGLE_TLV("EQ4 Band 2 Volume", WM5100_EQ4_1, WM5100_EQ4_B2_GAIN_SHIFT,
660 24, 0, eq_tlv),
661SOC_SINGLE_TLV("EQ4 Band 3 Volume", WM5100_EQ4_1, WM5100_EQ4_B3_GAIN_SHIFT,
662 24, 0, eq_tlv),
663SOC_SINGLE_TLV("EQ4 Band 4 Volume", WM5100_EQ4_2, WM5100_EQ4_B4_GAIN_SHIFT,
664 24, 0, eq_tlv),
665SOC_SINGLE_TLV("EQ4 Band 5 Volume", WM5100_EQ4_2, WM5100_EQ4_B5_GAIN_SHIFT,
666 24, 0, eq_tlv),
667
668SOC_ENUM("LHPF1 Mode", wm5100_lhpf1_mode),
669SOC_ENUM("LHPF2 Mode", wm5100_lhpf2_mode),
670SOC_ENUM("LHPF3 Mode", wm5100_lhpf3_mode),
671SOC_ENUM("LHPF4 Mode", wm5100_lhpf4_mode),
672
673WM5100_MIXER_CONTROLS("HPOUT1L", WM5100_OUT1LMIX_INPUT_1_SOURCE),
674WM5100_MIXER_CONTROLS("HPOUT1R", WM5100_OUT1RMIX_INPUT_1_SOURCE),
675WM5100_MIXER_CONTROLS("HPOUT2L", WM5100_OUT2LMIX_INPUT_1_SOURCE),
676WM5100_MIXER_CONTROLS("HPOUT2R", WM5100_OUT2RMIX_INPUT_1_SOURCE),
677WM5100_MIXER_CONTROLS("HPOUT3L", WM5100_OUT3LMIX_INPUT_1_SOURCE),
678WM5100_MIXER_CONTROLS("HPOUT3R", WM5100_OUT3RMIX_INPUT_1_SOURCE),
679
680WM5100_MIXER_CONTROLS("SPKOUTL", WM5100_OUT4LMIX_INPUT_1_SOURCE),
681WM5100_MIXER_CONTROLS("SPKOUTR", WM5100_OUT4RMIX_INPUT_1_SOURCE),
682WM5100_MIXER_CONTROLS("SPKDAT1L", WM5100_OUT5LMIX_INPUT_1_SOURCE),
683WM5100_MIXER_CONTROLS("SPKDAT1R", WM5100_OUT5RMIX_INPUT_1_SOURCE),
684WM5100_MIXER_CONTROLS("SPKDAT2L", WM5100_OUT6LMIX_INPUT_1_SOURCE),
685WM5100_MIXER_CONTROLS("SPKDAT2R", WM5100_OUT6RMIX_INPUT_1_SOURCE),
686
687WM5100_MIXER_CONTROLS("PWM1", WM5100_PWM1MIX_INPUT_1_SOURCE),
688WM5100_MIXER_CONTROLS("PWM2", WM5100_PWM2MIX_INPUT_1_SOURCE),
689
690WM5100_MIXER_CONTROLS("AIF1TX1", WM5100_AIF1TX1MIX_INPUT_1_SOURCE),
691WM5100_MIXER_CONTROLS("AIF1TX2", WM5100_AIF1TX2MIX_INPUT_1_SOURCE),
692WM5100_MIXER_CONTROLS("AIF1TX3", WM5100_AIF1TX3MIX_INPUT_1_SOURCE),
693WM5100_MIXER_CONTROLS("AIF1TX4", WM5100_AIF1TX4MIX_INPUT_1_SOURCE),
694WM5100_MIXER_CONTROLS("AIF1TX5", WM5100_AIF1TX5MIX_INPUT_1_SOURCE),
695WM5100_MIXER_CONTROLS("AIF1TX6", WM5100_AIF1TX6MIX_INPUT_1_SOURCE),
696WM5100_MIXER_CONTROLS("AIF1TX7", WM5100_AIF1TX7MIX_INPUT_1_SOURCE),
697WM5100_MIXER_CONTROLS("AIF1TX8", WM5100_AIF1TX8MIX_INPUT_1_SOURCE),
698
699WM5100_MIXER_CONTROLS("AIF2TX1", WM5100_AIF2TX1MIX_INPUT_1_SOURCE),
700WM5100_MIXER_CONTROLS("AIF2TX2", WM5100_AIF2TX2MIX_INPUT_1_SOURCE),
701
702WM5100_MIXER_CONTROLS("AIF3TX1", WM5100_AIF3TX1MIX_INPUT_1_SOURCE),
703WM5100_MIXER_CONTROLS("AIF3TX2", WM5100_AIF3TX2MIX_INPUT_1_SOURCE),
704
705WM5100_MIXER_CONTROLS("EQ1", WM5100_EQ1MIX_INPUT_1_SOURCE),
706WM5100_MIXER_CONTROLS("EQ2", WM5100_EQ2MIX_INPUT_1_SOURCE),
707WM5100_MIXER_CONTROLS("EQ3", WM5100_EQ3MIX_INPUT_1_SOURCE),
708WM5100_MIXER_CONTROLS("EQ4", WM5100_EQ4MIX_INPUT_1_SOURCE),
709
710WM5100_MIXER_CONTROLS("DRC1L", WM5100_DRC1LMIX_INPUT_1_SOURCE),
711WM5100_MIXER_CONTROLS("DRC1R", WM5100_DRC1RMIX_INPUT_1_SOURCE),
Mark Browncdaaf302011-10-10 18:31:44 +0100712SND_SOC_BYTES_MASK("DRC", WM5100_DRC1_CTRL1, 5,
713 WM5100_DRCL_ENA | WM5100_DRCR_ENA),
Mark Brown6d4baf02011-09-20 15:44:21 +0100714
715WM5100_MIXER_CONTROLS("LHPF1", WM5100_HPLP1MIX_INPUT_1_SOURCE),
716WM5100_MIXER_CONTROLS("LHPF2", WM5100_HPLP2MIX_INPUT_1_SOURCE),
717WM5100_MIXER_CONTROLS("LHPF3", WM5100_HPLP3MIX_INPUT_1_SOURCE),
718WM5100_MIXER_CONTROLS("LHPF4", WM5100_HPLP4MIX_INPUT_1_SOURCE),
719};
720
721static void wm5100_seq_notifier(struct snd_soc_dapm_context *dapm,
722 enum snd_soc_dapm_type event, int subseq)
723{
724 struct snd_soc_codec *codec = container_of(dapm,
725 struct snd_soc_codec, dapm);
726 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
727 u16 val, expect, i;
728
729 /* Wait for the outputs to flag themselves as enabled */
730 if (wm5100->out_ena[0]) {
731 expect = snd_soc_read(codec, WM5100_CHANNEL_ENABLES_1);
732 for (i = 0; i < 200; i++) {
733 val = snd_soc_read(codec, WM5100_OUTPUT_STATUS_1);
734 if (val == expect) {
735 wm5100->out_ena[0] = false;
736 break;
737 }
738 }
739 if (i == 200) {
740 dev_err(codec->dev, "Timeout waiting for OUTPUT1 %x\n",
741 expect);
742 }
743 }
744
745 if (wm5100->out_ena[1]) {
746 expect = snd_soc_read(codec, WM5100_OUTPUT_ENABLES_2);
747 for (i = 0; i < 200; i++) {
748 val = snd_soc_read(codec, WM5100_OUTPUT_STATUS_2);
749 if (val == expect) {
750 wm5100->out_ena[1] = false;
751 break;
752 }
753 }
754 if (i == 200) {
755 dev_err(codec->dev, "Timeout waiting for OUTPUT2 %x\n",
756 expect);
757 }
758 }
759}
760
761static int wm5100_out_ev(struct snd_soc_dapm_widget *w,
762 struct snd_kcontrol *kcontrol,
763 int event)
764{
765 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(w->codec);
766
767 switch (w->reg) {
768 case WM5100_CHANNEL_ENABLES_1:
769 wm5100->out_ena[0] = true;
770 break;
771 case WM5100_OUTPUT_ENABLES_2:
772 wm5100->out_ena[0] = true;
773 break;
774 default:
775 break;
776 }
777
778 return 0;
779}
780
Mark Brown46c1a872012-01-18 14:53:08 +0000781static void wm5100_log_status3(struct wm5100_priv *wm5100, int val)
Mark Brown6d4baf02011-09-20 15:44:21 +0100782{
783 if (val & WM5100_SPK_SHUTDOWN_WARN_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000784 dev_crit(wm5100->dev, "Speaker shutdown warning\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100785 if (val & WM5100_SPK_SHUTDOWN_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000786 dev_crit(wm5100->dev, "Speaker shutdown\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100787 if (val & WM5100_CLKGEN_ERR_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000788 dev_crit(wm5100->dev, "SYSCLK underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100789 if (val & WM5100_CLKGEN_ERR_ASYNC_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000790 dev_crit(wm5100->dev, "ASYNCCLK underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100791}
792
Mark Brown46c1a872012-01-18 14:53:08 +0000793static void wm5100_log_status4(struct wm5100_priv *wm5100, int val)
Mark Brown6d4baf02011-09-20 15:44:21 +0100794{
795 if (val & WM5100_AIF3_ERR_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000796 dev_err(wm5100->dev, "AIF3 configuration error\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100797 if (val & WM5100_AIF2_ERR_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000798 dev_err(wm5100->dev, "AIF2 configuration error\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100799 if (val & WM5100_AIF1_ERR_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000800 dev_err(wm5100->dev, "AIF1 configuration error\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100801 if (val & WM5100_CTRLIF_ERR_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000802 dev_err(wm5100->dev, "Control interface error\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100803 if (val & WM5100_ISRC2_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000804 dev_err(wm5100->dev, "ISRC2 underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100805 if (val & WM5100_ISRC1_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000806 dev_err(wm5100->dev, "ISRC1 underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100807 if (val & WM5100_FX_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000808 dev_err(wm5100->dev, "FX underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100809 if (val & WM5100_AIF3_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000810 dev_err(wm5100->dev, "AIF3 underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100811 if (val & WM5100_AIF2_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000812 dev_err(wm5100->dev, "AIF2 underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100813 if (val & WM5100_AIF1_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000814 dev_err(wm5100->dev, "AIF1 underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100815 if (val & WM5100_ASRC_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000816 dev_err(wm5100->dev, "ASRC underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100817 if (val & WM5100_DAC_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000818 dev_err(wm5100->dev, "DAC underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100819 if (val & WM5100_ADC_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000820 dev_err(wm5100->dev, "ADC underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100821 if (val & WM5100_MIXER_UNDERCLOCKED_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +0000822 dev_err(wm5100->dev, "Mixer underclocked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +0100823}
824
825static int wm5100_post_ev(struct snd_soc_dapm_widget *w,
826 struct snd_kcontrol *kcontrol,
827 int event)
828{
829 struct snd_soc_codec *codec = w->codec;
Mark Brown46c1a872012-01-18 14:53:08 +0000830 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
Mark Brown6d4baf02011-09-20 15:44:21 +0100831 int ret;
832
833 ret = snd_soc_read(codec, WM5100_INTERRUPT_RAW_STATUS_3);
834 ret &= WM5100_SPK_SHUTDOWN_WARN_STS |
835 WM5100_SPK_SHUTDOWN_STS | WM5100_CLKGEN_ERR_STS |
836 WM5100_CLKGEN_ERR_ASYNC_STS;
Mark Brown46c1a872012-01-18 14:53:08 +0000837 wm5100_log_status3(wm5100, ret);
Mark Brown6d4baf02011-09-20 15:44:21 +0100838
839 ret = snd_soc_read(codec, WM5100_INTERRUPT_RAW_STATUS_4);
Mark Brown46c1a872012-01-18 14:53:08 +0000840 wm5100_log_status4(wm5100, ret);
Mark Brown6d4baf02011-09-20 15:44:21 +0100841
842 return 0;
843}
844
845static const struct snd_soc_dapm_widget wm5100_dapm_widgets[] = {
846SND_SOC_DAPM_SUPPLY("SYSCLK", WM5100_CLOCKING_3, WM5100_SYSCLK_ENA_SHIFT, 0,
847 NULL, 0),
848SND_SOC_DAPM_SUPPLY("ASYNCCLK", WM5100_CLOCKING_6, WM5100_ASYNC_CLK_ENA_SHIFT,
849 0, NULL, 0),
850
Mark Brown1cf73352012-01-21 22:10:24 +0000851SND_SOC_DAPM_REGULATOR_SUPPLY("CPVDD", 20),
852SND_SOC_DAPM_REGULATOR_SUPPLY("DBVDD2", 0),
853SND_SOC_DAPM_REGULATOR_SUPPLY("DBVDD3", 0),
854
Mark Brown6d4baf02011-09-20 15:44:21 +0100855SND_SOC_DAPM_SUPPLY("CP1", WM5100_HP_CHARGE_PUMP_1, WM5100_CP1_ENA_SHIFT, 0,
Mark Brown1cf73352012-01-21 22:10:24 +0000856 NULL, 0),
Mark Brown6d4baf02011-09-20 15:44:21 +0100857SND_SOC_DAPM_SUPPLY("CP2", WM5100_MIC_CHARGE_PUMP_1, WM5100_CP2_ENA_SHIFT, 0,
858 NULL, 0),
859SND_SOC_DAPM_SUPPLY("CP2 Active", WM5100_MIC_CHARGE_PUMP_1,
Mark Brown1cf73352012-01-21 22:10:24 +0000860 WM5100_CP2_BYPASS_SHIFT, 1, NULL, 0),
Mark Brown6d4baf02011-09-20 15:44:21 +0100861
862SND_SOC_DAPM_SUPPLY("MICBIAS1", WM5100_MIC_BIAS_CTRL_1, WM5100_MICB1_ENA_SHIFT,
863 0, NULL, 0),
864SND_SOC_DAPM_SUPPLY("MICBIAS2", WM5100_MIC_BIAS_CTRL_2, WM5100_MICB2_ENA_SHIFT,
865 0, NULL, 0),
866SND_SOC_DAPM_SUPPLY("MICBIAS3", WM5100_MIC_BIAS_CTRL_3, WM5100_MICB3_ENA_SHIFT,
867 0, NULL, 0),
868
869SND_SOC_DAPM_INPUT("IN1L"),
870SND_SOC_DAPM_INPUT("IN1R"),
871SND_SOC_DAPM_INPUT("IN2L"),
872SND_SOC_DAPM_INPUT("IN2R"),
873SND_SOC_DAPM_INPUT("IN3L"),
874SND_SOC_DAPM_INPUT("IN3R"),
875SND_SOC_DAPM_INPUT("IN4L"),
876SND_SOC_DAPM_INPUT("IN4R"),
Mark Browndea8e232011-11-27 16:24:05 +0000877SND_SOC_DAPM_SIGGEN("TONE"),
Mark Brown6d4baf02011-09-20 15:44:21 +0100878
879SND_SOC_DAPM_PGA_E("IN1L PGA", WM5100_INPUT_ENABLES, WM5100_IN1L_ENA_SHIFT, 0,
880 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
881SND_SOC_DAPM_PGA_E("IN1R PGA", WM5100_INPUT_ENABLES, WM5100_IN1R_ENA_SHIFT, 0,
882 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
883SND_SOC_DAPM_PGA_E("IN2L PGA", WM5100_INPUT_ENABLES, WM5100_IN2L_ENA_SHIFT, 0,
884 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
885SND_SOC_DAPM_PGA_E("IN2R PGA", WM5100_INPUT_ENABLES, WM5100_IN2R_ENA_SHIFT, 0,
886 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
887SND_SOC_DAPM_PGA_E("IN3L PGA", WM5100_INPUT_ENABLES, WM5100_IN3L_ENA_SHIFT, 0,
888 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
889SND_SOC_DAPM_PGA_E("IN3R PGA", WM5100_INPUT_ENABLES, WM5100_IN3R_ENA_SHIFT, 0,
890 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
891SND_SOC_DAPM_PGA_E("IN4L PGA", WM5100_INPUT_ENABLES, WM5100_IN4L_ENA_SHIFT, 0,
892 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
893SND_SOC_DAPM_PGA_E("IN4R PGA", WM5100_INPUT_ENABLES, WM5100_IN4R_ENA_SHIFT, 0,
894 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
895
896SND_SOC_DAPM_PGA("Tone Generator 1", WM5100_TONE_GENERATOR_1,
897 WM5100_TONE1_ENA_SHIFT, 0, NULL, 0),
898SND_SOC_DAPM_PGA("Tone Generator 2", WM5100_TONE_GENERATOR_1,
899 WM5100_TONE2_ENA_SHIFT, 0, NULL, 0),
900
901SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 0,
902 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX1_ENA_SHIFT, 0),
903SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 1,
904 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX2_ENA_SHIFT, 0),
905SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 2,
906 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX3_ENA_SHIFT, 0),
907SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 3,
908 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX4_ENA_SHIFT, 0),
909SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 4,
910 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX5_ENA_SHIFT, 0),
911SND_SOC_DAPM_AIF_IN("AIF1RX6", "AIF1 Playback", 5,
912 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX6_ENA_SHIFT, 0),
913SND_SOC_DAPM_AIF_IN("AIF1RX7", "AIF1 Playback", 6,
914 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX7_ENA_SHIFT, 0),
915SND_SOC_DAPM_AIF_IN("AIF1RX8", "AIF1 Playback", 7,
916 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX8_ENA_SHIFT, 0),
917
918SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
919 WM5100_AUDIO_IF_2_27, WM5100_AIF2RX1_ENA_SHIFT, 0),
920SND_SOC_DAPM_AIF_IN("AIF2RX2", "AIF2 Playback", 1,
921 WM5100_AUDIO_IF_2_27, WM5100_AIF2RX2_ENA_SHIFT, 0),
922
923SND_SOC_DAPM_AIF_IN("AIF3RX1", "AIF3 Playback", 0,
924 WM5100_AUDIO_IF_3_27, WM5100_AIF3RX1_ENA_SHIFT, 0),
925SND_SOC_DAPM_AIF_IN("AIF3RX2", "AIF3 Playback", 1,
926 WM5100_AUDIO_IF_3_27, WM5100_AIF3RX2_ENA_SHIFT, 0),
927
928SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 0,
929 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX1_ENA_SHIFT, 0),
930SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 1,
931 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX2_ENA_SHIFT, 0),
932SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 2,
933 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX3_ENA_SHIFT, 0),
934SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 3,
935 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX4_ENA_SHIFT, 0),
936SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 4,
937 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX5_ENA_SHIFT, 0),
938SND_SOC_DAPM_AIF_OUT("AIF1TX6", "AIF1 Capture", 5,
939 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX6_ENA_SHIFT, 0),
940SND_SOC_DAPM_AIF_OUT("AIF1TX7", "AIF1 Capture", 6,
941 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX7_ENA_SHIFT, 0),
942SND_SOC_DAPM_AIF_OUT("AIF1TX8", "AIF1 Capture", 7,
943 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX8_ENA_SHIFT, 0),
944
945SND_SOC_DAPM_AIF_OUT("AIF2TX1", "AIF2 Capture", 0,
946 WM5100_AUDIO_IF_2_26, WM5100_AIF2TX1_ENA_SHIFT, 0),
947SND_SOC_DAPM_AIF_OUT("AIF2TX2", "AIF2 Capture", 1,
948 WM5100_AUDIO_IF_2_26, WM5100_AIF2TX2_ENA_SHIFT, 0),
949
950SND_SOC_DAPM_AIF_OUT("AIF3TX1", "AIF3 Capture", 0,
951 WM5100_AUDIO_IF_3_26, WM5100_AIF3TX1_ENA_SHIFT, 0),
952SND_SOC_DAPM_AIF_OUT("AIF3TX2", "AIF3 Capture", 1,
953 WM5100_AUDIO_IF_3_26, WM5100_AIF3TX2_ENA_SHIFT, 0),
954
955SND_SOC_DAPM_PGA_E("OUT6L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT6L_ENA_SHIFT, 0,
956 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
957SND_SOC_DAPM_PGA_E("OUT6R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT6R_ENA_SHIFT, 0,
958 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
959SND_SOC_DAPM_PGA_E("OUT5L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT5L_ENA_SHIFT, 0,
960 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
961SND_SOC_DAPM_PGA_E("OUT5R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT5R_ENA_SHIFT, 0,
962 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
963SND_SOC_DAPM_PGA_E("OUT4L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT4L_ENA_SHIFT, 0,
964 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
965SND_SOC_DAPM_PGA_E("OUT4R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT4R_ENA_SHIFT, 0,
966 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
967SND_SOC_DAPM_PGA_E("OUT3L", WM5100_CHANNEL_ENABLES_1, WM5100_HP3L_ENA_SHIFT, 0,
968 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
969SND_SOC_DAPM_PGA_E("OUT3R", WM5100_CHANNEL_ENABLES_1, WM5100_HP3R_ENA_SHIFT, 0,
970 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
971SND_SOC_DAPM_PGA_E("OUT2L", WM5100_CHANNEL_ENABLES_1, WM5100_HP2L_ENA_SHIFT, 0,
972 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
973SND_SOC_DAPM_PGA_E("OUT2R", WM5100_CHANNEL_ENABLES_1, WM5100_HP2R_ENA_SHIFT, 0,
974 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
975SND_SOC_DAPM_PGA_E("OUT1L", WM5100_CHANNEL_ENABLES_1, WM5100_HP1L_ENA_SHIFT, 0,
976 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
977SND_SOC_DAPM_PGA_E("OUT1R", WM5100_CHANNEL_ENABLES_1, WM5100_HP1R_ENA_SHIFT, 0,
978 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
979SND_SOC_DAPM_PGA_E("PWM1 Driver", WM5100_PWM_DRIVE_1, WM5100_PWM1_ENA_SHIFT, 0,
980 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
981SND_SOC_DAPM_PGA_E("PWM2 Driver", WM5100_PWM_DRIVE_1, WM5100_PWM2_ENA_SHIFT, 0,
982 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
983
984SND_SOC_DAPM_PGA("EQ1", WM5100_EQ1_1, WM5100_EQ1_ENA_SHIFT, 0, NULL, 0),
985SND_SOC_DAPM_PGA("EQ2", WM5100_EQ2_1, WM5100_EQ2_ENA_SHIFT, 0, NULL, 0),
986SND_SOC_DAPM_PGA("EQ3", WM5100_EQ3_1, WM5100_EQ3_ENA_SHIFT, 0, NULL, 0),
987SND_SOC_DAPM_PGA("EQ4", WM5100_EQ4_1, WM5100_EQ4_ENA_SHIFT, 0, NULL, 0),
988
989SND_SOC_DAPM_PGA("DRC1L", WM5100_DRC1_CTRL1, WM5100_DRCL_ENA_SHIFT, 0,
990 NULL, 0),
991SND_SOC_DAPM_PGA("DRC1R", WM5100_DRC1_CTRL1, WM5100_DRCR_ENA_SHIFT, 0,
992 NULL, 0),
993
994SND_SOC_DAPM_PGA("LHPF1", WM5100_HPLPF1_1, WM5100_LHPF1_ENA_SHIFT, 0,
995 NULL, 0),
996SND_SOC_DAPM_PGA("LHPF2", WM5100_HPLPF2_1, WM5100_LHPF2_ENA_SHIFT, 0,
997 NULL, 0),
998SND_SOC_DAPM_PGA("LHPF3", WM5100_HPLPF3_1, WM5100_LHPF3_ENA_SHIFT, 0,
999 NULL, 0),
1000SND_SOC_DAPM_PGA("LHPF4", WM5100_HPLPF4_1, WM5100_LHPF4_ENA_SHIFT, 0,
1001 NULL, 0),
1002
1003WM5100_MIXER_WIDGETS(EQ1, "EQ1"),
1004WM5100_MIXER_WIDGETS(EQ2, "EQ2"),
1005WM5100_MIXER_WIDGETS(EQ3, "EQ3"),
1006WM5100_MIXER_WIDGETS(EQ4, "EQ4"),
1007
1008WM5100_MIXER_WIDGETS(DRC1L, "DRC1L"),
1009WM5100_MIXER_WIDGETS(DRC1R, "DRC1R"),
1010
1011WM5100_MIXER_WIDGETS(LHPF1, "LHPF1"),
1012WM5100_MIXER_WIDGETS(LHPF2, "LHPF2"),
1013WM5100_MIXER_WIDGETS(LHPF3, "LHPF3"),
1014WM5100_MIXER_WIDGETS(LHPF4, "LHPF4"),
1015
1016WM5100_MIXER_WIDGETS(AIF1TX1, "AIF1TX1"),
1017WM5100_MIXER_WIDGETS(AIF1TX2, "AIF1TX2"),
1018WM5100_MIXER_WIDGETS(AIF1TX3, "AIF1TX3"),
1019WM5100_MIXER_WIDGETS(AIF1TX4, "AIF1TX4"),
1020WM5100_MIXER_WIDGETS(AIF1TX5, "AIF1TX5"),
1021WM5100_MIXER_WIDGETS(AIF1TX6, "AIF1TX6"),
1022WM5100_MIXER_WIDGETS(AIF1TX7, "AIF1TX7"),
1023WM5100_MIXER_WIDGETS(AIF1TX8, "AIF1TX8"),
1024
1025WM5100_MIXER_WIDGETS(AIF2TX1, "AIF2TX1"),
1026WM5100_MIXER_WIDGETS(AIF2TX2, "AIF2TX2"),
1027
1028WM5100_MIXER_WIDGETS(AIF3TX1, "AIF3TX1"),
1029WM5100_MIXER_WIDGETS(AIF3TX2, "AIF3TX2"),
1030
1031WM5100_MIXER_WIDGETS(HPOUT1L, "HPOUT1L"),
1032WM5100_MIXER_WIDGETS(HPOUT1R, "HPOUT1R"),
1033WM5100_MIXER_WIDGETS(HPOUT2L, "HPOUT2L"),
1034WM5100_MIXER_WIDGETS(HPOUT2R, "HPOUT2R"),
1035WM5100_MIXER_WIDGETS(HPOUT3L, "HPOUT3L"),
1036WM5100_MIXER_WIDGETS(HPOUT3R, "HPOUT3R"),
1037
1038WM5100_MIXER_WIDGETS(SPKOUTL, "SPKOUTL"),
1039WM5100_MIXER_WIDGETS(SPKOUTR, "SPKOUTR"),
1040WM5100_MIXER_WIDGETS(SPKDAT1L, "SPKDAT1L"),
1041WM5100_MIXER_WIDGETS(SPKDAT1R, "SPKDAT1R"),
1042WM5100_MIXER_WIDGETS(SPKDAT2L, "SPKDAT2L"),
1043WM5100_MIXER_WIDGETS(SPKDAT2R, "SPKDAT2R"),
1044
1045WM5100_MIXER_WIDGETS(PWM1, "PWM1"),
1046WM5100_MIXER_WIDGETS(PWM2, "PWM2"),
1047
1048SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1049SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1050SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1051SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1052SND_SOC_DAPM_OUTPUT("HPOUT3L"),
1053SND_SOC_DAPM_OUTPUT("HPOUT3R"),
1054SND_SOC_DAPM_OUTPUT("SPKOUTL"),
1055SND_SOC_DAPM_OUTPUT("SPKOUTR"),
1056SND_SOC_DAPM_OUTPUT("SPKDAT1"),
1057SND_SOC_DAPM_OUTPUT("SPKDAT2"),
1058SND_SOC_DAPM_OUTPUT("PWM1"),
1059SND_SOC_DAPM_OUTPUT("PWM2"),
1060};
1061
1062/* We register a _POST event if we don't have IRQ support so we can
1063 * look at the error status from the CODEC - if we've got the IRQ
1064 * hooked up then we will get prompted to look by an interrupt.
1065 */
1066static const struct snd_soc_dapm_widget wm5100_dapm_widgets_noirq[] = {
1067SND_SOC_DAPM_POST("Post", wm5100_post_ev),
1068};
1069
1070static const struct snd_soc_dapm_route wm5100_dapm_routes[] = {
Mark Brown1cf73352012-01-21 22:10:24 +00001071 { "CP1", NULL, "CPVDD" },
1072 { "CP2 Active", NULL, "CPVDD" },
1073
Mark Brown6d4baf02011-09-20 15:44:21 +01001074 { "IN1L", NULL, "SYSCLK" },
1075 { "IN1R", NULL, "SYSCLK" },
1076 { "IN2L", NULL, "SYSCLK" },
1077 { "IN2R", NULL, "SYSCLK" },
1078 { "IN3L", NULL, "SYSCLK" },
1079 { "IN3R", NULL, "SYSCLK" },
1080 { "IN4L", NULL, "SYSCLK" },
1081 { "IN4R", NULL, "SYSCLK" },
1082
1083 { "OUT1L", NULL, "SYSCLK" },
1084 { "OUT1R", NULL, "SYSCLK" },
1085 { "OUT2L", NULL, "SYSCLK" },
1086 { "OUT2R", NULL, "SYSCLK" },
1087 { "OUT3L", NULL, "SYSCLK" },
1088 { "OUT3R", NULL, "SYSCLK" },
1089 { "OUT4L", NULL, "SYSCLK" },
1090 { "OUT4R", NULL, "SYSCLK" },
1091 { "OUT5L", NULL, "SYSCLK" },
1092 { "OUT5R", NULL, "SYSCLK" },
1093 { "OUT6L", NULL, "SYSCLK" },
1094 { "OUT6R", NULL, "SYSCLK" },
1095
1096 { "AIF1RX1", NULL, "SYSCLK" },
1097 { "AIF1RX2", NULL, "SYSCLK" },
1098 { "AIF1RX3", NULL, "SYSCLK" },
1099 { "AIF1RX4", NULL, "SYSCLK" },
1100 { "AIF1RX5", NULL, "SYSCLK" },
1101 { "AIF1RX6", NULL, "SYSCLK" },
1102 { "AIF1RX7", NULL, "SYSCLK" },
1103 { "AIF1RX8", NULL, "SYSCLK" },
1104
1105 { "AIF2RX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001106 { "AIF2RX1", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001107 { "AIF2RX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001108 { "AIF2RX2", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001109
1110 { "AIF3RX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001111 { "AIF3RX1", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001112 { "AIF3RX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001113 { "AIF3RX2", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001114
1115 { "AIF1TX1", NULL, "SYSCLK" },
1116 { "AIF1TX2", NULL, "SYSCLK" },
1117 { "AIF1TX3", NULL, "SYSCLK" },
1118 { "AIF1TX4", NULL, "SYSCLK" },
1119 { "AIF1TX5", NULL, "SYSCLK" },
1120 { "AIF1TX6", NULL, "SYSCLK" },
1121 { "AIF1TX7", NULL, "SYSCLK" },
1122 { "AIF1TX8", NULL, "SYSCLK" },
1123
1124 { "AIF2TX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001125 { "AIF2TX1", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001126 { "AIF2TX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001127 { "AIF2TX2", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001128
1129 { "AIF3TX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001130 { "AIF3TX1", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001131 { "AIF3TX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001132 { "AIF3TX2", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001133
1134 { "MICBIAS1", NULL, "CP2" },
1135 { "MICBIAS2", NULL, "CP2" },
1136 { "MICBIAS3", NULL, "CP2" },
1137
1138 { "IN1L PGA", NULL, "CP2" },
1139 { "IN1R PGA", NULL, "CP2" },
1140 { "IN2L PGA", NULL, "CP2" },
1141 { "IN2R PGA", NULL, "CP2" },
1142 { "IN3L PGA", NULL, "CP2" },
1143 { "IN3R PGA", NULL, "CP2" },
1144 { "IN4L PGA", NULL, "CP2" },
1145 { "IN4R PGA", NULL, "CP2" },
1146
1147 { "IN1L PGA", NULL, "CP2 Active" },
1148 { "IN1R PGA", NULL, "CP2 Active" },
1149 { "IN2L PGA", NULL, "CP2 Active" },
1150 { "IN2R PGA", NULL, "CP2 Active" },
1151 { "IN3L PGA", NULL, "CP2 Active" },
1152 { "IN3R PGA", NULL, "CP2 Active" },
1153 { "IN4L PGA", NULL, "CP2 Active" },
1154 { "IN4R PGA", NULL, "CP2 Active" },
1155
1156 { "OUT1L", NULL, "CP1" },
1157 { "OUT1R", NULL, "CP1" },
1158 { "OUT2L", NULL, "CP1" },
1159 { "OUT2R", NULL, "CP1" },
1160 { "OUT3L", NULL, "CP1" },
1161 { "OUT3R", NULL, "CP1" },
1162
1163 { "Tone Generator 1", NULL, "TONE" },
1164 { "Tone Generator 2", NULL, "TONE" },
1165
1166 { "IN1L PGA", NULL, "IN1L" },
1167 { "IN1R PGA", NULL, "IN1R" },
1168 { "IN2L PGA", NULL, "IN2L" },
1169 { "IN2R PGA", NULL, "IN2R" },
1170 { "IN3L PGA", NULL, "IN3L" },
1171 { "IN3R PGA", NULL, "IN3R" },
1172 { "IN4L PGA", NULL, "IN4L" },
1173 { "IN4R PGA", NULL, "IN4R" },
1174
1175 WM5100_MIXER_ROUTES("OUT1L", "HPOUT1L"),
1176 WM5100_MIXER_ROUTES("OUT1R", "HPOUT1R"),
1177 WM5100_MIXER_ROUTES("OUT2L", "HPOUT2L"),
1178 WM5100_MIXER_ROUTES("OUT2R", "HPOUT2R"),
1179 WM5100_MIXER_ROUTES("OUT3L", "HPOUT3L"),
1180 WM5100_MIXER_ROUTES("OUT3R", "HPOUT3R"),
1181
1182 WM5100_MIXER_ROUTES("OUT4L", "SPKOUTL"),
1183 WM5100_MIXER_ROUTES("OUT4R", "SPKOUTR"),
1184 WM5100_MIXER_ROUTES("OUT5L", "SPKDAT1L"),
1185 WM5100_MIXER_ROUTES("OUT5R", "SPKDAT1R"),
1186 WM5100_MIXER_ROUTES("OUT6L", "SPKDAT2L"),
1187 WM5100_MIXER_ROUTES("OUT6R", "SPKDAT2R"),
1188
1189 WM5100_MIXER_ROUTES("PWM1 Driver", "PWM1"),
1190 WM5100_MIXER_ROUTES("PWM2 Driver", "PWM2"),
1191
1192 WM5100_MIXER_ROUTES("AIF1TX1", "AIF1TX1"),
1193 WM5100_MIXER_ROUTES("AIF1TX2", "AIF1TX2"),
1194 WM5100_MIXER_ROUTES("AIF1TX3", "AIF1TX3"),
1195 WM5100_MIXER_ROUTES("AIF1TX4", "AIF1TX4"),
1196 WM5100_MIXER_ROUTES("AIF1TX5", "AIF1TX5"),
1197 WM5100_MIXER_ROUTES("AIF1TX6", "AIF1TX6"),
1198 WM5100_MIXER_ROUTES("AIF1TX7", "AIF1TX7"),
1199 WM5100_MIXER_ROUTES("AIF1TX8", "AIF1TX8"),
1200
1201 WM5100_MIXER_ROUTES("AIF2TX1", "AIF2TX1"),
1202 WM5100_MIXER_ROUTES("AIF2TX2", "AIF2TX2"),
1203
1204 WM5100_MIXER_ROUTES("AIF3TX1", "AIF3TX1"),
1205 WM5100_MIXER_ROUTES("AIF3TX2", "AIF3TX2"),
1206
1207 WM5100_MIXER_ROUTES("EQ1", "EQ1"),
1208 WM5100_MIXER_ROUTES("EQ2", "EQ2"),
1209 WM5100_MIXER_ROUTES("EQ3", "EQ3"),
1210 WM5100_MIXER_ROUTES("EQ4", "EQ4"),
1211
1212 WM5100_MIXER_ROUTES("DRC1L", "DRC1L"),
1213 WM5100_MIXER_ROUTES("DRC1R", "DRC1R"),
1214
1215 WM5100_MIXER_ROUTES("LHPF1", "LHPF1"),
1216 WM5100_MIXER_ROUTES("LHPF2", "LHPF2"),
1217 WM5100_MIXER_ROUTES("LHPF3", "LHPF3"),
1218 WM5100_MIXER_ROUTES("LHPF4", "LHPF4"),
1219
1220 { "HPOUT1L", NULL, "OUT1L" },
1221 { "HPOUT1R", NULL, "OUT1R" },
1222 { "HPOUT2L", NULL, "OUT2L" },
1223 { "HPOUT2R", NULL, "OUT2R" },
1224 { "HPOUT3L", NULL, "OUT3L" },
1225 { "HPOUT3R", NULL, "OUT3R" },
1226 { "SPKOUTL", NULL, "OUT4L" },
1227 { "SPKOUTR", NULL, "OUT4R" },
1228 { "SPKDAT1", NULL, "OUT5L" },
1229 { "SPKDAT1", NULL, "OUT5R" },
1230 { "SPKDAT2", NULL, "OUT6L" },
1231 { "SPKDAT2", NULL, "OUT6R" },
1232 { "PWM1", NULL, "PWM1 Driver" },
1233 { "PWM2", NULL, "PWM2 Driver" },
1234};
1235
Mark Brown15b52f12012-01-21 12:14:53 +00001236static const __devinitdata struct reg_default wm5100_reva_patches[] = {
Mark Brown6d4baf02011-09-20 15:44:21 +01001237 { WM5100_AUDIO_IF_1_10, 0 },
1238 { WM5100_AUDIO_IF_1_11, 1 },
1239 { WM5100_AUDIO_IF_1_12, 2 },
1240 { WM5100_AUDIO_IF_1_13, 3 },
1241 { WM5100_AUDIO_IF_1_14, 4 },
1242 { WM5100_AUDIO_IF_1_15, 5 },
1243 { WM5100_AUDIO_IF_1_16, 6 },
1244 { WM5100_AUDIO_IF_1_17, 7 },
1245
1246 { WM5100_AUDIO_IF_1_18, 0 },
1247 { WM5100_AUDIO_IF_1_19, 1 },
1248 { WM5100_AUDIO_IF_1_20, 2 },
1249 { WM5100_AUDIO_IF_1_21, 3 },
1250 { WM5100_AUDIO_IF_1_22, 4 },
1251 { WM5100_AUDIO_IF_1_23, 5 },
1252 { WM5100_AUDIO_IF_1_24, 6 },
1253 { WM5100_AUDIO_IF_1_25, 7 },
1254
1255 { WM5100_AUDIO_IF_2_10, 0 },
1256 { WM5100_AUDIO_IF_2_11, 1 },
1257
1258 { WM5100_AUDIO_IF_2_18, 0 },
1259 { WM5100_AUDIO_IF_2_19, 1 },
1260
1261 { WM5100_AUDIO_IF_3_10, 0 },
1262 { WM5100_AUDIO_IF_3_11, 1 },
1263
1264 { WM5100_AUDIO_IF_3_18, 0 },
1265 { WM5100_AUDIO_IF_3_19, 1 },
1266};
1267
Mark Brown6d4baf02011-09-20 15:44:21 +01001268static int wm5100_dai_to_base(struct snd_soc_dai *dai)
1269{
1270 switch (dai->id) {
1271 case 0:
1272 return WM5100_AUDIO_IF_1_1 - 1;
1273 case 1:
1274 return WM5100_AUDIO_IF_2_1 - 1;
1275 case 2:
1276 return WM5100_AUDIO_IF_3_1 - 1;
1277 default:
1278 BUG();
1279 return -EINVAL;
1280 }
1281}
1282
1283static int wm5100_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1284{
1285 struct snd_soc_codec *codec = dai->codec;
1286 int lrclk, bclk, mask, base;
1287
1288 base = wm5100_dai_to_base(dai);
1289 if (base < 0)
1290 return base;
1291
1292 lrclk = 0;
1293 bclk = 0;
1294
1295 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1296 case SND_SOC_DAIFMT_DSP_A:
1297 mask = 0;
1298 break;
Mark Brown6d4baf02011-09-20 15:44:21 +01001299 case SND_SOC_DAIFMT_I2S:
1300 mask = 2;
1301 break;
Mark Brown6d4baf02011-09-20 15:44:21 +01001302 default:
1303 dev_err(codec->dev, "Unsupported DAI format %d\n",
1304 fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1305 return -EINVAL;
1306 }
1307
1308 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1309 case SND_SOC_DAIFMT_CBS_CFS:
1310 break;
1311 case SND_SOC_DAIFMT_CBS_CFM:
1312 lrclk |= WM5100_AIF1TX_LRCLK_MSTR;
1313 break;
1314 case SND_SOC_DAIFMT_CBM_CFS:
1315 bclk |= WM5100_AIF1_BCLK_MSTR;
1316 break;
1317 case SND_SOC_DAIFMT_CBM_CFM:
1318 lrclk |= WM5100_AIF1TX_LRCLK_MSTR;
1319 bclk |= WM5100_AIF1_BCLK_MSTR;
1320 break;
1321 default:
1322 dev_err(codec->dev, "Unsupported master mode %d\n",
1323 fmt & SND_SOC_DAIFMT_MASTER_MASK);
1324 return -EINVAL;
1325 }
1326
1327 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1328 case SND_SOC_DAIFMT_NB_NF:
1329 break;
1330 case SND_SOC_DAIFMT_IB_IF:
1331 bclk |= WM5100_AIF1_BCLK_INV;
1332 lrclk |= WM5100_AIF1TX_LRCLK_INV;
1333 break;
1334 case SND_SOC_DAIFMT_IB_NF:
1335 bclk |= WM5100_AIF1_BCLK_INV;
1336 break;
1337 case SND_SOC_DAIFMT_NB_IF:
1338 lrclk |= WM5100_AIF1TX_LRCLK_INV;
1339 break;
1340 default:
1341 return -EINVAL;
1342 }
1343
1344 snd_soc_update_bits(codec, base + 1, WM5100_AIF1_BCLK_MSTR |
1345 WM5100_AIF1_BCLK_INV, bclk);
1346 snd_soc_update_bits(codec, base + 2, WM5100_AIF1TX_LRCLK_MSTR |
1347 WM5100_AIF1TX_LRCLK_INV, lrclk);
1348 snd_soc_update_bits(codec, base + 3, WM5100_AIF1TX_LRCLK_MSTR |
1349 WM5100_AIF1TX_LRCLK_INV, lrclk);
1350 snd_soc_update_bits(codec, base + 5, WM5100_AIF1_FMT_MASK, mask);
1351
1352 return 0;
1353}
1354
1355#define WM5100_NUM_BCLK_RATES 19
1356
1357static int wm5100_bclk_rates_dat[WM5100_NUM_BCLK_RATES] = {
1358 32000,
1359 48000,
1360 64000,
1361 96000,
1362 128000,
1363 192000,
Mark Brownd73ec752011-09-22 17:48:01 +01001364 256000,
Mark Brown6d4baf02011-09-20 15:44:21 +01001365 384000,
1366 512000,
1367 768000,
1368 1024000,
1369 1536000,
1370 2048000,
1371 3072000,
1372 4096000,
1373 6144000,
1374 8192000,
1375 12288000,
1376 24576000,
1377};
1378
1379static int wm5100_bclk_rates_cd[WM5100_NUM_BCLK_RATES] = {
1380 29400,
1381 44100,
1382 58800,
1383 88200,
1384 117600,
1385 176400,
1386 235200,
1387 352800,
1388 470400,
1389 705600,
1390 940800,
1391 1411200,
1392 1881600,
1393 2882400,
1394 3763200,
1395 5644800,
1396 7526400,
1397 11289600,
1398 22579600,
1399};
1400
1401static int wm5100_hw_params(struct snd_pcm_substream *substream,
1402 struct snd_pcm_hw_params *params,
1403 struct snd_soc_dai *dai)
1404{
1405 struct snd_soc_codec *codec = dai->codec;
1406 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1407 bool async = wm5100->aif_async[dai->id];
1408 int i, base, bclk, aif_rate, lrclk, wl, fl, sr;
1409 int *bclk_rates;
1410
1411 base = wm5100_dai_to_base(dai);
1412 if (base < 0)
1413 return base;
1414
1415 /* Data sizes if not using TDM */
1416 wl = snd_pcm_format_width(params_format(params));
1417 if (wl < 0)
1418 return wl;
1419 fl = snd_soc_params_to_frame_size(params);
1420 if (fl < 0)
1421 return fl;
1422
1423 dev_dbg(codec->dev, "Word length %d bits, frame length %d bits\n",
1424 wl, fl);
1425
1426 /* Target BCLK rate */
1427 bclk = snd_soc_params_to_bclk(params);
1428 if (bclk < 0)
1429 return bclk;
1430
1431 /* Root for BCLK depends on SYS/ASYNCCLK */
1432 if (!async) {
1433 aif_rate = wm5100->sysclk;
1434 sr = wm5100_alloc_sr(codec, params_rate(params));
1435 if (sr < 0)
1436 return sr;
1437 } else {
1438 /* If we're in ASYNCCLK set the ASYNC sample rate */
1439 aif_rate = wm5100->asyncclk;
1440 sr = 3;
1441
1442 for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
1443 if (params_rate(params) == wm5100_sr_code[i])
1444 break;
1445 if (i == ARRAY_SIZE(wm5100_sr_code)) {
1446 dev_err(codec->dev, "Invalid rate %dHzn",
1447 params_rate(params));
1448 return -EINVAL;
1449 }
1450
1451 /* TODO: We should really check for symmetry */
1452 snd_soc_update_bits(codec, WM5100_CLOCKING_8,
1453 WM5100_ASYNC_SAMPLE_RATE_MASK, i);
1454 }
1455
1456 if (!aif_rate) {
1457 dev_err(codec->dev, "%s has no rate set\n",
1458 async ? "ASYNCCLK" : "SYSCLK");
1459 return -EINVAL;
1460 }
1461
1462 dev_dbg(codec->dev, "Target BCLK is %dHz, using %dHz %s\n",
1463 bclk, aif_rate, async ? "ASYNCCLK" : "SYSCLK");
1464
1465 if (aif_rate % 4000)
1466 bclk_rates = wm5100_bclk_rates_cd;
1467 else
1468 bclk_rates = wm5100_bclk_rates_dat;
1469
1470 for (i = 0; i < WM5100_NUM_BCLK_RATES; i++)
1471 if (bclk_rates[i] >= bclk && (bclk_rates[i] % bclk == 0))
1472 break;
1473 if (i == WM5100_NUM_BCLK_RATES) {
1474 dev_err(codec->dev,
1475 "No valid BCLK for %dHz found from %dHz %s\n",
1476 bclk, aif_rate, async ? "ASYNCCLK" : "SYSCLK");
1477 return -EINVAL;
1478 }
1479
1480 bclk = i;
1481 dev_dbg(codec->dev, "Setting %dHz BCLK\n", bclk_rates[bclk]);
1482 snd_soc_update_bits(codec, base + 1, WM5100_AIF1_BCLK_FREQ_MASK, bclk);
1483
1484 lrclk = bclk_rates[bclk] / params_rate(params);
1485 dev_dbg(codec->dev, "Setting %dHz LRCLK\n", bclk_rates[bclk] / lrclk);
1486 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1487 wm5100->aif_symmetric[dai->id])
1488 snd_soc_update_bits(codec, base + 7,
1489 WM5100_AIF1RX_BCPF_MASK, lrclk);
1490 else
1491 snd_soc_update_bits(codec, base + 6,
1492 WM5100_AIF1TX_BCPF_MASK, lrclk);
1493
1494 i = (wl << WM5100_AIF1TX_WL_SHIFT) | fl;
1495 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1496 snd_soc_update_bits(codec, base + 9,
1497 WM5100_AIF1RX_WL_MASK |
1498 WM5100_AIF1RX_SLOT_LEN_MASK, i);
1499 else
1500 snd_soc_update_bits(codec, base + 8,
1501 WM5100_AIF1TX_WL_MASK |
1502 WM5100_AIF1TX_SLOT_LEN_MASK, i);
1503
1504 snd_soc_update_bits(codec, base + 4, WM5100_AIF1_RATE_MASK, sr);
1505
1506 return 0;
1507}
1508
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001509static const struct snd_soc_dai_ops wm5100_dai_ops = {
Mark Brown6d4baf02011-09-20 15:44:21 +01001510 .set_fmt = wm5100_set_fmt,
1511 .hw_params = wm5100_hw_params,
1512};
1513
1514static int wm5100_set_sysclk(struct snd_soc_codec *codec, int clk_id,
1515 int source, unsigned int freq, int dir)
1516{
1517 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1518 int *rate_store;
1519 int fval, audio_rate, ret, reg;
1520
1521 switch (clk_id) {
1522 case WM5100_CLK_SYSCLK:
1523 reg = WM5100_CLOCKING_3;
1524 rate_store = &wm5100->sysclk;
1525 break;
1526 case WM5100_CLK_ASYNCCLK:
1527 reg = WM5100_CLOCKING_7;
1528 rate_store = &wm5100->asyncclk;
1529 break;
1530 case WM5100_CLK_32KHZ:
1531 /* The 32kHz clock is slightly different to the others */
1532 switch (source) {
1533 case WM5100_CLKSRC_MCLK1:
1534 case WM5100_CLKSRC_MCLK2:
1535 case WM5100_CLKSRC_SYSCLK:
1536 snd_soc_update_bits(codec, WM5100_CLOCKING_1,
1537 WM5100_CLK_32K_SRC_MASK,
1538 source);
1539 break;
1540 default:
1541 return -EINVAL;
1542 }
1543 return 0;
1544
1545 case WM5100_CLK_AIF1:
1546 case WM5100_CLK_AIF2:
1547 case WM5100_CLK_AIF3:
1548 /* Not real clocks, record which clock domain they're in */
1549 switch (source) {
1550 case WM5100_CLKSRC_SYSCLK:
1551 wm5100->aif_async[clk_id - 1] = false;
1552 break;
1553 case WM5100_CLKSRC_ASYNCCLK:
1554 wm5100->aif_async[clk_id - 1] = true;
1555 break;
1556 default:
1557 dev_err(codec->dev, "Invalid source %d\n", source);
1558 return -EINVAL;
1559 }
1560 return 0;
1561
1562 case WM5100_CLK_OPCLK:
1563 switch (freq) {
1564 case 5644800:
1565 case 6144000:
1566 snd_soc_update_bits(codec, WM5100_MISC_GPIO_1,
1567 WM5100_OPCLK_SEL_MASK, 0);
1568 break;
1569 case 11289600:
1570 case 12288000:
1571 snd_soc_update_bits(codec, WM5100_MISC_GPIO_1,
1572 WM5100_OPCLK_SEL_MASK, 0);
1573 break;
1574 case 22579200:
1575 case 24576000:
1576 snd_soc_update_bits(codec, WM5100_MISC_GPIO_1,
1577 WM5100_OPCLK_SEL_MASK, 0);
1578 break;
1579 default:
1580 dev_err(codec->dev, "Unsupported OPCLK %dHz\n",
1581 freq);
1582 return -EINVAL;
1583 }
1584 return 0;
1585
1586 default:
1587 dev_err(codec->dev, "Unknown clock %d\n", clk_id);
1588 return -EINVAL;
1589 }
1590
1591 switch (source) {
1592 case WM5100_CLKSRC_SYSCLK:
1593 case WM5100_CLKSRC_ASYNCCLK:
1594 dev_err(codec->dev, "Invalid source %d\n", source);
1595 return -EINVAL;
1596 }
1597
1598 switch (freq) {
1599 case 5644800:
1600 case 6144000:
1601 fval = 0;
1602 break;
1603 case 11289600:
1604 case 12288000:
1605 fval = 1;
1606 break;
1607 case 22579200:
Mark Brown11c2b5f2011-10-03 21:07:06 +01001608 case 24576000:
Mark Brown6d4baf02011-09-20 15:44:21 +01001609 fval = 2;
1610 break;
1611 default:
1612 dev_err(codec->dev, "Invalid clock rate: %d\n", freq);
1613 return -EINVAL;
1614 }
1615
1616 switch (freq) {
1617 case 5644800:
1618 case 11289600:
1619 case 22579200:
1620 audio_rate = 44100;
1621 break;
1622
1623 case 6144000:
1624 case 12288000:
Mark Brown11c2b5f2011-10-03 21:07:06 +01001625 case 24576000:
Mark Brown6d4baf02011-09-20 15:44:21 +01001626 audio_rate = 48000;
1627 break;
1628
1629 default:
1630 BUG();
1631 audio_rate = 0;
1632 break;
1633 }
1634
1635 /* TODO: Check if MCLKs are in use and enable/disable pulls to
1636 * match.
1637 */
1638
1639 snd_soc_update_bits(codec, reg, WM5100_SYSCLK_FREQ_MASK |
1640 WM5100_SYSCLK_SRC_MASK,
1641 fval << WM5100_SYSCLK_FREQ_SHIFT | source);
1642
1643 /* If this is SYSCLK then configure the clock rate for the
1644 * internal audio functions to the natural sample rate for
1645 * this clock rate.
1646 */
1647 if (clk_id == WM5100_CLK_SYSCLK) {
1648 dev_dbg(codec->dev, "Setting primary audio rate to %dHz",
1649 audio_rate);
1650 if (0 && *rate_store)
1651 wm5100_free_sr(codec, audio_rate);
1652 ret = wm5100_alloc_sr(codec, audio_rate);
1653 if (ret != 0)
1654 dev_warn(codec->dev, "Primary audio slot is %d\n",
1655 ret);
1656 }
1657
1658 *rate_store = freq;
1659
1660 return 0;
1661}
1662
1663struct _fll_div {
1664 u16 fll_fratio;
1665 u16 fll_outdiv;
1666 u16 fll_refclk_div;
1667 u16 n;
1668 u16 theta;
1669 u16 lambda;
1670};
1671
1672static struct {
1673 unsigned int min;
1674 unsigned int max;
1675 u16 fll_fratio;
1676 int ratio;
1677} fll_fratios[] = {
1678 { 0, 64000, 4, 16 },
1679 { 64000, 128000, 3, 8 },
1680 { 128000, 256000, 2, 4 },
1681 { 256000, 1000000, 1, 2 },
1682 { 1000000, 13500000, 0, 1 },
1683};
1684
1685static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1686 unsigned int Fout)
1687{
1688 unsigned int target;
1689 unsigned int div;
1690 unsigned int fratio, gcd_fll;
1691 int i;
1692
1693 /* Fref must be <=13.5MHz */
1694 div = 1;
1695 fll_div->fll_refclk_div = 0;
1696 while ((Fref / div) > 13500000) {
1697 div *= 2;
1698 fll_div->fll_refclk_div++;
1699
1700 if (div > 8) {
1701 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1702 Fref);
1703 return -EINVAL;
1704 }
1705 }
1706
1707 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1708
1709 /* Apply the division for our remaining calculations */
1710 Fref /= div;
1711
1712 /* Fvco should be 90-100MHz; don't check the upper bound */
1713 div = 2;
1714 while (Fout * div < 90000000) {
1715 div++;
1716 if (div > 64) {
1717 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1718 Fout);
1719 return -EINVAL;
1720 }
1721 }
1722 target = Fout * div;
1723 fll_div->fll_outdiv = div - 1;
1724
1725 pr_debug("FLL Fvco=%dHz\n", target);
1726
1727 /* Find an appropraite FLL_FRATIO and factor it out of the target */
1728 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
1729 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
1730 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
1731 fratio = fll_fratios[i].ratio;
1732 break;
1733 }
1734 }
1735 if (i == ARRAY_SIZE(fll_fratios)) {
1736 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
1737 return -EINVAL;
1738 }
1739
1740 fll_div->n = target / (fratio * Fref);
1741
1742 if (target % Fref == 0) {
1743 fll_div->theta = 0;
1744 fll_div->lambda = 0;
1745 } else {
1746 gcd_fll = gcd(target, fratio * Fref);
1747
1748 fll_div->theta = (target - (fll_div->n * fratio * Fref))
1749 / gcd_fll;
1750 fll_div->lambda = (fratio * Fref) / gcd_fll;
1751 }
1752
1753 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
1754 fll_div->n, fll_div->theta, fll_div->lambda);
1755 pr_debug("FLL_FRATIO=%x(%d) FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
1756 fll_div->fll_fratio, fratio, fll_div->fll_outdiv,
1757 fll_div->fll_refclk_div);
1758
1759 return 0;
1760}
1761
1762static int wm5100_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
1763 unsigned int Fref, unsigned int Fout)
1764{
1765 struct i2c_client *i2c = to_i2c_client(codec->dev);
1766 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1767 struct _fll_div factors;
1768 struct wm5100_fll *fll;
1769 int ret, base, lock, i, timeout;
1770
1771 switch (fll_id) {
1772 case WM5100_FLL1:
1773 fll = &wm5100->fll[0];
1774 base = WM5100_FLL1_CONTROL_1 - 1;
1775 lock = WM5100_FLL1_LOCK_STS;
1776 break;
1777 case WM5100_FLL2:
1778 fll = &wm5100->fll[1];
1779 base = WM5100_FLL2_CONTROL_2 - 1;
1780 lock = WM5100_FLL2_LOCK_STS;
1781 break;
1782 default:
1783 dev_err(codec->dev, "Unknown FLL %d\n",fll_id);
1784 return -EINVAL;
1785 }
1786
1787 if (!Fout) {
1788 dev_dbg(codec->dev, "FLL%d disabled", fll_id);
Mark Brown62c1c402012-01-26 17:28:49 +00001789 if (fll->fout)
1790 pm_runtime_put(codec->dev);
Mark Brown6d4baf02011-09-20 15:44:21 +01001791 fll->fout = 0;
1792 snd_soc_update_bits(codec, base + 1, WM5100_FLL1_ENA, 0);
1793 return 0;
1794 }
1795
1796 switch (source) {
1797 case WM5100_FLL_SRC_MCLK1:
1798 case WM5100_FLL_SRC_MCLK2:
1799 case WM5100_FLL_SRC_FLL1:
1800 case WM5100_FLL_SRC_FLL2:
1801 case WM5100_FLL_SRC_AIF1BCLK:
1802 case WM5100_FLL_SRC_AIF2BCLK:
1803 case WM5100_FLL_SRC_AIF3BCLK:
1804 break;
1805 default:
1806 dev_err(codec->dev, "Invalid FLL source %d\n", source);
1807 return -EINVAL;
1808 }
1809
1810 ret = fll_factors(&factors, Fref, Fout);
1811 if (ret < 0)
1812 return ret;
1813
1814 /* Disable the FLL while we reconfigure */
1815 snd_soc_update_bits(codec, base + 1, WM5100_FLL1_ENA, 0);
1816
1817 snd_soc_update_bits(codec, base + 2,
1818 WM5100_FLL1_OUTDIV_MASK | WM5100_FLL1_FRATIO_MASK,
1819 (factors.fll_outdiv << WM5100_FLL1_OUTDIV_SHIFT) |
1820 factors.fll_fratio);
1821 snd_soc_update_bits(codec, base + 3, WM5100_FLL1_THETA_MASK,
1822 factors.theta);
1823 snd_soc_update_bits(codec, base + 5, WM5100_FLL1_N_MASK, factors.n);
1824 snd_soc_update_bits(codec, base + 6,
1825 WM5100_FLL1_REFCLK_DIV_MASK |
1826 WM5100_FLL1_REFCLK_SRC_MASK,
1827 (factors.fll_refclk_div
1828 << WM5100_FLL1_REFCLK_DIV_SHIFT) | source);
1829 snd_soc_update_bits(codec, base + 7, WM5100_FLL1_LAMBDA_MASK,
1830 factors.lambda);
1831
1832 /* Clear any pending completions */
1833 try_wait_for_completion(&fll->lock);
1834
Mark Brown62c1c402012-01-26 17:28:49 +00001835 pm_runtime_get_sync(codec->dev);
1836
Mark Brown6d4baf02011-09-20 15:44:21 +01001837 snd_soc_update_bits(codec, base + 1, WM5100_FLL1_ENA, WM5100_FLL1_ENA);
1838
1839 if (i2c->irq)
1840 timeout = 2;
1841 else
1842 timeout = 50;
1843
Mark Brownbd132ec2011-10-23 11:10:45 +01001844 snd_soc_update_bits(codec, WM5100_CLOCKING_3, WM5100_SYSCLK_ENA,
1845 WM5100_SYSCLK_ENA);
1846
Mark Brown6d4baf02011-09-20 15:44:21 +01001847 /* Poll for the lock; will use interrupt when we can test */
1848 for (i = 0; i < timeout; i++) {
1849 if (i2c->irq) {
1850 ret = wait_for_completion_timeout(&fll->lock,
1851 msecs_to_jiffies(25));
1852 if (ret > 0)
1853 break;
1854 } else {
1855 msleep(1);
1856 }
1857
1858 ret = snd_soc_read(codec,
1859 WM5100_INTERRUPT_RAW_STATUS_3);
1860 if (ret < 0) {
1861 dev_err(codec->dev,
1862 "Failed to read FLL status: %d\n",
1863 ret);
1864 continue;
1865 }
1866 if (ret & lock)
1867 break;
1868 }
1869 if (i == timeout) {
1870 dev_err(codec->dev, "FLL%d lock timed out\n", fll_id);
Mark Brown62c1c402012-01-26 17:28:49 +00001871 pm_runtime_put(codec->dev);
Mark Brown6d4baf02011-09-20 15:44:21 +01001872 return -ETIMEDOUT;
1873 }
1874
1875 fll->src = source;
1876 fll->fref = Fref;
1877 fll->fout = Fout;
1878
1879 dev_dbg(codec->dev, "FLL%d running %dHz->%dHz\n", fll_id,
1880 Fref, Fout);
1881
1882 return 0;
1883}
1884
1885/* Actually go much higher */
1886#define WM5100_RATES SNDRV_PCM_RATE_8000_192000
1887
1888#define WM5100_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1889 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1890
1891static struct snd_soc_dai_driver wm5100_dai[] = {
1892 {
1893 .name = "wm5100-aif1",
1894 .playback = {
1895 .stream_name = "AIF1 Playback",
1896 .channels_min = 2,
1897 .channels_max = 2,
1898 .rates = WM5100_RATES,
1899 .formats = WM5100_FORMATS,
1900 },
1901 .capture = {
1902 .stream_name = "AIF1 Capture",
1903 .channels_min = 2,
1904 .channels_max = 2,
1905 .rates = WM5100_RATES,
1906 .formats = WM5100_FORMATS,
1907 },
1908 .ops = &wm5100_dai_ops,
1909 },
1910 {
1911 .name = "wm5100-aif2",
1912 .id = 1,
1913 .playback = {
1914 .stream_name = "AIF2 Playback",
1915 .channels_min = 2,
1916 .channels_max = 2,
1917 .rates = WM5100_RATES,
1918 .formats = WM5100_FORMATS,
1919 },
1920 .capture = {
1921 .stream_name = "AIF2 Capture",
1922 .channels_min = 2,
1923 .channels_max = 2,
1924 .rates = WM5100_RATES,
1925 .formats = WM5100_FORMATS,
1926 },
1927 .ops = &wm5100_dai_ops,
1928 },
1929 {
1930 .name = "wm5100-aif3",
1931 .id = 2,
1932 .playback = {
1933 .stream_name = "AIF3 Playback",
1934 .channels_min = 2,
1935 .channels_max = 2,
1936 .rates = WM5100_RATES,
1937 .formats = WM5100_FORMATS,
1938 },
1939 .capture = {
1940 .stream_name = "AIF3 Capture",
1941 .channels_min = 2,
1942 .channels_max = 2,
1943 .rates = WM5100_RATES,
1944 .formats = WM5100_FORMATS,
1945 },
1946 .ops = &wm5100_dai_ops,
1947 },
1948};
1949
1950static int wm5100_dig_vu[] = {
1951 WM5100_ADC_DIGITAL_VOLUME_1L,
1952 WM5100_ADC_DIGITAL_VOLUME_1R,
1953 WM5100_ADC_DIGITAL_VOLUME_2L,
1954 WM5100_ADC_DIGITAL_VOLUME_2R,
1955 WM5100_ADC_DIGITAL_VOLUME_3L,
1956 WM5100_ADC_DIGITAL_VOLUME_3R,
1957 WM5100_ADC_DIGITAL_VOLUME_4L,
1958 WM5100_ADC_DIGITAL_VOLUME_4R,
1959
1960 WM5100_DAC_DIGITAL_VOLUME_1L,
1961 WM5100_DAC_DIGITAL_VOLUME_1R,
1962 WM5100_DAC_DIGITAL_VOLUME_2L,
1963 WM5100_DAC_DIGITAL_VOLUME_2R,
1964 WM5100_DAC_DIGITAL_VOLUME_3L,
1965 WM5100_DAC_DIGITAL_VOLUME_3R,
1966 WM5100_DAC_DIGITAL_VOLUME_4L,
1967 WM5100_DAC_DIGITAL_VOLUME_4R,
1968 WM5100_DAC_DIGITAL_VOLUME_5L,
1969 WM5100_DAC_DIGITAL_VOLUME_5R,
1970 WM5100_DAC_DIGITAL_VOLUME_6L,
1971 WM5100_DAC_DIGITAL_VOLUME_6R,
1972};
1973
Mark Brown46c1a872012-01-18 14:53:08 +00001974static void wm5100_set_detect_mode(struct wm5100_priv *wm5100, int the_mode)
Mark Brownba896ed2011-09-27 17:39:50 +01001975{
Mark Brownba896ed2011-09-27 17:39:50 +01001976 struct wm5100_jack_mode *mode = &wm5100->pdata.jack_modes[the_mode];
1977
1978 BUG_ON(the_mode >= ARRAY_SIZE(wm5100->pdata.jack_modes));
1979
1980 gpio_set_value_cansleep(wm5100->pdata.hp_pol, mode->hp_pol);
Mark Brown46c1a872012-01-18 14:53:08 +00001981 regmap_update_bits(wm5100->regmap, WM5100_ACCESSORY_DETECT_MODE_1,
1982 WM5100_ACCDET_BIAS_SRC_MASK |
1983 WM5100_ACCDET_SRC,
1984 (mode->bias << WM5100_ACCDET_BIAS_SRC_SHIFT) |
1985 mode->micd_src << WM5100_ACCDET_SRC_SHIFT);
1986 regmap_update_bits(wm5100->regmap, WM5100_MISC_CONTROL,
1987 WM5100_HPCOM_SRC,
1988 mode->micd_src << WM5100_HPCOM_SRC_SHIFT);
Mark Brownba896ed2011-09-27 17:39:50 +01001989
1990 wm5100->jack_mode = the_mode;
1991
Mark Brown46c1a872012-01-18 14:53:08 +00001992 dev_dbg(wm5100->dev, "Set microphone polarity to %d\n",
Mark Brownba896ed2011-09-27 17:39:50 +01001993 wm5100->jack_mode);
1994}
1995
Mark Brown2633f732012-01-26 17:43:09 +00001996static void wm5100_report_headphone(struct wm5100_priv *wm5100)
1997{
1998 dev_dbg(wm5100->dev, "Headphone detected\n");
1999 wm5100->jack_detecting = false;
2000 snd_soc_jack_report(wm5100->jack, SND_JACK_HEADPHONE,
2001 SND_JACK_HEADPHONE);
2002
2003 /* Increase the detection rate a bit for responsiveness. */
2004 regmap_update_bits(wm5100->regmap, WM5100_MIC_DETECT_1,
2005 WM5100_ACCDET_RATE_MASK,
2006 7 << WM5100_ACCDET_RATE_SHIFT);
2007}
2008
Mark Brown46c1a872012-01-18 14:53:08 +00002009static void wm5100_micd_irq(struct wm5100_priv *wm5100)
Mark Brownba896ed2011-09-27 17:39:50 +01002010{
Mark Brown46c1a872012-01-18 14:53:08 +00002011 unsigned int val;
2012 int ret;
Mark Brownba896ed2011-09-27 17:39:50 +01002013
Mark Brown46c1a872012-01-18 14:53:08 +00002014 ret = regmap_read(wm5100->regmap, WM5100_MIC_DETECT_3, &val);
2015 if (ret != 0) {
2016 dev_err(wm5100->dev, "Failed to read micropone status: %d\n",
2017 ret);
2018 return;
2019 }
Mark Brownba896ed2011-09-27 17:39:50 +01002020
Mark Brown46c1a872012-01-18 14:53:08 +00002021 dev_dbg(wm5100->dev, "Microphone event: %x\n", val);
Mark Brownba896ed2011-09-27 17:39:50 +01002022
2023 if (!(val & WM5100_ACCDET_VALID)) {
Mark Brown46c1a872012-01-18 14:53:08 +00002024 dev_warn(wm5100->dev, "Microphone detection state invalid\n");
Mark Brownba896ed2011-09-27 17:39:50 +01002025 return;
2026 }
2027
2028 /* No accessory, reset everything and report removal */
2029 if (!(val & WM5100_ACCDET_STS)) {
Mark Brown46c1a872012-01-18 14:53:08 +00002030 dev_dbg(wm5100->dev, "Jack removal detected\n");
Mark Brownba896ed2011-09-27 17:39:50 +01002031 wm5100->jack_mic = false;
2032 wm5100->jack_detecting = true;
Mark Brown2633f732012-01-26 17:43:09 +00002033 wm5100->jack_flips = 0;
Mark Brownba896ed2011-09-27 17:39:50 +01002034 snd_soc_jack_report(wm5100->jack, 0,
2035 SND_JACK_LINEOUT | SND_JACK_HEADSET |
2036 SND_JACK_BTN_0);
2037
Mark Brown46c1a872012-01-18 14:53:08 +00002038 regmap_update_bits(wm5100->regmap, WM5100_MIC_DETECT_1,
2039 WM5100_ACCDET_RATE_MASK,
2040 WM5100_ACCDET_RATE_MASK);
Mark Brownba896ed2011-09-27 17:39:50 +01002041 return;
2042 }
2043
2044 /* If the measurement is very high we've got a microphone,
2045 * either we just detected one or if we already reported then
2046 * we've got a button release event.
2047 */
2048 if (val & 0x400) {
2049 if (wm5100->jack_detecting) {
Mark Brown46c1a872012-01-18 14:53:08 +00002050 dev_dbg(wm5100->dev, "Microphone detected\n");
Mark Brownba896ed2011-09-27 17:39:50 +01002051 wm5100->jack_mic = true;
Mark Brown9fb83522012-01-25 15:19:20 +00002052 wm5100->jack_detecting = false;
Mark Brownba896ed2011-09-27 17:39:50 +01002053 snd_soc_jack_report(wm5100->jack,
2054 SND_JACK_HEADSET,
2055 SND_JACK_HEADSET | SND_JACK_BTN_0);
2056
2057 /* Increase poll rate to give better responsiveness
2058 * for buttons */
Mark Brown46c1a872012-01-18 14:53:08 +00002059 regmap_update_bits(wm5100->regmap, WM5100_MIC_DETECT_1,
2060 WM5100_ACCDET_RATE_MASK,
2061 5 << WM5100_ACCDET_RATE_SHIFT);
Mark Brownba896ed2011-09-27 17:39:50 +01002062 } else {
Mark Brown46c1a872012-01-18 14:53:08 +00002063 dev_dbg(wm5100->dev, "Mic button up\n");
Mark Brownba896ed2011-09-27 17:39:50 +01002064 snd_soc_jack_report(wm5100->jack, 0, SND_JACK_BTN_0);
2065 }
2066
2067 return;
2068 }
2069
2070 /* If we detected a lower impedence during initial startup
2071 * then we probably have the wrong polarity, flip it. Don't
2072 * do this for the lowest impedences to speed up detection of
Mark Brown2633f732012-01-26 17:43:09 +00002073 * plain headphones and give up if neither polarity looks
2074 * sensible.
Mark Brownba896ed2011-09-27 17:39:50 +01002075 */
2076 if (wm5100->jack_detecting && (val & 0x3f8)) {
Mark Brown2633f732012-01-26 17:43:09 +00002077 wm5100->jack_flips++;
2078
2079 if (wm5100->jack_flips > 1)
2080 wm5100_report_headphone(wm5100);
2081 else
2082 wm5100_set_detect_mode(wm5100, !wm5100->jack_mode);
Mark Brownba896ed2011-09-27 17:39:50 +01002083
2084 return;
2085 }
2086
2087 /* Don't distinguish between buttons, just report any low
2088 * impedence as BTN_0.
2089 */
2090 if (val & 0x3fc) {
2091 if (wm5100->jack_mic) {
Mark Brown46c1a872012-01-18 14:53:08 +00002092 dev_dbg(wm5100->dev, "Mic button detected\n");
Mark Brownba896ed2011-09-27 17:39:50 +01002093 snd_soc_jack_report(wm5100->jack, SND_JACK_BTN_0,
2094 SND_JACK_BTN_0);
2095 } else if (wm5100->jack_detecting) {
Mark Brown2633f732012-01-26 17:43:09 +00002096 wm5100_report_headphone(wm5100);
Mark Brownba896ed2011-09-27 17:39:50 +01002097 }
2098 }
2099}
2100
2101int wm5100_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack)
2102{
2103 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2104
2105 if (jack) {
2106 wm5100->jack = jack;
2107 wm5100->jack_detecting = true;
Mark Brown2633f732012-01-26 17:43:09 +00002108 wm5100->jack_flips = 0;
Mark Brownba896ed2011-09-27 17:39:50 +01002109
Mark Brown46c1a872012-01-18 14:53:08 +00002110 wm5100_set_detect_mode(wm5100, 0);
Mark Brownba896ed2011-09-27 17:39:50 +01002111
2112 /* Slowest detection rate, gives debounce for initial
2113 * detection */
2114 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2115 WM5100_ACCDET_BIAS_STARTTIME_MASK |
2116 WM5100_ACCDET_RATE_MASK,
2117 (7 << WM5100_ACCDET_BIAS_STARTTIME_SHIFT) |
2118 WM5100_ACCDET_RATE_MASK);
2119
2120 /* We need the charge pump to power MICBIAS */
2121 snd_soc_dapm_force_enable_pin(&codec->dapm, "CP2");
2122 snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2123 snd_soc_dapm_sync(&codec->dapm);
2124
2125 /* We start off just enabling microphone detection - even a
2126 * plain headphone will trigger detection.
2127 */
2128 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2129 WM5100_ACCDET_ENA, WM5100_ACCDET_ENA);
2130
2131 snd_soc_update_bits(codec, WM5100_INTERRUPT_STATUS_3_MASK,
2132 WM5100_IM_ACCDET_EINT, 0);
2133 } else {
2134 snd_soc_update_bits(codec, WM5100_INTERRUPT_STATUS_3_MASK,
2135 WM5100_IM_HPDET_EINT |
2136 WM5100_IM_ACCDET_EINT,
2137 WM5100_IM_HPDET_EINT |
2138 WM5100_IM_ACCDET_EINT);
2139 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2140 WM5100_ACCDET_ENA, 0);
2141 wm5100->jack = NULL;
2142 }
2143
2144 return 0;
2145}
2146
Mark Brown6d4baf02011-09-20 15:44:21 +01002147static irqreturn_t wm5100_irq(int irq, void *data)
2148{
Mark Brown46c1a872012-01-18 14:53:08 +00002149 struct wm5100_priv *wm5100 = data;
Mark Brown6d4baf02011-09-20 15:44:21 +01002150 irqreturn_t status = IRQ_NONE;
Mark Brown46c1a872012-01-18 14:53:08 +00002151 unsigned int irq_val, mask_val;
2152 int ret;
Mark Brown6d4baf02011-09-20 15:44:21 +01002153
Mark Brown46c1a872012-01-18 14:53:08 +00002154 ret = regmap_read(wm5100->regmap, WM5100_INTERRUPT_STATUS_3, &irq_val);
2155 if (ret < 0) {
2156 dev_err(wm5100->dev, "Failed to read IRQ status 3: %d\n",
2157 ret);
Mark Brown6d4baf02011-09-20 15:44:21 +01002158 irq_val = 0;
2159 }
Mark Brown6d4baf02011-09-20 15:44:21 +01002160
Mark Brown46c1a872012-01-18 14:53:08 +00002161 ret = regmap_read(wm5100->regmap, WM5100_INTERRUPT_STATUS_3_MASK,
2162 &mask_val);
2163 if (ret < 0) {
2164 dev_err(wm5100->dev, "Failed to read IRQ mask 3: %d\n",
2165 ret);
2166 mask_val = 0xffff;
2167 }
2168
2169 irq_val &= ~mask_val;
2170
2171 regmap_write(wm5100->regmap, WM5100_INTERRUPT_STATUS_3, irq_val);
Mark Brown6d4baf02011-09-20 15:44:21 +01002172
2173 if (irq_val)
2174 status = IRQ_HANDLED;
2175
Mark Brown46c1a872012-01-18 14:53:08 +00002176 wm5100_log_status3(wm5100, irq_val);
Mark Brown6d4baf02011-09-20 15:44:21 +01002177
2178 if (irq_val & WM5100_FLL1_LOCK_EINT) {
Mark Brown46c1a872012-01-18 14:53:08 +00002179 dev_dbg(wm5100->dev, "FLL1 locked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +01002180 complete(&wm5100->fll[0].lock);
2181 }
2182 if (irq_val & WM5100_FLL2_LOCK_EINT) {
Mark Brown46c1a872012-01-18 14:53:08 +00002183 dev_dbg(wm5100->dev, "FLL2 locked\n");
Mark Brown6d4baf02011-09-20 15:44:21 +01002184 complete(&wm5100->fll[1].lock);
2185 }
2186
Mark Brownba896ed2011-09-27 17:39:50 +01002187 if (irq_val & WM5100_ACCDET_EINT)
Mark Brown46c1a872012-01-18 14:53:08 +00002188 wm5100_micd_irq(wm5100);
Mark Brownba896ed2011-09-27 17:39:50 +01002189
Mark Brown46c1a872012-01-18 14:53:08 +00002190 ret = regmap_read(wm5100->regmap, WM5100_INTERRUPT_STATUS_4, &irq_val);
2191 if (ret < 0) {
2192 dev_err(wm5100->dev, "Failed to read IRQ status 4: %d\n",
2193 ret);
Mark Brown6d4baf02011-09-20 15:44:21 +01002194 irq_val = 0;
2195 }
Mark Brown46c1a872012-01-18 14:53:08 +00002196
2197 ret = regmap_read(wm5100->regmap, WM5100_INTERRUPT_STATUS_4_MASK,
2198 &mask_val);
2199 if (ret < 0) {
2200 dev_err(wm5100->dev, "Failed to read IRQ mask 4: %d\n",
2201 ret);
2202 mask_val = 0xffff;
2203 }
2204
2205 irq_val &= ~mask_val;
Mark Brown6d4baf02011-09-20 15:44:21 +01002206
2207 if (irq_val)
2208 status = IRQ_HANDLED;
2209
Mark Brown46c1a872012-01-18 14:53:08 +00002210 regmap_write(wm5100->regmap, WM5100_INTERRUPT_STATUS_4, irq_val);
Mark Brown6d4baf02011-09-20 15:44:21 +01002211
Mark Brown46c1a872012-01-18 14:53:08 +00002212 wm5100_log_status4(wm5100, irq_val);
Mark Brown6d4baf02011-09-20 15:44:21 +01002213
2214 return status;
2215}
2216
2217static irqreturn_t wm5100_edge_irq(int irq, void *data)
2218{
2219 irqreturn_t ret = IRQ_NONE;
2220 irqreturn_t val;
2221
2222 do {
2223 val = wm5100_irq(irq, data);
2224 if (val != IRQ_NONE)
2225 ret = val;
2226 } while (val != IRQ_NONE);
2227
2228 return ret;
2229}
2230
2231#ifdef CONFIG_GPIOLIB
2232static inline struct wm5100_priv *gpio_to_wm5100(struct gpio_chip *chip)
2233{
2234 return container_of(chip, struct wm5100_priv, gpio_chip);
2235}
2236
2237static void wm5100_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2238{
2239 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
Mark Brown6d4baf02011-09-20 15:44:21 +01002240
Mark Brown9db16e42011-11-09 17:27:28 +00002241 regmap_update_bits(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset,
2242 WM5100_GP1_LVL, !!value << WM5100_GP1_LVL_SHIFT);
Mark Brown6d4baf02011-09-20 15:44:21 +01002243}
2244
2245static int wm5100_gpio_direction_out(struct gpio_chip *chip,
2246 unsigned offset, int value)
2247{
2248 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
Mark Brown64964e82011-10-31 19:02:13 +00002249 int val, ret;
Mark Brown6d4baf02011-09-20 15:44:21 +01002250
2251 val = (1 << WM5100_GP1_FN_SHIFT) | (!!value << WM5100_GP1_LVL_SHIFT);
2252
Mark Brown9db16e42011-11-09 17:27:28 +00002253 ret = regmap_update_bits(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset,
2254 WM5100_GP1_FN_MASK | WM5100_GP1_DIR |
2255 WM5100_GP1_LVL, val);
Mark Brown64964e82011-10-31 19:02:13 +00002256 if (ret < 0)
2257 return ret;
2258 else
2259 return 0;
Mark Brown6d4baf02011-09-20 15:44:21 +01002260}
2261
2262static int wm5100_gpio_get(struct gpio_chip *chip, unsigned offset)
2263{
2264 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
Mark Brown9db16e42011-11-09 17:27:28 +00002265 unsigned int reg;
Mark Brown6d4baf02011-09-20 15:44:21 +01002266 int ret;
2267
Mark Brown9db16e42011-11-09 17:27:28 +00002268 ret = regmap_read(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset, &reg);
Mark Brown6d4baf02011-09-20 15:44:21 +01002269 if (ret < 0)
2270 return ret;
2271
Mark Brown9db16e42011-11-09 17:27:28 +00002272 return (reg & WM5100_GP1_LVL) != 0;
Mark Brown6d4baf02011-09-20 15:44:21 +01002273}
2274
2275static int wm5100_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2276{
2277 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
Mark Brown6d4baf02011-09-20 15:44:21 +01002278
Mark Brown9db16e42011-11-09 17:27:28 +00002279 return regmap_update_bits(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset,
2280 WM5100_GP1_FN_MASK | WM5100_GP1_DIR,
2281 (1 << WM5100_GP1_FN_SHIFT) |
2282 (1 << WM5100_GP1_DIR_SHIFT));
Mark Brown6d4baf02011-09-20 15:44:21 +01002283}
2284
2285static struct gpio_chip wm5100_template_chip = {
2286 .label = "wm5100",
2287 .owner = THIS_MODULE,
2288 .direction_output = wm5100_gpio_direction_out,
2289 .set = wm5100_gpio_set,
2290 .direction_input = wm5100_gpio_direction_in,
2291 .get = wm5100_gpio_get,
2292 .can_sleep = 1,
2293};
2294
Mark Brown9db16e42011-11-09 17:27:28 +00002295static void wm5100_init_gpio(struct i2c_client *i2c)
Mark Brown6d4baf02011-09-20 15:44:21 +01002296{
Mark Brown9db16e42011-11-09 17:27:28 +00002297 struct wm5100_priv *wm5100 = i2c_get_clientdata(i2c);
Mark Brown6d4baf02011-09-20 15:44:21 +01002298 int ret;
2299
2300 wm5100->gpio_chip = wm5100_template_chip;
2301 wm5100->gpio_chip.ngpio = 6;
Mark Brown9db16e42011-11-09 17:27:28 +00002302 wm5100->gpio_chip.dev = &i2c->dev;
Mark Brown6d4baf02011-09-20 15:44:21 +01002303
2304 if (wm5100->pdata.gpio_base)
2305 wm5100->gpio_chip.base = wm5100->pdata.gpio_base;
2306 else
2307 wm5100->gpio_chip.base = -1;
2308
2309 ret = gpiochip_add(&wm5100->gpio_chip);
2310 if (ret != 0)
Mark Brown9db16e42011-11-09 17:27:28 +00002311 dev_err(&i2c->dev, "Failed to add GPIOs: %d\n", ret);
Mark Brown6d4baf02011-09-20 15:44:21 +01002312}
2313
Mark Brown9db16e42011-11-09 17:27:28 +00002314static void wm5100_free_gpio(struct i2c_client *i2c)
Mark Brown6d4baf02011-09-20 15:44:21 +01002315{
Mark Brown9db16e42011-11-09 17:27:28 +00002316 struct wm5100_priv *wm5100 = i2c_get_clientdata(i2c);
Mark Brown6d4baf02011-09-20 15:44:21 +01002317 int ret;
2318
2319 ret = gpiochip_remove(&wm5100->gpio_chip);
2320 if (ret != 0)
Mark Brown9db16e42011-11-09 17:27:28 +00002321 dev_err(&i2c->dev, "Failed to remove GPIOs: %d\n", ret);
Mark Brown6d4baf02011-09-20 15:44:21 +01002322}
2323#else
Mark Brown9db16e42011-11-09 17:27:28 +00002324static void wm5100_init_gpio(struct i2c_client *i2c)
Mark Brown6d4baf02011-09-20 15:44:21 +01002325{
2326}
2327
Mark Brown9db16e42011-11-09 17:27:28 +00002328static void wm5100_free_gpio(struct i2c_client *i2c)
Mark Brown6d4baf02011-09-20 15:44:21 +01002329{
2330}
2331#endif
2332
2333static int wm5100_probe(struct snd_soc_codec *codec)
2334{
2335 struct i2c_client *i2c = to_i2c_client(codec->dev);
2336 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
Mark Brown09452f22012-01-18 15:05:46 +00002337 int ret, i;
Mark Brown6d4baf02011-09-20 15:44:21 +01002338
2339 wm5100->codec = codec;
Mark Brownbd132ec2011-10-23 11:10:45 +01002340 codec->control_data = wm5100->regmap;
Mark Brown6d4baf02011-09-20 15:44:21 +01002341
Mark Brownbd132ec2011-10-23 11:10:45 +01002342 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown6d4baf02011-09-20 15:44:21 +01002343 if (ret != 0) {
2344 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
2345 return ret;
2346 }
2347
Mark Brown6d4baf02011-09-20 15:44:21 +01002348 for (i = 0; i < ARRAY_SIZE(wm5100_dig_vu); i++)
2349 snd_soc_update_bits(codec, wm5100_dig_vu[i], WM5100_OUT_VU,
2350 WM5100_OUT_VU);
2351
Mark Brown6d4baf02011-09-20 15:44:21 +01002352 /* Don't debounce interrupts to support use of SYSCLK only */
2353 snd_soc_write(codec, WM5100_IRQ_DEBOUNCE_1, 0);
2354 snd_soc_write(codec, WM5100_IRQ_DEBOUNCE_2, 0);
2355
2356 /* TODO: check if we're symmetric */
2357
Mark Brown09452f22012-01-18 15:05:46 +00002358 if (i2c->irq)
Mark Brown6d4baf02011-09-20 15:44:21 +01002359 snd_soc_dapm_new_controls(&codec->dapm,
2360 wm5100_dapm_widgets_noirq,
2361 ARRAY_SIZE(wm5100_dapm_widgets_noirq));
Mark Brown6d4baf02011-09-20 15:44:21 +01002362
2363 if (wm5100->pdata.hp_pol) {
2364 ret = gpio_request_one(wm5100->pdata.hp_pol,
2365 GPIOF_OUT_INIT_HIGH, "WM5100 HP_POL");
2366 if (ret < 0) {
2367 dev_err(&i2c->dev, "Failed to request HP_POL %d: %d\n",
2368 wm5100->pdata.hp_pol, ret);
2369 goto err_gpio;
2370 }
2371 }
2372
Mark Brown6d4baf02011-09-20 15:44:21 +01002373 return 0;
2374
2375err_gpio:
Mark Brown6d4baf02011-09-20 15:44:21 +01002376
2377 return ret;
2378}
2379
2380static int wm5100_remove(struct snd_soc_codec *codec)
2381{
2382 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2383
Mark Brown6d4baf02011-09-20 15:44:21 +01002384 if (wm5100->pdata.hp_pol) {
2385 gpio_free(wm5100->pdata.hp_pol);
2386 }
Mark Brown46c1a872012-01-18 14:53:08 +00002387
Mark Brown6d4baf02011-09-20 15:44:21 +01002388 return 0;
2389}
2390
Mark Brown1b39bf32011-12-29 12:18:53 +00002391static int wm5100_soc_volatile(struct snd_soc_codec *codec,
2392 unsigned int reg)
2393{
2394 return true;
2395}
2396
2397
Mark Brown6d4baf02011-09-20 15:44:21 +01002398static struct snd_soc_codec_driver soc_codec_dev_wm5100 = {
2399 .probe = wm5100_probe,
2400 .remove = wm5100_remove,
2401
2402 .set_sysclk = wm5100_set_sysclk,
2403 .set_pll = wm5100_set_fll,
Mark Brown6d4baf02011-09-20 15:44:21 +01002404 .idle_bias_off = 1,
Mark Brown1b39bf32011-12-29 12:18:53 +00002405 .reg_cache_size = WM5100_MAX_REGISTER,
2406 .volatile_register = wm5100_soc_volatile,
Mark Brown6d4baf02011-09-20 15:44:21 +01002407
2408 .seq_notifier = wm5100_seq_notifier,
2409 .controls = wm5100_snd_controls,
2410 .num_controls = ARRAY_SIZE(wm5100_snd_controls),
2411 .dapm_widgets = wm5100_dapm_widgets,
2412 .num_dapm_widgets = ARRAY_SIZE(wm5100_dapm_widgets),
2413 .dapm_routes = wm5100_dapm_routes,
2414 .num_dapm_routes = ARRAY_SIZE(wm5100_dapm_routes),
Mark Brownbd132ec2011-10-23 11:10:45 +01002415};
Mark Brown6d4baf02011-09-20 15:44:21 +01002416
Mark Brownbd132ec2011-10-23 11:10:45 +01002417static const struct regmap_config wm5100_regmap = {
2418 .reg_bits = 16,
2419 .val_bits = 16,
Mark Brown6d4baf02011-09-20 15:44:21 +01002420
Mark Brownbd132ec2011-10-23 11:10:45 +01002421 .max_register = WM5100_MAX_REGISTER,
2422 .reg_defaults = wm5100_reg_defaults,
2423 .num_reg_defaults = ARRAY_SIZE(wm5100_reg_defaults),
2424 .volatile_reg = wm5100_volatile_register,
2425 .readable_reg = wm5100_readable_register,
2426 .cache_type = REGCACHE_RBTREE,
Mark Brown6d4baf02011-09-20 15:44:21 +01002427};
2428
Mark Browna188fcb2012-01-25 17:57:16 +00002429static const unsigned int wm5100_mic_ctrl_reg[] = {
2430 WM5100_IN1L_CONTROL,
2431 WM5100_IN2L_CONTROL,
2432 WM5100_IN3L_CONTROL,
2433 WM5100_IN4L_CONTROL,
2434};
2435
Mark Brown6d4baf02011-09-20 15:44:21 +01002436static __devinit int wm5100_i2c_probe(struct i2c_client *i2c,
2437 const struct i2c_device_id *id)
2438{
2439 struct wm5100_pdata *pdata = dev_get_platdata(&i2c->dev);
2440 struct wm5100_priv *wm5100;
Mark Brown588ac5e2011-11-09 16:12:04 +00002441 unsigned int reg;
Mark Brown09452f22012-01-18 15:05:46 +00002442 int ret, i, irq_flags;
Mark Brown6d4baf02011-09-20 15:44:21 +01002443
Mark Browna81b82c2011-11-24 18:28:51 +00002444 wm5100 = devm_kzalloc(&i2c->dev, sizeof(struct wm5100_priv),
2445 GFP_KERNEL);
Mark Brown6d4baf02011-09-20 15:44:21 +01002446 if (wm5100 == NULL)
2447 return -ENOMEM;
2448
Mark Brown46c1a872012-01-18 14:53:08 +00002449 wm5100->dev = &i2c->dev;
2450
Mark Brownbd132ec2011-10-23 11:10:45 +01002451 wm5100->regmap = regmap_init_i2c(i2c, &wm5100_regmap);
2452 if (IS_ERR(wm5100->regmap)) {
2453 ret = PTR_ERR(wm5100->regmap);
2454 dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2455 ret);
Mark Browna81b82c2011-11-24 18:28:51 +00002456 goto err;
Mark Brownbd132ec2011-10-23 11:10:45 +01002457 }
2458
Mark Brown6d4baf02011-09-20 15:44:21 +01002459 for (i = 0; i < ARRAY_SIZE(wm5100->fll); i++)
2460 init_completion(&wm5100->fll[i].lock);
2461
2462 if (pdata)
2463 wm5100->pdata = *pdata;
2464
2465 i2c_set_clientdata(i2c, wm5100);
2466
Mark Brown588ac5e2011-11-09 16:12:04 +00002467 for (i = 0; i < ARRAY_SIZE(wm5100->core_supplies); i++)
2468 wm5100->core_supplies[i].supply = wm5100_core_supply_names[i];
2469
Mark Brown17e3e572012-01-23 15:00:17 +00002470 ret = devm_regulator_bulk_get(&i2c->dev,
2471 ARRAY_SIZE(wm5100->core_supplies),
2472 wm5100->core_supplies);
Mark Brown588ac5e2011-11-09 16:12:04 +00002473 if (ret != 0) {
2474 dev_err(&i2c->dev, "Failed to request core supplies: %d\n",
2475 ret);
2476 goto err_regmap;
2477 }
2478
Mark Brown588ac5e2011-11-09 16:12:04 +00002479 ret = regulator_bulk_enable(ARRAY_SIZE(wm5100->core_supplies),
2480 wm5100->core_supplies);
2481 if (ret != 0) {
2482 dev_err(&i2c->dev, "Failed to enable core supplies: %d\n",
2483 ret);
Mark Brown17e3e572012-01-23 15:00:17 +00002484 goto err_regmap;
Mark Brown588ac5e2011-11-09 16:12:04 +00002485 }
2486
2487 if (wm5100->pdata.ldo_ena) {
2488 ret = gpio_request_one(wm5100->pdata.ldo_ena,
2489 GPIOF_OUT_INIT_HIGH, "WM5100 LDOENA");
2490 if (ret < 0) {
2491 dev_err(&i2c->dev, "Failed to request LDOENA %d: %d\n",
2492 wm5100->pdata.ldo_ena, ret);
2493 goto err_enable;
2494 }
2495 msleep(2);
2496 }
2497
2498 if (wm5100->pdata.reset) {
2499 ret = gpio_request_one(wm5100->pdata.reset,
2500 GPIOF_OUT_INIT_HIGH, "WM5100 /RESET");
2501 if (ret < 0) {
2502 dev_err(&i2c->dev, "Failed to request /RESET %d: %d\n",
2503 wm5100->pdata.reset, ret);
2504 goto err_ldo;
2505 }
2506 }
2507
2508 ret = regmap_read(wm5100->regmap, WM5100_SOFTWARE_RESET, &reg);
2509 if (ret < 0) {
Mark Brown01326152012-01-17 19:27:04 +00002510 dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
Mark Brown588ac5e2011-11-09 16:12:04 +00002511 goto err_reset;
2512 }
2513 switch (reg) {
2514 case 0x8997:
2515 case 0x5100:
2516 break;
2517
2518 default:
2519 dev_err(&i2c->dev, "Device is not a WM5100, ID is %x\n", reg);
2520 ret = -EINVAL;
2521 goto err_reset;
2522 }
2523
2524 ret = regmap_read(wm5100->regmap, WM5100_DEVICE_REVISION, &reg);
2525 if (ret < 0) {
2526 dev_err(&i2c->dev, "Failed to read revision register\n");
2527 goto err_reset;
2528 }
2529 wm5100->rev = reg & WM5100_DEVICE_REVISION_MASK;
2530
2531 dev_info(&i2c->dev, "revision %c\n", wm5100->rev + 'A');
2532
2533 ret = wm5100_reset(wm5100);
2534 if (ret < 0) {
2535 dev_err(&i2c->dev, "Failed to issue reset\n");
2536 goto err_reset;
2537 }
2538
Mark Brown15b52f12012-01-21 12:14:53 +00002539 switch (wm5100->rev) {
2540 case 0:
2541 ret = regmap_register_patch(wm5100->regmap,
2542 wm5100_reva_patches,
2543 ARRAY_SIZE(wm5100_reva_patches));
2544 if (ret != 0) {
2545 dev_err(&i2c->dev, "Failed to register patches: %d\n",
2546 ret);
2547 goto err_reset;
2548 }
2549 break;
2550 default:
2551 break;
2552 }
2553
2554
Mark Brown9db16e42011-11-09 17:27:28 +00002555 wm5100_init_gpio(i2c);
2556
Mark Brownd9b5e9c2011-11-10 16:14:04 +00002557 for (i = 0; i < ARRAY_SIZE(wm5100->pdata.gpio_defaults); i++) {
2558 if (!wm5100->pdata.gpio_defaults[i])
2559 continue;
2560
2561 regmap_write(wm5100->regmap, WM5100_GPIO_CTRL_1 + i,
2562 wm5100->pdata.gpio_defaults[i]);
2563 }
2564
2565 for (i = 0; i < ARRAY_SIZE(wm5100->pdata.in_mode); i++) {
Mark Browna188fcb2012-01-25 17:57:16 +00002566 regmap_update_bits(wm5100->regmap, wm5100_mic_ctrl_reg[i],
Mark Brownd9b5e9c2011-11-10 16:14:04 +00002567 WM5100_IN1_MODE_MASK |
2568 WM5100_IN1_DMIC_SUP_MASK,
2569 (wm5100->pdata.in_mode[i] <<
2570 WM5100_IN1_MODE_SHIFT) |
2571 (wm5100->pdata.dmic_sup[i] <<
2572 WM5100_IN1_DMIC_SUP_SHIFT));
2573 }
2574
Mark Brown09452f22012-01-18 15:05:46 +00002575 if (i2c->irq) {
2576 if (wm5100->pdata.irq_flags)
2577 irq_flags = wm5100->pdata.irq_flags;
2578 else
2579 irq_flags = IRQF_TRIGGER_LOW;
2580
2581 irq_flags |= IRQF_ONESHOT;
2582
2583 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
2584 ret = request_threaded_irq(i2c->irq, NULL,
2585 wm5100_edge_irq, irq_flags,
2586 "wm5100", wm5100);
2587 else
2588 ret = request_threaded_irq(i2c->irq, NULL, wm5100_irq,
2589 irq_flags, "wm5100",
2590 wm5100);
2591
2592 if (ret != 0) {
2593 dev_err(&i2c->dev, "Failed to request IRQ %d: %d\n",
2594 i2c->irq, ret);
2595 } else {
2596 /* Enable default interrupts */
2597 regmap_update_bits(wm5100->regmap,
2598 WM5100_INTERRUPT_STATUS_3_MASK,
2599 WM5100_IM_SPK_SHUTDOWN_WARN_EINT |
2600 WM5100_IM_SPK_SHUTDOWN_EINT |
2601 WM5100_IM_ASRC2_LOCK_EINT |
2602 WM5100_IM_ASRC1_LOCK_EINT |
2603 WM5100_IM_FLL2_LOCK_EINT |
2604 WM5100_IM_FLL1_LOCK_EINT |
2605 WM5100_CLKGEN_ERR_EINT |
2606 WM5100_CLKGEN_ERR_ASYNC_EINT, 0);
2607
2608 regmap_update_bits(wm5100->regmap,
2609 WM5100_INTERRUPT_STATUS_4_MASK,
2610 WM5100_AIF3_ERR_EINT |
2611 WM5100_AIF2_ERR_EINT |
2612 WM5100_AIF1_ERR_EINT |
2613 WM5100_CTRLIF_ERR_EINT |
2614 WM5100_ISRC2_UNDERCLOCKED_EINT |
2615 WM5100_ISRC1_UNDERCLOCKED_EINT |
2616 WM5100_FX_UNDERCLOCKED_EINT |
2617 WM5100_AIF3_UNDERCLOCKED_EINT |
2618 WM5100_AIF2_UNDERCLOCKED_EINT |
2619 WM5100_AIF1_UNDERCLOCKED_EINT |
2620 WM5100_ASRC_UNDERCLOCKED_EINT |
2621 WM5100_DAC_UNDERCLOCKED_EINT |
2622 WM5100_ADC_UNDERCLOCKED_EINT |
2623 WM5100_MIXER_UNDERCLOCKED_EINT, 0);
2624 }
2625 }
2626
Mark Brown62c1c402012-01-26 17:28:49 +00002627 pm_runtime_set_active(&i2c->dev);
2628 pm_runtime_enable(&i2c->dev);
2629 pm_request_idle(&i2c->dev);
2630
Mark Brown6d4baf02011-09-20 15:44:21 +01002631 ret = snd_soc_register_codec(&i2c->dev,
2632 &soc_codec_dev_wm5100, wm5100_dai,
2633 ARRAY_SIZE(wm5100_dai));
2634 if (ret < 0) {
2635 dev_err(&i2c->dev, "Failed to register WM5100: %d\n", ret);
Mark Brown588ac5e2011-11-09 16:12:04 +00002636 goto err_reset;
Mark Brown6d4baf02011-09-20 15:44:21 +01002637 }
2638
2639 return ret;
Mark Brownbd132ec2011-10-23 11:10:45 +01002640
Mark Brown588ac5e2011-11-09 16:12:04 +00002641err_reset:
Mark Brown09452f22012-01-18 15:05:46 +00002642 if (i2c->irq)
2643 free_irq(i2c->irq, wm5100);
Mark Brown9db16e42011-11-09 17:27:28 +00002644 wm5100_free_gpio(i2c);
Mark Brown588ac5e2011-11-09 16:12:04 +00002645 if (wm5100->pdata.reset) {
Mark Brown26887382012-01-17 19:18:27 +00002646 gpio_set_value_cansleep(wm5100->pdata.reset, 0);
Mark Brown588ac5e2011-11-09 16:12:04 +00002647 gpio_free(wm5100->pdata.reset);
2648 }
2649err_ldo:
2650 if (wm5100->pdata.ldo_ena) {
2651 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2652 gpio_free(wm5100->pdata.ldo_ena);
2653 }
2654err_enable:
2655 regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
2656 wm5100->core_supplies);
Mark Brownbd132ec2011-10-23 11:10:45 +01002657err_regmap:
2658 regmap_exit(wm5100->regmap);
Mark Browna81b82c2011-11-24 18:28:51 +00002659err:
Mark Brownbd132ec2011-10-23 11:10:45 +01002660 return ret;
Mark Brown6d4baf02011-09-20 15:44:21 +01002661}
2662
Mark Brown09452f22012-01-18 15:05:46 +00002663static __devexit int wm5100_i2c_remove(struct i2c_client *i2c)
Mark Brown6d4baf02011-09-20 15:44:21 +01002664{
Mark Brown09452f22012-01-18 15:05:46 +00002665 struct wm5100_priv *wm5100 = i2c_get_clientdata(i2c);
Mark Brownbd132ec2011-10-23 11:10:45 +01002666
Mark Brown09452f22012-01-18 15:05:46 +00002667 snd_soc_unregister_codec(&i2c->dev);
2668 if (i2c->irq)
2669 free_irq(i2c->irq, wm5100);
2670 wm5100_free_gpio(i2c);
Mark Brown588ac5e2011-11-09 16:12:04 +00002671 if (wm5100->pdata.reset) {
Mark Brown26887382012-01-17 19:18:27 +00002672 gpio_set_value_cansleep(wm5100->pdata.reset, 0);
Mark Brown588ac5e2011-11-09 16:12:04 +00002673 gpio_free(wm5100->pdata.reset);
2674 }
2675 if (wm5100->pdata.ldo_ena) {
2676 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2677 gpio_free(wm5100->pdata.ldo_ena);
2678 }
Mark Brownbd132ec2011-10-23 11:10:45 +01002679 regmap_exit(wm5100->regmap);
Mark Brownbd132ec2011-10-23 11:10:45 +01002680
Mark Brown6d4baf02011-09-20 15:44:21 +01002681 return 0;
2682}
2683
Mark Brown62c1c402012-01-26 17:28:49 +00002684#ifdef CONFIG_PM_RUNTIME
2685static int wm5100_runtime_suspend(struct device *dev)
2686{
2687 struct wm5100_priv *wm5100 = dev_get_drvdata(dev);
2688
2689 regcache_cache_only(wm5100->regmap, true);
2690 regcache_mark_dirty(wm5100->regmap);
2691 if (wm5100->pdata.ldo_ena)
2692 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2693 regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
2694 wm5100->core_supplies);
2695
2696 return 0;
2697}
2698
2699static int wm5100_runtime_resume(struct device *dev)
2700{
2701 struct wm5100_priv *wm5100 = dev_get_drvdata(dev);
2702 int ret;
2703
2704 ret = regulator_bulk_enable(ARRAY_SIZE(wm5100->core_supplies),
2705 wm5100->core_supplies);
2706 if (ret != 0) {
2707 dev_err(dev, "Failed to enable supplies: %d\n",
2708 ret);
2709 return ret;
2710 }
2711
2712 if (wm5100->pdata.ldo_ena) {
2713 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 1);
2714 msleep(2);
2715 }
2716
2717 regcache_cache_only(wm5100->regmap, false);
2718 regcache_sync(wm5100->regmap);
2719
2720 return 0;
2721}
2722#endif
2723
2724static struct dev_pm_ops wm5100_pm = {
2725 SET_RUNTIME_PM_OPS(wm5100_runtime_suspend, wm5100_runtime_resume,
2726 NULL)
2727};
2728
Mark Brown6d4baf02011-09-20 15:44:21 +01002729static const struct i2c_device_id wm5100_i2c_id[] = {
2730 { "wm5100", 0 },
2731 { }
2732};
2733MODULE_DEVICE_TABLE(i2c, wm5100_i2c_id);
2734
2735static struct i2c_driver wm5100_i2c_driver = {
2736 .driver = {
2737 .name = "wm5100",
2738 .owner = THIS_MODULE,
Mark Brown62c1c402012-01-26 17:28:49 +00002739 .pm = &wm5100_pm,
Mark Brown6d4baf02011-09-20 15:44:21 +01002740 },
2741 .probe = wm5100_i2c_probe,
2742 .remove = __devexit_p(wm5100_i2c_remove),
2743 .id_table = wm5100_i2c_id,
2744};
2745
2746static int __init wm5100_modinit(void)
2747{
2748 return i2c_add_driver(&wm5100_i2c_driver);
2749}
2750module_init(wm5100_modinit);
2751
2752static void __exit wm5100_exit(void)
2753{
2754 i2c_del_driver(&wm5100_i2c_driver);
2755}
2756module_exit(wm5100_exit);
2757
2758MODULE_DESCRIPTION("ASoC WM5100 driver");
2759MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
2760MODULE_LICENSE("GPL");