blob: 24952fdc7e407a7cd2f9fe1237012c1c265da11a [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010011#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020012#include <linux/seq_file.h>
13#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090014#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090015#include <linux/percpu.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010016
Thomas Gleixner950f9d92008-01-30 13:34:06 +010017#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/processor.h>
19#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080020#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080021#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010022#include <asm/uaccess.h>
23#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010024#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070025#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Ingo Molnar9df84992008-02-04 16:48:09 +010027/*
28 * The current flushing context - we pass it instead of 5 arguments:
29 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010030struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080031 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010032 pgprot_t mask_set;
33 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010034 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080035 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010036 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010037 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080038 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070039 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010040};
41
Suresh Siddhaad5ca552008-09-23 14:00:42 -070042/*
43 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
44 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
45 * entries change the page attribute in parallel to some other cpu
46 * splitting a large page entry along with changing the attribute.
47 */
48static DEFINE_SPINLOCK(cpa_lock);
49
Shaohua Lid75586a2008-08-21 10:46:06 +080050#define CPA_FLUSHTLB 1
51#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070052#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080053
Thomas Gleixner65280e62008-05-05 16:35:21 +020054#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020055static unsigned long direct_pages_count[PG_LEVEL_NUM];
56
Thomas Gleixner65280e62008-05-05 16:35:21 +020057void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020058{
Andi Kleence0c0e52008-05-02 11:46:49 +020059 unsigned long flags;
Thomas Gleixner65280e62008-05-05 16:35:21 +020060
Andi Kleence0c0e52008-05-02 11:46:49 +020061 /* Protect against CPA */
62 spin_lock_irqsave(&pgd_lock, flags);
63 direct_pages_count[level] += pages;
64 spin_unlock_irqrestore(&pgd_lock, flags);
Andi Kleence0c0e52008-05-02 11:46:49 +020065}
66
Thomas Gleixner65280e62008-05-05 16:35:21 +020067static void split_page_count(int level)
68{
69 direct_pages_count[level]--;
70 direct_pages_count[level - 1] += PTRS_PER_PTE;
71}
72
Alexey Dobriyane1759c22008-10-15 23:50:22 +040073void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020074{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000075 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010076 direct_pages_count[PG_LEVEL_4K] << 2);
77#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000078 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010079 direct_pages_count[PG_LEVEL_2M] << 11);
80#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_2M] << 12);
83#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020084#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000086 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010087 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020088#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020089}
90#else
91static inline void split_page_count(int level) { }
92#endif
93
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010094#ifdef CONFIG_X86_64
95
96static inline unsigned long highmap_start_pfn(void)
97{
98 return __pa(_text) >> PAGE_SHIFT;
99}
100
101static inline unsigned long highmap_end_pfn(void)
102{
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -0800103 return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100104}
105
106#endif
107
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100108#ifdef CONFIG_DEBUG_PAGEALLOC
109# define debug_pagealloc 1
110#else
111# define debug_pagealloc 0
112#endif
113
Arjan van de Vened724be2008-01-30 13:34:04 +0100114static inline int
115within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100116{
Arjan van de Vened724be2008-01-30 13:34:04 +0100117 return addr >= start && addr < end;
118}
119
120/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100121 * Flushing functions
122 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100124/**
125 * clflush_cache_range - flush a cache range with clflush
126 * @addr: virtual start address
127 * @size: number of bytes to flush
128 *
129 * clflush is an unordered instruction which needs fencing with mfence
130 * to avoid ordering issues.
131 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100133{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100134 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100135
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100136 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100137
138 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
139 clflush(vaddr);
140 /*
141 * Flush any possible final partial cacheline:
142 */
143 clflush(vend);
144
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100145 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100146}
147
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100148static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100149{
Andi Kleen6bb83832008-02-04 16:48:06 +0100150 unsigned long cache = (unsigned long)arg;
151
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100152 /*
153 * Flush all to work around Errata in early athlons regarding
154 * large page flushing.
155 */
156 __flush_tlb_all();
157
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700158 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100159 wbinvd();
160}
161
Andi Kleen6bb83832008-02-04 16:48:06 +0100162static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100163{
164 BUG_ON(irqs_disabled());
165
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200166 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100167}
168
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100169static void __cpa_flush_range(void *arg)
170{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100171 /*
172 * We could optimize that further and do individual per page
173 * tlb invalidates for a low number of pages. Caveat: we must
174 * flush the high aliases on 64bit as well.
175 */
176 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100177}
178
Andi Kleen6bb83832008-02-04 16:48:06 +0100179static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100180{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100181 unsigned int i, level;
182 unsigned long addr;
183
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100184 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100185 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100186
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200187 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100188
Andi Kleen6bb83832008-02-04 16:48:06 +0100189 if (!cache)
190 return;
191
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100192 /*
193 * We only need to flush on one CPU,
194 * clflush is a MESI-coherent instruction that
195 * will cause all other CPUs to flush the same
196 * cachelines:
197 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100198 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
199 pte_t *pte = lookup_address(addr, &level);
200
201 /*
202 * Only flush present addresses:
203 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100204 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100205 clflush_cache_range((void *) addr, PAGE_SIZE);
206 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100207}
208
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700209static void cpa_flush_array(unsigned long *start, int numpages, int cache,
210 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800211{
212 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700213 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800214
215 BUG_ON(irqs_disabled());
216
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700217 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800218
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700219 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800220 return;
221
Shaohua Lid75586a2008-08-21 10:46:06 +0800222 /*
223 * We only need to flush on one CPU,
224 * clflush is a MESI-coherent instruction that
225 * will cause all other CPUs to flush the same
226 * cachelines:
227 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700228 for (i = 0; i < numpages; i++) {
229 unsigned long addr;
230 pte_t *pte;
231
232 if (in_flags & CPA_PAGES_ARRAY)
233 addr = (unsigned long)page_address(pages[i]);
234 else
235 addr = start[i];
236
237 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800238
239 /*
240 * Only flush present addresses:
241 */
242 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700243 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800244 }
245}
246
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100247/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100248 * Certain areas of memory on x86 require very specific protection flags,
249 * for example the BIOS area or kernel text. Callers don't always get this
250 * right (again, ioremap() on BIOS memory is not uncommon) so this function
251 * checks and fixes these known static required protection bits.
252 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100253static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
254 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100255{
256 pgprot_t forbidden = __pgprot(0);
257
Ingo Molnar687c4822008-01-30 13:34:04 +0100258 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100259 * The BIOS area between 640k and 1Mb needs to be executable for
260 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100261 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100262 if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100263 pgprot_val(forbidden) |= _PAGE_NX;
264
265 /*
266 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100267 * Does not cover __inittext since that is gone later on. On
268 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100269 */
270 if (within(address, (unsigned long)_text, (unsigned long)_etext))
271 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100272
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100273 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100274 * The .rodata section needs to be read-only. Using the pfn
275 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100276 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100277 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
278 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100279 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100280
281 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100282
283 return prot;
284}
285
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100286/*
287 * Lookup the page table entry for a virtual address. Return a pointer
288 * to the entry and the level of the mapping.
289 *
290 * Note: We return pud and pmd either when the entry is marked large
291 * or when the present bit is not set. Otherwise we would return a
292 * pointer to a nonexisting mapping.
293 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100294pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100295{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 pgd_t *pgd = pgd_offset_k(address);
297 pud_t *pud;
298 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100299
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100300 *level = PG_LEVEL_NONE;
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 if (pgd_none(*pgd))
303 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 pud = pud_offset(pgd, address);
306 if (pud_none(*pud))
307 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100308
309 *level = PG_LEVEL_1G;
310 if (pud_large(*pud) || !pud_present(*pud))
311 return (pte_t *)pud;
312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 pmd = pmd_offset(pud, address);
314 if (pmd_none(*pmd))
315 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100316
317 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100318 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100321 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100322
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100323 return pte_offset_kernel(pmd, address);
324}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200325EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100326
Ingo Molnar9df84992008-02-04 16:48:09 +0100327/*
328 * Set the new pmd in all the pgds we know about:
329 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100330static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100331{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100332 /* change init_mm */
333 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100334#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100335 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100336 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100338 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100339 pgd_t *pgd;
340 pud_t *pud;
341 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100342
Ingo Molnar44af6c42008-01-30 13:34:03 +0100343 pgd = (pgd_t *)page_address(page) + pgd_index(address);
344 pud = pud_offset(pgd, address);
345 pmd = pmd_offset(pud, address);
346 set_pte_atomic((pte_t *)pmd, pte);
347 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100349#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350}
351
Ingo Molnar9df84992008-02-04 16:48:09 +0100352static int
353try_preserve_large_page(pte_t *kpte, unsigned long address,
354 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100355{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100356 unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100357 pte_t new_pte, old_pte, *tmp;
358 pgprot_t old_prot, new_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100359 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100360 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100361
Andi Kleenc9caa022008-03-12 03:53:29 +0100362 if (cpa->force_split)
363 return 1;
364
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100365 spin_lock_irqsave(&pgd_lock, flags);
366 /*
367 * Check for races, another CPU might have split this page
368 * up already:
369 */
370 tmp = lookup_address(address, &level);
371 if (tmp != kpte)
372 goto out_unlock;
373
374 switch (level) {
375 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100376 psize = PMD_PAGE_SIZE;
377 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100378 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100379#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100380 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100381 psize = PUD_PAGE_SIZE;
382 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100383 break;
384#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100385 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100386 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100387 goto out_unlock;
388 }
389
390 /*
391 * Calculate the number of pages, which fit into this large
392 * page starting at address:
393 */
394 nextpage_addr = (address + psize) & pmask;
395 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100396 if (numpages < cpa->numpages)
397 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100398
399 /*
400 * We are safe now. Check whether the new pgprot is the same:
401 */
402 old_pte = *kpte;
403 old_prot = new_prot = pte_pgprot(old_pte);
404
405 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
406 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100407
408 /*
409 * old_pte points to the large page base address. So we need
410 * to add the offset of the virtual address:
411 */
412 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
413 cpa->pfn = pfn;
414
415 new_prot = static_protections(new_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100416
417 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100418 * We need to check the full range, whether
419 * static_protection() requires a different pgprot for one of
420 * the pages in the range we try to preserve:
421 */
422 addr = address + PAGE_SIZE;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100423 pfn++;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100424 for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100425 pgprot_t chk_prot = static_protections(new_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100426
427 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
428 goto out_unlock;
429 }
430
431 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100432 * If there are no changes, return. maxpages has been updated
433 * above:
434 */
435 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100436 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100437 goto out_unlock;
438 }
439
440 /*
441 * We need to change the attributes. Check, whether we can
442 * change the large page in one go. We request a split, when
443 * the address is not aligned and the number of pages is
444 * smaller than the number of pages in the large page. Note
445 * that we limited the number of possible pages already to
446 * the number of pages in the large page.
447 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100448 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100449 /*
450 * The address is aligned and the number of pages
451 * covers the full page.
452 */
453 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
454 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800455 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100456 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100457 }
458
459out_unlock:
460 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100461
Ingo Molnarbeaff632008-02-04 16:48:09 +0100462 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100463}
464
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100465static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100466{
Thomas Gleixner7b610ee2008-02-04 16:48:10 +0100467 unsigned long flags, pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100468 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100469 pte_t *pbase, *tmp;
470 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700471 struct page *base;
472
473 if (!debug_pagealloc)
474 spin_unlock(&cpa_lock);
Vegard Nossum9e730232009-02-22 11:28:25 +0100475 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700476 if (!debug_pagealloc)
477 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700478 if (!base)
479 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100480
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100481 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100482 /*
483 * Check for races, another CPU might have split this page
484 * up for us already:
485 */
486 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100487 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100488 goto out_unlock;
489
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100490 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700491 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100492 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100493 /*
494 * If we ever want to utilize the PAT bit, we need to
495 * update this function to make sure it's converted from
496 * bit 12 to bit 7 when we cross from the 2MB level to
497 * the 4K level:
498 */
499 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100500
Andi Kleenf07333f2008-02-04 16:48:09 +0100501#ifdef CONFIG_X86_64
502 if (level == PG_LEVEL_1G) {
503 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
504 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100505 }
506#endif
507
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100508 /*
509 * Get the target pfn from the original entry:
510 */
511 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100512 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100513 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100514
Andi Kleence0c0e52008-05-02 11:46:49 +0200515 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700516 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
517 split_page_count(level);
518
519#ifdef CONFIG_X86_64
520 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200521 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
522 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700523#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200524
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100525 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100526 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100527 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100528 * We use the standard kernel pagetable protections for the new
529 * pagetable protections, the actual ptes set above control the
530 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100531 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100532 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100533
534 /*
535 * Intel Atom errata AAH41 workaround.
536 *
537 * The real fix should be in hw or in a microcode update, but
538 * we also probabilistically try to reduce the window of having
539 * a large TLB mixed with 4K TLBs while instruction fetches are
540 * going on.
541 */
542 __flush_tlb_all();
543
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100544 base = NULL;
545
546out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100547 /*
548 * If we dropped out via the lookup_address check under
549 * pgd_lock then stick the page back into the pool:
550 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700551 if (base)
552 __free_page(base);
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100553 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100554
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100555 return 0;
556}
557
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800558static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
559 int primary)
560{
561 /*
562 * Ignore all non primary paths.
563 */
564 if (!primary)
565 return 0;
566
567 /*
568 * Ignore the NULL PTE for kernel identity mapping, as it is expected
569 * to have holes.
570 * Also set numpages to '1' indicating that we processed cpa req for
571 * one virtual address page and its pfn. TBD: numpages can be set based
572 * on the initial value and the level returned by lookup_address().
573 */
574 if (within(vaddr, PAGE_OFFSET,
575 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
576 cpa->numpages = 1;
577 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
578 return 0;
579 } else {
580 WARN(1, KERN_WARNING "CPA: called for zero pte. "
581 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
582 *cpa->vaddr);
583
584 return -EFAULT;
585 }
586}
587
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100588static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100589{
Shaohua Lid75586a2008-08-21 10:46:06 +0800590 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100591 int do_split, err;
592 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100593 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200595 if (cpa->flags & CPA_PAGES_ARRAY) {
596 struct page *page = cpa->pages[cpa->curpage];
597 if (unlikely(PageHighMem(page)))
598 return 0;
599 address = (unsigned long)page_address(page);
600 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800601 address = cpa->vaddr[cpa->curpage];
602 else
603 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100604repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100605 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800607 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100608
609 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800610 if (!pte_val(old_pte))
611 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100612
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100613 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100614 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100615 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100616 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100617
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100618 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
619 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100620
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100621 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100622
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100623 /*
624 * We need to keep the pfn from the existing PTE,
625 * after all we're only going to change it's attributes
626 * not the memory it points to
627 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100628 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
629 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100630 /*
631 * Do we really change anything ?
632 */
633 if (pte_val(old_pte) != pte_val(new_pte)) {
634 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800635 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100636 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100637 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100638 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100640
641 /*
642 * Check, whether we can keep the large page intact
643 * and just change the pte:
644 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100645 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100646 /*
647 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100648 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100649 * try_large_page:
650 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100651 if (do_split <= 0)
652 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100653
654 /*
655 * We have to split the large page:
656 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100657 err = split_large_page(kpte, address);
658 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700659 /*
660 * Do a global flush tlb after splitting the large page
661 * and before we do the actual change page attribute in the PTE.
662 *
663 * With out this, we violate the TLB application note, that says
664 * "The TLBs may contain both ordinary and large-page
665 * translations for a 4-KByte range of linear addresses. This
666 * may occur if software modifies the paging structures so that
667 * the page size used for the address range changes. If the two
668 * translations differ with respect to page frame or attributes
669 * (e.g., permissions), processor behavior is undefined and may
670 * be implementation-specific."
671 *
672 * We do this global tlb flush inside the cpa_lock, so that we
673 * don't allow any other cpu, with stale tlb entries change the
674 * page attribute in parallel, that also falls into the
675 * just split large page entry.
676 */
677 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100678 goto repeat;
679 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100680
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100681 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100682}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100684static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
685
686static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100687{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100688 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900689 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900690 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900691 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100692
Yinghai Lu965194c2008-07-12 14:31:28 -0700693 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100694 return 0;
695
Yinghai Luf361a452008-07-10 20:38:26 -0700696#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700697 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700698 return 0;
699#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100700 /*
701 * No need to redo, when the primary call touched the direct
702 * mapping already:
703 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200704 if (cpa->flags & CPA_PAGES_ARRAY) {
705 struct page *page = cpa->pages[cpa->curpage];
706 if (unlikely(PageHighMem(page)))
707 return 0;
708 vaddr = (unsigned long)page_address(page);
709 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800710 vaddr = cpa->vaddr[cpa->curpage];
711 else
712 vaddr = *cpa->vaddr;
713
714 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800715 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100716
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100717 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900718 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700719 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800720
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100721 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900722 if (ret)
723 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100724 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100725
Arjan van de Ven488fd992008-01-30 13:34:07 +0100726#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100727 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900728 * If the primary call didn't touch the high mapping already
729 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100730 * to touch the high mapped kernel as well:
731 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900732 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
733 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
734 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
735 __START_KERNEL_map - phys_base;
736 alias_cpa = *cpa;
737 alias_cpa.vaddr = &temp_cpa_vaddr;
738 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100739
Tejun Heo992f4c12009-06-22 11:56:24 +0900740 /*
741 * The high mapping range is imprecise, so ignore the
742 * return value.
743 */
744 __change_page_attr_set_clr(&alias_cpa, 0);
745 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100746#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900747
748 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100749}
750
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100751static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100752{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100753 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100754
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100755 while (numpages) {
756 /*
757 * Store the remaining nr of pages for the large page
758 * preservation check.
759 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100760 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800761 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700762 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800763 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100764
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700765 if (!debug_pagealloc)
766 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100767 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700768 if (!debug_pagealloc)
769 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100770 if (ret)
771 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100772
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100773 if (checkalias) {
774 ret = cpa_process_alias(cpa);
775 if (ret)
776 return ret;
777 }
778
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100779 /*
780 * Adjust the number of pages with the result of the
781 * CPA operation. Either a large page has been
782 * preserved or a single page update happened.
783 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100784 BUG_ON(cpa->numpages > numpages);
785 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700786 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800787 cpa->curpage++;
788 else
789 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
790
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100791 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100792 return 0;
793}
794
Andi Kleen6bb83832008-02-04 16:48:06 +0100795static inline int cache_attr(pgprot_t attr)
796{
797 return pgprot_val(attr) &
798 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
799}
800
Shaohua Lid75586a2008-08-21 10:46:06 +0800801static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100802 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700803 int force_split, int in_flag,
804 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100805{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100806 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200807 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500808 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100809
810 /*
811 * Check, if we are requested to change a not supported
812 * feature:
813 */
814 mask_set = canon_pgprot(mask_set);
815 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100816 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100817 return 0;
818
Thomas Gleixner69b14152008-02-13 11:04:50 +0100819 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700820 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800821 int i;
822 for (i = 0; i < numpages; i++) {
823 if (addr[i] & ~PAGE_MASK) {
824 addr[i] &= PAGE_MASK;
825 WARN_ON_ONCE(1);
826 }
827 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700828 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
829 /*
830 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
831 * No need to cehck in that case
832 */
833 if (*addr & ~PAGE_MASK) {
834 *addr &= PAGE_MASK;
835 /*
836 * People should not be passing in unaligned addresses:
837 */
838 WARN_ON_ONCE(1);
839 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500840 /*
841 * Save address for cache flush. *addr is modified in the call
842 * to __change_page_attr_set_clr() below.
843 */
844 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100845 }
846
Nick Piggin5843d9a2008-08-01 03:15:21 +0200847 /* Must avoid aliasing mappings in the highmem code */
848 kmap_flush_unused();
849
Nick Piggindb64fe02008-10-18 20:27:03 -0700850 vm_unmap_aliases();
851
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100852 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700853 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100854 cpa.numpages = numpages;
855 cpa.mask_set = mask_set;
856 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800857 cpa.flags = 0;
858 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100859 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100860
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700861 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
862 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800863
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100864 /* No alias checking for _NX bit modifications */
865 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
866
867 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100868
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100869 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100870 * Check whether we really changed something:
871 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800872 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800873 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200874
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100875 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100876 * No need to flush, when we did not set any of the caching
877 * attributes:
878 */
879 cache = cache_attr(mask_set);
880
881 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100882 * On success we use clflush, when the CPU supports it to
883 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100884 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100885 * wbindv):
886 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800887 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700888 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
889 cpa_flush_array(addr, numpages, cache,
890 cpa.flags, pages);
891 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500892 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800893 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100894 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200895
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100896out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100897 return ret;
898}
899
Shaohua Lid75586a2008-08-21 10:46:06 +0800900static inline int change_page_attr_set(unsigned long *addr, int numpages,
901 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100902{
Shaohua Lid75586a2008-08-21 10:46:06 +0800903 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700904 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100905}
906
Shaohua Lid75586a2008-08-21 10:46:06 +0800907static inline int change_page_attr_clear(unsigned long *addr, int numpages,
908 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100909{
Shaohua Lid75586a2008-08-21 10:46:06 +0800910 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700911 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100912}
913
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700914static inline int cpa_set_pages_array(struct page **pages, int numpages,
915 pgprot_t mask)
916{
917 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
918 CPA_PAGES_ARRAY, pages);
919}
920
921static inline int cpa_clear_pages_array(struct page **pages, int numpages,
922 pgprot_t mask)
923{
924 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
925 CPA_PAGES_ARRAY, pages);
926}
927
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700928int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100929{
Suresh Siddhade33c442008-04-25 17:07:22 -0700930 /*
931 * for now UC MINUS. see comments in ioremap_nocache()
932 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800933 return change_page_attr_set(&addr, numpages,
934 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100935}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700936
937int set_memory_uc(unsigned long addr, int numpages)
938{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700939 int ret;
940
Suresh Siddhade33c442008-04-25 17:07:22 -0700941 /*
942 * for now UC MINUS. see comments in ioremap_nocache()
943 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700944 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
945 _PAGE_CACHE_UC_MINUS, NULL);
946 if (ret)
947 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700948
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700949 ret = _set_memory_uc(addr, numpages);
950 if (ret)
951 goto out_free;
952
953 return 0;
954
955out_free:
956 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
957out_err:
958 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700959}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100960EXPORT_SYMBOL(set_memory_uc);
961
Shaohua Lid75586a2008-08-21 10:46:06 +0800962int set_memory_array_uc(unsigned long *addr, int addrinarray)
963{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700964 int i, j;
965 int ret;
966
Shaohua Lid75586a2008-08-21 10:46:06 +0800967 /*
968 * for now UC MINUS. see comments in ioremap_nocache()
969 */
970 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700971 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
972 _PAGE_CACHE_UC_MINUS, NULL);
973 if (ret)
974 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +0800975 }
976
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700977 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +0800978 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700979 if (ret)
980 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +0200981
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700982 return 0;
983
984out_free:
985 for (j = 0; j < i; j++)
986 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
987
988 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +0800989}
990EXPORT_SYMBOL(set_memory_array_uc);
991
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -0700992int _set_memory_wc(unsigned long addr, int numpages)
993{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -0700994 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -0700995 unsigned long addr_copy = addr;
996
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -0700997 ret = change_page_attr_set(&addr, numpages,
998 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -0700999 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001000 ret = change_page_attr_set_clr(&addr_copy, numpages,
1001 __pgprot(_PAGE_CACHE_WC),
1002 __pgprot(_PAGE_CACHE_MASK),
1003 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001004 }
1005 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001006}
1007
1008int set_memory_wc(unsigned long addr, int numpages)
1009{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001010 int ret;
1011
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001012 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001013 return set_memory_uc(addr, numpages);
1014
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001015 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1016 _PAGE_CACHE_WC, NULL);
1017 if (ret)
1018 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001019
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001020 ret = _set_memory_wc(addr, numpages);
1021 if (ret)
1022 goto out_free;
1023
1024 return 0;
1025
1026out_free:
1027 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1028out_err:
1029 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001030}
1031EXPORT_SYMBOL(set_memory_wc);
1032
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001033int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001034{
Shaohua Lid75586a2008-08-21 10:46:06 +08001035 return change_page_attr_clear(&addr, numpages,
1036 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001037}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001038
1039int set_memory_wb(unsigned long addr, int numpages)
1040{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001041 int ret;
1042
1043 ret = _set_memory_wb(addr, numpages);
1044 if (ret)
1045 return ret;
1046
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001047 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001048 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001049}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001050EXPORT_SYMBOL(set_memory_wb);
1051
Shaohua Lid75586a2008-08-21 10:46:06 +08001052int set_memory_array_wb(unsigned long *addr, int addrinarray)
1053{
1054 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001055 int ret;
1056
1057 ret = change_page_attr_clear(addr, addrinarray,
1058 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001059 if (ret)
1060 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001061
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001062 for (i = 0; i < addrinarray; i++)
1063 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001064
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001065 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001066}
1067EXPORT_SYMBOL(set_memory_array_wb);
1068
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001069int set_memory_x(unsigned long addr, int numpages)
1070{
Shaohua Lid75586a2008-08-21 10:46:06 +08001071 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001072}
1073EXPORT_SYMBOL(set_memory_x);
1074
1075int set_memory_nx(unsigned long addr, int numpages)
1076{
Shaohua Lid75586a2008-08-21 10:46:06 +08001077 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001078}
1079EXPORT_SYMBOL(set_memory_nx);
1080
1081int set_memory_ro(unsigned long addr, int numpages)
1082{
Shaohua Lid75586a2008-08-21 10:46:06 +08001083 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001084}
Bruce Allana03352d2008-09-29 20:19:22 -07001085EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001086
1087int set_memory_rw(unsigned long addr, int numpages)
1088{
Shaohua Lid75586a2008-08-21 10:46:06 +08001089 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001090}
Bruce Allana03352d2008-09-29 20:19:22 -07001091EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001092
1093int set_memory_np(unsigned long addr, int numpages)
1094{
Shaohua Lid75586a2008-08-21 10:46:06 +08001095 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001096}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001097
Andi Kleenc9caa022008-03-12 03:53:29 +01001098int set_memory_4k(unsigned long addr, int numpages)
1099{
Shaohua Lid75586a2008-08-21 10:46:06 +08001100 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001101 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001102}
1103
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001104int set_pages_uc(struct page *page, int numpages)
1105{
1106 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001107
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001108 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001109}
1110EXPORT_SYMBOL(set_pages_uc);
1111
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001112int set_pages_array_uc(struct page **pages, int addrinarray)
1113{
1114 unsigned long start;
1115 unsigned long end;
1116 int i;
1117 int free_idx;
1118
1119 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001120 if (PageHighMem(pages[i]))
1121 continue;
1122 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001123 end = start + PAGE_SIZE;
1124 if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL))
1125 goto err_out;
1126 }
1127
1128 if (cpa_set_pages_array(pages, addrinarray,
1129 __pgprot(_PAGE_CACHE_UC_MINUS)) == 0) {
1130 return 0; /* Success */
1131 }
1132err_out:
1133 free_idx = i;
1134 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001135 if (PageHighMem(pages[i]))
1136 continue;
1137 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001138 end = start + PAGE_SIZE;
1139 free_memtype(start, end);
1140 }
1141 return -EINVAL;
1142}
1143EXPORT_SYMBOL(set_pages_array_uc);
1144
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001145int set_pages_wb(struct page *page, int numpages)
1146{
1147 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001148
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001149 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001150}
1151EXPORT_SYMBOL(set_pages_wb);
1152
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001153int set_pages_array_wb(struct page **pages, int addrinarray)
1154{
1155 int retval;
1156 unsigned long start;
1157 unsigned long end;
1158 int i;
1159
1160 retval = cpa_clear_pages_array(pages, addrinarray,
1161 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001162 if (retval)
1163 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001164
1165 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001166 if (PageHighMem(pages[i]))
1167 continue;
1168 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001169 end = start + PAGE_SIZE;
1170 free_memtype(start, end);
1171 }
1172
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001173 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001174}
1175EXPORT_SYMBOL(set_pages_array_wb);
1176
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001177int set_pages_x(struct page *page, int numpages)
1178{
1179 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001180
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001181 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001182}
1183EXPORT_SYMBOL(set_pages_x);
1184
1185int set_pages_nx(struct page *page, int numpages)
1186{
1187 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001188
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001189 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001190}
1191EXPORT_SYMBOL(set_pages_nx);
1192
1193int set_pages_ro(struct page *page, int numpages)
1194{
1195 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001196
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001197 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001198}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001199
1200int set_pages_rw(struct page *page, int numpages)
1201{
1202 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001203
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001204 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001205}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001206
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001208
1209static int __set_pages_p(struct page *page, int numpages)
1210{
Shaohua Lid75586a2008-08-21 10:46:06 +08001211 unsigned long tempaddr = (unsigned long) page_address(page);
1212 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001213 .numpages = numpages,
1214 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001215 .mask_clr = __pgprot(0),
1216 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001217
Suresh Siddha55121b42008-09-23 14:00:40 -07001218 /*
1219 * No alias checking needed for setting present flag. otherwise,
1220 * we may need to break large pages for 64-bit kernel text
1221 * mappings (this adds to complexity if we want to do this from
1222 * atomic context especially). Let's keep it simple!
1223 */
1224 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001225}
1226
1227static int __set_pages_np(struct page *page, int numpages)
1228{
Shaohua Lid75586a2008-08-21 10:46:06 +08001229 unsigned long tempaddr = (unsigned long) page_address(page);
1230 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001231 .numpages = numpages,
1232 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001233 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1234 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001235
Suresh Siddha55121b42008-09-23 14:00:40 -07001236 /*
1237 * No alias checking needed for setting not present flag. otherwise,
1238 * we may need to break large pages for 64-bit kernel text
1239 * mappings (this adds to complexity if we want to do this from
1240 * atomic context especially). Let's keep it simple!
1241 */
1242 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001243}
1244
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245void kernel_map_pages(struct page *page, int numpages, int enable)
1246{
1247 if (PageHighMem(page))
1248 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001249 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001250 debug_check_no_locks_freed(page_address(page),
1251 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001252 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001253
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001254 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +01001255 * If page allocator is not up yet then do not call c_p_a():
1256 */
1257 if (!debug_pagealloc_enabled)
1258 return;
1259
1260 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001261 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001262 * Large pages for identity mappings are not used at boot time
1263 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001265 if (enable)
1266 __set_pages_p(page, numpages);
1267 else
1268 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001269
1270 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001271 * We should perform an IPI and flush all tlbs,
1272 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 */
1274 __flush_tlb_all();
1275}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001276
1277#ifdef CONFIG_HIBERNATION
1278
1279bool kernel_page_present(struct page *page)
1280{
1281 unsigned int level;
1282 pte_t *pte;
1283
1284 if (PageHighMem(page))
1285 return false;
1286
1287 pte = lookup_address((unsigned long)page_address(page), &level);
1288 return (pte_val(*pte) & _PAGE_PRESENT);
1289}
1290
1291#endif /* CONFIG_HIBERNATION */
1292
1293#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001294
1295/*
1296 * The testcases use internal knowledge of the implementation that shouldn't
1297 * be exposed to the rest of the kernel. Include these directly here.
1298 */
1299#ifdef CONFIG_CPA_DEBUG
1300#include "pageattr-test.c"
1301#endif