blob: e52ddfe05486e16ed820363b83f544dbbba2fd64 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -050029#include <linux/dmi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
31#include "xhci.h"
32
33#define DRIVER_AUTHOR "Sarah Sharp"
34#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
Sarah Sharpb0567b32009-08-07 14:04:36 -070036/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37static int link_quirk;
38module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
Sarah Sharp66d4ead2009-04-27 19:52:28 -070041/* TODO: copied from ehci-hcd.c - can this be refactored? */
42/*
43 * handshake - spin reading hc until handshake completes or fails
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
Elric Fu28182472012-06-27 16:31:12 +080055int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056 u32 mask, u32 done, int usec)
57{
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71}
72
73/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070074 * Disable interrupts and begin the xHCI halting process.
75 */
76void xhci_quiesce(struct xhci_hcd *xhci)
77{
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
90}
91
92/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070093 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +080097 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070098 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 */
100int xhci_halt(struct xhci_hcd *xhci)
101{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800102 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700103 xhci_dbg(xhci, "// Halt the HC\n");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700104 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800106 ret = handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fu1976fff2012-06-27 16:30:57 +0800108 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800109 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fu1976fff2012-06-27 16:30:57 +0800110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800114 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115}
116
117/*
Sarah Sharped074532010-05-24 13:25:21 -0700118 * Set the run bit and wait for the host to be running.
119 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800120static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700121{
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
135 ret = handshake(xhci, &xhci->op_regs->status,
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700143 return ret;
144}
145
146/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800147 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153int xhci_reset(struct xhci_hcd *xhci)
154{
155 u32 command;
156 u32 state;
Andiry Xu296b8ce2012-04-14 02:54:30 +0800157 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700169
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700170 ret = handshake(xhci, &xhci->op_regs->command,
Sarah Sharpebd311e2012-07-23 16:06:08 -0700171 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
Sarah Sharpebd311e2012-07-23 16:06:08 -0700180 ret = handshake(xhci, &xhci->op_regs->status,
181 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xu296b8ce2012-04-14 02:54:30 +0800182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700190}
191
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700192#ifdef CONFIG_PCI
193static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700194{
195 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700196
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700197 if (!xhci->msix_entries)
198 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700199
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700205}
206
207/*
208 * Set up MSI
209 */
210static int xhci_setup_msi(struct xhci_hcd *xhci)
211{
212 int ret;
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800224 xhci_dbg(xhci, "disable MSI interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229}
230
231/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700232 * Free IRQs
233 * free all IRQs request
234 */
235static void xhci_free_irq(struct xhci_hcd *xhci)
236{
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200241 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200247 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251}
252
253/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700254 * Set up MSI-X
255 */
256static int xhci_setup_msix(struct xhci_hcd *xhci)
257{
258 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700261
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800274 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700288 goto free_entries;
289 }
290
Dong Nguyen43b86af2010-07-21 16:56:08 -0700291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 (irq_handler_t)xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700297 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700298
Andiry Xu00292272010-12-27 17:39:02 +0800299 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700300 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700301
302disable_msix:
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305 pci_disable_msix(pdev);
306free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310}
311
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700312/* Free any IRQs and disable MSI-X */
313static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314{
Andiry Xu00292272010-12-27 17:39:02 +0800315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700317
Dong Nguyen43b86af2010-07-21 16:56:08 -0700318 xhci_free_irq(xhci);
319
320 if (xhci->msix_entries) {
321 pci_disable_msix(pdev);
322 kfree(xhci->msix_entries);
323 xhci->msix_entries = NULL;
324 } else {
325 pci_disable_msi(pdev);
326 }
327
Andiry Xu00292272010-12-27 17:39:02 +0800328 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700329 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700330}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700331
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700332static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
333{
334 int i;
335
336 if (xhci->msix_entries) {
337 for (i = 0; i < xhci->msix_count; i++)
338 synchronize_irq(xhci->msix_entries[i].vector);
339 }
340}
341
342static int xhci_try_enable_msi(struct usb_hcd *hcd)
343{
344 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
345 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
346 int ret;
347
348 /*
349 * Some Fresco Logic host controllers advertise MSI, but fail to
350 * generate interrupts. Don't even try to enable MSI.
351 */
352 if (xhci->quirks & XHCI_BROKEN_MSI)
353 return 0;
354
355 /* unregister the legacy interrupt */
356 if (hcd->irq)
357 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200358 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700359
360 ret = xhci_setup_msix(xhci);
361 if (ret)
362 /* fall back to msi*/
363 ret = xhci_setup_msi(xhci);
364
365 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200366 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700367 return 0;
368
Sarah Sharp68d07f62012-02-13 16:25:57 -0800369 if (!pdev->irq) {
370 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
371 return -EINVAL;
372 }
373
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700374 /* fall back to legacy interrupt*/
375 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
376 hcd->irq_descr, hcd);
377 if (ret) {
378 xhci_err(xhci, "request interrupt %d failed\n",
379 pdev->irq);
380 return ret;
381 }
382 hcd->irq = pdev->irq;
383 return 0;
384}
385
386#else
387
388static int xhci_try_enable_msi(struct usb_hcd *hcd)
389{
390 return 0;
391}
392
393static void xhci_cleanup_msix(struct xhci_hcd *xhci)
394{
395}
396
397static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
398{
399}
400
401#endif
402
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500403static void compliance_mode_recovery(unsigned long arg)
404{
405 struct xhci_hcd *xhci;
406 struct usb_hcd *hcd;
407 u32 temp;
408 int i;
409
410 xhci = (struct xhci_hcd *)arg;
411
412 for (i = 0; i < xhci->num_usb3_ports; i++) {
413 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
414 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
415 /*
416 * Compliance Mode Detected. Letting USB Core
417 * handle the Warm Reset
418 */
419 xhci_dbg(xhci, "Compliance Mode Detected->Port %d!\n",
420 i + 1);
421 xhci_dbg(xhci, "Attempting Recovery routine!\n");
422 hcd = xhci->shared_hcd;
423
424 if (hcd->state == HC_STATE_SUSPENDED)
425 usb_hcd_resume_root_hub(hcd);
426
427 usb_hcd_poll_rh_status(hcd);
428 }
429 }
430
431 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
432 mod_timer(&xhci->comp_mode_recovery_timer,
433 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
434}
435
436/*
437 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
438 * that causes ports behind that hardware to enter compliance mode sometimes.
439 * The quirk creates a timer that polls every 2 seconds the link state of
440 * each host controller's port and recovers it by issuing a Warm reset
441 * if Compliance mode is detected, otherwise the port will become "dead" (no
442 * device connections or disconnections will be detected anymore). Becasue no
443 * status event is generated when entering compliance mode (per xhci spec),
444 * this quirk is needed on systems that have the failing hardware installed.
445 */
446static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
447{
448 xhci->port_status_u0 = 0;
449 init_timer(&xhci->comp_mode_recovery_timer);
450
451 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
452 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
453 xhci->comp_mode_recovery_timer.expires = jiffies +
454 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
455
456 set_timer_slack(&xhci->comp_mode_recovery_timer,
457 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
458 add_timer(&xhci->comp_mode_recovery_timer);
459 xhci_dbg(xhci, "Compliance Mode Recovery Timer Initialized.\n");
460}
461
462/*
463 * This function identifies the systems that have installed the SN65LVPE502CP
464 * USB3.0 re-driver and that need the Compliance Mode Quirk.
465 * Systems:
466 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
467 */
468static bool compliance_mode_recovery_timer_quirk_check(void)
469{
470 const char *dmi_product_name, *dmi_sys_vendor;
471
472 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
473 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam1d645602012-09-22 18:11:19 +0530474 if (!dmi_product_name || !dmi_sys_vendor)
475 return false;
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500476
477 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
478 return false;
479
480 if (strstr(dmi_product_name, "Z420") ||
481 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes045b3612012-10-17 14:09:12 -0500482 strstr(dmi_product_name, "Z820") ||
483 strstr(dmi_product_name, "Z1"))
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500484 return true;
485
486 return false;
487}
488
489static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
490{
491 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
492}
493
494
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700495/*
496 * Initialize memory for HCD and xHC (one-time init).
497 *
498 * Program the PAGESIZE register, initialize the device context array, create
499 * device contexts (?), set up a command ring segment (or two?), create event
500 * ring (one for now).
501 */
502int xhci_init(struct usb_hcd *hcd)
503{
504 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
505 int retval = 0;
506
507 xhci_dbg(xhci, "xhci_init\n");
508 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700509 if (xhci->hci_version == 0x95 && link_quirk) {
Sarah Sharpb0567b32009-08-07 14:04:36 -0700510 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
511 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
512 } else {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700513 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700514 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700515 retval = xhci_mem_init(xhci, GFP_KERNEL);
516 xhci_dbg(xhci, "Finished xhci_init\n");
517
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500518 /* Initializing Compliance Mode Recovery Data If Needed */
519 if (compliance_mode_recovery_timer_quirk_check()) {
520 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
521 compliance_mode_recovery_timer_init(xhci);
522 }
523
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700524 return retval;
525}
526
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700527/*-------------------------------------------------------------------------*/
528
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700529
530#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800531static void xhci_event_ring_work(unsigned long arg)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700532{
533 unsigned long flags;
534 int temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700535 u64 temp_64;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700536 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
537 int i, j;
538
539 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
540
541 spin_lock_irqsave(&xhci->lock, flags);
542 temp = xhci_readl(xhci, &xhci->op_regs->status);
543 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
Sarah Sharp7bd89b42011-07-01 13:35:40 -0700544 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
545 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe4ab05d2009-09-16 16:42:30 -0700546 xhci_dbg(xhci, "HW died, polling stopped.\n");
547 spin_unlock_irqrestore(&xhci->lock, flags);
548 return;
549 }
550
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700551 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
552 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700553 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
554 xhci->error_bitmask = 0;
555 xhci_dbg(xhci, "Event ring:\n");
556 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
557 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700558 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
559 temp_64 &= ~ERST_PTR_MASK;
560 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700561 xhci_dbg(xhci, "Command ring:\n");
562 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
563 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
564 xhci_dbg_cmd_ptrs(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700565 for (i = 0; i < MAX_HC_SLOTS; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700566 if (!xhci->devs[i])
567 continue;
568 for (j = 0; j < 31; ++j) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700569 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700570 }
571 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700572 spin_unlock_irqrestore(&xhci->lock, flags);
573
574 if (!xhci->zombie)
575 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
576 else
577 xhci_dbg(xhci, "Quit polling the event ring.\n");
578}
579#endif
580
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800581static int xhci_run_finished(struct xhci_hcd *xhci)
582{
583 if (xhci_start(xhci)) {
584 xhci_halt(xhci);
585 return -ENODEV;
586 }
587 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fu1976fff2012-06-27 16:30:57 +0800588 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800589
590 if (xhci->quirks & XHCI_NEC_HOST)
591 xhci_ring_cmd_db(xhci);
592
593 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
594 return 0;
595}
596
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700597/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700598 * Start the HC after it was halted.
599 *
600 * This function is called by the USB core when the HC driver is added.
601 * Its opposite is xhci_stop().
602 *
603 * xhci_init() must be called once before this function can be called.
604 * Reset the HC, enable device slot contexts, program DCBAAP, and
605 * set command ring pointer and event ring pointer.
606 *
607 * Setup MSI-X vectors and enable interrupts.
608 */
609int xhci_run(struct usb_hcd *hcd)
610{
611 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700612 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700613 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700614 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700615
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800616 /* Start the xHCI host controller running only after the USB 2.0 roothub
617 * is setup.
618 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700619
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700620 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800621 if (!usb_hcd_is_primary_hcd(hcd))
622 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700623
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700624 xhci_dbg(xhci, "xhci_run\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700625
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700626 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700627 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700628 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700629
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700630#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
631 init_timer(&xhci->event_ring_timer);
632 xhci->event_ring_timer.data = (unsigned long) xhci;
Sarah Sharp23e3be12009-04-29 19:05:20 -0700633 xhci->event_ring_timer.function = xhci_event_ring_work;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700634 /* Poll the event ring */
635 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
636 xhci->zombie = 0;
637 xhci_dbg(xhci, "Setting event ring polling timer\n");
638 add_timer(&xhci->event_ring_timer);
639#endif
640
Sarah Sharp66e49d82009-07-27 12:03:46 -0700641 xhci_dbg(xhci, "Command ring memory map follows:\n");
642 xhci_debug_ring(xhci, xhci->cmd_ring);
643 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
644 xhci_dbg_cmd_ptrs(xhci);
645
646 xhci_dbg(xhci, "ERST memory map follows:\n");
647 xhci_dbg_erst(xhci, &xhci->erst);
648 xhci_dbg(xhci, "Event ring:\n");
649 xhci_debug_ring(xhci, xhci->event_ring);
650 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
651 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
652 temp_64 &= ~ERST_PTR_MASK;
653 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
654
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700655 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
656 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700657 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700658 temp |= (u32) 160;
659 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
660
661 /* Set the HCD state before we enable the irqs */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700662 temp = xhci_readl(xhci, &xhci->op_regs->command);
663 temp |= (CMD_EIE);
664 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
665 temp);
666 xhci_writel(xhci, temp, &xhci->op_regs->command);
667
668 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700669 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
670 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700671 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
672 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800673 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700674
Sarah Sharp02386342010-05-24 13:25:28 -0700675 if (xhci->quirks & XHCI_NEC_HOST)
676 xhci_queue_vendor_command(xhci, 0, 0, 0,
677 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700678
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800679 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700680 return 0;
681}
682
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800683static void xhci_only_stop_hcd(struct usb_hcd *hcd)
684{
685 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
686
687 spin_lock_irq(&xhci->lock);
688 xhci_halt(xhci);
689
690 /* The shared_hcd is going to be deallocated shortly (the USB core only
691 * calls this function when allocation fails in usb_add_hcd(), or
692 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
693 */
694 xhci->shared_hcd = NULL;
695 spin_unlock_irq(&xhci->lock);
696}
697
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700698/*
699 * Stop xHCI driver.
700 *
701 * This function is called by the USB core when the HC driver is removed.
702 * Its opposite is xhci_run().
703 *
704 * Disable device contexts, disable IRQs, and quiesce the HC.
705 * Reset the HC, finish any completed transactions, and cleanup memory.
706 */
707void xhci_stop(struct usb_hcd *hcd)
708{
709 u32 temp;
710 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
711
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800712 if (!usb_hcd_is_primary_hcd(hcd)) {
713 xhci_only_stop_hcd(xhci->shared_hcd);
714 return;
715 }
716
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700717 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800718 /* Make sure the xHC is halted for a USB3 roothub
719 * (xhci_stop() could be called as part of failed init).
720 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700721 xhci_halt(xhci);
722 xhci_reset(xhci);
723 spin_unlock_irq(&xhci->lock);
724
Zhang Rui40a9fb12010-12-17 13:17:04 -0800725 xhci_cleanup_msix(xhci);
726
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700727#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
728 /* Tell the event ring poll function not to reschedule */
729 xhci->zombie = 1;
730 del_timer_sync(&xhci->event_ring_timer);
731#endif
732
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500733 /* Deleting Compliance Mode Recovery Timer */
734 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
735 (!(xhci_all_ports_seen_u0(xhci))))
736 del_timer_sync(&xhci->comp_mode_recovery_timer);
737
Andiry Xuc41136b2011-03-22 17:08:14 +0800738 if (xhci->quirks & XHCI_AMD_PLL_FIX)
739 usb_amd_dev_put();
740
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700741 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
742 temp = xhci_readl(xhci, &xhci->op_regs->status);
743 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
744 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
745 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
746 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800747 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700748
749 xhci_dbg(xhci, "cleaning up memory\n");
750 xhci_mem_cleanup(xhci);
751 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
752 xhci_readl(xhci, &xhci->op_regs->status));
753}
754
755/*
756 * Shutdown HC (not bus-specific)
757 *
758 * This is called when the machine is rebooting or halting. We assume that the
759 * machine will be powered off, and the HC's internal state will be reset.
760 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800761 *
762 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700763 */
764void xhci_shutdown(struct usb_hcd *hcd)
765{
766 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
767
Dan Carpenter3dd2f0b2012-08-13 19:57:03 +0300768 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharp0adf7a02012-07-23 18:59:30 +0300769 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
770
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700771 spin_lock_irq(&xhci->lock);
772 xhci_halt(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700773 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700774
Zhang Rui40a9fb12010-12-17 13:17:04 -0800775 xhci_cleanup_msix(xhci);
776
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700777 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
778 xhci_readl(xhci, &xhci->op_regs->status));
779}
780
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700781#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700782static void xhci_save_registers(struct xhci_hcd *xhci)
783{
784 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
785 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
786 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
787 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700788 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
789 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
790 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700791 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
792 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700793}
794
795static void xhci_restore_registers(struct xhci_hcd *xhci)
796{
797 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
798 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
799 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
800 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700801 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
802 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
Sarah Sharpfb3d85b2012-03-16 13:27:39 -0700803 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700804 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
805 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700806}
807
Sarah Sharp89821322010-11-12 11:59:31 -0800808static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
809{
810 u64 val_64;
811
812 /* step 2: initialize command ring buffer */
813 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
814 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
815 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
816 xhci->cmd_ring->dequeue) &
817 (u64) ~CMD_RING_RSVD_BITS) |
818 xhci->cmd_ring->cycle_state;
819 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
820 (long unsigned long) val_64);
821 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
822}
823
824/*
825 * The whole command ring must be cleared to zero when we suspend the host.
826 *
827 * The host doesn't save the command ring pointer in the suspend well, so we
828 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
829 * aligned, because of the reserved bits in the command ring dequeue pointer
830 * register. Therefore, we can't just set the dequeue pointer back in the
831 * middle of the ring (TRBs are 16-byte aligned).
832 */
833static void xhci_clear_command_ring(struct xhci_hcd *xhci)
834{
835 struct xhci_ring *ring;
836 struct xhci_segment *seg;
837
838 ring = xhci->cmd_ring;
839 seg = ring->deq_seg;
840 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800841 memset(seg->trbs, 0,
842 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
843 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
844 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800845 seg = seg->next;
846 } while (seg != ring->deq_seg);
847
848 /* Reset the software enqueue and dequeue pointers */
849 ring->deq_seg = ring->first_seg;
850 ring->dequeue = ring->first_seg->trbs;
851 ring->enq_seg = ring->deq_seg;
852 ring->enqueue = ring->dequeue;
853
Andiry Xub008df62012-03-05 17:49:34 +0800854 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800855 /*
856 * Ring is now zeroed, so the HW should look for change of ownership
857 * when the cycle bit is set to 1.
858 */
859 ring->cycle_state = 1;
860
861 /*
862 * Reset the hardware dequeue pointer.
863 * Yes, this will need to be re-written after resume, but we're paranoid
864 * and want to make sure the hardware doesn't access bogus memory
865 * because, say, the BIOS or an SMI started the host without changing
866 * the command ring pointers.
867 */
868 xhci_set_cmd_ring_deq(xhci);
869}
870
Andiry Xu5535b1d2010-10-14 07:23:06 -0700871/*
872 * Stop HC (not bus-specific)
873 *
874 * This is called when the machine transition into S3/S4 mode.
875 *
876 */
877int xhci_suspend(struct xhci_hcd *xhci)
878{
879 int rc = 0;
880 struct usb_hcd *hcd = xhci_to_hcd(xhci);
881 u32 command;
882
883 spin_lock_irq(&xhci->lock);
884 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800885 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700886 /* step 1: stop endpoint */
887 /* skipped assuming that port suspend has done */
888
889 /* step 2: clear Run/Stop bit */
890 command = xhci_readl(xhci, &xhci->op_regs->command);
891 command &= ~CMD_RUN;
892 xhci_writel(xhci, command, &xhci->op_regs->command);
893 if (handshake(xhci, &xhci->op_regs->status,
Michael Spange3a63e82012-09-14 13:05:49 -0400894 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700895 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
896 spin_unlock_irq(&xhci->lock);
897 return -ETIMEDOUT;
898 }
Sarah Sharp89821322010-11-12 11:59:31 -0800899 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700900
901 /* step 3: save registers */
902 xhci_save_registers(xhci);
903
904 /* step 4: set CSS flag */
905 command = xhci_readl(xhci, &xhci->op_regs->command);
906 command |= CMD_CSS;
907 xhci_writel(xhci, command, &xhci->op_regs->command);
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800908 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10 * 1000)) {
909 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700910 spin_unlock_irq(&xhci->lock);
911 return -ETIMEDOUT;
912 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700913 spin_unlock_irq(&xhci->lock);
914
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500915 /*
916 * Deleting Compliance Mode Recovery Timer because the xHCI Host
917 * is about to be suspended.
918 */
919 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
920 (!(xhci_all_ports_seen_u0(xhci)))) {
921 del_timer_sync(&xhci->comp_mode_recovery_timer);
922 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted!\n");
923 }
924
Andiry Xu00292272010-12-27 17:39:02 +0800925 /* step 5: remove core well power */
926 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700927 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800928
Andiry Xu5535b1d2010-10-14 07:23:06 -0700929 return rc;
930}
931
932/*
933 * start xHC (not bus-specific)
934 *
935 * This is called when the machine transition from S3/S4 mode.
936 *
937 */
938int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
939{
940 u32 command, temp = 0;
941 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800942 struct usb_hcd *secondary_hcd;
Alan Sternf69e3122011-11-03 11:37:10 -0400943 int retval = 0;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700944
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800945 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300946 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800947 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800948 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
949 time_before(jiffies,
950 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700951 msleep(100);
952
Alan Sternf69e3122011-11-03 11:37:10 -0400953 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
954 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
955
Andiry Xu5535b1d2010-10-14 07:23:06 -0700956 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200957 if (xhci->quirks & XHCI_RESET_ON_RESUME)
958 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700959
960 if (!hibernated) {
961 /* step 1: restore register */
962 xhci_restore_registers(xhci);
963 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800964 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700965 /* step 3: restore state and start state*/
966 /* step 3: set CRS flag */
967 command = xhci_readl(xhci, &xhci->op_regs->command);
968 command |= CMD_CRS;
969 xhci_writel(xhci, command, &xhci->op_regs->command);
970 if (handshake(xhci, &xhci->op_regs->status,
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800971 STS_RESTORE, 0, 10 * 1000)) {
972 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700973 spin_unlock_irq(&xhci->lock);
974 return -ETIMEDOUT;
975 }
976 temp = xhci_readl(xhci, &xhci->op_regs->status);
977 }
978
979 /* If restore operation fails, re-initialize the HC during resume */
980 if ((temp & STS_SRE) || hibernated) {
Sarah Sharpfedd3832011-04-12 17:43:19 -0700981 /* Let the USB core know _both_ roothubs lost power. */
982 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
983 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700984
985 xhci_dbg(xhci, "Stop HCD\n");
986 xhci_halt(xhci);
987 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700988 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +0800989 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700990
991#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
992 /* Tell the event ring poll function not to reschedule */
993 xhci->zombie = 1;
994 del_timer_sync(&xhci->event_ring_timer);
995#endif
996
997 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
998 temp = xhci_readl(xhci, &xhci->op_regs->status);
999 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1000 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1001 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1002 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001003 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001004
1005 xhci_dbg(xhci, "cleaning up memory\n");
1006 xhci_mem_cleanup(xhci);
1007 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1008 xhci_readl(xhci, &xhci->op_regs->status));
1009
Sarah Sharp65b22f92010-12-17 12:35:05 -08001010 /* USB core calls the PCI reinit and start functions twice:
1011 * first with the primary HCD, and then with the secondary HCD.
1012 * If we don't do the same, the host will never be started.
1013 */
1014 if (!usb_hcd_is_primary_hcd(hcd))
1015 secondary_hcd = hcd;
1016 else
1017 secondary_hcd = xhci->shared_hcd;
1018
1019 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1020 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001021 if (retval)
1022 return retval;
Sarah Sharp65b22f92010-12-17 12:35:05 -08001023 xhci_dbg(xhci, "Start the primary HCD\n");
1024 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001025 if (!retval) {
Alan Sternf69e3122011-11-03 11:37:10 -04001026 xhci_dbg(xhci, "Start the secondary HCD\n");
1027 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001028 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001029 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001030 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e3122011-11-03 11:37:10 -04001031 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001032 }
1033
Andiry Xu5535b1d2010-10-14 07:23:06 -07001034 /* step 4: set Run/Stop bit */
1035 command = xhci_readl(xhci, &xhci->op_regs->command);
1036 command |= CMD_RUN;
1037 xhci_writel(xhci, command, &xhci->op_regs->command);
1038 handshake(xhci, &xhci->op_regs->status, STS_HALT,
1039 0, 250 * 1000);
1040
1041 /* step 5: walk topology and initialize portsc,
1042 * portpmsc and portli
1043 */
1044 /* this is done in bus_resume */
1045
1046 /* step 6: restart each of the previously
1047 * Running endpoints by ringing their doorbells
1048 */
1049
Andiry Xu5535b1d2010-10-14 07:23:06 -07001050 spin_unlock_irq(&xhci->lock);
Alan Sternf69e3122011-11-03 11:37:10 -04001051
1052 done:
1053 if (retval == 0) {
1054 usb_hcd_resume_root_hub(hcd);
1055 usb_hcd_resume_root_hub(xhci->shared_hcd);
1056 }
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001057
1058 /*
1059 * If system is subject to the Quirk, Compliance Mode Timer needs to
1060 * be re-initialized Always after a system resume. Ports are subject
1061 * to suffer the Compliance Mode issue again. It doesn't matter if
1062 * ports have entered previously to U0 before system's suspension.
1063 */
1064 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
1065 compliance_mode_recovery_timer_init(xhci);
1066
Alan Sternf69e3122011-11-03 11:37:10 -04001067 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001068}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001069#endif /* CONFIG_PM */
1070
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001071/*-------------------------------------------------------------------------*/
1072
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001073/**
1074 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1075 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1076 * value to right shift 1 for the bitmask.
1077 *
1078 * Index = (epnum * 2) + direction - 1,
1079 * where direction = 0 for OUT, 1 for IN.
1080 * For control endpoints, the IN index is used (OUT index is unused), so
1081 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1082 */
1083unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1084{
1085 unsigned int index;
1086 if (usb_endpoint_xfer_control(desc))
1087 index = (unsigned int) (usb_endpoint_num(desc)*2);
1088 else
1089 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1090 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1091 return index;
1092}
1093
Sarah Sharpf94e01862009-04-27 19:58:38 -07001094/* Find the flag for this endpoint (for use in the control context). Use the
1095 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1096 * bit 1, etc.
1097 */
1098unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1099{
1100 return 1 << (xhci_get_endpoint_index(desc) + 1);
1101}
1102
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001103/* Find the flag for this endpoint (for use in the control context). Use the
1104 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1105 * bit 1, etc.
1106 */
1107unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1108{
1109 return 1 << (ep_index + 1);
1110}
1111
Sarah Sharpf94e01862009-04-27 19:58:38 -07001112/* Compute the last valid endpoint context index. Basically, this is the
1113 * endpoint index plus one. For slot contexts with more than valid endpoint,
1114 * we find the most significant bit set in the added contexts flags.
1115 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1116 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1117 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001118unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001119{
1120 return fls(added_ctxs) - 1;
1121}
1122
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001123/* Returns 1 if the arguments are OK;
1124 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1125 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001126static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001127 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1128 const char *func) {
1129 struct xhci_hcd *xhci;
1130 struct xhci_virt_device *virt_dev;
1131
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001132 if (!hcd || (check_ep && !ep) || !udev) {
1133 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1134 func);
1135 return -EINVAL;
1136 }
1137 if (!udev->parent) {
1138 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1139 func);
1140 return 0;
1141 }
Andiry Xu64927732010-10-14 07:22:45 -07001142
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001143 xhci = hcd_to_xhci(hcd);
1144 if (xhci->xhc_state & XHCI_STATE_HALTED)
1145 return -ENODEV;
1146
Andiry Xu64927732010-10-14 07:22:45 -07001147 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001148 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Andiry Xu64927732010-10-14 07:22:45 -07001149 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1150 "device\n", func);
1151 return -EINVAL;
1152 }
1153
1154 virt_dev = xhci->devs[udev->slot_id];
1155 if (virt_dev->udev != udev) {
1156 printk(KERN_DEBUG "xHCI %s called with udev and "
1157 "virt_dev does not match\n", func);
1158 return -EINVAL;
1159 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001160 }
Andiry Xu64927732010-10-14 07:22:45 -07001161
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001162 return 1;
1163}
1164
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001165static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001166 struct usb_device *udev, struct xhci_command *command,
1167 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001168
1169/*
1170 * Full speed devices may have a max packet size greater than 8 bytes, but the
1171 * USB core doesn't know that until it reads the first 8 bytes of the
1172 * descriptor. If the usb_device's max packet size changes after that point,
1173 * we need to issue an evaluate context command and wait on it.
1174 */
1175static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1176 unsigned int ep_index, struct urb *urb)
1177{
1178 struct xhci_container_ctx *in_ctx;
1179 struct xhci_container_ctx *out_ctx;
1180 struct xhci_input_control_ctx *ctrl_ctx;
1181 struct xhci_ep_ctx *ep_ctx;
1182 int max_packet_size;
1183 int hw_max_packet_size;
1184 int ret = 0;
1185
1186 out_ctx = xhci->devs[slot_id]->out_ctx;
1187 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001188 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001189 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001190 if (hw_max_packet_size != max_packet_size) {
1191 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1192 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1193 max_packet_size);
1194 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1195 hw_max_packet_size);
1196 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1197
1198 /* Set up the modified control endpoint 0 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001199 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1200 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001201 in_ctx = xhci->devs[slot_id]->in_ctx;
1202 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001203 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1204 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001205
1206 /* Set up the input context flags for the command */
1207 /* FIXME: This won't work if a non-default control endpoint
1208 * changes max packet sizes.
1209 */
1210 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001211 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001212 ctrl_ctx->drop_flags = 0;
1213
1214 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1215 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1216 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1217 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1218
Sarah Sharp913a8a32009-09-04 10:53:13 -07001219 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1220 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001221
1222 /* Clean up the input context for later use by bandwidth
1223 * functions.
1224 */
Matt Evans28ccd292011-03-29 13:40:46 +11001225 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001226 }
1227 return ret;
1228}
1229
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001230/*
1231 * non-error returns are a promise to giveback() the urb later
1232 * we drop ownership so next owner (or urb unlink) can get it
1233 */
1234int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1235{
1236 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001237 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001238 unsigned long flags;
1239 int ret = 0;
1240 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001241 struct urb_priv *urb_priv;
1242 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001243
Andiry Xu64927732010-10-14 07:22:45 -07001244 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1245 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001246 return -EINVAL;
1247
1248 slot_id = urb->dev->slot_id;
1249 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001250
Alan Stern541c7d42010-06-22 16:39:10 -04001251 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001252 if (!in_interrupt())
1253 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1254 ret = -ESHUTDOWN;
1255 goto exit;
1256 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001257
1258 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1259 size = urb->number_of_packets;
1260 else
1261 size = 1;
1262
1263 urb_priv = kzalloc(sizeof(struct urb_priv) +
1264 size * sizeof(struct xhci_td *), mem_flags);
1265 if (!urb_priv)
1266 return -ENOMEM;
1267
Andiry Xu2ffdea22011-09-02 11:05:57 -07001268 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1269 if (!buffer) {
1270 kfree(urb_priv);
1271 return -ENOMEM;
1272 }
1273
Andiry Xu8e51adc2010-07-22 15:23:31 -07001274 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001275 urb_priv->td[i] = buffer;
1276 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001277 }
1278
1279 urb_priv->length = size;
1280 urb_priv->td_cnt = 0;
1281 urb->hcpriv = urb_priv;
1282
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001283 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1284 /* Check to see if the max packet size for the default control
1285 * endpoint changed during FS device enumeration
1286 */
1287 if (urb->dev->speed == USB_SPEED_FULL) {
1288 ret = xhci_check_maxpacket(xhci, slot_id,
1289 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001290 if (ret < 0) {
1291 xhci_urb_free_priv(xhci, urb_priv);
1292 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001293 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001294 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001295 }
1296
Sarah Sharpb11069f2009-07-27 12:03:23 -07001297 /* We have a spinlock and interrupts disabled, so we must pass
1298 * atomic context to this function, which may allocate memory.
1299 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001300 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001301 if (xhci->xhc_state & XHCI_STATE_DYING)
1302 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001303 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001304 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001305 if (ret)
1306 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001307 spin_unlock_irqrestore(&xhci->lock, flags);
1308 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1309 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001310 if (xhci->xhc_state & XHCI_STATE_DYING)
1311 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001312 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1313 EP_GETTING_STREAMS) {
1314 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1315 "is transitioning to using streams.\n");
1316 ret = -EINVAL;
1317 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1318 EP_GETTING_NO_STREAMS) {
1319 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1320 "is transitioning to "
1321 "not having streams.\n");
1322 ret = -EINVAL;
1323 } else {
1324 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1325 slot_id, ep_index);
1326 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001327 if (ret)
1328 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001329 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001330 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1331 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001332 if (xhci->xhc_state & XHCI_STATE_DYING)
1333 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001334 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1335 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001336 if (ret)
1337 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001338 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001339 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001340 spin_lock_irqsave(&xhci->lock, flags);
1341 if (xhci->xhc_state & XHCI_STATE_DYING)
1342 goto dying;
1343 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1344 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001345 if (ret)
1346 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001347 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001348 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001349exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001350 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001351dying:
1352 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1353 "non-responsive xHCI host.\n",
1354 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001355 ret = -ESHUTDOWN;
1356free_priv:
1357 xhci_urb_free_priv(xhci, urb_priv);
1358 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001359 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001360 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001361}
1362
Sarah Sharp021bff92010-07-29 22:12:20 -07001363/* Get the right ring for the given URB.
1364 * If the endpoint supports streams, boundary check the URB's stream ID.
1365 * If the endpoint doesn't support streams, return the singular endpoint ring.
1366 */
1367static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1368 struct urb *urb)
1369{
1370 unsigned int slot_id;
1371 unsigned int ep_index;
1372 unsigned int stream_id;
1373 struct xhci_virt_ep *ep;
1374
1375 slot_id = urb->dev->slot_id;
1376 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1377 stream_id = urb->stream_id;
1378 ep = &xhci->devs[slot_id]->eps[ep_index];
1379 /* Common case: no streams */
1380 if (!(ep->ep_state & EP_HAS_STREAMS))
1381 return ep->ring;
1382
1383 if (stream_id == 0) {
1384 xhci_warn(xhci,
1385 "WARN: Slot ID %u, ep index %u has streams, "
1386 "but URB has no stream ID.\n",
1387 slot_id, ep_index);
1388 return NULL;
1389 }
1390
1391 if (stream_id < ep->stream_info->num_streams)
1392 return ep->stream_info->stream_rings[stream_id];
1393
1394 xhci_warn(xhci,
1395 "WARN: Slot ID %u, ep index %u has "
1396 "stream IDs 1 to %u allocated, "
1397 "but stream ID %u is requested.\n",
1398 slot_id, ep_index,
1399 ep->stream_info->num_streams - 1,
1400 stream_id);
1401 return NULL;
1402}
1403
Sarah Sharpae636742009-04-29 19:02:31 -07001404/*
1405 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1406 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1407 * should pick up where it left off in the TD, unless a Set Transfer Ring
1408 * Dequeue Pointer is issued.
1409 *
1410 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1411 * the ring. Since the ring is a contiguous structure, they can't be physically
1412 * removed. Instead, there are two options:
1413 *
1414 * 1) If the HC is in the middle of processing the URB to be canceled, we
1415 * simply move the ring's dequeue pointer past those TRBs using the Set
1416 * Transfer Ring Dequeue Pointer command. This will be the common case,
1417 * when drivers timeout on the last submitted URB and attempt to cancel.
1418 *
1419 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1420 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1421 * HC will need to invalidate the any TRBs it has cached after the stop
1422 * endpoint command, as noted in the xHCI 0.95 errata.
1423 *
1424 * 3) The TD may have completed by the time the Stop Endpoint Command
1425 * completes, so software needs to handle that case too.
1426 *
1427 * This function should protect against the TD enqueueing code ringing the
1428 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1429 * It also needs to account for multiple cancellations on happening at the same
1430 * time for the same endpoint.
1431 *
1432 * Note that this function can be called in any context, or so says
1433 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001434 */
1435int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1436{
Sarah Sharpae636742009-04-29 19:02:31 -07001437 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001438 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001439 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001440 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001441 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001442 struct xhci_td *td;
1443 unsigned int ep_index;
1444 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001445 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001446
1447 xhci = hcd_to_xhci(hcd);
1448 spin_lock_irqsave(&xhci->lock, flags);
1449 /* Make sure the URB hasn't completed or been unlinked already */
1450 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1451 if (ret || !urb->hcpriv)
1452 goto done;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001453 temp = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001454 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001455 xhci_dbg(xhci, "HW died, freeing TD.\n");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001456 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001457 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1458 td = urb_priv->td[i];
1459 if (!list_empty(&td->td_list))
1460 list_del_init(&td->td_list);
1461 if (!list_empty(&td->cancelled_td_list))
1462 list_del_init(&td->cancelled_td_list);
1463 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001464
1465 usb_hcd_unlink_urb_from_ep(hcd, urb);
1466 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001467 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001468 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001469 return ret;
1470 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001471 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1472 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001473 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1474 "non-responsive xHCI host.\n",
1475 urb->ep->desc.bEndpointAddress, urb);
1476 /* Let the stop endpoint command watchdog timer (which set this
1477 * state) finish cleaning up the endpoint TD lists. We must
1478 * have caught it in the middle of dropping a lock and giving
1479 * back an URB.
1480 */
1481 goto done;
1482 }
Sarah Sharpae636742009-04-29 19:02:31 -07001483
Sarah Sharpae636742009-04-29 19:02:31 -07001484 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001485 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001486 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1487 if (!ep_ring) {
1488 ret = -EINVAL;
1489 goto done;
1490 }
1491
Andiry Xu8e51adc2010-07-22 15:23:31 -07001492 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001493 i = urb_priv->td_cnt;
1494 if (i < urb_priv->length)
1495 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1496 "starting at offset 0x%llx\n",
1497 urb, urb->dev->devpath,
1498 urb->ep->desc.bEndpointAddress,
1499 (unsigned long long) xhci_trb_virt_to_dma(
1500 urb_priv->td[i]->start_seg,
1501 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001502
Sarah Sharp79688ac2011-12-19 16:56:04 -08001503 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001504 td = urb_priv->td[i];
1505 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1506 }
1507
Sarah Sharpae636742009-04-29 19:02:31 -07001508 /* Queue a stop endpoint command, but only if this is
1509 * the first cancellation to be handled.
1510 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001511 if (!(ep->ep_state & EP_HALT_PENDING)) {
1512 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001513 ep->stop_cmds_pending++;
1514 ep->stop_cmd_timer.expires = jiffies +
1515 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1516 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001517 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001518 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001519 }
1520done:
1521 spin_unlock_irqrestore(&xhci->lock, flags);
1522 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001523}
1524
Sarah Sharpf94e01862009-04-27 19:58:38 -07001525/* Drop an endpoint from a new bandwidth configuration for this device.
1526 * Only one call to this function is allowed per endpoint before
1527 * check_bandwidth() or reset_bandwidth() must be called.
1528 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1529 * add the endpoint to the schedule with possibly new parameters denoted by a
1530 * different endpoint descriptor in usb_host_endpoint.
1531 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1532 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001533 *
1534 * The USB core will not allow URBs to be queued to an endpoint that is being
1535 * disabled, so there's no need for mutual exclusion to protect
1536 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001537 */
1538int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1539 struct usb_host_endpoint *ep)
1540{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001541 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001542 struct xhci_container_ctx *in_ctx, *out_ctx;
1543 struct xhci_input_control_ctx *ctrl_ctx;
1544 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001545 unsigned int last_ctx;
1546 unsigned int ep_index;
1547 struct xhci_ep_ctx *ep_ctx;
1548 u32 drop_flag;
1549 u32 new_add_flags, new_drop_flags, new_slot_info;
1550 int ret;
1551
Andiry Xu64927732010-10-14 07:22:45 -07001552 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001553 if (ret <= 0)
1554 return ret;
1555 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001556 if (xhci->xhc_state & XHCI_STATE_DYING)
1557 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001558
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001559 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001560 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1561 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1562 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1563 __func__, drop_flag);
1564 return 0;
1565 }
1566
Sarah Sharpf94e01862009-04-27 19:58:38 -07001567 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001568 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1569 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001570 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001571 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001572 /* If the HC already knows the endpoint is disabled,
1573 * or the HCD has noted it is disabled, ignore this request
1574 */
Matt Evansf5960b62011-06-01 10:22:55 +10001575 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1576 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001577 le32_to_cpu(ctrl_ctx->drop_flags) &
1578 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001579 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1580 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001581 return 0;
1582 }
1583
Matt Evans28ccd292011-03-29 13:40:46 +11001584 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1585 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001586
Matt Evans28ccd292011-03-29 13:40:46 +11001587 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1588 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001589
Matt Evans28ccd292011-03-29 13:40:46 +11001590 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001591 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001592 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001593 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1594 LAST_CTX(last_ctx)) {
1595 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1596 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001597 }
Matt Evans28ccd292011-03-29 13:40:46 +11001598 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001599
1600 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1601
Sarah Sharpf94e01862009-04-27 19:58:38 -07001602 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1603 (unsigned int) ep->desc.bEndpointAddress,
1604 udev->slot_id,
1605 (unsigned int) new_drop_flags,
1606 (unsigned int) new_add_flags,
1607 (unsigned int) new_slot_info);
1608 return 0;
1609}
1610
1611/* Add an endpoint to a new possible bandwidth configuration for this device.
1612 * Only one call to this function is allowed per endpoint before
1613 * check_bandwidth() or reset_bandwidth() must be called.
1614 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1615 * add the endpoint to the schedule with possibly new parameters denoted by a
1616 * different endpoint descriptor in usb_host_endpoint.
1617 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1618 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001619 *
1620 * The USB core will not allow URBs to be queued to an endpoint until the
1621 * configuration or alt setting is installed in the device, so there's no need
1622 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001623 */
1624int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1625 struct usb_host_endpoint *ep)
1626{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001627 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001628 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001629 unsigned int ep_index;
1630 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001631 struct xhci_slot_ctx *slot_ctx;
1632 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001633 u32 added_ctxs;
1634 unsigned int last_ctx;
1635 u32 new_add_flags, new_drop_flags, new_slot_info;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001636 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001637 int ret = 0;
1638
Andiry Xu64927732010-10-14 07:22:45 -07001639 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001640 if (ret <= 0) {
1641 /* So we won't queue a reset ep command for a root hub */
1642 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001643 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001644 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001645 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001646 if (xhci->xhc_state & XHCI_STATE_DYING)
1647 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001648
1649 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1650 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1651 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1652 /* FIXME when we have to issue an evaluate endpoint command to
1653 * deal with ep0 max packet size changing once we get the
1654 * descriptors
1655 */
1656 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1657 __func__, added_ctxs);
1658 return 0;
1659 }
1660
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001661 virt_dev = xhci->devs[udev->slot_id];
1662 in_ctx = virt_dev->in_ctx;
1663 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001664 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001665 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001666 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001667
1668 /* If this endpoint is already in use, and the upper layers are trying
1669 * to add it again without dropping it, reject the addition.
1670 */
1671 if (virt_dev->eps[ep_index].ring &&
1672 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1673 xhci_get_endpoint_flag(&ep->desc))) {
1674 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1675 "without dropping it.\n",
1676 (unsigned int) ep->desc.bEndpointAddress);
1677 return -EINVAL;
1678 }
1679
Sarah Sharpf94e01862009-04-27 19:58:38 -07001680 /* If the HCD has already noted the endpoint is enabled,
1681 * ignore this request.
1682 */
Matt Evans28ccd292011-03-29 13:40:46 +11001683 if (le32_to_cpu(ctrl_ctx->add_flags) &
1684 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001685 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1686 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001687 return 0;
1688 }
1689
Sarah Sharpf88ba782009-05-14 11:44:22 -07001690 /*
1691 * Configuration and alternate setting changes must be done in
1692 * process context, not interrupt context (or so documenation
1693 * for usb_set_interface() and usb_set_configuration() claim).
1694 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001695 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001696 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1697 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001698 return -ENOMEM;
1699 }
1700
Matt Evans28ccd292011-03-29 13:40:46 +11001701 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1702 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001703
1704 /* If xhci_endpoint_disable() was called for this endpoint, but the
1705 * xHC hasn't been notified yet through the check_bandwidth() call,
1706 * this re-adds a new state for the endpoint from the new endpoint
1707 * descriptors. We must drop and re-add this endpoint, so we leave the
1708 * drop flags alone.
1709 */
Matt Evans28ccd292011-03-29 13:40:46 +11001710 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001711
John Yound115b042009-07-27 12:05:15 -07001712 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001713 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001714 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1715 LAST_CTX(last_ctx)) {
1716 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1717 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001718 }
Matt Evans28ccd292011-03-29 13:40:46 +11001719 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001720
Sarah Sharpa1587d92009-07-27 12:03:15 -07001721 /* Store the usb_device pointer for later use */
1722 ep->hcpriv = udev;
1723
Sarah Sharpf94e01862009-04-27 19:58:38 -07001724 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1725 (unsigned int) ep->desc.bEndpointAddress,
1726 udev->slot_id,
1727 (unsigned int) new_drop_flags,
1728 (unsigned int) new_add_flags,
1729 (unsigned int) new_slot_info);
1730 return 0;
1731}
1732
John Yound115b042009-07-27 12:05:15 -07001733static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001734{
John Yound115b042009-07-27 12:05:15 -07001735 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001736 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001737 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001738 int i;
1739
1740 /* When a device's add flag and drop flag are zero, any subsequent
1741 * configure endpoint command will leave that endpoint's state
1742 * untouched. Make sure we don't leave any old state in the input
1743 * endpoint contexts.
1744 */
John Yound115b042009-07-27 12:05:15 -07001745 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1746 ctrl_ctx->drop_flags = 0;
1747 ctrl_ctx->add_flags = 0;
1748 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001749 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001750 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001751 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001752 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001753 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001754 ep_ctx->ep_info = 0;
1755 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001756 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001757 ep_ctx->tx_info = 0;
1758 }
1759}
1760
Sarah Sharpf2217e82009-08-07 14:04:43 -07001761static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001762 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001763{
1764 int ret;
1765
Sarah Sharp913a8a32009-09-04 10:53:13 -07001766 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001767 case COMP_ENOMEM:
1768 dev_warn(&udev->dev, "Not enough host controller resources "
1769 "for new device state.\n");
1770 ret = -ENOMEM;
1771 /* FIXME: can we allocate more resources for the HC? */
1772 break;
1773 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001774 case COMP_2ND_BW_ERR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001775 dev_warn(&udev->dev, "Not enough bandwidth "
1776 "for new device state.\n");
1777 ret = -ENOSPC;
1778 /* FIXME: can we go back to the old state? */
1779 break;
1780 case COMP_TRB_ERR:
1781 /* the HCD set up something wrong */
1782 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1783 "add flag = 1, "
1784 "and endpoint is not disabled.\n");
1785 ret = -EINVAL;
1786 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001787 case COMP_DEV_ERR:
1788 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1789 "configure command.\n");
1790 ret = -ENODEV;
1791 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001792 case COMP_SUCCESS:
1793 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1794 ret = 0;
1795 break;
1796 default:
1797 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001798 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001799 ret = -EINVAL;
1800 break;
1801 }
1802 return ret;
1803}
1804
1805static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001806 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001807{
1808 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001809 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001810
Sarah Sharp913a8a32009-09-04 10:53:13 -07001811 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001812 case COMP_EINVAL:
1813 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1814 "context command.\n");
1815 ret = -EINVAL;
1816 break;
1817 case COMP_EBADSLT:
1818 dev_warn(&udev->dev, "WARN: slot not enabled for"
1819 "evaluate context command.\n");
1820 case COMP_CTX_STATE:
1821 dev_warn(&udev->dev, "WARN: invalid context state for "
1822 "evaluate context command.\n");
1823 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1824 ret = -EINVAL;
1825 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001826 case COMP_DEV_ERR:
1827 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1828 "context command.\n");
1829 ret = -ENODEV;
1830 break;
Alex He1bb73a82011-05-05 18:14:12 +08001831 case COMP_MEL_ERR:
1832 /* Max Exit Latency too large error */
1833 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1834 ret = -EINVAL;
1835 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001836 case COMP_SUCCESS:
1837 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1838 ret = 0;
1839 break;
1840 default:
1841 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001842 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001843 ret = -EINVAL;
1844 break;
1845 }
1846 return ret;
1847}
1848
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001849static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1850 struct xhci_container_ctx *in_ctx)
1851{
1852 struct xhci_input_control_ctx *ctrl_ctx;
1853 u32 valid_add_flags;
1854 u32 valid_drop_flags;
1855
1856 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1857 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1858 * (bit 1). The default control endpoint is added during the Address
1859 * Device command and is never removed until the slot is disabled.
1860 */
1861 valid_add_flags = ctrl_ctx->add_flags >> 2;
1862 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1863
1864 /* Use hweight32 to count the number of ones in the add flags, or
1865 * number of endpoints added. Don't count endpoints that are changed
1866 * (both added and dropped).
1867 */
1868 return hweight32(valid_add_flags) -
1869 hweight32(valid_add_flags & valid_drop_flags);
1870}
1871
1872static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1873 struct xhci_container_ctx *in_ctx)
1874{
1875 struct xhci_input_control_ctx *ctrl_ctx;
1876 u32 valid_add_flags;
1877 u32 valid_drop_flags;
1878
1879 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1880 valid_add_flags = ctrl_ctx->add_flags >> 2;
1881 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1882
1883 return hweight32(valid_drop_flags) -
1884 hweight32(valid_add_flags & valid_drop_flags);
1885}
1886
1887/*
1888 * We need to reserve the new number of endpoints before the configure endpoint
1889 * command completes. We can't subtract the dropped endpoints from the number
1890 * of active endpoints until the command completes because we can oversubscribe
1891 * the host in this case:
1892 *
1893 * - the first configure endpoint command drops more endpoints than it adds
1894 * - a second configure endpoint command that adds more endpoints is queued
1895 * - the first configure endpoint command fails, so the config is unchanged
1896 * - the second command may succeed, even though there isn't enough resources
1897 *
1898 * Must be called with xhci->lock held.
1899 */
1900static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1901 struct xhci_container_ctx *in_ctx)
1902{
1903 u32 added_eps;
1904
1905 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1906 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1907 xhci_dbg(xhci, "Not enough ep ctxs: "
1908 "%u active, need to add %u, limit is %u.\n",
1909 xhci->num_active_eps, added_eps,
1910 xhci->limit_active_eps);
1911 return -ENOMEM;
1912 }
1913 xhci->num_active_eps += added_eps;
1914 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1915 xhci->num_active_eps);
1916 return 0;
1917}
1918
1919/*
1920 * The configure endpoint was failed by the xHC for some other reason, so we
1921 * need to revert the resources that failed configuration would have used.
1922 *
1923 * Must be called with xhci->lock held.
1924 */
1925static void xhci_free_host_resources(struct xhci_hcd *xhci,
1926 struct xhci_container_ctx *in_ctx)
1927{
1928 u32 num_failed_eps;
1929
1930 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1931 xhci->num_active_eps -= num_failed_eps;
1932 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1933 num_failed_eps,
1934 xhci->num_active_eps);
1935}
1936
1937/*
1938 * Now that the command has completed, clean up the active endpoint count by
1939 * subtracting out the endpoints that were dropped (but not changed).
1940 *
1941 * Must be called with xhci->lock held.
1942 */
1943static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1944 struct xhci_container_ctx *in_ctx)
1945{
1946 u32 num_dropped_eps;
1947
1948 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1949 xhci->num_active_eps -= num_dropped_eps;
1950 if (num_dropped_eps)
1951 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1952 num_dropped_eps,
1953 xhci->num_active_eps);
1954}
1955
Sarah Sharpc29eea62011-09-02 11:05:52 -07001956unsigned int xhci_get_block_size(struct usb_device *udev)
1957{
1958 switch (udev->speed) {
1959 case USB_SPEED_LOW:
1960 case USB_SPEED_FULL:
1961 return FS_BLOCK;
1962 case USB_SPEED_HIGH:
1963 return HS_BLOCK;
1964 case USB_SPEED_SUPER:
1965 return SS_BLOCK;
1966 case USB_SPEED_UNKNOWN:
1967 case USB_SPEED_WIRELESS:
1968 default:
1969 /* Should never happen */
1970 return 1;
1971 }
1972}
1973
1974unsigned int xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
1975{
1976 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
1977 return LS_OVERHEAD;
1978 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
1979 return FS_OVERHEAD;
1980 return HS_OVERHEAD;
1981}
1982
1983/* If we are changing a LS/FS device under a HS hub,
1984 * make sure (if we are activating a new TT) that the HS bus has enough
1985 * bandwidth for this new TT.
1986 */
1987static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
1988 struct xhci_virt_device *virt_dev,
1989 int old_active_eps)
1990{
1991 struct xhci_interval_bw_table *bw_table;
1992 struct xhci_tt_bw_info *tt_info;
1993
1994 /* Find the bandwidth table for the root port this TT is attached to. */
1995 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
1996 tt_info = virt_dev->tt_info;
1997 /* If this TT already had active endpoints, the bandwidth for this TT
1998 * has already been added. Removing all periodic endpoints (and thus
1999 * making the TT enactive) will only decrease the bandwidth used.
2000 */
2001 if (old_active_eps)
2002 return 0;
2003 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2004 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2005 return -ENOMEM;
2006 return 0;
2007 }
2008 /* Not sure why we would have no new active endpoints...
2009 *
2010 * Maybe because of an Evaluate Context change for a hub update or a
2011 * control endpoint 0 max packet size change?
2012 * FIXME: skip the bandwidth calculation in that case.
2013 */
2014 return 0;
2015}
2016
Sarah Sharp2b698992011-09-13 16:41:13 -07002017static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2018 struct xhci_virt_device *virt_dev)
2019{
2020 unsigned int bw_reserved;
2021
2022 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2023 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2024 return -ENOMEM;
2025
2026 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2027 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2028 return -ENOMEM;
2029
2030 return 0;
2031}
2032
Sarah Sharpc29eea62011-09-02 11:05:52 -07002033/*
2034 * This algorithm is a very conservative estimate of the worst-case scheduling
2035 * scenario for any one interval. The hardware dynamically schedules the
2036 * packets, so we can't tell which microframe could be the limiting factor in
2037 * the bandwidth scheduling. This only takes into account periodic endpoints.
2038 *
2039 * Obviously, we can't solve an NP complete problem to find the minimum worst
2040 * case scenario. Instead, we come up with an estimate that is no less than
2041 * the worst case bandwidth used for any one microframe, but may be an
2042 * over-estimate.
2043 *
2044 * We walk the requirements for each endpoint by interval, starting with the
2045 * smallest interval, and place packets in the schedule where there is only one
2046 * possible way to schedule packets for that interval. In order to simplify
2047 * this algorithm, we record the largest max packet size for each interval, and
2048 * assume all packets will be that size.
2049 *
2050 * For interval 0, we obviously must schedule all packets for each interval.
2051 * The bandwidth for interval 0 is just the amount of data to be transmitted
2052 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2053 * the number of packets).
2054 *
2055 * For interval 1, we have two possible microframes to schedule those packets
2056 * in. For this algorithm, if we can schedule the same number of packets for
2057 * each possible scheduling opportunity (each microframe), we will do so. The
2058 * remaining number of packets will be saved to be transmitted in the gaps in
2059 * the next interval's scheduling sequence.
2060 *
2061 * As we move those remaining packets to be scheduled with interval 2 packets,
2062 * we have to double the number of remaining packets to transmit. This is
2063 * because the intervals are actually powers of 2, and we would be transmitting
2064 * the previous interval's packets twice in this interval. We also have to be
2065 * sure that when we look at the largest max packet size for this interval, we
2066 * also look at the largest max packet size for the remaining packets and take
2067 * the greater of the two.
2068 *
2069 * The algorithm continues to evenly distribute packets in each scheduling
2070 * opportunity, and push the remaining packets out, until we get to the last
2071 * interval. Then those packets and their associated overhead are just added
2072 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002073 */
2074static int xhci_check_bw_table(struct xhci_hcd *xhci,
2075 struct xhci_virt_device *virt_dev,
2076 int old_active_eps)
2077{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002078 unsigned int bw_reserved;
2079 unsigned int max_bandwidth;
2080 unsigned int bw_used;
2081 unsigned int block_size;
2082 struct xhci_interval_bw_table *bw_table;
2083 unsigned int packet_size = 0;
2084 unsigned int overhead = 0;
2085 unsigned int packets_transmitted = 0;
2086 unsigned int packets_remaining = 0;
2087 unsigned int i;
2088
Sarah Sharp2b698992011-09-13 16:41:13 -07002089 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2090 return xhci_check_ss_bw(xhci, virt_dev);
2091
Sarah Sharpc29eea62011-09-02 11:05:52 -07002092 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2093 max_bandwidth = HS_BW_LIMIT;
2094 /* Convert percent of bus BW reserved to blocks reserved */
2095 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2096 } else {
2097 max_bandwidth = FS_BW_LIMIT;
2098 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2099 }
2100
2101 bw_table = virt_dev->bw_table;
2102 /* We need to translate the max packet size and max ESIT payloads into
2103 * the units the hardware uses.
2104 */
2105 block_size = xhci_get_block_size(virt_dev->udev);
2106
2107 /* If we are manipulating a LS/FS device under a HS hub, double check
2108 * that the HS bus has enough bandwidth if we are activing a new TT.
2109 */
2110 if (virt_dev->tt_info) {
2111 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2112 virt_dev->real_port);
2113 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2114 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2115 "newly activated TT.\n");
2116 return -ENOMEM;
2117 }
2118 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2119 virt_dev->tt_info->slot_id,
2120 virt_dev->tt_info->ttport);
2121 } else {
2122 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2123 virt_dev->real_port);
2124 }
2125
2126 /* Add in how much bandwidth will be used for interval zero, or the
2127 * rounded max ESIT payload + number of packets * largest overhead.
2128 */
2129 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2130 bw_table->interval_bw[0].num_packets *
2131 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2132
2133 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2134 unsigned int bw_added;
2135 unsigned int largest_mps;
2136 unsigned int interval_overhead;
2137
2138 /*
2139 * How many packets could we transmit in this interval?
2140 * If packets didn't fit in the previous interval, we will need
2141 * to transmit that many packets twice within this interval.
2142 */
2143 packets_remaining = 2 * packets_remaining +
2144 bw_table->interval_bw[i].num_packets;
2145
2146 /* Find the largest max packet size of this or the previous
2147 * interval.
2148 */
2149 if (list_empty(&bw_table->interval_bw[i].endpoints))
2150 largest_mps = 0;
2151 else {
2152 struct xhci_virt_ep *virt_ep;
2153 struct list_head *ep_entry;
2154
2155 ep_entry = bw_table->interval_bw[i].endpoints.next;
2156 virt_ep = list_entry(ep_entry,
2157 struct xhci_virt_ep, bw_endpoint_list);
2158 /* Convert to blocks, rounding up */
2159 largest_mps = DIV_ROUND_UP(
2160 virt_ep->bw_info.max_packet_size,
2161 block_size);
2162 }
2163 if (largest_mps > packet_size)
2164 packet_size = largest_mps;
2165
2166 /* Use the larger overhead of this or the previous interval. */
2167 interval_overhead = xhci_get_largest_overhead(
2168 &bw_table->interval_bw[i]);
2169 if (interval_overhead > overhead)
2170 overhead = interval_overhead;
2171
2172 /* How many packets can we evenly distribute across
2173 * (1 << (i + 1)) possible scheduling opportunities?
2174 */
2175 packets_transmitted = packets_remaining >> (i + 1);
2176
2177 /* Add in the bandwidth used for those scheduled packets */
2178 bw_added = packets_transmitted * (overhead + packet_size);
2179
2180 /* How many packets do we have remaining to transmit? */
2181 packets_remaining = packets_remaining % (1 << (i + 1));
2182
2183 /* What largest max packet size should those packets have? */
2184 /* If we've transmitted all packets, don't carry over the
2185 * largest packet size.
2186 */
2187 if (packets_remaining == 0) {
2188 packet_size = 0;
2189 overhead = 0;
2190 } else if (packets_transmitted > 0) {
2191 /* Otherwise if we do have remaining packets, and we've
2192 * scheduled some packets in this interval, take the
2193 * largest max packet size from endpoints with this
2194 * interval.
2195 */
2196 packet_size = largest_mps;
2197 overhead = interval_overhead;
2198 }
2199 /* Otherwise carry over packet_size and overhead from the last
2200 * time we had a remainder.
2201 */
2202 bw_used += bw_added;
2203 if (bw_used > max_bandwidth) {
2204 xhci_warn(xhci, "Not enough bandwidth. "
2205 "Proposed: %u, Max: %u\n",
2206 bw_used, max_bandwidth);
2207 return -ENOMEM;
2208 }
2209 }
2210 /*
2211 * Ok, we know we have some packets left over after even-handedly
2212 * scheduling interval 15. We don't know which microframes they will
2213 * fit into, so we over-schedule and say they will be scheduled every
2214 * microframe.
2215 */
2216 if (packets_remaining > 0)
2217 bw_used += overhead + packet_size;
2218
2219 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2220 unsigned int port_index = virt_dev->real_port - 1;
2221
2222 /* OK, we're manipulating a HS device attached to a
2223 * root port bandwidth domain. Include the number of active TTs
2224 * in the bandwidth used.
2225 */
2226 bw_used += TT_HS_OVERHEAD *
2227 xhci->rh_bw[port_index].num_active_tts;
2228 }
2229
2230 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2231 "Available: %u " "percent\n",
2232 bw_used, max_bandwidth, bw_reserved,
2233 (max_bandwidth - bw_used - bw_reserved) * 100 /
2234 max_bandwidth);
2235
2236 bw_used += bw_reserved;
2237 if (bw_used > max_bandwidth) {
2238 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2239 bw_used, max_bandwidth);
2240 return -ENOMEM;
2241 }
2242
2243 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002244 return 0;
2245}
2246
2247static bool xhci_is_async_ep(unsigned int ep_type)
2248{
2249 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2250 ep_type != ISOC_IN_EP &&
2251 ep_type != INT_IN_EP);
2252}
2253
Sarah Sharp2b698992011-09-13 16:41:13 -07002254static bool xhci_is_sync_in_ep(unsigned int ep_type)
2255{
2256 return (ep_type == ISOC_IN_EP || ep_type != INT_IN_EP);
2257}
2258
2259static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2260{
2261 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2262
2263 if (ep_bw->ep_interval == 0)
2264 return SS_OVERHEAD_BURST +
2265 (ep_bw->mult * ep_bw->num_packets *
2266 (SS_OVERHEAD + mps));
2267 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2268 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2269 1 << ep_bw->ep_interval);
2270
2271}
2272
Sarah Sharp2e279802011-09-02 11:05:50 -07002273void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2274 struct xhci_bw_info *ep_bw,
2275 struct xhci_interval_bw_table *bw_table,
2276 struct usb_device *udev,
2277 struct xhci_virt_ep *virt_ep,
2278 struct xhci_tt_bw_info *tt_info)
2279{
2280 struct xhci_interval_bw *interval_bw;
2281 int normalized_interval;
2282
Sarah Sharp2b698992011-09-13 16:41:13 -07002283 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002284 return;
2285
Sarah Sharp2b698992011-09-13 16:41:13 -07002286 if (udev->speed == USB_SPEED_SUPER) {
2287 if (xhci_is_sync_in_ep(ep_bw->type))
2288 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2289 xhci_get_ss_bw_consumed(ep_bw);
2290 else
2291 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2292 xhci_get_ss_bw_consumed(ep_bw);
2293 return;
2294 }
2295
2296 /* SuperSpeed endpoints never get added to intervals in the table, so
2297 * this check is only valid for HS/FS/LS devices.
2298 */
2299 if (list_empty(&virt_ep->bw_endpoint_list))
2300 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002301 /* For LS/FS devices, we need to translate the interval expressed in
2302 * microframes to frames.
2303 */
2304 if (udev->speed == USB_SPEED_HIGH)
2305 normalized_interval = ep_bw->ep_interval;
2306 else
2307 normalized_interval = ep_bw->ep_interval - 3;
2308
2309 if (normalized_interval == 0)
2310 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2311 interval_bw = &bw_table->interval_bw[normalized_interval];
2312 interval_bw->num_packets -= ep_bw->num_packets;
2313 switch (udev->speed) {
2314 case USB_SPEED_LOW:
2315 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2316 break;
2317 case USB_SPEED_FULL:
2318 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2319 break;
2320 case USB_SPEED_HIGH:
2321 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2322 break;
2323 case USB_SPEED_SUPER:
2324 case USB_SPEED_UNKNOWN:
2325 case USB_SPEED_WIRELESS:
2326 /* Should never happen because only LS/FS/HS endpoints will get
2327 * added to the endpoint list.
2328 */
2329 return;
2330 }
2331 if (tt_info)
2332 tt_info->active_eps -= 1;
2333 list_del_init(&virt_ep->bw_endpoint_list);
2334}
2335
2336static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2337 struct xhci_bw_info *ep_bw,
2338 struct xhci_interval_bw_table *bw_table,
2339 struct usb_device *udev,
2340 struct xhci_virt_ep *virt_ep,
2341 struct xhci_tt_bw_info *tt_info)
2342{
2343 struct xhci_interval_bw *interval_bw;
2344 struct xhci_virt_ep *smaller_ep;
2345 int normalized_interval;
2346
2347 if (xhci_is_async_ep(ep_bw->type))
2348 return;
2349
Sarah Sharp2b698992011-09-13 16:41:13 -07002350 if (udev->speed == USB_SPEED_SUPER) {
2351 if (xhci_is_sync_in_ep(ep_bw->type))
2352 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2353 xhci_get_ss_bw_consumed(ep_bw);
2354 else
2355 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2356 xhci_get_ss_bw_consumed(ep_bw);
2357 return;
2358 }
2359
Sarah Sharp2e279802011-09-02 11:05:50 -07002360 /* For LS/FS devices, we need to translate the interval expressed in
2361 * microframes to frames.
2362 */
2363 if (udev->speed == USB_SPEED_HIGH)
2364 normalized_interval = ep_bw->ep_interval;
2365 else
2366 normalized_interval = ep_bw->ep_interval - 3;
2367
2368 if (normalized_interval == 0)
2369 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2370 interval_bw = &bw_table->interval_bw[normalized_interval];
2371 interval_bw->num_packets += ep_bw->num_packets;
2372 switch (udev->speed) {
2373 case USB_SPEED_LOW:
2374 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2375 break;
2376 case USB_SPEED_FULL:
2377 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2378 break;
2379 case USB_SPEED_HIGH:
2380 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2381 break;
2382 case USB_SPEED_SUPER:
2383 case USB_SPEED_UNKNOWN:
2384 case USB_SPEED_WIRELESS:
2385 /* Should never happen because only LS/FS/HS endpoints will get
2386 * added to the endpoint list.
2387 */
2388 return;
2389 }
2390
2391 if (tt_info)
2392 tt_info->active_eps += 1;
2393 /* Insert the endpoint into the list, largest max packet size first. */
2394 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2395 bw_endpoint_list) {
2396 if (ep_bw->max_packet_size >=
2397 smaller_ep->bw_info.max_packet_size) {
2398 /* Add the new ep before the smaller endpoint */
2399 list_add_tail(&virt_ep->bw_endpoint_list,
2400 &smaller_ep->bw_endpoint_list);
2401 return;
2402 }
2403 }
2404 /* Add the new endpoint at the end of the list. */
2405 list_add_tail(&virt_ep->bw_endpoint_list,
2406 &interval_bw->endpoints);
2407}
2408
2409void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2410 struct xhci_virt_device *virt_dev,
2411 int old_active_eps)
2412{
2413 struct xhci_root_port_bw_info *rh_bw_info;
2414 if (!virt_dev->tt_info)
2415 return;
2416
2417 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2418 if (old_active_eps == 0 &&
2419 virt_dev->tt_info->active_eps != 0) {
2420 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002421 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002422 } else if (old_active_eps != 0 &&
2423 virt_dev->tt_info->active_eps == 0) {
2424 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002425 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002426 }
2427}
2428
2429static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2430 struct xhci_virt_device *virt_dev,
2431 struct xhci_container_ctx *in_ctx)
2432{
2433 struct xhci_bw_info ep_bw_info[31];
2434 int i;
2435 struct xhci_input_control_ctx *ctrl_ctx;
2436 int old_active_eps = 0;
2437
Sarah Sharp2e279802011-09-02 11:05:50 -07002438 if (virt_dev->tt_info)
2439 old_active_eps = virt_dev->tt_info->active_eps;
2440
2441 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2442
2443 for (i = 0; i < 31; i++) {
2444 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2445 continue;
2446
2447 /* Make a copy of the BW info in case we need to revert this */
2448 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2449 sizeof(ep_bw_info[i]));
2450 /* Drop the endpoint from the interval table if the endpoint is
2451 * being dropped or changed.
2452 */
2453 if (EP_IS_DROPPED(ctrl_ctx, i))
2454 xhci_drop_ep_from_interval_table(xhci,
2455 &virt_dev->eps[i].bw_info,
2456 virt_dev->bw_table,
2457 virt_dev->udev,
2458 &virt_dev->eps[i],
2459 virt_dev->tt_info);
2460 }
2461 /* Overwrite the information stored in the endpoints' bw_info */
2462 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2463 for (i = 0; i < 31; i++) {
2464 /* Add any changed or added endpoints to the interval table */
2465 if (EP_IS_ADDED(ctrl_ctx, i))
2466 xhci_add_ep_to_interval_table(xhci,
2467 &virt_dev->eps[i].bw_info,
2468 virt_dev->bw_table,
2469 virt_dev->udev,
2470 &virt_dev->eps[i],
2471 virt_dev->tt_info);
2472 }
2473
2474 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2475 /* Ok, this fits in the bandwidth we have.
2476 * Update the number of active TTs.
2477 */
2478 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2479 return 0;
2480 }
2481
2482 /* We don't have enough bandwidth for this, revert the stored info. */
2483 for (i = 0; i < 31; i++) {
2484 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2485 continue;
2486
2487 /* Drop the new copies of any added or changed endpoints from
2488 * the interval table.
2489 */
2490 if (EP_IS_ADDED(ctrl_ctx, i)) {
2491 xhci_drop_ep_from_interval_table(xhci,
2492 &virt_dev->eps[i].bw_info,
2493 virt_dev->bw_table,
2494 virt_dev->udev,
2495 &virt_dev->eps[i],
2496 virt_dev->tt_info);
2497 }
2498 /* Revert the endpoint back to its old information */
2499 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2500 sizeof(ep_bw_info[i]));
2501 /* Add any changed or dropped endpoints back into the table */
2502 if (EP_IS_DROPPED(ctrl_ctx, i))
2503 xhci_add_ep_to_interval_table(xhci,
2504 &virt_dev->eps[i].bw_info,
2505 virt_dev->bw_table,
2506 virt_dev->udev,
2507 &virt_dev->eps[i],
2508 virt_dev->tt_info);
2509 }
2510 return -ENOMEM;
2511}
2512
2513
Sarah Sharpf2217e82009-08-07 14:04:43 -07002514/* Issue a configure endpoint command or evaluate context command
2515 * and wait for it to finish.
2516 */
2517static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002518 struct usb_device *udev,
2519 struct xhci_command *command,
2520 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002521{
2522 int ret;
2523 int timeleft;
2524 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002525 struct xhci_container_ctx *in_ctx;
2526 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11002527 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002528 struct xhci_virt_device *virt_dev;
Elric Fu75382342012-06-27 16:31:52 +08002529 union xhci_trb *cmd_trb;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002530
2531 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002532 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002533
Sarah Sharp750645f2011-09-02 11:05:43 -07002534 if (command)
2535 in_ctx = command->in_ctx;
2536 else
2537 in_ctx = virt_dev->in_ctx;
2538
2539 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2540 xhci_reserve_host_resources(xhci, in_ctx)) {
2541 spin_unlock_irqrestore(&xhci->lock, flags);
2542 xhci_warn(xhci, "Not enough host resources, "
2543 "active endpoint contexts = %u\n",
2544 xhci->num_active_eps);
2545 return -ENOMEM;
2546 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002547 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2548 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2549 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2550 xhci_free_host_resources(xhci, in_ctx);
2551 spin_unlock_irqrestore(&xhci->lock, flags);
2552 xhci_warn(xhci, "Not enough bandwidth\n");
2553 return -ENOMEM;
2554 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002555
2556 if (command) {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002557 cmd_completion = command->completion;
2558 cmd_status = &command->status;
2559 command->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002560
2561 /* Enqueue pointer can be left pointing to the link TRB,
2562 * we must handle that
2563 */
Matt Evansf5960b62011-06-01 10:22:55 +10002564 if (TRB_TYPE_LINK_LE32(command->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002565 command->command_trb =
2566 xhci->cmd_ring->enq_seg->next->trbs;
2567
Sarah Sharp913a8a32009-09-04 10:53:13 -07002568 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2569 } else {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002570 cmd_completion = &virt_dev->cmd_completion;
2571 cmd_status = &virt_dev->cmd_status;
2572 }
Andiry Xu1d680642010-03-12 17:10:04 +08002573 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002574
Elric Fu75382342012-06-27 16:31:52 +08002575 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002576 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07002577 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2578 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002579 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07002580 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharpf2217e82009-08-07 14:04:43 -07002581 udev->slot_id);
2582 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08002583 if (command)
2584 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002585 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2586 xhci_free_host_resources(xhci, in_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002587 spin_unlock_irqrestore(&xhci->lock, flags);
2588 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2589 return -ENOMEM;
2590 }
2591 xhci_ring_cmd_db(xhci);
2592 spin_unlock_irqrestore(&xhci->lock, flags);
2593
2594 /* Wait for the configure endpoint command to complete */
2595 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07002596 cmd_completion,
Elric Fu75382342012-06-27 16:31:52 +08002597 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002598 if (timeleft <= 0) {
2599 xhci_warn(xhci, "%s while waiting for %s command\n",
2600 timeleft == 0 ? "Timeout" : "Signal",
2601 ctx_change == 0 ?
2602 "configure endpoint" :
2603 "evaluate context");
Elric Fu75382342012-06-27 16:31:52 +08002604 /* cancel the configure endpoint command */
2605 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2606 if (ret < 0)
2607 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002608 return -ETIME;
2609 }
2610
2611 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002612 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2613 else
2614 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2615
2616 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2617 spin_lock_irqsave(&xhci->lock, flags);
2618 /* If the command failed, remove the reserved resources.
2619 * Otherwise, clean up the estimate to include dropped eps.
2620 */
2621 if (ret)
2622 xhci_free_host_resources(xhci, in_ctx);
2623 else
2624 xhci_finish_resource_reservation(xhci, in_ctx);
2625 spin_unlock_irqrestore(&xhci->lock, flags);
2626 }
2627 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002628}
2629
Sarah Sharpf88ba782009-05-14 11:44:22 -07002630/* Called after one or more calls to xhci_add_endpoint() or
2631 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2632 * to call xhci_reset_bandwidth().
2633 *
2634 * Since we are in the middle of changing either configuration or
2635 * installing a new alt setting, the USB core won't allow URBs to be
2636 * enqueued for any endpoint on the old config or interface. Nothing
2637 * else should be touching the xhci->devs[slot_id] structure, so we
2638 * don't need to take the xhci->lock for manipulating that.
2639 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002640int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2641{
2642 int i;
2643 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002644 struct xhci_hcd *xhci;
2645 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002646 struct xhci_input_control_ctx *ctrl_ctx;
2647 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002648
Andiry Xu64927732010-10-14 07:22:45 -07002649 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002650 if (ret <= 0)
2651 return ret;
2652 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002653 if (xhci->xhc_state & XHCI_STATE_DYING)
2654 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002655
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002656 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002657 virt_dev = xhci->devs[udev->slot_id];
2658
2659 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07002660 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002661 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2662 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2663 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002664
2665 /* Don't issue the command if there's no endpoints to update. */
2666 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2667 ctrl_ctx->drop_flags == 0)
2668 return 0;
2669
Sarah Sharpf94e01862009-04-27 19:58:38 -07002670 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002671 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2672 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002673 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002674
Sarah Sharp913a8a32009-09-04 10:53:13 -07002675 ret = xhci_configure_endpoint(xhci, udev, NULL,
2676 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002677 if (ret) {
2678 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002679 return ret;
2680 }
2681
2682 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002683 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002684 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002685
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002686 /* Free any rings that were dropped, but not changed. */
2687 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002688 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2689 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002690 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2691 }
John Yound115b042009-07-27 12:05:15 -07002692 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002693 /*
2694 * Install any rings for completely new endpoints or changed endpoints,
2695 * and free or cache any old rings from changed endpoints.
2696 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002697 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002698 if (!virt_dev->eps[i].new_ring)
2699 continue;
2700 /* Only cache or free the old ring if it exists.
2701 * It may not if this is the first add of an endpoint.
2702 */
2703 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002704 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002705 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002706 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2707 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002708 }
2709
Sarah Sharpf94e01862009-04-27 19:58:38 -07002710 return ret;
2711}
2712
2713void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2714{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002715 struct xhci_hcd *xhci;
2716 struct xhci_virt_device *virt_dev;
2717 int i, ret;
2718
Andiry Xu64927732010-10-14 07:22:45 -07002719 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002720 if (ret <= 0)
2721 return;
2722 xhci = hcd_to_xhci(hcd);
2723
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002724 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002725 virt_dev = xhci->devs[udev->slot_id];
2726 /* Free any rings allocated for added endpoints */
2727 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002728 if (virt_dev->eps[i].new_ring) {
2729 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2730 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002731 }
2732 }
John Yound115b042009-07-27 12:05:15 -07002733 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002734}
2735
Sarah Sharp5270b952009-09-04 10:53:11 -07002736static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002737 struct xhci_container_ctx *in_ctx,
2738 struct xhci_container_ctx *out_ctx,
2739 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002740{
2741 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002742 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002743 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2744 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002745 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002746 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002747
Sarah Sharp913a8a32009-09-04 10:53:13 -07002748 xhci_dbg(xhci, "Input Context:\n");
2749 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002750}
2751
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002752static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002753 unsigned int slot_id, unsigned int ep_index,
2754 struct xhci_dequeue_state *deq_state)
2755{
2756 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002757 struct xhci_ep_ctx *ep_ctx;
2758 u32 added_ctxs;
2759 dma_addr_t addr;
2760
Sarah Sharp913a8a32009-09-04 10:53:13 -07002761 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2762 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002763 in_ctx = xhci->devs[slot_id]->in_ctx;
2764 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2765 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2766 deq_state->new_deq_ptr);
2767 if (addr == 0) {
2768 xhci_warn(xhci, "WARN Cannot submit config ep after "
2769 "reset ep command\n");
2770 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2771 deq_state->new_deq_seg,
2772 deq_state->new_deq_ptr);
2773 return;
2774 }
Matt Evans28ccd292011-03-29 13:40:46 +11002775 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002776
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002777 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002778 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2779 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002780}
2781
Sarah Sharp82d10092009-08-07 14:04:52 -07002782void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002783 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002784{
2785 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002786 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002787
2788 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002789 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002790 /* We need to move the HW's dequeue pointer past this TD,
2791 * or it will attempt to resend it on the next doorbell ring.
2792 */
2793 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002794 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002795 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002796
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002797 /* HW with the reset endpoint quirk will use the saved dequeue state to
2798 * issue a configure endpoint command later.
2799 */
2800 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2801 xhci_dbg(xhci, "Queueing new dequeue state\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002802 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002803 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002804 } else {
2805 /* Better hope no one uses the input context between now and the
2806 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002807 * XXX: No idea how this hardware will react when stream rings
2808 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002809 */
2810 xhci_dbg(xhci, "Setting up input context for "
2811 "configure endpoint command\n");
2812 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2813 ep_index, &deq_state);
2814 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002815}
2816
Sarah Sharpa1587d92009-07-27 12:03:15 -07002817/* Deal with stalled endpoints. The core should have sent the control message
2818 * to clear the halt condition. However, we need to make the xHCI hardware
2819 * reset its sequence number, since a device will expect a sequence number of
2820 * zero after the halt condition is cleared.
2821 * Context: in_interrupt
2822 */
2823void xhci_endpoint_reset(struct usb_hcd *hcd,
2824 struct usb_host_endpoint *ep)
2825{
2826 struct xhci_hcd *xhci;
2827 struct usb_device *udev;
2828 unsigned int ep_index;
2829 unsigned long flags;
2830 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002831 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002832
2833 xhci = hcd_to_xhci(hcd);
2834 udev = (struct usb_device *) ep->hcpriv;
2835 /* Called with a root hub endpoint (or an endpoint that wasn't added
2836 * with xhci_add_endpoint()
2837 */
2838 if (!ep->hcpriv)
2839 return;
2840 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002841 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2842 if (!virt_ep->stopped_td) {
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002843 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2844 ep->desc.bEndpointAddress);
2845 return;
2846 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002847 if (usb_endpoint_xfer_control(&ep->desc)) {
2848 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2849 return;
2850 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002851
2852 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2853 spin_lock_irqsave(&xhci->lock, flags);
2854 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002855 /*
2856 * Can't change the ring dequeue pointer until it's transitioned to the
2857 * stopped state, which is only upon a successful reset endpoint
2858 * command. Better hope that last command worked!
2859 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002860 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002861 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2862 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002863 xhci_ring_cmd_db(xhci);
2864 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002865 virt_ep->stopped_td = NULL;
2866 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002867 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002868 spin_unlock_irqrestore(&xhci->lock, flags);
2869
2870 if (ret)
2871 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2872}
2873
Sarah Sharp8df75f42010-04-02 15:34:16 -07002874static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2875 struct usb_device *udev, struct usb_host_endpoint *ep,
2876 unsigned int slot_id)
2877{
2878 int ret;
2879 unsigned int ep_index;
2880 unsigned int ep_state;
2881
2882 if (!ep)
2883 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002884 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002885 if (ret <= 0)
2886 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002887 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002888 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2889 " descriptor for ep 0x%x does not support streams\n",
2890 ep->desc.bEndpointAddress);
2891 return -EINVAL;
2892 }
2893
2894 ep_index = xhci_get_endpoint_index(&ep->desc);
2895 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2896 if (ep_state & EP_HAS_STREAMS ||
2897 ep_state & EP_GETTING_STREAMS) {
2898 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2899 "already has streams set up.\n",
2900 ep->desc.bEndpointAddress);
2901 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2902 "dynamic stream context array reallocation.\n");
2903 return -EINVAL;
2904 }
2905 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2906 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2907 "endpoint 0x%x; URBs are pending.\n",
2908 ep->desc.bEndpointAddress);
2909 return -EINVAL;
2910 }
2911 return 0;
2912}
2913
2914static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2915 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2916{
2917 unsigned int max_streams;
2918
2919 /* The stream context array size must be a power of two */
2920 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2921 /*
2922 * Find out how many primary stream array entries the host controller
2923 * supports. Later we may use secondary stream arrays (similar to 2nd
2924 * level page entries), but that's an optional feature for xHCI host
2925 * controllers. xHCs must support at least 4 stream IDs.
2926 */
2927 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2928 if (*num_stream_ctxs > max_streams) {
2929 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2930 max_streams);
2931 *num_stream_ctxs = max_streams;
2932 *num_streams = max_streams;
2933 }
2934}
2935
2936/* Returns an error code if one of the endpoint already has streams.
2937 * This does not change any data structures, it only checks and gathers
2938 * information.
2939 */
2940static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2941 struct usb_device *udev,
2942 struct usb_host_endpoint **eps, unsigned int num_eps,
2943 unsigned int *num_streams, u32 *changed_ep_bitmask)
2944{
Sarah Sharp8df75f42010-04-02 15:34:16 -07002945 unsigned int max_streams;
2946 unsigned int endpoint_flag;
2947 int i;
2948 int ret;
2949
2950 for (i = 0; i < num_eps; i++) {
2951 ret = xhci_check_streams_endpoint(xhci, udev,
2952 eps[i], udev->slot_id);
2953 if (ret < 0)
2954 return ret;
2955
Felipe Balbi18b7ede2012-01-02 13:35:41 +02002956 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002957 if (max_streams < (*num_streams - 1)) {
2958 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2959 eps[i]->desc.bEndpointAddress,
2960 max_streams);
2961 *num_streams = max_streams+1;
2962 }
2963
2964 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2965 if (*changed_ep_bitmask & endpoint_flag)
2966 return -EINVAL;
2967 *changed_ep_bitmask |= endpoint_flag;
2968 }
2969 return 0;
2970}
2971
2972static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
2973 struct usb_device *udev,
2974 struct usb_host_endpoint **eps, unsigned int num_eps)
2975{
2976 u32 changed_ep_bitmask = 0;
2977 unsigned int slot_id;
2978 unsigned int ep_index;
2979 unsigned int ep_state;
2980 int i;
2981
2982 slot_id = udev->slot_id;
2983 if (!xhci->devs[slot_id])
2984 return 0;
2985
2986 for (i = 0; i < num_eps; i++) {
2987 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2988 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2989 /* Are streams already being freed for the endpoint? */
2990 if (ep_state & EP_GETTING_NO_STREAMS) {
2991 xhci_warn(xhci, "WARN Can't disable streams for "
2992 "endpoint 0x%x\n, "
2993 "streams are being disabled already.",
2994 eps[i]->desc.bEndpointAddress);
2995 return 0;
2996 }
2997 /* Are there actually any streams to free? */
2998 if (!(ep_state & EP_HAS_STREAMS) &&
2999 !(ep_state & EP_GETTING_STREAMS)) {
3000 xhci_warn(xhci, "WARN Can't disable streams for "
3001 "endpoint 0x%x\n, "
3002 "streams are already disabled!",
3003 eps[i]->desc.bEndpointAddress);
3004 xhci_warn(xhci, "WARN xhci_free_streams() called "
3005 "with non-streams endpoint\n");
3006 return 0;
3007 }
3008 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3009 }
3010 return changed_ep_bitmask;
3011}
3012
3013/*
3014 * The USB device drivers use this function (though the HCD interface in USB
3015 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3016 * coordinate mass storage command queueing across multiple endpoints (basically
3017 * a stream ID == a task ID).
3018 *
3019 * Setting up streams involves allocating the same size stream context array
3020 * for each endpoint and issuing a configure endpoint command for all endpoints.
3021 *
3022 * Don't allow the call to succeed if one endpoint only supports one stream
3023 * (which means it doesn't support streams at all).
3024 *
3025 * Drivers may get less stream IDs than they asked for, if the host controller
3026 * hardware or endpoints claim they can't support the number of requested
3027 * stream IDs.
3028 */
3029int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3030 struct usb_host_endpoint **eps, unsigned int num_eps,
3031 unsigned int num_streams, gfp_t mem_flags)
3032{
3033 int i, ret;
3034 struct xhci_hcd *xhci;
3035 struct xhci_virt_device *vdev;
3036 struct xhci_command *config_cmd;
3037 unsigned int ep_index;
3038 unsigned int num_stream_ctxs;
3039 unsigned long flags;
3040 u32 changed_ep_bitmask = 0;
3041
3042 if (!eps)
3043 return -EINVAL;
3044
3045 /* Add one to the number of streams requested to account for
3046 * stream 0 that is reserved for xHCI usage.
3047 */
3048 num_streams += 1;
3049 xhci = hcd_to_xhci(hcd);
3050 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3051 num_streams);
3052
3053 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3054 if (!config_cmd) {
3055 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3056 return -ENOMEM;
3057 }
3058
3059 /* Check to make sure all endpoints are not already configured for
3060 * streams. While we're at it, find the maximum number of streams that
3061 * all the endpoints will support and check for duplicate endpoints.
3062 */
3063 spin_lock_irqsave(&xhci->lock, flags);
3064 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3065 num_eps, &num_streams, &changed_ep_bitmask);
3066 if (ret < 0) {
3067 xhci_free_command(xhci, config_cmd);
3068 spin_unlock_irqrestore(&xhci->lock, flags);
3069 return ret;
3070 }
3071 if (num_streams <= 1) {
3072 xhci_warn(xhci, "WARN: endpoints can't handle "
3073 "more than one stream.\n");
3074 xhci_free_command(xhci, config_cmd);
3075 spin_unlock_irqrestore(&xhci->lock, flags);
3076 return -EINVAL;
3077 }
3078 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003079 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003080 * xhci_urb_enqueue() will reject all URBs.
3081 */
3082 for (i = 0; i < num_eps; i++) {
3083 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3084 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3085 }
3086 spin_unlock_irqrestore(&xhci->lock, flags);
3087
3088 /* Setup internal data structures and allocate HW data structures for
3089 * streams (but don't install the HW structures in the input context
3090 * until we're sure all memory allocation succeeded).
3091 */
3092 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3093 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3094 num_stream_ctxs, num_streams);
3095
3096 for (i = 0; i < num_eps; i++) {
3097 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3098 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3099 num_stream_ctxs,
3100 num_streams, mem_flags);
3101 if (!vdev->eps[ep_index].stream_info)
3102 goto cleanup;
3103 /* Set maxPstreams in endpoint context and update deq ptr to
3104 * point to stream context array. FIXME
3105 */
3106 }
3107
3108 /* Set up the input context for a configure endpoint command. */
3109 for (i = 0; i < num_eps; i++) {
3110 struct xhci_ep_ctx *ep_ctx;
3111
3112 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3113 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3114
3115 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3116 vdev->out_ctx, ep_index);
3117 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3118 vdev->eps[ep_index].stream_info);
3119 }
3120 /* Tell the HW to drop its old copy of the endpoint context info
3121 * and add the updated copy from the input context.
3122 */
3123 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3124 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3125
3126 /* Issue and wait for the configure endpoint command */
3127 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3128 false, false);
3129
3130 /* xHC rejected the configure endpoint command for some reason, so we
3131 * leave the old ring intact and free our internal streams data
3132 * structure.
3133 */
3134 if (ret < 0)
3135 goto cleanup;
3136
3137 spin_lock_irqsave(&xhci->lock, flags);
3138 for (i = 0; i < num_eps; i++) {
3139 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3140 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3141 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3142 udev->slot_id, ep_index);
3143 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3144 }
3145 xhci_free_command(xhci, config_cmd);
3146 spin_unlock_irqrestore(&xhci->lock, flags);
3147
3148 /* Subtract 1 for stream 0, which drivers can't use */
3149 return num_streams - 1;
3150
3151cleanup:
3152 /* If it didn't work, free the streams! */
3153 for (i = 0; i < num_eps; i++) {
3154 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3155 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003156 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003157 /* FIXME Unset maxPstreams in endpoint context and
3158 * update deq ptr to point to normal string ring.
3159 */
3160 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3161 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3162 xhci_endpoint_zero(xhci, vdev, eps[i]);
3163 }
3164 xhci_free_command(xhci, config_cmd);
3165 return -ENOMEM;
3166}
3167
3168/* Transition the endpoint from using streams to being a "normal" endpoint
3169 * without streams.
3170 *
3171 * Modify the endpoint context state, submit a configure endpoint command,
3172 * and free all endpoint rings for streams if that completes successfully.
3173 */
3174int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3175 struct usb_host_endpoint **eps, unsigned int num_eps,
3176 gfp_t mem_flags)
3177{
3178 int i, ret;
3179 struct xhci_hcd *xhci;
3180 struct xhci_virt_device *vdev;
3181 struct xhci_command *command;
3182 unsigned int ep_index;
3183 unsigned long flags;
3184 u32 changed_ep_bitmask;
3185
3186 xhci = hcd_to_xhci(hcd);
3187 vdev = xhci->devs[udev->slot_id];
3188
3189 /* Set up a configure endpoint command to remove the streams rings */
3190 spin_lock_irqsave(&xhci->lock, flags);
3191 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3192 udev, eps, num_eps);
3193 if (changed_ep_bitmask == 0) {
3194 spin_unlock_irqrestore(&xhci->lock, flags);
3195 return -EINVAL;
3196 }
3197
3198 /* Use the xhci_command structure from the first endpoint. We may have
3199 * allocated too many, but the driver may call xhci_free_streams() for
3200 * each endpoint it grouped into one call to xhci_alloc_streams().
3201 */
3202 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3203 command = vdev->eps[ep_index].stream_info->free_streams_command;
3204 for (i = 0; i < num_eps; i++) {
3205 struct xhci_ep_ctx *ep_ctx;
3206
3207 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3208 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3209 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3210 EP_GETTING_NO_STREAMS;
3211
3212 xhci_endpoint_copy(xhci, command->in_ctx,
3213 vdev->out_ctx, ep_index);
3214 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3215 &vdev->eps[ep_index]);
3216 }
3217 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3218 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3219 spin_unlock_irqrestore(&xhci->lock, flags);
3220
3221 /* Issue and wait for the configure endpoint command,
3222 * which must succeed.
3223 */
3224 ret = xhci_configure_endpoint(xhci, udev, command,
3225 false, true);
3226
3227 /* xHC rejected the configure endpoint command for some reason, so we
3228 * leave the streams rings intact.
3229 */
3230 if (ret < 0)
3231 return ret;
3232
3233 spin_lock_irqsave(&xhci->lock, flags);
3234 for (i = 0; i < num_eps; i++) {
3235 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3236 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003237 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003238 /* FIXME Unset maxPstreams in endpoint context and
3239 * update deq ptr to point to normal string ring.
3240 */
3241 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3242 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3243 }
3244 spin_unlock_irqrestore(&xhci->lock, flags);
3245
3246 return 0;
3247}
3248
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003249/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003250 * Deletes endpoint resources for endpoints that were active before a Reset
3251 * Device command, or a Disable Slot command. The Reset Device command leaves
3252 * the control endpoint intact, whereas the Disable Slot command deletes it.
3253 *
3254 * Must be called with xhci->lock held.
3255 */
3256void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3257 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3258{
3259 int i;
3260 unsigned int num_dropped_eps = 0;
3261 unsigned int drop_flags = 0;
3262
3263 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3264 if (virt_dev->eps[i].ring) {
3265 drop_flags |= 1 << i;
3266 num_dropped_eps++;
3267 }
3268 }
3269 xhci->num_active_eps -= num_dropped_eps;
3270 if (num_dropped_eps)
3271 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3272 "%u now active.\n",
3273 num_dropped_eps, drop_flags,
3274 xhci->num_active_eps);
3275}
3276
3277/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003278 * This submits a Reset Device Command, which will set the device state to 0,
3279 * set the device address to 0, and disable all the endpoints except the default
3280 * control endpoint. The USB core should come back and call
3281 * xhci_address_device(), and then re-set up the configuration. If this is
3282 * called because of a usb_reset_and_verify_device(), then the old alternate
3283 * settings will be re-installed through the normal bandwidth allocation
3284 * functions.
3285 *
3286 * Wait for the Reset Device command to finish. Remove all structures
3287 * associated with the endpoints that were disabled. Clear the input device
3288 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003289 *
3290 * If the virt_dev to be reset does not exist or does not match the udev,
3291 * it means the device is lost, possibly due to the xHC restore error and
3292 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3293 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003294 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003295int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003296{
3297 int ret, i;
3298 unsigned long flags;
3299 struct xhci_hcd *xhci;
3300 unsigned int slot_id;
3301 struct xhci_virt_device *virt_dev;
3302 struct xhci_command *reset_device_cmd;
3303 int timeleft;
3304 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003305 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003306 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003307
Andiry Xuf0615c42010-10-14 07:22:48 -07003308 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003309 if (ret <= 0)
3310 return ret;
3311 xhci = hcd_to_xhci(hcd);
3312 slot_id = udev->slot_id;
3313 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003314 if (!virt_dev) {
3315 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3316 "not exist. Re-allocate the device\n", slot_id);
3317 ret = xhci_alloc_dev(hcd, udev);
3318 if (ret == 1)
3319 return 0;
3320 else
3321 return -EINVAL;
3322 }
3323
3324 if (virt_dev->udev != udev) {
3325 /* If the virt_dev and the udev does not match, this virt_dev
3326 * may belong to another udev.
3327 * Re-allocate the device.
3328 */
3329 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3330 "not match the udev. Re-allocate the device\n",
3331 slot_id);
3332 ret = xhci_alloc_dev(hcd, udev);
3333 if (ret == 1)
3334 return 0;
3335 else
3336 return -EINVAL;
3337 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003338
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003339 /* If device is not setup, there is no point in resetting it */
3340 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3341 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3342 SLOT_STATE_DISABLED)
3343 return 0;
3344
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003345 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3346 /* Allocate the command structure that holds the struct completion.
3347 * Assume we're in process context, since the normal device reset
3348 * process has to wait for the device anyway. Storage devices are
3349 * reset as part of error handling, so use GFP_NOIO instead of
3350 * GFP_KERNEL.
3351 */
3352 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3353 if (!reset_device_cmd) {
3354 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3355 return -ENOMEM;
3356 }
3357
3358 /* Attempt to submit the Reset Device command to the command ring */
3359 spin_lock_irqsave(&xhci->lock, flags);
3360 reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003361
3362 /* Enqueue pointer can be left pointing to the link TRB,
3363 * we must handle that
3364 */
Matt Evansf5960b62011-06-01 10:22:55 +10003365 if (TRB_TYPE_LINK_LE32(reset_device_cmd->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003366 reset_device_cmd->command_trb =
3367 xhci->cmd_ring->enq_seg->next->trbs;
3368
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003369 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3370 ret = xhci_queue_reset_device(xhci, slot_id);
3371 if (ret) {
3372 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3373 list_del(&reset_device_cmd->cmd_list);
3374 spin_unlock_irqrestore(&xhci->lock, flags);
3375 goto command_cleanup;
3376 }
3377 xhci_ring_cmd_db(xhci);
3378 spin_unlock_irqrestore(&xhci->lock, flags);
3379
3380 /* Wait for the Reset Device command to finish */
3381 timeleft = wait_for_completion_interruptible_timeout(
3382 reset_device_cmd->completion,
3383 USB_CTRL_SET_TIMEOUT);
3384 if (timeleft <= 0) {
3385 xhci_warn(xhci, "%s while waiting for reset device command\n",
3386 timeleft == 0 ? "Timeout" : "Signal");
3387 spin_lock_irqsave(&xhci->lock, flags);
3388 /* The timeout might have raced with the event ring handler, so
3389 * only delete from the list if the item isn't poisoned.
3390 */
3391 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3392 list_del(&reset_device_cmd->cmd_list);
3393 spin_unlock_irqrestore(&xhci->lock, flags);
3394 ret = -ETIME;
3395 goto command_cleanup;
3396 }
3397
3398 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3399 * unless we tried to reset a slot ID that wasn't enabled,
3400 * or the device wasn't in the addressed or configured state.
3401 */
3402 ret = reset_device_cmd->status;
3403 switch (ret) {
3404 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3405 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3406 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3407 slot_id,
3408 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3409 xhci_info(xhci, "Not freeing device rings.\n");
3410 /* Don't treat this as an error. May change my mind later. */
3411 ret = 0;
3412 goto command_cleanup;
3413 case COMP_SUCCESS:
3414 xhci_dbg(xhci, "Successful reset device command.\n");
3415 break;
3416 default:
3417 if (xhci_is_vendor_info_code(xhci, ret))
3418 break;
3419 xhci_warn(xhci, "Unknown completion code %u for "
3420 "reset device command.\n", ret);
3421 ret = -EINVAL;
3422 goto command_cleanup;
3423 }
3424
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003425 /* Free up host controller endpoint resources */
3426 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3427 spin_lock_irqsave(&xhci->lock, flags);
3428 /* Don't delete the default control endpoint resources */
3429 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3430 spin_unlock_irqrestore(&xhci->lock, flags);
3431 }
3432
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003433 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3434 last_freed_endpoint = 1;
3435 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003436 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3437
3438 if (ep->ep_state & EP_HAS_STREAMS) {
3439 xhci_free_stream_info(xhci, ep->stream_info);
3440 ep->stream_info = NULL;
3441 ep->ep_state &= ~EP_HAS_STREAMS;
3442 }
3443
3444 if (ep->ring) {
3445 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3446 last_freed_endpoint = i;
3447 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003448 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3449 xhci_drop_ep_from_interval_table(xhci,
3450 &virt_dev->eps[i].bw_info,
3451 virt_dev->bw_table,
3452 udev,
3453 &virt_dev->eps[i],
3454 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003455 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003456 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003457 /* If necessary, update the number of active TTs on this root port */
3458 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3459
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003460 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3461 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3462 ret = 0;
3463
3464command_cleanup:
3465 xhci_free_command(xhci, reset_device_cmd);
3466 return ret;
3467}
3468
3469/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003470 * At this point, the struct usb_device is about to go away, the device has
3471 * disconnected, and all traffic has been stopped and the endpoints have been
3472 * disabled. Free any HC data structures associated with that device.
3473 */
3474void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3475{
3476 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003477 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003478 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003479 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003480 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003481
Andiry Xu64927732010-10-14 07:22:45 -07003482 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003483 /* If the host is halted due to driver unload, we still need to free the
3484 * device.
3485 */
3486 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003487 return;
Andiry Xu64927732010-10-14 07:22:45 -07003488
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003489 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003490
3491 /* Stop any wayward timer functions (which may grab the lock) */
3492 for (i = 0; i < 31; ++i) {
3493 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3494 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3495 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003496
Andiry Xu65580b432011-09-23 14:19:52 -07003497 if (udev->usb2_hw_lpm_enabled) {
3498 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3499 udev->usb2_hw_lpm_enabled = 0;
3500 }
3501
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003502 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003503 /* Don't disable the slot if the host controller is dead. */
3504 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003505 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3506 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003507 xhci_free_virt_device(xhci, udev->slot_id);
3508 spin_unlock_irqrestore(&xhci->lock, flags);
3509 return;
3510 }
3511
Sarah Sharp23e3be12009-04-29 19:05:20 -07003512 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003513 spin_unlock_irqrestore(&xhci->lock, flags);
3514 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3515 return;
3516 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003517 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003518 spin_unlock_irqrestore(&xhci->lock, flags);
3519 /*
3520 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003521 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003522 */
3523}
3524
3525/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003526 * Checks if we have enough host controller resources for the default control
3527 * endpoint.
3528 *
3529 * Must be called with xhci->lock held.
3530 */
3531static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3532{
3533 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3534 xhci_dbg(xhci, "Not enough ep ctxs: "
3535 "%u active, need to add 1, limit is %u.\n",
3536 xhci->num_active_eps, xhci->limit_active_eps);
3537 return -ENOMEM;
3538 }
3539 xhci->num_active_eps += 1;
3540 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3541 xhci->num_active_eps);
3542 return 0;
3543}
3544
3545
3546/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003547 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3548 * timed out, or allocating memory failed. Returns 1 on success.
3549 */
3550int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3551{
3552 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3553 unsigned long flags;
3554 int timeleft;
3555 int ret;
Elric Fu75382342012-06-27 16:31:52 +08003556 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003557
3558 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003559 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07003560 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003561 if (ret) {
3562 spin_unlock_irqrestore(&xhci->lock, flags);
3563 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3564 return 0;
3565 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003566 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003567 spin_unlock_irqrestore(&xhci->lock, flags);
3568
3569 /* XXX: how much time for xHC slot assignment? */
3570 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003571 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003572 if (timeleft <= 0) {
3573 xhci_warn(xhci, "%s while waiting for a slot\n",
3574 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003575 /* cancel the enable slot request */
3576 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003577 }
3578
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003579 if (!xhci->slot_id) {
3580 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003581 return 0;
3582 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003583
3584 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3585 spin_lock_irqsave(&xhci->lock, flags);
3586 ret = xhci_reserve_host_control_ep_resources(xhci);
3587 if (ret) {
3588 spin_unlock_irqrestore(&xhci->lock, flags);
3589 xhci_warn(xhci, "Not enough host resources, "
3590 "active endpoint contexts = %u\n",
3591 xhci->num_active_eps);
3592 goto disable_slot;
3593 }
3594 spin_unlock_irqrestore(&xhci->lock, flags);
3595 }
3596 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003597 * xhci_discover_or_reset_device(), which may be called as part of
3598 * mass storage driver error handling.
3599 */
3600 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003601 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003602 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003603 }
3604 udev->slot_id = xhci->slot_id;
3605 /* Is this a LS or FS device under a HS hub? */
3606 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003607 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003608
3609disable_slot:
3610 /* Disable slot, if we can do it without mem alloc */
3611 spin_lock_irqsave(&xhci->lock, flags);
3612 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3613 xhci_ring_cmd_db(xhci);
3614 spin_unlock_irqrestore(&xhci->lock, flags);
3615 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003616}
3617
3618/*
3619 * Issue an Address Device command (which will issue a SetAddress request to
3620 * the device).
3621 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3622 * we should only issue and wait on one address command at the same time.
3623 *
3624 * We add one to the device address issued by the hardware because the USB core
3625 * uses address 1 for the root hubs (even though they're not really devices).
3626 */
3627int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3628{
3629 unsigned long flags;
3630 int timeleft;
3631 struct xhci_virt_device *virt_dev;
3632 int ret = 0;
3633 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003634 struct xhci_slot_ctx *slot_ctx;
3635 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003636 u64 temp_64;
Elric Fu75382342012-06-27 16:31:52 +08003637 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003638
3639 if (!udev->slot_id) {
3640 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3641 return -EINVAL;
3642 }
3643
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003644 virt_dev = xhci->devs[udev->slot_id];
3645
Matt Evans7ed603e2011-03-29 13:40:56 +11003646 if (WARN_ON(!virt_dev)) {
3647 /*
3648 * In plug/unplug torture test with an NEC controller,
3649 * a zero-dereference was observed once due to virt_dev = 0.
3650 * Print useful debug rather than crash if it is observed again!
3651 */
3652 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3653 udev->slot_id);
3654 return -EINVAL;
3655 }
3656
Andiry Xuf0615c42010-10-14 07:22:48 -07003657 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3658 /*
3659 * If this is the first Set Address since device plug-in or
3660 * virt_device realloaction after a resume with an xHCI power loss,
3661 * then set up the slot context.
3662 */
3663 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003664 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003665 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003666 else
3667 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003668 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3669 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3670 ctrl_ctx->drop_flags = 0;
3671
Sarah Sharp66e49d82009-07-27 12:03:46 -07003672 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003673 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003674
Sarah Sharpf88ba782009-05-14 11:44:22 -07003675 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003676 cmd_trb = xhci->cmd_ring->dequeue;
John Yound115b042009-07-27 12:05:15 -07003677 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3678 udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003679 if (ret) {
3680 spin_unlock_irqrestore(&xhci->lock, flags);
3681 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3682 return ret;
3683 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003684 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003685 spin_unlock_irqrestore(&xhci->lock, flags);
3686
3687 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3688 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003689 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003690 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3691 * the SetAddress() "recovery interval" required by USB and aborting the
3692 * command on a timeout.
3693 */
3694 if (timeleft <= 0) {
Andiry Xucd681762011-09-23 14:19:55 -07003695 xhci_warn(xhci, "%s while waiting for address device command\n",
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003696 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003697 /* cancel the address device command */
3698 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3699 if (ret < 0)
3700 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003701 return -ETIME;
3702 }
3703
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003704 switch (virt_dev->cmd_status) {
3705 case COMP_CTX_STATE:
3706 case COMP_EBADSLT:
3707 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3708 udev->slot_id);
3709 ret = -EINVAL;
3710 break;
3711 case COMP_TX_ERR:
3712 dev_warn(&udev->dev, "Device not responding to set address.\n");
3713 ret = -EPROTO;
3714 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003715 case COMP_DEV_ERR:
3716 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3717 "device command.\n");
3718 ret = -ENODEV;
3719 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003720 case COMP_SUCCESS:
3721 xhci_dbg(xhci, "Successful Address Device command\n");
3722 break;
3723 default:
3724 xhci_err(xhci, "ERROR: unexpected command completion "
3725 "code 0x%x.\n", virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003726 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003727 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003728 ret = -EINVAL;
3729 break;
3730 }
3731 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003732 return ret;
3733 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07003734 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3735 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3736 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11003737 udev->slot_id,
3738 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3739 (unsigned long long)
3740 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003741 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
John Yound115b042009-07-27 12:05:15 -07003742 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003743 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003744 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003745 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003746 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003747 /*
3748 * USB core uses address 1 for the roothubs, so we add one to the
3749 * address given back to us by the HC.
3750 */
John Yound115b042009-07-27 12:05:15 -07003751 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Andiry Xuc8d4af82010-10-14 07:22:51 -07003752 /* Use kernel assigned address for devices; store xHC assigned
3753 * address locally. */
Matt Evans28ccd292011-03-29 13:40:46 +11003754 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3755 + 1;
Sarah Sharpf94e01862009-04-27 19:58:38 -07003756 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003757 ctrl_ctx->add_flags = 0;
3758 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003759
Andiry Xuc8d4af82010-10-14 07:22:51 -07003760 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003761
3762 return 0;
3763}
3764
Andiry Xu95743232011-09-23 14:19:51 -07003765#ifdef CONFIG_USB_SUSPEND
3766
3767/* BESL to HIRD Encoding array for USB2 LPM */
3768static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3769 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3770
3771/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003772static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3773 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07003774{
Andiry Xuf99298b2011-12-12 16:45:28 +08003775 int u2del, besl, besl_host;
3776 int besl_device = 0;
3777 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07003778
Andiry Xuf99298b2011-12-12 16:45:28 +08003779 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3780 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
3781
3782 if (field & USB_BESL_SUPPORT) {
3783 for (besl_host = 0; besl_host < 16; besl_host++) {
3784 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07003785 break;
3786 }
Andiry Xuf99298b2011-12-12 16:45:28 +08003787 /* Use baseline BESL value as default */
3788 if (field & USB_BESL_BASELINE_VALID)
3789 besl_device = USB_GET_BESL_BASELINE(field);
3790 else if (field & USB_BESL_DEEP_VALID)
3791 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07003792 } else {
3793 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08003794 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07003795 else
Andiry Xuf99298b2011-12-12 16:45:28 +08003796 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07003797 }
3798
Andiry Xuf99298b2011-12-12 16:45:28 +08003799 besl = besl_host + besl_device;
3800 if (besl > 15)
3801 besl = 15;
3802
3803 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07003804}
3805
3806static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
3807 struct usb_device *udev)
3808{
3809 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3810 struct dev_info *dev_info;
3811 __le32 __iomem **port_array;
3812 __le32 __iomem *addr, *pm_addr;
3813 u32 temp, dev_id;
3814 unsigned int port_num;
3815 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003816 int hird;
Andiry Xu95743232011-09-23 14:19:51 -07003817 int ret;
3818
3819 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
3820 !udev->lpm_capable)
3821 return -EINVAL;
3822
3823 /* we only support lpm for non-hub device connected to root hub yet */
3824 if (!udev->parent || udev->parent->parent ||
3825 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3826 return -EINVAL;
3827
3828 spin_lock_irqsave(&xhci->lock, flags);
3829
3830 /* Look for devices in lpm_failed_devs list */
3831 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
3832 le16_to_cpu(udev->descriptor.idProduct);
3833 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
3834 if (dev_info->dev_id == dev_id) {
3835 ret = -EINVAL;
3836 goto finish;
3837 }
3838 }
3839
3840 port_array = xhci->usb2_ports;
3841 port_num = udev->portnum - 1;
3842
3843 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
3844 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
3845 ret = -EINVAL;
3846 goto finish;
3847 }
3848
3849 /*
3850 * Test USB 2.0 software LPM.
3851 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
3852 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
3853 * in the June 2011 errata release.
3854 */
3855 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
3856 /*
3857 * Set L1 Device Slot and HIRD/BESL.
3858 * Check device's USB 2.0 extension descriptor to determine whether
3859 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
3860 */
3861 pm_addr = port_array[port_num] + 1;
Andiry Xuf99298b2011-12-12 16:45:28 +08003862 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu95743232011-09-23 14:19:51 -07003863 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
3864 xhci_writel(xhci, temp, pm_addr);
3865
3866 /* Set port link state to U2(L1) */
3867 addr = port_array[port_num];
3868 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
3869
3870 /* wait for ACK */
3871 spin_unlock_irqrestore(&xhci->lock, flags);
3872 msleep(10);
3873 spin_lock_irqsave(&xhci->lock, flags);
3874
3875 /* Check L1 Status */
3876 ret = handshake(xhci, pm_addr, PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
3877 if (ret != -ETIMEDOUT) {
3878 /* enter L1 successfully */
3879 temp = xhci_readl(xhci, addr);
3880 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
3881 port_num, temp);
3882 ret = 0;
3883 } else {
3884 temp = xhci_readl(xhci, pm_addr);
3885 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
3886 port_num, temp & PORT_L1S_MASK);
3887 ret = -EINVAL;
3888 }
3889
3890 /* Resume the port */
3891 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
3892
3893 spin_unlock_irqrestore(&xhci->lock, flags);
3894 msleep(10);
3895 spin_lock_irqsave(&xhci->lock, flags);
3896
3897 /* Clear PLC */
3898 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
3899
3900 /* Check PORTSC to make sure the device is in the right state */
3901 if (!ret) {
3902 temp = xhci_readl(xhci, addr);
3903 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
3904 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
3905 (temp & PORT_PLS_MASK) != XDEV_U0) {
3906 xhci_dbg(xhci, "port L1 resume fail\n");
3907 ret = -EINVAL;
3908 }
3909 }
3910
3911 if (ret) {
3912 /* Insert dev to lpm_failed_devs list */
3913 xhci_warn(xhci, "device LPM test failed, may disconnect and "
3914 "re-enumerate\n");
3915 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
3916 if (!dev_info) {
3917 ret = -ENOMEM;
3918 goto finish;
3919 }
3920 dev_info->dev_id = dev_id;
3921 INIT_LIST_HEAD(&dev_info->list);
3922 list_add(&dev_info->list, &xhci->lpm_failed_devs);
3923 } else {
3924 xhci_ring_device(xhci, udev->slot_id);
3925 }
3926
3927finish:
3928 spin_unlock_irqrestore(&xhci->lock, flags);
3929 return ret;
3930}
3931
Andiry Xu65580b432011-09-23 14:19:52 -07003932int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
3933 struct usb_device *udev, int enable)
3934{
3935 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3936 __le32 __iomem **port_array;
3937 __le32 __iomem *pm_addr;
3938 u32 temp;
3939 unsigned int port_num;
3940 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003941 int hird;
Andiry Xu65580b432011-09-23 14:19:52 -07003942
3943 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
3944 !udev->lpm_capable)
3945 return -EPERM;
3946
3947 if (!udev->parent || udev->parent->parent ||
3948 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3949 return -EPERM;
3950
3951 if (udev->usb2_hw_lpm_capable != 1)
3952 return -EPERM;
3953
3954 spin_lock_irqsave(&xhci->lock, flags);
3955
3956 port_array = xhci->usb2_ports;
3957 port_num = udev->portnum - 1;
3958 pm_addr = port_array[port_num] + 1;
3959 temp = xhci_readl(xhci, pm_addr);
3960
3961 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
3962 enable ? "enable" : "disable", port_num);
3963
Andiry Xuf99298b2011-12-12 16:45:28 +08003964 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07003965
3966 if (enable) {
3967 temp &= ~PORT_HIRD_MASK;
3968 temp |= PORT_HIRD(hird) | PORT_RWE;
3969 xhci_writel(xhci, temp, pm_addr);
3970 temp = xhci_readl(xhci, pm_addr);
3971 temp |= PORT_HLE;
3972 xhci_writel(xhci, temp, pm_addr);
3973 } else {
3974 temp &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
3975 xhci_writel(xhci, temp, pm_addr);
3976 }
3977
3978 spin_unlock_irqrestore(&xhci->lock, flags);
3979 return 0;
3980}
3981
Andiry Xu95743232011-09-23 14:19:51 -07003982int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
3983{
3984 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3985 int ret;
3986
3987 ret = xhci_usb2_software_lpm_test(hcd, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07003988 if (!ret) {
Andiry Xu95743232011-09-23 14:19:51 -07003989 xhci_dbg(xhci, "software LPM test succeed\n");
Andiry Xu65580b432011-09-23 14:19:52 -07003990 if (xhci->hw_lpm_support == 1) {
3991 udev->usb2_hw_lpm_capable = 1;
3992 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
3993 if (!ret)
3994 udev->usb2_hw_lpm_enabled = 1;
3995 }
3996 }
Andiry Xu95743232011-09-23 14:19:51 -07003997
3998 return 0;
3999}
4000
4001#else
4002
Andiry Xu65580b432011-09-23 14:19:52 -07004003int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4004 struct usb_device *udev, int enable)
4005{
4006 return 0;
4007}
4008
Andiry Xu95743232011-09-23 14:19:51 -07004009int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4010{
4011 return 0;
4012}
4013
4014#endif /* CONFIG_USB_SUSPEND */
4015
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004016/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4017 * internal data structures for the device.
4018 */
4019int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4020 struct usb_tt *tt, gfp_t mem_flags)
4021{
4022 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4023 struct xhci_virt_device *vdev;
4024 struct xhci_command *config_cmd;
4025 struct xhci_input_control_ctx *ctrl_ctx;
4026 struct xhci_slot_ctx *slot_ctx;
4027 unsigned long flags;
4028 unsigned think_time;
4029 int ret;
4030
4031 /* Ignore root hubs */
4032 if (!hdev->parent)
4033 return 0;
4034
4035 vdev = xhci->devs[hdev->slot_id];
4036 if (!vdev) {
4037 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4038 return -EINVAL;
4039 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004040 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004041 if (!config_cmd) {
4042 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4043 return -ENOMEM;
4044 }
4045
4046 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004047 if (hdev->speed == USB_SPEED_HIGH &&
4048 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4049 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4050 xhci_free_command(xhci, config_cmd);
4051 spin_unlock_irqrestore(&xhci->lock, flags);
4052 return -ENOMEM;
4053 }
4054
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004055 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4056 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004057 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004058 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004059 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004060 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004061 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004062 if (xhci->hci_version > 0x95) {
4063 xhci_dbg(xhci, "xHCI version %x needs hub "
4064 "TT think time and number of ports\n",
4065 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004066 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004067 /* Set TT think time - convert from ns to FS bit times.
4068 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4069 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004070 *
4071 * xHCI 1.0: this field shall be 0 if the device is not a
4072 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004073 */
4074 think_time = tt->think_time;
4075 if (think_time != 0)
4076 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004077 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4078 slot_ctx->tt_info |=
4079 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004080 } else {
4081 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4082 "TT think time or number of ports\n",
4083 (unsigned int) xhci->hci_version);
4084 }
4085 slot_ctx->dev_state = 0;
4086 spin_unlock_irqrestore(&xhci->lock, flags);
4087
4088 xhci_dbg(xhci, "Set up %s for hub device.\n",
4089 (xhci->hci_version > 0x95) ?
4090 "configure endpoint" : "evaluate context");
4091 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4092 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4093
4094 /* Issue and wait for the configure endpoint or
4095 * evaluate context command.
4096 */
4097 if (xhci->hci_version > 0x95)
4098 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4099 false, false);
4100 else
4101 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4102 true, false);
4103
4104 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4105 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4106
4107 xhci_free_command(xhci, config_cmd);
4108 return ret;
4109}
4110
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004111int xhci_get_frame(struct usb_hcd *hcd)
4112{
4113 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4114 /* EHCI mods by the periodic size. Why? */
4115 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4116}
4117
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004118int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4119{
4120 struct xhci_hcd *xhci;
4121 struct device *dev = hcd->self.controller;
4122 int retval;
4123 u32 temp;
4124
Andiry Xufdaf8b32012-03-05 17:49:38 +08004125 /* Accept arbitrarily long scatter-gather lists */
4126 hcd->self.sg_tablesize = ~0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004127
4128 if (usb_hcd_is_primary_hcd(hcd)) {
4129 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4130 if (!xhci)
4131 return -ENOMEM;
4132 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4133 xhci->main_hcd = hcd;
4134 /* Mark the first roothub as being USB 2.0.
4135 * The xHCI driver will register the USB 3.0 roothub.
4136 */
4137 hcd->speed = HCD_USB2;
4138 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4139 /*
4140 * USB 2.0 roothub under xHCI has an integrated TT,
4141 * (rate matching hub) as opposed to having an OHCI/UHCI
4142 * companion controller.
4143 */
4144 hcd->has_tt = 1;
4145 } else {
4146 /* xHCI private pointer was set in xhci_pci_probe for the second
4147 * registered roothub.
4148 */
4149 xhci = hcd_to_xhci(hcd);
4150 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4151 if (HCC_64BIT_ADDR(temp)) {
4152 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4153 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4154 } else {
4155 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4156 }
4157 return 0;
4158 }
4159
4160 xhci->cap_regs = hcd->regs;
4161 xhci->op_regs = hcd->regs +
4162 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4163 xhci->run_regs = hcd->regs +
4164 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4165 /* Cache read-only capability registers */
4166 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4167 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4168 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4169 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4170 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4171 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4172 xhci_print_registers(xhci);
4173
4174 get_quirks(dev, xhci);
4175
4176 /* Make sure the HC is halted. */
4177 retval = xhci_halt(xhci);
4178 if (retval)
4179 goto error;
4180
4181 xhci_dbg(xhci, "Resetting HCD\n");
4182 /* Reset the internal HC memory state and registers. */
4183 retval = xhci_reset(xhci);
4184 if (retval)
4185 goto error;
4186 xhci_dbg(xhci, "Reset complete\n");
4187
4188 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4189 if (HCC_64BIT_ADDR(temp)) {
4190 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4191 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4192 } else {
4193 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4194 }
4195
4196 xhci_dbg(xhci, "Calling HCD init\n");
4197 /* Initialize HCD and host controller data structures. */
4198 retval = xhci_init(hcd);
4199 if (retval)
4200 goto error;
4201 xhci_dbg(xhci, "Called HCD init\n");
4202 return 0;
4203error:
4204 kfree(xhci);
4205 return retval;
4206}
4207
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004208MODULE_DESCRIPTION(DRIVER_DESC);
4209MODULE_AUTHOR(DRIVER_AUTHOR);
4210MODULE_LICENSE("GPL");
4211
4212static int __init xhci_hcd_init(void)
4213{
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07004214 int retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004215
4216 retval = xhci_register_pci();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004217 if (retval < 0) {
4218 printk(KERN_DEBUG "Problem registering PCI driver.");
4219 return retval;
4220 }
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004221 retval = xhci_register_plat();
4222 if (retval < 0) {
4223 printk(KERN_DEBUG "Problem registering platform driver.");
4224 goto unreg_pci;
4225 }
Sarah Sharp98441972009-05-14 11:44:18 -07004226 /*
4227 * Check the compiler generated sizes of structures that must be laid
4228 * out in specific ways for hardware access.
4229 */
4230 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4231 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4232 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4233 /* xhci_device_control has eight fields, and also
4234 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4235 */
Sarah Sharp98441972009-05-14 11:44:18 -07004236 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4237 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4238 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4239 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4240 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4241 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4242 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
4243 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004244 return 0;
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004245unreg_pci:
4246 xhci_unregister_pci();
4247 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004248}
4249module_init(xhci_hcd_init);
4250
4251static void __exit xhci_hcd_cleanup(void)
4252{
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004253 xhci_unregister_pci();
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004254 xhci_unregister_plat();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004255}
4256module_exit(xhci_hcd_cleanup);