Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 1 | /* |
| 2 | * Device Tree Source for AMCC Canyonlands (460EX) |
| 3 | * |
| 4 | * Copyright 2008 DENX Software Engineering, Stefan Roese <sr@denx.de> |
| 5 | * |
| 6 | * This file is licensed under the terms of the GNU General Public |
| 7 | * License version 2. This program is licensed "as is" without |
| 8 | * any warranty of any kind, whether express or implied. |
| 9 | */ |
| 10 | |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 11 | /dts-v1/; |
| 12 | |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 13 | / { |
| 14 | #address-cells = <2>; |
| 15 | #size-cells = <1>; |
| 16 | model = "amcc,canyonlands"; |
| 17 | compatible = "amcc,canyonlands"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 18 | dcr-parent = <&{/cpus/cpu@0}>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 19 | |
| 20 | aliases { |
| 21 | ethernet0 = &EMAC0; |
| 22 | ethernet1 = &EMAC1; |
| 23 | serial0 = &UART0; |
| 24 | serial1 = &UART1; |
| 25 | }; |
| 26 | |
| 27 | cpus { |
| 28 | #address-cells = <1>; |
| 29 | #size-cells = <0>; |
| 30 | |
| 31 | cpu@0 { |
| 32 | device_type = "cpu"; |
| 33 | model = "PowerPC,460EX"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 34 | reg = <0x00000000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 35 | clock-frequency = <0>; /* Filled in by U-Boot */ |
| 36 | timebase-frequency = <0>; /* Filled in by U-Boot */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 37 | i-cache-line-size = <32>; |
| 38 | d-cache-line-size = <32>; |
| 39 | i-cache-size = <32768>; |
| 40 | d-cache-size = <32768>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 41 | dcr-controller; |
| 42 | dcr-access-method = "native"; |
Stefan Roese | cd85400 | 2008-12-05 01:58:49 +0000 | [diff] [blame] | 43 | next-level-cache = <&L2C0>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 44 | }; |
| 45 | }; |
| 46 | |
| 47 | memory { |
| 48 | device_type = "memory"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 49 | reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 50 | }; |
| 51 | |
| 52 | UIC0: interrupt-controller0 { |
| 53 | compatible = "ibm,uic-460ex","ibm,uic"; |
| 54 | interrupt-controller; |
| 55 | cell-index = <0>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 56 | dcr-reg = <0x0c0 0x009>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 57 | #address-cells = <0>; |
| 58 | #size-cells = <0>; |
| 59 | #interrupt-cells = <2>; |
| 60 | }; |
| 61 | |
| 62 | UIC1: interrupt-controller1 { |
| 63 | compatible = "ibm,uic-460ex","ibm,uic"; |
| 64 | interrupt-controller; |
| 65 | cell-index = <1>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 66 | dcr-reg = <0x0d0 0x009>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 67 | #address-cells = <0>; |
| 68 | #size-cells = <0>; |
| 69 | #interrupt-cells = <2>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 70 | interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */ |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 71 | interrupt-parent = <&UIC0>; |
| 72 | }; |
| 73 | |
| 74 | UIC2: interrupt-controller2 { |
| 75 | compatible = "ibm,uic-460ex","ibm,uic"; |
| 76 | interrupt-controller; |
| 77 | cell-index = <2>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 78 | dcr-reg = <0x0e0 0x009>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 79 | #address-cells = <0>; |
| 80 | #size-cells = <0>; |
| 81 | #interrupt-cells = <2>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 82 | interrupts = <0xa 0x4 0xb 0x4>; /* cascade */ |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 83 | interrupt-parent = <&UIC0>; |
| 84 | }; |
| 85 | |
| 86 | UIC3: interrupt-controller3 { |
| 87 | compatible = "ibm,uic-460ex","ibm,uic"; |
| 88 | interrupt-controller; |
| 89 | cell-index = <3>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 90 | dcr-reg = <0x0f0 0x009>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 91 | #address-cells = <0>; |
| 92 | #size-cells = <0>; |
| 93 | #interrupt-cells = <2>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 94 | interrupts = <0x10 0x4 0x11 0x4>; /* cascade */ |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 95 | interrupt-parent = <&UIC0>; |
| 96 | }; |
| 97 | |
| 98 | SDR0: sdr { |
| 99 | compatible = "ibm,sdr-460ex"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 100 | dcr-reg = <0x00e 0x002>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 101 | }; |
| 102 | |
| 103 | CPR0: cpr { |
| 104 | compatible = "ibm,cpr-460ex"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 105 | dcr-reg = <0x00c 0x002>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 106 | }; |
| 107 | |
Stefan Roese | cd85400 | 2008-12-05 01:58:49 +0000 | [diff] [blame] | 108 | L2C0: l2c { |
| 109 | compatible = "ibm,l2-cache-460ex", "ibm,l2-cache"; |
| 110 | dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */ |
| 111 | 0x030 0x008>; /* L2 cache DCR's */ |
| 112 | cache-line-size = <32>; /* 32 bytes */ |
| 113 | cache-size = <262144>; /* L2, 256K */ |
| 114 | interrupt-parent = <&UIC1>; |
| 115 | interrupts = <11 1>; |
| 116 | }; |
| 117 | |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 118 | plb { |
| 119 | compatible = "ibm,plb-460ex", "ibm,plb4"; |
| 120 | #address-cells = <2>; |
| 121 | #size-cells = <1>; |
| 122 | ranges; |
| 123 | clock-frequency = <0>; /* Filled in by U-Boot */ |
| 124 | |
| 125 | SDRAM0: sdram { |
| 126 | compatible = "ibm,sdram-460ex", "ibm,sdram-405gp"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 127 | dcr-reg = <0x010 0x002>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 128 | }; |
| 129 | |
James Hsiao | 049359d | 2009-02-05 16:18:13 +1100 | [diff] [blame^] | 130 | CRYPTO: crypto@180000 { |
| 131 | compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto"; |
| 132 | reg = <4 0x00180000 0x80400>; |
| 133 | interrupt-parent = <&UIC0>; |
| 134 | interrupts = <0x1d 0x4>; |
| 135 | }; |
| 136 | |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 137 | MAL0: mcmal { |
| 138 | compatible = "ibm,mcmal-460ex", "ibm,mcmal2"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 139 | dcr-reg = <0x180 0x062>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 140 | num-tx-chans = <2>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 141 | num-rx-chans = <16>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 142 | #address-cells = <0>; |
| 143 | #size-cells = <0>; |
| 144 | interrupt-parent = <&UIC2>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 145 | interrupts = < /*TXEOB*/ 0x6 0x4 |
| 146 | /*RXEOB*/ 0x7 0x4 |
| 147 | /*SERR*/ 0x3 0x4 |
| 148 | /*TXDE*/ 0x4 0x4 |
| 149 | /*RXDE*/ 0x5 0x4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 150 | }; |
| 151 | |
| 152 | POB0: opb { |
| 153 | compatible = "ibm,opb-460ex", "ibm,opb"; |
| 154 | #address-cells = <1>; |
| 155 | #size-cells = <1>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 156 | ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 157 | clock-frequency = <0>; /* Filled in by U-Boot */ |
| 158 | |
| 159 | EBC0: ebc { |
| 160 | compatible = "ibm,ebc-460ex", "ibm,ebc"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 161 | dcr-reg = <0x012 0x002>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 162 | #address-cells = <2>; |
| 163 | #size-cells = <1>; |
| 164 | clock-frequency = <0>; /* Filled in by U-Boot */ |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 165 | /* ranges property is supplied by U-Boot */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 166 | interrupts = <0x6 0x4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 167 | interrupt-parent = <&UIC1>; |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 168 | |
| 169 | nor_flash@0,0 { |
| 170 | compatible = "amd,s29gl512n", "cfi-flash"; |
| 171 | bank-width = <2>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 172 | reg = <0x00000000 0x00000000 0x04000000>; |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 173 | #address-cells = <1>; |
| 174 | #size-cells = <1>; |
| 175 | partition@0 { |
| 176 | label = "kernel"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 177 | reg = <0x00000000 0x001e0000>; |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 178 | }; |
| 179 | partition@1e0000 { |
| 180 | label = "dtb"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 181 | reg = <0x001e0000 0x00020000>; |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 182 | }; |
| 183 | partition@200000 { |
| 184 | label = "ramdisk"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 185 | reg = <0x00200000 0x01400000>; |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 186 | }; |
| 187 | partition@1600000 { |
| 188 | label = "jffs2"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 189 | reg = <0x01600000 0x00400000>; |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 190 | }; |
| 191 | partition@1a00000 { |
| 192 | label = "user"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 193 | reg = <0x01a00000 0x02560000>; |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 194 | }; |
| 195 | partition@3f60000 { |
| 196 | label = "env"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 197 | reg = <0x03f60000 0x00040000>; |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 198 | }; |
| 199 | partition@3fa0000 { |
| 200 | label = "u-boot"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 201 | reg = <0x03fa0000 0x00060000>; |
Stefan Roese | 5020231 | 2008-04-19 19:57:18 +1000 | [diff] [blame] | 202 | }; |
| 203 | }; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 204 | }; |
| 205 | |
| 206 | UART0: serial@ef600300 { |
| 207 | device_type = "serial"; |
| 208 | compatible = "ns16550"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 209 | reg = <0xef600300 0x00000008>; |
| 210 | virtual-reg = <0xef600300>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 211 | clock-frequency = <0>; /* Filled in by U-Boot */ |
| 212 | current-speed = <0>; /* Filled in by U-Boot */ |
| 213 | interrupt-parent = <&UIC1>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 214 | interrupts = <0x1 0x4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 215 | }; |
| 216 | |
| 217 | UART1: serial@ef600400 { |
| 218 | device_type = "serial"; |
| 219 | compatible = "ns16550"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 220 | reg = <0xef600400 0x00000008>; |
| 221 | virtual-reg = <0xef600400>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 222 | clock-frequency = <0>; /* Filled in by U-Boot */ |
| 223 | current-speed = <0>; /* Filled in by U-Boot */ |
| 224 | interrupt-parent = <&UIC0>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 225 | interrupts = <0x1 0x4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 226 | }; |
| 227 | |
| 228 | UART2: serial@ef600500 { |
| 229 | device_type = "serial"; |
| 230 | compatible = "ns16550"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 231 | reg = <0xef600500 0x00000008>; |
| 232 | virtual-reg = <0xef600500>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 233 | clock-frequency = <0>; /* Filled in by U-Boot */ |
| 234 | current-speed = <0>; /* Filled in by U-Boot */ |
| 235 | interrupt-parent = <&UIC1>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 236 | interrupts = <0x1d 0x4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 237 | }; |
| 238 | |
| 239 | UART3: serial@ef600600 { |
| 240 | device_type = "serial"; |
| 241 | compatible = "ns16550"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 242 | reg = <0xef600600 0x00000008>; |
| 243 | virtual-reg = <0xef600600>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 244 | clock-frequency = <0>; /* Filled in by U-Boot */ |
| 245 | current-speed = <0>; /* Filled in by U-Boot */ |
| 246 | interrupt-parent = <&UIC1>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 247 | interrupts = <0x1e 0x4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 248 | }; |
| 249 | |
| 250 | IIC0: i2c@ef600700 { |
| 251 | compatible = "ibm,iic-460ex", "ibm,iic"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 252 | reg = <0xef600700 0x00000014>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 253 | interrupt-parent = <&UIC0>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 254 | interrupts = <0x2 0x4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 255 | }; |
| 256 | |
| 257 | IIC1: i2c@ef600800 { |
| 258 | compatible = "ibm,iic-460ex", "ibm,iic"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 259 | reg = <0xef600800 0x00000014>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 260 | interrupt-parent = <&UIC0>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 261 | interrupts = <0x3 0x4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 262 | }; |
| 263 | |
| 264 | ZMII0: emac-zmii@ef600d00 { |
| 265 | compatible = "ibm,zmii-460ex", "ibm,zmii"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 266 | reg = <0xef600d00 0x0000000c>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 267 | }; |
| 268 | |
| 269 | RGMII0: emac-rgmii@ef601500 { |
| 270 | compatible = "ibm,rgmii-460ex", "ibm,rgmii"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 271 | reg = <0xef601500 0x00000008>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 272 | has-mdio; |
| 273 | }; |
| 274 | |
Stefan Roese | a6190a8 | 2008-04-04 00:35:06 +1100 | [diff] [blame] | 275 | TAH0: emac-tah@ef601350 { |
| 276 | compatible = "ibm,tah-460ex", "ibm,tah"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 277 | reg = <0xef601350 0x00000030>; |
Stefan Roese | a6190a8 | 2008-04-04 00:35:06 +1100 | [diff] [blame] | 278 | }; |
| 279 | |
| 280 | TAH1: emac-tah@ef601450 { |
| 281 | compatible = "ibm,tah-460ex", "ibm,tah"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 282 | reg = <0xef601450 0x00000030>; |
Stefan Roese | a6190a8 | 2008-04-04 00:35:06 +1100 | [diff] [blame] | 283 | }; |
| 284 | |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 285 | EMAC0: ethernet@ef600e00 { |
| 286 | device_type = "network"; |
Grant Erickson | 05781cc | 2008-07-08 08:03:11 +1000 | [diff] [blame] | 287 | compatible = "ibm,emac-460ex", "ibm,emac4sync"; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 288 | interrupt-parent = <&EMAC0>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 289 | interrupts = <0x0 0x1>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 290 | #interrupt-cells = <1>; |
| 291 | #address-cells = <0>; |
| 292 | #size-cells = <0>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 293 | interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4 |
| 294 | /*Wake*/ 0x1 &UIC2 0x14 0x4>; |
Grant Erickson | 05781cc | 2008-07-08 08:03:11 +1000 | [diff] [blame] | 295 | reg = <0xef600e00 0x000000c4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 296 | local-mac-address = [000000000000]; /* Filled in by U-Boot */ |
| 297 | mal-device = <&MAL0>; |
| 298 | mal-tx-channel = <0>; |
| 299 | mal-rx-channel = <0>; |
| 300 | cell-index = <0>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 301 | max-frame-size = <9000>; |
| 302 | rx-fifo-size = <4096>; |
| 303 | tx-fifo-size = <2048>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 304 | phy-mode = "rgmii"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 305 | phy-map = <0x00000000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 306 | rgmii-device = <&RGMII0>; |
| 307 | rgmii-channel = <0>; |
Stefan Roese | a6190a8 | 2008-04-04 00:35:06 +1100 | [diff] [blame] | 308 | tah-device = <&TAH0>; |
| 309 | tah-channel = <0>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 310 | has-inverted-stacr-oc; |
| 311 | has-new-stacr-staopc; |
| 312 | }; |
| 313 | |
| 314 | EMAC1: ethernet@ef600f00 { |
| 315 | device_type = "network"; |
Grant Erickson | 05781cc | 2008-07-08 08:03:11 +1000 | [diff] [blame] | 316 | compatible = "ibm,emac-460ex", "ibm,emac4sync"; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 317 | interrupt-parent = <&EMAC1>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 318 | interrupts = <0x0 0x1>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 319 | #interrupt-cells = <1>; |
| 320 | #address-cells = <0>; |
| 321 | #size-cells = <0>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 322 | interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4 |
| 323 | /*Wake*/ 0x1 &UIC2 0x15 0x4>; |
Grant Erickson | 05781cc | 2008-07-08 08:03:11 +1000 | [diff] [blame] | 324 | reg = <0xef600f00 0x000000c4>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 325 | local-mac-address = [000000000000]; /* Filled in by U-Boot */ |
| 326 | mal-device = <&MAL0>; |
| 327 | mal-tx-channel = <1>; |
| 328 | mal-rx-channel = <8>; |
| 329 | cell-index = <1>; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 330 | max-frame-size = <9000>; |
| 331 | rx-fifo-size = <4096>; |
| 332 | tx-fifo-size = <2048>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 333 | phy-mode = "rgmii"; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 334 | phy-map = <0x00000000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 335 | rgmii-device = <&RGMII0>; |
| 336 | rgmii-channel = <1>; |
Stefan Roese | a6190a8 | 2008-04-04 00:35:06 +1100 | [diff] [blame] | 337 | tah-device = <&TAH1>; |
| 338 | tah-channel = <1>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 339 | has-inverted-stacr-oc; |
| 340 | has-new-stacr-staopc; |
Stefan Roese | a6190a8 | 2008-04-04 00:35:06 +1100 | [diff] [blame] | 341 | mdio-device = <&EMAC0>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 342 | }; |
| 343 | }; |
| 344 | |
| 345 | PCIX0: pci@c0ec00000 { |
| 346 | device_type = "pci"; |
| 347 | #interrupt-cells = <1>; |
| 348 | #size-cells = <2>; |
| 349 | #address-cells = <3>; |
| 350 | compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix"; |
| 351 | primary; |
| 352 | large-inbound-windows; |
| 353 | enable-msi-hole; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 354 | reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */ |
| 355 | 0x00000000 0x00000000 0x00000000 /* no IACK cycles */ |
| 356 | 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */ |
| 357 | 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */ |
| 358 | 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */ |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 359 | |
| 360 | /* Outbound ranges, one memory and one IO, |
| 361 | * later cannot be changed |
| 362 | */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 363 | ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000 |
Benjamin Herrenschmidt | 84d727a | 2008-10-09 16:58:19 +0000 | [diff] [blame] | 364 | 0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000 |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 365 | 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 366 | |
| 367 | /* Inbound 2GB range starting at 0 */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 368 | dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 369 | |
| 370 | /* This drives busses 0 to 0x3f */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 371 | bus-range = <0x0 0x3f>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 372 | |
| 373 | /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 374 | interrupt-map-mask = <0x0 0x0 0x0 0x0>; |
| 375 | interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 376 | }; |
| 377 | |
| 378 | PCIE0: pciex@d00000000 { |
| 379 | device_type = "pci"; |
| 380 | #interrupt-cells = <1>; |
| 381 | #size-cells = <2>; |
| 382 | #address-cells = <3>; |
| 383 | compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex"; |
| 384 | primary; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 385 | port = <0x0>; /* port number */ |
| 386 | reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */ |
| 387 | 0x0000000c 0x08010000 0x00001000>; /* Registers */ |
| 388 | dcr-reg = <0x100 0x020>; |
| 389 | sdr-base = <0x300>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 390 | |
| 391 | /* Outbound ranges, one memory and one IO, |
| 392 | * later cannot be changed |
| 393 | */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 394 | ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000 |
Benjamin Herrenschmidt | 84d727a | 2008-10-09 16:58:19 +0000 | [diff] [blame] | 395 | 0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000 |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 396 | 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 397 | |
| 398 | /* Inbound 2GB range starting at 0 */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 399 | dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 400 | |
| 401 | /* This drives busses 40 to 0x7f */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 402 | bus-range = <0x40 0x7f>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 403 | |
| 404 | /* Legacy interrupts (note the weird polarity, the bridge seems |
| 405 | * to invert PCIe legacy interrupts). |
| 406 | * We are de-swizzling here because the numbers are actually for |
| 407 | * port of the root complex virtual P2P bridge. But I want |
| 408 | * to avoid putting a node for it in the tree, so the numbers |
| 409 | * below are basically de-swizzled numbers. |
| 410 | * The real slot is on idsel 0, so the swizzling is 1:1 |
| 411 | */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 412 | interrupt-map-mask = <0x0 0x0 0x0 0x7>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 413 | interrupt-map = < |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 414 | 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */ |
| 415 | 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */ |
| 416 | 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */ |
| 417 | 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 418 | }; |
| 419 | |
| 420 | PCIE1: pciex@d20000000 { |
| 421 | device_type = "pci"; |
| 422 | #interrupt-cells = <1>; |
| 423 | #size-cells = <2>; |
| 424 | #address-cells = <3>; |
| 425 | compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex"; |
| 426 | primary; |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 427 | port = <0x1>; /* port number */ |
| 428 | reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */ |
| 429 | 0x0000000c 0x08011000 0x00001000>; /* Registers */ |
| 430 | dcr-reg = <0x120 0x020>; |
| 431 | sdr-base = <0x340>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 432 | |
| 433 | /* Outbound ranges, one memory and one IO, |
| 434 | * later cannot be changed |
| 435 | */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 436 | ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000 |
Benjamin Herrenschmidt | 84d727a | 2008-10-09 16:58:19 +0000 | [diff] [blame] | 437 | 0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000 |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 438 | 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 439 | |
| 440 | /* Inbound 2GB range starting at 0 */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 441 | dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 442 | |
| 443 | /* This drives busses 80 to 0xbf */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 444 | bus-range = <0x80 0xbf>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 445 | |
| 446 | /* Legacy interrupts (note the weird polarity, the bridge seems |
| 447 | * to invert PCIe legacy interrupts). |
| 448 | * We are de-swizzling here because the numbers are actually for |
| 449 | * port of the root complex virtual P2P bridge. But I want |
| 450 | * to avoid putting a node for it in the tree, so the numbers |
| 451 | * below are basically de-swizzled numbers. |
| 452 | * The real slot is on idsel 0, so the swizzling is 1:1 |
| 453 | */ |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 454 | interrupt-map-mask = <0x0 0x0 0x0 0x7>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 455 | interrupt-map = < |
David Gibson | 71f3497 | 2008-05-15 16:46:39 +1000 | [diff] [blame] | 456 | 0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */ |
| 457 | 0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */ |
| 458 | 0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */ |
| 459 | 0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>; |
Stefan Roese | 8bc4a51 | 2008-03-01 03:25:29 +1100 | [diff] [blame] | 460 | }; |
| 461 | }; |
| 462 | }; |