blob: 80c63dde8864d53049770ef159ff5ae29696b487 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2006-2008 Solarflare Communications Inc.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published
7 * by the Free Software Foundation, incorporated herein by reference.
8 */
9
10#ifndef EFX_MDIO_10G_H
11#define EFX_MDIO_10G_H
12
13/*
14 * Definitions needed for doing 10G MDIO as specified in clause 45
15 * MDIO, which do not appear in Linux yet. Also some helper functions.
16 */
17
18#include "efx.h"
19#include "boards.h"
20
21/* Numbering of the MDIO Manageable Devices (MMDs) */
22/* Physical Medium Attachment/ Physical Medium Dependent sublayer */
23#define MDIO_MMD_PMAPMD (1)
24/* WAN Interface Sublayer */
25#define MDIO_MMD_WIS (2)
26/* Physical Coding Sublayer */
27#define MDIO_MMD_PCS (3)
28/* PHY Extender Sublayer */
29#define MDIO_MMD_PHYXS (4)
30/* Extender Sublayer */
31#define MDIO_MMD_DTEXS (5)
32/* Transmission convergence */
33#define MDIO_MMD_TC (6)
34/* Auto negotiation */
35#define MDIO_MMD_AN (7)
36
37/* Generic register locations */
38#define MDIO_MMDREG_CTRL1 (0)
39#define MDIO_MMDREG_STAT1 (1)
40#define MDIO_MMDREG_IDHI (2)
41#define MDIO_MMDREG_IDLOW (3)
42#define MDIO_MMDREG_SPEED (4)
43#define MDIO_MMDREG_DEVS0 (5)
44#define MDIO_MMDREG_DEVS1 (6)
45#define MDIO_MMDREG_CTRL2 (7)
46#define MDIO_MMDREG_STAT2 (8)
Ben Hutchings3273c2e2008-05-07 13:36:19 +010047#define MDIO_MMDREG_TXDIS (9)
Ben Hutchings8ceee662008-04-27 12:55:59 +010048
49/* Bits in MMDREG_CTRL1 */
50/* Reset */
51#define MDIO_MMDREG_CTRL1_RESET_LBN (15)
52#define MDIO_MMDREG_CTRL1_RESET_WIDTH (1)
Ben Hutchings3273c2e2008-05-07 13:36:19 +010053/* Loopback */
54/* Loopback bit for WIS, PCS, PHYSX and DTEXS */
55#define MDIO_MMDREG_CTRL1_LBACK_LBN (14)
56#define MDIO_MMDREG_CTRL1_LBACK_WIDTH (1)
Ben Hutchings3e133c42008-11-04 20:34:56 +000057/* Low power */
58#define MDIO_MMDREG_CTRL1_LPOWER_LBN (11)
59#define MDIO_MMDREG_CTRL1_LPOWER_WIDTH (1)
Ben Hutchings8ceee662008-04-27 12:55:59 +010060
61/* Bits in MMDREG_STAT1 */
62#define MDIO_MMDREG_STAT1_FAULT_LBN (7)
63#define MDIO_MMDREG_STAT1_FAULT_WIDTH (1)
64/* Link state */
65#define MDIO_MMDREG_STAT1_LINK_LBN (2)
66#define MDIO_MMDREG_STAT1_LINK_WIDTH (1)
Ben Hutchings3273c2e2008-05-07 13:36:19 +010067/* Low power ability */
68#define MDIO_MMDREG_STAT1_LPABLE_LBN (1)
69#define MDIO_MMDREG_STAT1_LPABLE_WIDTH (1)
Ben Hutchings8ceee662008-04-27 12:55:59 +010070
71/* Bits in ID reg */
72#define MDIO_ID_REV(_id32) (_id32 & 0xf)
73#define MDIO_ID_MODEL(_id32) ((_id32 >> 4) & 0x3f)
74#define MDIO_ID_OUI(_id32) (_id32 >> 10)
75
Ben Hutchings27dd2ca2008-12-12 21:44:14 -080076/* Bits in MMDREG_DEVS0/1. Someone thoughtfully layed things out
Ben Hutchings8ceee662008-04-27 12:55:59 +010077 * so the 'bit present' bit number of an MMD is the number of
78 * that MMD */
79#define DEV_PRESENT_BIT(_b) (1 << _b)
80
Ben Hutchings27dd2ca2008-12-12 21:44:14 -080081#define MDIO_MMDREG_DEVS_PHYXS DEV_PRESENT_BIT(MDIO_MMD_PHYXS)
82#define MDIO_MMDREG_DEVS_PCS DEV_PRESENT_BIT(MDIO_MMD_PCS)
83#define MDIO_MMDREG_DEVS_PMAPMD DEV_PRESENT_BIT(MDIO_MMD_PMAPMD)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -080084#define MDIO_MMDREG_DEVS_AN DEV_PRESENT_BIT(MDIO_MMD_AN)
85
86/* Bits in MMDREG_SPEED */
87#define MDIO_MMDREG_SPEED_10G_LBN 0
88#define MDIO_MMDREG_SPEED_10G_WIDTH 1
89#define MDIO_MMDREG_SPEED_1000M_LBN 4
90#define MDIO_MMDREG_SPEED_1000M_WIDTH 1
91#define MDIO_MMDREG_SPEED_100M_LBN 5
92#define MDIO_MMDREG_SPEED_100M_WIDTH 1
93#define MDIO_MMDREG_SPEED_10M_LBN 6
94#define MDIO_MMDREG_SPEED_10M_WIDTH 1
Ben Hutchings8ceee662008-04-27 12:55:59 +010095
96/* Bits in MMDREG_STAT2 */
97#define MDIO_MMDREG_STAT2_PRESENT_VAL (2)
98#define MDIO_MMDREG_STAT2_PRESENT_LBN (14)
99#define MDIO_MMDREG_STAT2_PRESENT_WIDTH (2)
100
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100101/* Bits in MMDREG_TXDIS */
102#define MDIO_MMDREG_TXDIS_GLOBAL_LBN (0)
103#define MDIO_MMDREG_TXDIS_GLOBAL_WIDTH (1)
104
105/* MMD-specific bits, ordered by MMD, then register */
106#define MDIO_PMAPMD_CTRL1_LBACK_LBN (0)
107#define MDIO_PMAPMD_CTRL1_LBACK_WIDTH (1)
108
Ben Hutchings8ceee662008-04-27 12:55:59 +0100109/* PMA type (4 bits) */
110#define MDIO_PMAPMD_CTRL2_10G_CX4 (0x0)
111#define MDIO_PMAPMD_CTRL2_10G_EW (0x1)
112#define MDIO_PMAPMD_CTRL2_10G_LW (0x2)
113#define MDIO_PMAPMD_CTRL2_10G_SW (0x3)
114#define MDIO_PMAPMD_CTRL2_10G_LX4 (0x4)
115#define MDIO_PMAPMD_CTRL2_10G_ER (0x5)
116#define MDIO_PMAPMD_CTRL2_10G_LR (0x6)
117#define MDIO_PMAPMD_CTRL2_10G_SR (0x7)
118/* Reserved */
119#define MDIO_PMAPMD_CTRL2_10G_BT (0x9)
120/* Reserved */
121/* Reserved */
122#define MDIO_PMAPMD_CTRL2_1G_BT (0xc)
123/* Reserved */
124#define MDIO_PMAPMD_CTRL2_100_BT (0xe)
125#define MDIO_PMAPMD_CTRL2_10_BT (0xf)
126#define MDIO_PMAPMD_CTRL2_TYPE_MASK (0xf)
127
Ben Hutchings707d9822008-05-07 12:57:44 +0100128/* PHY XGXS lane state */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100129#define MDIO_PHYXS_LANE_STATE (0x18)
130#define MDIO_PHYXS_LANE_ALIGNED_LBN (12)
131
132/* AN registers */
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800133#define MDIO_AN_CTRL_XNP_LBN 13
Ben Hutchings8ceee662008-04-27 12:55:59 +0100134#define MDIO_AN_STATUS (1)
135#define MDIO_AN_STATUS_XNP_LBN (7)
136#define MDIO_AN_STATUS_PAGE_LBN (6)
137#define MDIO_AN_STATUS_AN_DONE_LBN (5)
138#define MDIO_AN_STATUS_LP_AN_CAP_LBN (0)
139
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800140#define MDIO_AN_ADVERTISE 16
141#define MDIO_AN_ADVERTISE_XNP_LBN 12
142#define MDIO_AN_LPA 19
143#define MDIO_AN_XNP 22
144#define MDIO_AN_LPA_XNP 25
145
146#define MDIO_AN_10GBT_ADVERTISE 32
Ben Hutchings8ceee662008-04-27 12:55:59 +0100147#define MDIO_AN_10GBT_STATUS (33)
148#define MDIO_AN_10GBT_STATUS_MS_FLT_LBN (15) /* MASTER/SLAVE config fault */
149#define MDIO_AN_10GBT_STATUS_MS_LBN (14) /* MASTER/SLAVE config */
150#define MDIO_AN_10GBT_STATUS_LOC_OK_LBN (13) /* Local OK */
151#define MDIO_AN_10GBT_STATUS_REM_OK_LBN (12) /* Remote OK */
152#define MDIO_AN_10GBT_STATUS_LP_10G_LBN (11) /* Link partner is 10GBT capable */
153#define MDIO_AN_10GBT_STATUS_LP_LTA_LBN (10) /* LP loop timing ability */
154#define MDIO_AN_10GBT_STATUS_LP_TRR_LBN (9) /* LP Training Reset Request */
155
156
157/* Packing of the prt and dev arguments of clause 45 style MDIO into a
158 * single int so they can be passed into the mdio_read/write functions
159 * that currently exist. Note that as Falcon is the only current user,
160 * the packed form is chosen to match what Falcon needs to write into
161 * a register. This is checked at compile-time so do not change it. If
162 * your target chip needs things layed out differently you will need
163 * to unpack the arguments in your chip-specific mdio functions.
164 */
165 /* These are defined by the standard. */
166#define MDIO45_PRT_ID_WIDTH (5)
167#define MDIO45_DEV_ID_WIDTH (5)
168
169/* The prt ID is just packed in immediately to the left of the dev ID */
170#define MDIO45_PRT_DEV_WIDTH (MDIO45_PRT_ID_WIDTH + MDIO45_DEV_ID_WIDTH)
171
172#define MDIO45_PRT_ID_MASK ((1 << MDIO45_PRT_DEV_WIDTH) - 1)
173/* This is the prt + dev extended by 1 bit to hold the 'is clause 45' flag. */
174#define MDIO45_XPRT_ID_WIDTH (MDIO45_PRT_DEV_WIDTH + 1)
175#define MDIO45_XPRT_ID_MASK ((1 << MDIO45_XPRT_ID_WIDTH) - 1)
176#define MDIO45_XPRT_ID_IS10G (1 << (MDIO45_XPRT_ID_WIDTH - 1))
177
178
179#define MDIO45_PRT_ID_COMP_LBN MDIO45_DEV_ID_WIDTH
180#define MDIO45_PRT_ID_COMP_WIDTH MDIO45_PRT_ID_WIDTH
181#define MDIO45_DEV_ID_COMP_LBN 0
182#define MDIO45_DEV_ID_COMP_WIDTH MDIO45_DEV_ID_WIDTH
183
184/* Compose port and device into a phy_id */
185static inline int mdio_clause45_pack(u8 prt, u8 dev)
186{
187 efx_dword_t phy_id;
188 EFX_POPULATE_DWORD_2(phy_id, MDIO45_PRT_ID_COMP, prt,
189 MDIO45_DEV_ID_COMP, dev);
190 return MDIO45_XPRT_ID_IS10G | EFX_DWORD_VAL(phy_id);
191}
192
193static inline void mdio_clause45_unpack(u32 val, u8 *prt, u8 *dev)
194{
195 efx_dword_t phy_id;
196 EFX_POPULATE_DWORD_1(phy_id, EFX_DWORD_0, val);
197 *prt = EFX_DWORD_FIELD(phy_id, MDIO45_PRT_ID_COMP);
198 *dev = EFX_DWORD_FIELD(phy_id, MDIO45_DEV_ID_COMP);
199}
200
201static inline int mdio_clause45_read(struct efx_nic *efx,
202 u8 prt, u8 dev, u16 addr)
203{
204 return efx->mii.mdio_read(efx->net_dev,
205 mdio_clause45_pack(prt, dev), addr);
206}
207
208static inline void mdio_clause45_write(struct efx_nic *efx,
209 u8 prt, u8 dev, u16 addr, int value)
210{
211 efx->mii.mdio_write(efx->net_dev,
212 mdio_clause45_pack(prt, dev), addr, value);
213}
214
215
216static inline u32 mdio_clause45_read_id(struct efx_nic *efx, int mmd)
217{
218 int phy_id = efx->mii.phy_id;
219 u16 id_low = mdio_clause45_read(efx, phy_id, mmd, MDIO_MMDREG_IDLOW);
220 u16 id_hi = mdio_clause45_read(efx, phy_id, mmd, MDIO_MMDREG_IDHI);
221 return (id_hi << 16) | (id_low);
222}
223
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100224static inline bool mdio_clause45_phyxgxs_lane_sync(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100225{
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100226 int i, lane_status;
227 bool sync;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100228
229 for (i = 0; i < 2; ++i)
230 lane_status = mdio_clause45_read(efx, efx->mii.phy_id,
231 MDIO_MMD_PHYXS,
232 MDIO_PHYXS_LANE_STATE);
233
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100234 sync = !!(lane_status & (1 << MDIO_PHYXS_LANE_ALIGNED_LBN));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100235 if (!sync)
Ben Hutchingse9713e62008-09-01 12:46:25 +0100236 EFX_LOG(efx, "XGXS lane status: %x\n", lane_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100237 return sync;
238}
239
240extern const char *mdio_clause45_mmd_name(int mmd);
241
242/*
243 * Reset a specific MMD and wait for reset to clear.
244 * Return number of spins left (>0) on success, -%ETIMEDOUT on failure.
245 *
246 * This function will sleep
247 */
248extern int mdio_clause45_reset_mmd(struct efx_nic *efx, int mmd,
249 int spins, int spintime);
250
251/* As mdio_clause45_check_mmd but for multiple MMDs */
252int mdio_clause45_check_mmds(struct efx_nic *efx,
253 unsigned int mmd_mask, unsigned int fatal_mask);
254
255/* Check the link status of specified mmds in bit mask */
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100256extern bool mdio_clause45_links_ok(struct efx_nic *efx,
257 unsigned int mmd_mask);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100258
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100259/* Generic transmit disable support though PMAPMD */
260extern void mdio_clause45_transmit_disable(struct efx_nic *efx);
261
262/* Generic part of reconfigure: set/clear loopback bits */
263extern void mdio_clause45_phy_reconfigure(struct efx_nic *efx);
264
Ben Hutchings3e133c42008-11-04 20:34:56 +0000265/* Set the power state of the specified MMDs */
266extern void mdio_clause45_set_mmds_lpower(struct efx_nic *efx,
267 int low_power, unsigned int mmd_mask);
268
Ben Hutchings8ceee662008-04-27 12:55:59 +0100269/* Read (some of) the PHY settings over MDIO */
270extern void mdio_clause45_get_settings(struct efx_nic *efx,
271 struct ethtool_cmd *ecmd);
272
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800273/* Read (some of) the PHY settings over MDIO */
274extern void
275mdio_clause45_get_settings_ext(struct efx_nic *efx, struct ethtool_cmd *ecmd,
276 u32 xnp, u32 xnp_lpa);
277
Ben Hutchings8ceee662008-04-27 12:55:59 +0100278/* Set (some of) the PHY settings over MDIO */
279extern int mdio_clause45_set_settings(struct efx_nic *efx,
280 struct ethtool_cmd *ecmd);
281
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800282/* Set pause parameters to be advertised through AN (if available) */
283extern void mdio_clause45_set_pause(struct efx_nic *efx);
284
285/* Get pause parameters from AN if available (otherwise return
286 * requested pause parameters)
287 */
288enum efx_fc_type mdio_clause45_get_pause(struct efx_nic *efx);
289
Ben Hutchings8ceee662008-04-27 12:55:59 +0100290/* Wait for specified MMDs to exit reset within a timeout */
291extern int mdio_clause45_wait_reset_mmds(struct efx_nic *efx,
292 unsigned int mmd_mask);
293
Ben Hutchings356eebb2008-12-12 21:48:57 -0800294/* Set or clear flag, debouncing */
295extern void mdio_clause45_set_flag(struct efx_nic *efx, u8 prt, u8 dev,
296 u16 addr, int bit, bool sense);
297
Ben Hutchings8ceee662008-04-27 12:55:59 +0100298#endif /* EFX_MDIO_10G_H */