blob: 62db062ba138623e13663c9b63180cbe6dbb27ca [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995 Linus Torvalds
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
4
5/*
6 * This file handles the architecture-dependent parts of initialization
7 */
8
9#include <linux/errno.h>
10#include <linux/sched.h>
11#include <linux/kernel.h>
12#include <linux/mm.h>
13#include <linux/stddef.h>
14#include <linux/unistd.h>
15#include <linux/ptrace.h>
16#include <linux/slab.h>
17#include <linux/user.h>
18#include <linux/a.out.h>
Jon Smirl894673e2006-07-10 04:44:13 -070019#include <linux/screen_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/ioport.h>
21#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/initrd.h>
24#include <linux/highmem.h>
25#include <linux/bootmem.h>
26#include <linux/module.h>
27#include <asm/processor.h>
28#include <linux/console.h>
29#include <linux/seq_file.h>
Vivek Goyalaac04b32006-01-09 20:51:47 -080030#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/root_dev.h>
32#include <linux/pci.h>
33#include <linux/acpi.h>
34#include <linux/kallsyms.h>
35#include <linux/edd.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070036#include <linux/mmzone.h>
Eric W. Biederman5f5609d2005-06-25 14:58:04 -070037#include <linux/kexec.h>
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -080038#include <linux/cpufreq.h>
Andi Kleene9928672006-01-11 22:43:33 +010039#include <linux/dmi.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010040#include <linux/dma-mapping.h>
Andi Kleen681558f2006-03-25 16:29:46 +010041#include <linux/ctype.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/mtrr.h>
44#include <asm/uaccess.h>
45#include <asm/system.h>
46#include <asm/io.h>
47#include <asm/smp.h>
48#include <asm/msr.h>
49#include <asm/desc.h>
50#include <video/edid.h>
51#include <asm/e820.h>
52#include <asm/dma.h>
53#include <asm/mpspec.h>
54#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/proto.h>
56#include <asm/setup.h>
57#include <asm/mach_apic.h>
58#include <asm/numa.h>
Andi Kleen2bc04142005-11-05 17:25:53 +010059#include <asm/sections.h>
Andi Kleenf2d3efe2006-03-25 16:30:22 +010060#include <asm/dmi.h>
Bernhard Walle00bf4092007-10-21 16:42:01 -070061#include <asm/cacheflush.h>
Thomas Gleixneraf7a78e2008-01-30 13:30:17 +010062#include <asm/mce.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64/*
65 * Machine setup..
66 */
67
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070068struct cpuinfo_x86 boot_cpu_data __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020069EXPORT_SYMBOL(boot_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
71unsigned long mmu_cr4_features;
72
Linus Torvalds1da177e2005-04-16 15:20:36 -070073/* Boot loader ID as an integer, for the benefit of proc_dointvec */
74int bootloader_type;
75
76unsigned long saved_video_mode;
77
Andi Kleenf039b752007-05-02 19:27:12 +020078int force_mwait __cpuinitdata;
79
Thomas Gleixner04e1ba82008-01-30 13:30:39 +010080/*
Andi Kleenf2d3efe2006-03-25 16:30:22 +010081 * Early DMI memory
82 */
83int dmi_alloc_index;
84char dmi_alloc_data[DMI_MAX_DATA];
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086/*
87 * Setup options
88 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089struct screen_info screen_info;
Andi Kleen2ee60e172006-06-26 13:59:44 +020090EXPORT_SYMBOL(screen_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091struct sys_desc_table_struct {
92 unsigned short length;
93 unsigned char table[0];
94};
95
96struct edid_info edid_info;
Antonino A. Daplasba707102006-06-26 00:26:37 -070097EXPORT_SYMBOL_GPL(edid_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99extern int root_mountflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Alon Bar-Levadf48852007-02-12 00:54:25 -0800101char __initdata command_line[COMMAND_LINE_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103struct resource standard_io_resources[] = {
104 { .name = "dma1", .start = 0x00, .end = 0x1f,
105 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
106 { .name = "pic1", .start = 0x20, .end = 0x21,
107 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
108 { .name = "timer0", .start = 0x40, .end = 0x43,
109 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
110 { .name = "timer1", .start = 0x50, .end = 0x53,
111 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
112 { .name = "keyboard", .start = 0x60, .end = 0x6f,
113 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
114 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
115 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
116 { .name = "pic2", .start = 0xa0, .end = 0xa1,
117 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
118 { .name = "dma2", .start = 0xc0, .end = 0xdf,
119 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
120 { .name = "fpu", .start = 0xf0, .end = 0xff,
121 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
122};
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
125
Bernhard Wallec9cce832008-01-30 13:30:32 +0100126static struct resource data_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 .name = "Kernel data",
128 .start = 0,
129 .end = 0,
130 .flags = IORESOURCE_RAM,
131};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100132static struct resource code_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 .name = "Kernel code",
134 .start = 0,
135 .end = 0,
136 .flags = IORESOURCE_RAM,
137};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100138static struct resource bss_resource = {
Bernhard Walle00bf4092007-10-21 16:42:01 -0700139 .name = "Kernel bss",
140 .start = 0,
141 .end = 0,
142 .flags = IORESOURCE_RAM,
143};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100145static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
146
Vivek Goyalaac04b32006-01-09 20:51:47 -0800147#ifdef CONFIG_PROC_VMCORE
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200148/* elfcorehdr= specifies the location of elf core header
149 * stored by the crashed kernel. This option will be passed
150 * by kexec loader to the capture kernel.
151 */
152static int __init setup_elfcorehdr(char *arg)
153{
154 char *end;
155 if (!arg)
156 return -EINVAL;
157 elfcorehdr_addr = memparse(arg, &end);
158 return end > arg ? 0 : -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200160early_param("elfcorehdr", setup_elfcorehdr);
161#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Matt Tolentino2b976902005-06-23 00:08:06 -0700163#ifndef CONFIG_NUMA
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700164static void __init
165contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700167 unsigned long bootmap_size, bootmap;
168
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700169 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
170 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
171 if (bootmap == -1L)
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100172 panic("Cannot find bootmem map of size %ld\n", bootmap_size);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700173 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
Mel Gorman5cb248a2006-09-27 01:49:52 -0700174 e820_register_active_regions(0, start_pfn, end_pfn);
175 free_bootmem_with_active_regions(0, end_pfn);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700176 reserve_bootmem(bootmap, bootmap_size);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100177}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178#endif
179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
181struct edd edd;
182#ifdef CONFIG_EDD_MODULE
183EXPORT_SYMBOL(edd);
184#endif
185/**
186 * copy_edd() - Copy the BIOS EDD information
187 * from boot_params into a safe place.
188 *
189 */
190static inline void copy_edd(void)
191{
H. Peter Anvin30c82642007-10-15 17:13:22 -0700192 memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
193 sizeof(edd.mbr_signature));
194 memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
195 edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
196 edd.edd_info_nr = boot_params.eddbuf_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198#else
199static inline void copy_edd(void)
200{
201}
202#endif
203
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700204#ifdef CONFIG_KEXEC
205static void __init reserve_crashkernel(void)
206{
207 unsigned long long free_mem;
208 unsigned long long crash_size, crash_base;
209 int ret;
210
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100211 free_mem =
212 ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700213
214 ret = parse_crashkernel(boot_command_line, free_mem,
215 &crash_size, &crash_base);
216 if (ret == 0 && crash_size) {
217 if (crash_base > 0) {
218 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
219 "for crashkernel (System RAM: %ldMB)\n",
220 (unsigned long)(crash_size >> 20),
221 (unsigned long)(crash_base >> 20),
222 (unsigned long)(free_mem >> 20));
223 crashk_res.start = crash_base;
224 crashk_res.end = crash_base + crash_size - 1;
225 reserve_bootmem(crash_base, crash_size);
226 } else
227 printk(KERN_INFO "crashkernel reservation failed - "
228 "you have to specify a base address\n");
229 }
230}
231#else
232static inline void __init reserve_crashkernel(void)
233{}
234#endif
235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define EBDA_ADDR_POINTER 0x40E
Andi Kleenac71d122006-05-08 15:17:28 +0200237
238unsigned __initdata ebda_addr;
239unsigned __initdata ebda_size;
240
241static void discover_ebda(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242{
Andi Kleenac71d122006-05-08 15:17:28 +0200243 /*
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100244 * there is a real-mode segmented pointer pointing to the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 * 4K EBDA area at 0x40E
246 */
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200247 ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
Andi Kleenac71d122006-05-08 15:17:28 +0200248 ebda_addr <<= 4;
249
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200250 ebda_size = *(unsigned short *)__va(ebda_addr);
Andi Kleenac71d122006-05-08 15:17:28 +0200251
252 /* Round EBDA up to pages */
253 if (ebda_size == 0)
254 ebda_size = 1;
255 ebda_size <<= 10;
256 ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
257 if (ebda_size > 64*1024)
258 ebda_size = 64*1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259}
260
261void __init setup_arch(char **cmdline_p)
262{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100263 unsigned i;
264
Alon Bar-Levadf48852007-02-12 00:54:25 -0800265 printk(KERN_INFO "Command line: %s\n", boot_command_line);
Andi Kleen43c85c92006-09-26 10:52:32 +0200266
H. Peter Anvin30c82642007-10-15 17:13:22 -0700267 ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
268 screen_info = boot_params.screen_info;
269 edid_info = boot_params.edid_info;
270 saved_video_mode = boot_params.hdr.vid_mode;
271 bootloader_type = boot_params.hdr.type_of_loader;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273#ifdef CONFIG_BLK_DEV_RAM
H. Peter Anvin30c82642007-10-15 17:13:22 -0700274 rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
275 rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
276 rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277#endif
278 setup_memory_region();
279 copy_edd();
280
H. Peter Anvin30c82642007-10-15 17:13:22 -0700281 if (!boot_params.hdr.root_flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 root_mountflags &= ~MS_RDONLY;
283 init_mm.start_code = (unsigned long) &_text;
284 init_mm.end_code = (unsigned long) &_etext;
285 init_mm.end_data = (unsigned long) &_edata;
286 init_mm.brk = (unsigned long) &_end;
287
Linus Torvaldse3ebadd2007-05-07 08:44:24 -0700288 code_resource.start = virt_to_phys(&_text);
289 code_resource.end = virt_to_phys(&_etext)-1;
290 data_resource.start = virt_to_phys(&_etext);
291 data_resource.end = virt_to_phys(&_edata)-1;
Bernhard Walle00bf4092007-10-21 16:42:01 -0700292 bss_resource.start = virt_to_phys(&__bss_start);
293 bss_resource.end = virt_to_phys(&__bss_stop)-1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 early_identify_cpu(&boot_cpu_data);
296
Alon Bar-Levadf48852007-02-12 00:54:25 -0800297 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200298 *cmdline_p = command_line;
299
300 parse_early_param();
301
302 finish_e820_parsing();
Andi Kleen9ca33eb2006-09-26 10:52:32 +0200303
Mel Gorman5cb248a2006-09-27 01:49:52 -0700304 e820_register_active_regions(0, 0, -1UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 /*
306 * partially used pages are not usable - thus
307 * we are rounding upwards:
308 */
309 end_pfn = e820_end_of_ram();
Jan Beulichcaff0712006-09-26 10:52:31 +0200310 num_physpages = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312 check_efer();
313
Andi Kleenac71d122006-05-08 15:17:28 +0200314 discover_ebda();
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
317
Andi Kleenf2d3efe2006-03-25 16:30:22 +0100318 dmi_scan_machine();
319
Rene Hermanb02aae92008-01-30 13:30:05 +0100320 io_delay_init();
321
Mike Travis71fff5e2007-10-19 20:35:03 +0200322#ifdef CONFIG_SMP
323 /* setup to use the static apicid table during kernel startup */
324 x86_cpu_to_apicid_ptr = (void *)&x86_cpu_to_apicid_init;
325#endif
326
Len Brown888ba6c2005-08-24 12:07:20 -0400327#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 /*
329 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
330 * Call this early for SRAT node setup.
331 */
332 acpi_boot_table_init();
333#endif
334
Jan Beulichcaff0712006-09-26 10:52:31 +0200335 /* How many end-of-memory variables you have, grandma! */
336 max_low_pfn = end_pfn;
337 max_pfn = end_pfn;
338 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
339
Mel Gorman5cb248a2006-09-27 01:49:52 -0700340 /* Remove active ranges so rediscovery with NUMA-awareness happens */
341 remove_all_active_ranges();
342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343#ifdef CONFIG_ACPI_NUMA
344 /*
345 * Parse SRAT to discover nodes.
346 */
347 acpi_numa_init();
348#endif
349
Matt Tolentino2b976902005-06-23 00:08:06 -0700350#ifdef CONFIG_NUMA
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100351 numa_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352#else
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700353 contig_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354#endif
355
356 /* Reserve direct mapping */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100357 reserve_bootmem_generic(table_start << PAGE_SHIFT,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 (table_end - table_start) << PAGE_SHIFT);
359
360 /* reserve kernel */
Andi Kleenceee8822006-08-30 19:37:12 +0200361 reserve_bootmem_generic(__pa_symbol(&_text),
362 __pa_symbol(&_end) - __pa_symbol(&_text));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 /*
365 * reserve physical page 0 - it's a special BIOS page on many boxes,
366 * enabling clean reboots, SMP operation, laptop functions.
367 */
368 reserve_bootmem_generic(0, PAGE_SIZE);
369
370 /* reserve ebda region */
Andi Kleenac71d122006-05-08 15:17:28 +0200371 if (ebda_addr)
372 reserve_bootmem_generic(ebda_addr, ebda_size);
Amul Shah076422d2007-02-13 13:26:19 +0100373#ifdef CONFIG_NUMA
374 /* reserve nodemap region */
375 if (nodemap_addr)
376 reserve_bootmem_generic(nodemap_addr, nodemap_size);
377#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
379#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 /* Reserve SMP trampoline */
Vivek Goyal90b1c202007-05-02 19:27:07 +0200381 reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382#endif
383
Len Brown673d5b42007-07-28 03:33:16 -0400384#ifdef CONFIG_ACPI_SLEEP
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100385 /*
386 * Reserve low memory region for sleep support.
387 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 acpi_reserve_bootmem();
389#endif
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100390 /*
391 * Find and reserve possible boot-time SMP configuration:
392 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 find_smp_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394#ifdef CONFIG_BLK_DEV_INITRD
H. Peter Anvin30c82642007-10-15 17:13:22 -0700395 if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
396 unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
397 unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
398 unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
399 unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
400
401 if (ramdisk_end <= end_of_mem) {
402 reserve_bootmem_generic(ramdisk_image, ramdisk_size);
403 initrd_start = ramdisk_image + PAGE_OFFSET;
404 initrd_end = initrd_start+ramdisk_size;
405 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 printk(KERN_ERR "initrd extends beyond end of memory "
H. Peter Anvin30c82642007-10-15 17:13:22 -0700407 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
408 ramdisk_end, end_of_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 initrd_start = 0;
410 }
411 }
412#endif
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700413 reserve_crashkernel();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 paging_init();
415
Andi Kleendfa46982006-09-26 10:52:30 +0200416 early_quirks();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Ashok Raj51f62e12006-03-25 16:29:28 +0100418 /*
419 * set this early, so we dont allocate cpu0
420 * if MADT list doesnt list BSP first
421 * mpparse.c/MP_processor_info() allocates logical cpu numbers.
422 */
423 cpu_set(0, cpu_present_map);
Len Brown888ba6c2005-08-24 12:07:20 -0400424#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 /*
426 * Read APIC and some other early information from ACPI tables.
427 */
428 acpi_boot_init();
429#endif
430
Ravikiran Thirumalai05b3cbd2006-01-11 22:45:36 +0100431 init_cpu_to_node();
432
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 /*
434 * get boot-time SMP configuration:
435 */
436 if (smp_found_config)
437 get_smp_config();
438 init_apic_mappings();
Thomas Gleixner3e35a0e2008-01-30 13:30:19 +0100439 ioapic_init_mappings();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
441 /*
Andi Kleenfc986db2007-02-13 13:26:24 +0100442 * We trust e820 completely. No explicit ROM probing in memory.
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100443 */
Bernhard Wallec9cce832008-01-30 13:30:32 +0100444 e820_reserve_resources(&code_resource, &data_resource, &bss_resource);
Rafael J. Wysockie8eff5a2006-09-25 23:32:46 -0700445 e820_mark_nosave_regions();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 /* request I/O space for devices used on all i[345]86 PCs */
Andi Kleen9d0ef4f2006-09-30 01:47:55 +0200448 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 request_resource(&ioport_resource, &standard_io_resources[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
Andi Kleena1e97782005-04-16 15:25:12 -0700451 e820_setup_gap();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453#ifdef CONFIG_VT
454#if defined(CONFIG_VGA_CONSOLE)
455 conswitchp = &vga_con;
456#elif defined(CONFIG_DUMMY_CONSOLE)
457 conswitchp = &dummy_con;
458#endif
459#endif
460}
461
Ashok Raje6982c62005-06-25 14:54:58 -0700462static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463{
464 unsigned int *v;
465
Andi Kleenebfcaa92005-04-16 15:25:18 -0700466 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 return 0;
468
469 v = (unsigned int *) c->x86_model_id;
470 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
471 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
472 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
473 c->x86_model_id[48] = 0;
474 return 1;
475}
476
477
Ashok Raje6982c62005-06-25 14:54:58 -0700478static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
480 unsigned int n, dummy, eax, ebx, ecx, edx;
481
Andi Kleenebfcaa92005-04-16 15:25:18 -0700482 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 if (n >= 0x80000005) {
485 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100486 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
487 "D cache %dK (%d bytes/line)\n",
488 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
489 c->x86_cache_size = (ecx>>24) + (edx>>24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 /* On K8 L1 TLB is inclusive, so don't count it */
491 c->x86_tlbsize = 0;
492 }
493
494 if (n >= 0x80000006) {
495 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
496 ecx = cpuid_ecx(0x80000006);
497 c->x86_cache_size = ecx >> 16;
498 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
499
500 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
501 c->x86_cache_size, ecx & 0xFF);
502 }
503
504 if (n >= 0x80000007)
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100505 cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 if (n >= 0x80000008) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100507 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 c->x86_virt_bits = (eax >> 8) & 0xff;
509 c->x86_phys_bits = eax & 0xff;
510 }
511}
512
Andi Kleen3f098c22005-09-12 18:49:24 +0200513#ifdef CONFIG_NUMA
514static int nearby_node(int apicid)
515{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100516 int i, node;
517
Andi Kleen3f098c22005-09-12 18:49:24 +0200518 for (i = apicid - 1; i >= 0; i--) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100519 node = apicid_to_node[i];
Andi Kleen3f098c22005-09-12 18:49:24 +0200520 if (node != NUMA_NO_NODE && node_online(node))
521 return node;
522 }
523 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100524 node = apicid_to_node[i];
Andi Kleen3f098c22005-09-12 18:49:24 +0200525 if (node != NUMA_NO_NODE && node_online(node))
526 return node;
527 }
528 return first_node(node_online_map); /* Shouldn't happen */
529}
530#endif
531
Andi Kleen63518642005-04-16 15:25:16 -0700532/*
533 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
534 * Assumes number of cores is a power of two.
535 */
536static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
537{
538#ifdef CONFIG_SMP
Andi Kleenb41e2932005-05-20 14:27:55 -0700539 unsigned bits;
Andi Kleen3f098c22005-09-12 18:49:24 +0200540#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200541 int cpu = smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200542 int node = 0;
Ravikiran G Thirumalai60c1bc82006-03-25 16:30:04 +0100543 unsigned apicid = hard_smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200544#endif
Andi Kleenfaee9a52006-06-26 13:56:10 +0200545 unsigned ecx = cpuid_ecx(0x80000008);
Andi Kleenb41e2932005-05-20 14:27:55 -0700546
Andi Kleenfaee9a52006-06-26 13:56:10 +0200547 c->x86_max_cores = (ecx & 0xff) + 1;
548
549 /* CPU telling us the core id bits shift? */
550 bits = (ecx >> 12) & 0xF;
551
552 /* Otherwise recompute */
553 if (bits == 0) {
554 while ((1 << bits) < c->x86_max_cores)
555 bits++;
556 }
Andi Kleenb41e2932005-05-20 14:27:55 -0700557
558 /* Low order bits define the core id (index of core in socket) */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200559 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
Andi Kleenb41e2932005-05-20 14:27:55 -0700560 /* Convert the APIC ID into the socket ID */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200561 c->phys_proc_id = phys_pkg_id(bits);
Andi Kleen63518642005-04-16 15:25:16 -0700562
563#ifdef CONFIG_NUMA
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100564 node = c->phys_proc_id;
565 if (apicid_to_node[apicid] != NUMA_NO_NODE)
566 node = apicid_to_node[apicid];
567 if (!node_online(node)) {
568 /* Two possibilities here:
569 - The CPU is missing memory and no node was created.
570 In that case try picking one from a nearby CPU
571 - The APIC IDs differ from the HyperTransport node IDs
572 which the K8 northbridge parsing fills in.
573 Assume they are all increased by a constant offset,
574 but in the same order as the HT nodeids.
575 If that doesn't result in a usable node fall back to the
576 path for the previous case. */
577
Mike Travis92cb7612007-10-19 20:35:04 +0200578 int ht_nodeid = apicid - (cpu_data(0).phys_proc_id << bits);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100579
580 if (ht_nodeid >= 0 &&
581 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
582 node = apicid_to_node[ht_nodeid];
583 /* Pick a nearby node */
584 if (!node_online(node))
585 node = nearby_node(apicid);
586 }
Andi Kleen69d81fc2005-11-05 17:25:53 +0100587 numa_set_node(cpu, node);
Andi Kleena1586082005-05-16 21:53:21 -0700588
Rohit Sethe42f9432006-06-26 13:59:14 +0200589 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleen3f098c22005-09-12 18:49:24 +0200590#endif
Andi Kleen63518642005-04-16 15:25:16 -0700591#endif
592}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200594#define ENABLE_C1E_MASK 0x18000000
595#define CPUID_PROCESSOR_SIGNATURE 1
596#define CPUID_XFAM 0x0ff00000
597#define CPUID_XFAM_K8 0x00000000
598#define CPUID_XFAM_10H 0x00100000
599#define CPUID_XFAM_11H 0x00200000
600#define CPUID_XMOD 0x000f0000
601#define CPUID_XMOD_REV_F 0x00040000
602
603/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
604static __cpuinit int amd_apic_timer_broken(void)
605{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100606 u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
607
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200608 switch (eax & CPUID_XFAM) {
609 case CPUID_XFAM_K8:
610 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
611 break;
612 case CPUID_XFAM_10H:
613 case CPUID_XFAM_11H:
614 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
615 if (lo & ENABLE_C1E_MASK)
616 return 1;
617 break;
618 default:
619 /* err on the side of caution */
620 return 1;
621 }
622 return 0;
623}
624
Magnus Dammed775042006-09-26 10:52:36 +0200625static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626{
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100627 unsigned level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700629#ifdef CONFIG_SMP
630 unsigned long value;
631
Andi Kleen7d318d72005-09-29 22:05:55 +0200632 /*
633 * Disable TLB flush filter by setting HWCR.FFDIS on K8
634 * bit 6 of msr C001_0015
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100635 *
Andi Kleen7d318d72005-09-29 22:05:55 +0200636 * Errata 63 for SH-B3 steppings
637 * Errata 122 for all steppings (F+ have it disabled by default)
638 */
639 if (c->x86 == 15) {
640 rdmsrl(MSR_K8_HWCR, value);
641 value |= 1 << 6;
642 wrmsrl(MSR_K8_HWCR, value);
643 }
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700644#endif
645
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
647 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
648 clear_bit(0*32+31, &c->x86_capability);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100649
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100650 /* On C+ stepping K8 rep microcode works well for copy/memset */
651 level = cpuid_eax(1);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100652 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
653 level >= 0x0f58))
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100654 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen99741fa2007-10-17 18:04:41 +0200655 if (c->x86 == 0x10 || c->x86 == 0x11)
Andi Kleen5b74e3a2007-07-21 17:09:57 +0200656 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100657
Andi Kleen18bd0572006-04-20 02:36:45 +0200658 /* Enable workaround for FXSAVE leak */
659 if (c->x86 >= 6)
660 set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
661
Rohit Sethe42f9432006-06-26 13:59:14 +0200662 level = get_model_name(c);
663 if (!level) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100664 switch (c->x86) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 case 15:
666 /* Should distinguish Models here, but this is only
667 a fallback anyways. */
668 strcpy(c->x86_model_id, "Hammer");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100669 break;
670 }
671 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 display_cacheinfo(c);
673
Andi Kleen130951c2006-01-11 22:42:02 +0100674 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
675 if (c->x86_power & (1<<8))
676 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
677
Andi Kleenfaee9a52006-06-26 13:56:10 +0200678 /* Multi core CPU? */
679 if (c->extended_cpuid_level >= 0x80000008)
Andi Kleen63518642005-04-16 15:25:16 -0700680 amd_detect_cmp(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
Andi Kleen67cddd92007-07-21 17:10:03 +0200682 if (c->extended_cpuid_level >= 0x80000006 &&
683 (cpuid_edx(0x80000006) & 0xf000))
684 num_cache_leaves = 4;
685 else
686 num_cache_leaves = 3;
Andi Kleen20493362006-09-26 10:52:41 +0200687
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200688 if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
689 set_bit(X86_FEATURE_K8, &c->x86_capability);
690
Andi Kleen61677962006-12-07 02:14:12 +0100691 /* RDTSC can be speculated around */
692 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Andi Kleenf039b752007-05-02 19:27:12 +0200693
694 /* Family 10 doesn't support C states in MWAIT so don't use it */
695 if (c->x86 == 0x10 && !force_mwait)
696 clear_bit(X86_FEATURE_MWAIT, &c->x86_capability);
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200697
698 if (amd_apic_timer_broken())
699 disable_apic_timer = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700}
701
Ashok Raje6982c62005-06-25 14:54:58 -0700702static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703{
704#ifdef CONFIG_SMP
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100705 u32 eax, ebx, ecx, edx;
706 int index_msb, core_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100707
708 cpuid(1, &eax, &ebx, &ecx, &edx);
709
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100710
Rohit Sethe42f9432006-06-26 13:59:14 +0200711 if (!cpu_has(c, X86_FEATURE_HT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 return;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100713 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
Rohit Sethe42f9432006-06-26 13:59:14 +0200714 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 smp_num_siblings = (ebx & 0xff0000) >> 16;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 if (smp_num_siblings == 1) {
719 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100720 } else if (smp_num_siblings > 1) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 if (smp_num_siblings > NR_CPUS) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100723 printk(KERN_WARNING "CPU: Unsupported number of "
724 "siblings %d", smp_num_siblings);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 smp_num_siblings = 1;
726 return;
727 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100728
729 index_msb = get_count_order(smp_num_siblings);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200730 c->phys_proc_id = phys_pkg_id(index_msb);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700731
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100732 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700733
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100734 index_msb = get_count_order(smp_num_siblings);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700735
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100736 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700737
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200738 c->cpu_core_id = phys_pkg_id(index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100739 ((1 << core_bits) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 }
Rohit Sethe42f9432006-06-26 13:59:14 +0200741out:
742 if ((c->x86_max_cores * smp_num_siblings) > 1) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100743 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
744 c->phys_proc_id);
745 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
746 c->cpu_core_id);
Rohit Sethe42f9432006-06-26 13:59:14 +0200747 }
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749#endif
750}
751
Andi Kleen3dd9d512005-04-16 15:25:15 -0700752/*
753 * find out the number of processor cores on the die
754 */
Ashok Raje6982c62005-06-25 14:54:58 -0700755static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700756{
Rohit Seth2bbc4192006-06-26 13:58:02 +0200757 unsigned int eax, t;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700758
759 if (c->cpuid_level < 4)
760 return 1;
761
Rohit Seth2bbc4192006-06-26 13:58:02 +0200762 cpuid_count(4, 0, &eax, &t, &t, &t);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700763
764 if (eax & 0x1f)
765 return ((eax >> 26) + 1);
766 else
767 return 1;
768}
769
Andi Kleendf0cc262005-09-12 18:49:24 +0200770static void srat_detect_node(void)
771{
772#ifdef CONFIG_NUMA
Ravikiran G Thirumalaiddea7be2005-10-03 10:36:28 -0700773 unsigned node;
Andi Kleendf0cc262005-09-12 18:49:24 +0200774 int cpu = smp_processor_id();
Rohit Sethe42f9432006-06-26 13:59:14 +0200775 int apicid = hard_smp_processor_id();
Andi Kleendf0cc262005-09-12 18:49:24 +0200776
777 /* Don't do the funky fallback heuristics the AMD version employs
778 for now. */
Rohit Sethe42f9432006-06-26 13:59:14 +0200779 node = apicid_to_node[apicid];
Andi Kleendf0cc262005-09-12 18:49:24 +0200780 if (node == NUMA_NO_NODE)
Daniel Yeisley0d015322006-05-30 22:47:57 +0200781 node = first_node(node_online_map);
Andi Kleen69d81fc2005-11-05 17:25:53 +0100782 numa_set_node(cpu, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200783
Andi Kleenc31fbb12006-09-26 10:52:33 +0200784 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200785#endif
786}
787
Ashok Raje6982c62005-06-25 14:54:58 -0700788static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789{
790 /* Cache sizes */
791 unsigned n;
792
793 init_intel_cacheinfo(c);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100794 if (c->cpuid_level > 9) {
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200795 unsigned eax = cpuid_eax(10);
796 /* Check for version and the number of counters */
797 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
798 set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
799 }
800
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100801 if (cpu_has_ds) {
802 unsigned int l1, l2;
803 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
Stephane Eranianee58fad2006-12-07 02:14:11 +0100804 if (!(l1 & (1<<11)))
805 set_bit(X86_FEATURE_BTS, c->x86_capability);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100806 if (!(l1 & (1<<12)))
807 set_bit(X86_FEATURE_PEBS, c->x86_capability);
808 }
809
Andi Kleenebfcaa92005-04-16 15:25:18 -0700810 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 if (n >= 0x80000008) {
812 unsigned eax = cpuid_eax(0x80000008);
813 c->x86_virt_bits = (eax >> 8) & 0xff;
814 c->x86_phys_bits = eax & 0xff;
Shaohua Liaf9c1422005-11-05 17:25:54 +0100815 /* CPUID workaround for Intel 0F34 CPU */
816 if (c->x86_vendor == X86_VENDOR_INTEL &&
817 c->x86 == 0xF && c->x86_model == 0x3 &&
818 c->x86_mask == 0x4)
819 c->x86_phys_bits = 36;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 }
821
822 if (c->x86 == 15)
823 c->x86_cache_alignment = c->x86_clflush_size * 2;
Andi Kleen39b3a792006-01-11 22:42:45 +0100824 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
825 (c->x86 == 0x6 && c->x86_model >= 0x0e))
Andi Kleenc29601e2005-04-16 15:25:05 -0700826 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
Andi Kleen27fbe5b2006-09-26 10:52:41 +0200827 if (c->x86 == 6)
828 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Arjan van de Venf3d73702006-12-07 02:14:12 +0100829 if (c->x86 == 15)
830 set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
831 else
832 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100833 c->x86_max_cores = intel_num_cpu_cores(c);
Andi Kleendf0cc262005-09-12 18:49:24 +0200834
835 srat_detect_node();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836}
837
Adrian Bunk672289e2005-09-10 00:27:21 -0700838static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839{
840 char *v = c->x86_vendor_id;
841
842 if (!strcmp(v, "AuthenticAMD"))
843 c->x86_vendor = X86_VENDOR_AMD;
844 else if (!strcmp(v, "GenuineIntel"))
845 c->x86_vendor = X86_VENDOR_INTEL;
846 else
847 c->x86_vendor = X86_VENDOR_UNKNOWN;
848}
849
850struct cpu_model_info {
851 int vendor;
852 int family;
853 char *model_names[16];
854};
855
856/* Do some early cpuid on the boot CPU to get some parameter that are
857 needed before check_bugs. Everything advanced is in identify_cpu
858 below. */
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100859static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860{
861 u32 tfms;
862
863 c->loops_per_jiffy = loops_per_jiffy;
864 c->x86_cache_size = -1;
865 c->x86_vendor = X86_VENDOR_UNKNOWN;
866 c->x86_model = c->x86_mask = 0; /* So far unknown... */
867 c->x86_vendor_id[0] = '\0'; /* Unset */
868 c->x86_model_id[0] = '\0'; /* Unset */
869 c->x86_clflush_size = 64;
870 c->x86_cache_alignment = c->x86_clflush_size;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100871 c->x86_max_cores = 1;
Andi Kleenebfcaa92005-04-16 15:25:18 -0700872 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 memset(&c->x86_capability, 0, sizeof c->x86_capability);
874
875 /* Get vendor name */
876 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
877 (unsigned int *)&c->x86_vendor_id[0],
878 (unsigned int *)&c->x86_vendor_id[8],
879 (unsigned int *)&c->x86_vendor_id[4]);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100880
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 get_cpu_vendor(c);
882
883 /* Initialize the standard set of capabilities */
884 /* Note that the vendor-specific code below might override */
885
886 /* Intel-defined flags: level 0x00000001 */
887 if (c->cpuid_level >= 0x00000001) {
888 __u32 misc;
889 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
890 &c->x86_capability[0]);
891 c->x86 = (tfms >> 8) & 0xf;
892 c->x86_model = (tfms >> 4) & 0xf;
893 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100894 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100896 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100898 if (c->x86_capability[0] & (1<<19))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 } else {
901 /* Have CPUID level 0 only - unheard of */
902 c->x86 = 4;
903 }
Andi Kleena1586082005-05-16 21:53:21 -0700904
905#ifdef CONFIG_SMP
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200906 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleena1586082005-05-16 21:53:21 -0700907#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908}
909
910/*
911 * This does the hard work of actually picking apart the CPU stuff...
912 */
Ashok Raje6982c62005-06-25 14:54:58 -0700913void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914{
915 int i;
916 u32 xlvl;
917
918 early_identify_cpu(c);
919
920 /* AMD-defined flags: level 0x80000001 */
921 xlvl = cpuid_eax(0x80000000);
Andi Kleenebfcaa92005-04-16 15:25:18 -0700922 c->extended_cpuid_level = xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 if ((xlvl & 0xffff0000) == 0x80000000) {
924 if (xlvl >= 0x80000001) {
925 c->x86_capability[1] = cpuid_edx(0x80000001);
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700926 c->x86_capability[6] = cpuid_ecx(0x80000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 }
928 if (xlvl >= 0x80000004)
929 get_model_name(c); /* Default name */
930 }
931
932 /* Transmeta-defined flags: level 0x80860001 */
933 xlvl = cpuid_eax(0x80860000);
934 if ((xlvl & 0xffff0000) == 0x80860000) {
935 /* Don't set x86_cpuid_level here for now to not confuse. */
936 if (xlvl >= 0x80860001)
937 c->x86_capability[2] = cpuid_edx(0x80860001);
938 }
939
Venki Pallipadi1d679532007-07-11 12:18:32 -0700940 init_scattered_cpuid_features(c);
941
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800942 c->apicid = phys_pkg_id(0);
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 /*
945 * Vendor-specific initialization. In this section we
946 * canonicalize the feature flags, meaning if there are
947 * features a certain CPU supports which CPUID doesn't
948 * tell us, CPUID claiming incorrect flags, or other bugs,
949 * we handle them here.
950 *
951 * At the end of this section, c->x86_capability better
952 * indicate the features this CPU genuinely supports!
953 */
954 switch (c->x86_vendor) {
955 case X86_VENDOR_AMD:
956 init_amd(c);
957 break;
958
959 case X86_VENDOR_INTEL:
960 init_intel(c);
961 break;
962
963 case X86_VENDOR_UNKNOWN:
964 default:
965 display_cacheinfo(c);
966 break;
967 }
968
969 select_idle_routine(c);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100970 detect_ht(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
972 /*
973 * On SMP, boot_cpu_data holds the common feature set between
974 * all CPUs; so make sure that we indicate which features are
975 * common between the CPUs. The first time this routine gets
976 * executed, c == &boot_cpu_data.
977 */
978 if (c != &boot_cpu_data) {
979 /* AND the already accumulated flags with these */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100980 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
982 }
983
984#ifdef CONFIG_X86_MCE
985 mcheck_init(c);
986#endif
Andi Kleen8bd99482007-05-11 11:23:20 +0200987 if (c != &boot_cpu_data)
Shaohua Li3b520b22005-07-07 17:56:38 -0700988 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989#ifdef CONFIG_NUMA
Andi Kleen3019e8e2005-07-28 21:15:28 -0700990 numa_add_cpu(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991#endif
992}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
Ashok Raje6982c62005-06-25 14:54:58 -0700994void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
996 if (c->x86_model_id[0])
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100997 printk(KERN_INFO "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100999 if (c->x86_mask || c->cpuid_level >= 0)
1000 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 else
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001002 printk(KERN_CONT "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003}
1004
1005/*
1006 * Get CPU information for use by the procfs.
1007 */
1008
1009static int show_cpuinfo(struct seq_file *m, void *v)
1010{
1011 struct cpuinfo_x86 *c = v;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001012 int cpu = 0, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001014 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 * These flag bits must match the definitions in <asm/cpufeature.h>.
1016 * NULL means this bit is undefined or reserved; either way it doesn't
1017 * have meaning as far as Linux is concerned. Note that it's important
1018 * to realize there is a difference between this table and CPUID -- if
1019 * applications want to get the raw CPUID data, they should access
1020 * /dev/cpu/<cpu_nr>/cpuid instead.
1021 */
Jan Beulich121d7bf2007-10-17 18:04:37 +02001022 static const char *const x86_cap_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 /* Intel-defined */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001024 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
1025 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
1026 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
1027 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029 /* AMD-defined */
Zwane Mwaikambo3c3b73b2005-05-01 08:58:51 -07001030 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
1032 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +01001033 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
1034 "3dnowext", "3dnow",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036 /* Transmeta-defined */
1037 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
1038 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1039 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1040 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1041
1042 /* Other (Linux-defined) */
H. Peter Anvinec481532007-07-11 12:18:29 -07001043 "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
1044 NULL, NULL, NULL, NULL,
1045 "constant_tsc", "up", NULL, "arch_perfmon",
1046 "pebs", "bts", NULL, "sync_rdtsc",
1047 "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1049
1050 /* Intel-defined (#2) */
Andi Kleen9d95dd82006-03-25 16:31:22 +01001051 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
Dave Jonesdcf10302006-09-26 10:52:42 +02001052 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
H. Peter Anvine1054b32007-10-26 14:09:09 -07001053 NULL, NULL, "dca", "sse4_1", "sse4_2", NULL, NULL, "popcnt",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1055
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001056 /* VIA/Cyrix/Centaur-defined */
1057 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
H. Peter Anvinec481532007-07-11 12:18:29 -07001058 "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001059 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1060 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1061
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 /* AMD-defined (#2) */
H. Peter Anvine1054b32007-10-26 14:09:09 -07001063 "lahf_lm", "cmp_legacy", "svm", "extapic",
1064 "cr8_legacy", "abm", "sse4a", "misalignsse",
1065 "3dnowprefetch", "osvw", "ibs", "sse5",
1066 "skinit", "wdt", NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001068 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Venki Pallipadi1d679532007-07-11 12:18:32 -07001069
1070 /* Auxiliary (Linux-defined) */
1071 "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1072 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1073 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1074 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 };
Jan Beulich121d7bf2007-10-17 18:04:37 +02001076 static const char *const x86_power_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 "ts", /* temperature sensor */
1078 "fid", /* frequency id control */
1079 "vid", /* voltage id control */
1080 "ttp", /* thermal trip */
1081 "tm",
Andi Kleen3f98bc42006-01-11 22:42:51 +01001082 "stc",
Andi Kleenf790cd32007-02-13 13:26:25 +01001083 "100mhzsteps",
1084 "hwpstate",
Joerg Roedeld8243952007-05-02 19:27:09 +02001085 "", /* tsc invariant mapped to constant_tsc */
1086 /* nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 };
1088
1089
1090#ifdef CONFIG_SMP
Mike Travis92cb7612007-10-19 20:35:04 +02001091 cpu = c->cpu_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092#endif
1093
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001094 seq_printf(m, "processor\t: %u\n"
1095 "vendor_id\t: %s\n"
1096 "cpu family\t: %d\n"
1097 "model\t\t: %d\n"
1098 "model name\t: %s\n",
1099 (unsigned)cpu,
1100 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1101 c->x86,
1102 (int)c->x86_model,
1103 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1104
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 if (c->x86_mask || c->cpuid_level >= 0)
1106 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1107 else
1108 seq_printf(m, "stepping\t: unknown\n");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001109
1110 if (cpu_has(c, X86_FEATURE_TSC)) {
Mike Travis92cb7612007-10-19 20:35:04 +02001111 unsigned int freq = cpufreq_quick_get((unsigned)cpu);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001112
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001113 if (!freq)
1114 freq = cpu_khz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001116 freq / 1000, (freq % 1000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 }
1118
1119 /* Cache size */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001120 if (c->x86_cache_size >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001122
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001124 if (smp_num_siblings * c->x86_max_cores > 1) {
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001125 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
Mike Travis08357612007-10-16 01:24:04 -07001126 seq_printf(m, "siblings\t: %d\n",
1127 cpus_weight(per_cpu(cpu_core_map, cpu)));
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001128 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001129 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
Andi Kleendb468682005-04-16 15:24:51 -07001130 }
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001131#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
1133 seq_printf(m,
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001134 "fpu\t\t: yes\n"
1135 "fpu_exception\t: yes\n"
1136 "cpuid level\t: %d\n"
1137 "wp\t\t: yes\n"
1138 "flags\t\t:",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 c->cpuid_level);
1140
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001141 for (i = 0; i < 32*NCAPINTS; i++)
1142 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
1143 seq_printf(m, " %s", x86_cap_flags[i]);
1144
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1146 c->loops_per_jiffy/(500000/HZ),
1147 (c->loops_per_jiffy/(5000/HZ)) % 100);
1148
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001149 if (c->x86_tlbsize > 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1151 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1152 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1153
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001154 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 c->x86_phys_bits, c->x86_virt_bits);
1156
1157 seq_printf(m, "power management:");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001158 for (i = 0; i < 32; i++) {
1159 if (c->x86_power & (1 << i)) {
1160 if (i < ARRAY_SIZE(x86_power_flags) &&
1161 x86_power_flags[i])
1162 seq_printf(m, "%s%s",
1163 x86_power_flags[i][0]?" ":"",
1164 x86_power_flags[i]);
1165 else
1166 seq_printf(m, " [%d]", i);
1167 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 }
Andi Kleen3dd9d512005-04-16 15:25:15 -07001169
Siddha, Suresh Bd31ddaa2005-04-16 15:25:20 -07001170 seq_printf(m, "\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 return 0;
1173}
1174
1175static void *c_start(struct seq_file *m, loff_t *pos)
1176{
Mike Travis92cb7612007-10-19 20:35:04 +02001177 if (*pos == 0) /* just in case, cpu 0 is not the first */
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001178 *pos = first_cpu(cpu_online_map);
1179 if ((*pos) < NR_CPUS && cpu_online(*pos))
Mike Travis92cb7612007-10-19 20:35:04 +02001180 return &cpu_data(*pos);
1181 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182}
1183
1184static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1185{
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001186 *pos = next_cpu(*pos, cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 return c_start(m, pos);
1188}
1189
1190static void c_stop(struct seq_file *m, void *v)
1191{
1192}
1193
1194struct seq_operations cpuinfo_op = {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001195 .start = c_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 .next = c_next,
1197 .stop = c_stop,
1198 .show = show_cpuinfo,
1199};