blob: aaa5bfbe91fd70a6095b256b5d4792ad09b1fe54 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Pratik Patel212ab362012-03-16 12:30:07 -070034#include <mach/qdss.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080035#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#include "clock.h"
37#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080038#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070039#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060040#include "rpm_stats.h"
41#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053042#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070043#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044
45/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070046#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060048#define MSM_GSBI4_PHYS 0x16300000
49#define MSM_GSBI5_PHYS 0x1A200000
50#define MSM_GSBI6_PHYS 0x16500000
51#define MSM_GSBI7_PHYS 0x16600000
52
Kenneth Heitke748593a2011-07-15 15:45:11 -060053/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070054#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080056#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057
Harini Jayaramanc4c58692011-07-19 14:50:10 -060058/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080059#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060060#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
61#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
62#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
63#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
64#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
65#define MSM_QUP_SIZE SZ_4K
66
Kenneth Heitke36920d32011-07-20 16:44:30 -060067/* Address of SSBI CMD */
68#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
69#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
70#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060071
Hemant Kumarcaa09092011-07-30 00:26:33 -070072/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080073#define MSM_HSUSB1_PHYS 0x12500000
74#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070075
Manu Gautam91223e02011-11-08 15:27:22 +053076/* Address of HS USB3 */
77#define MSM_HSUSB3_PHYS 0x12520000
78#define MSM_HSUSB3_SIZE SZ_4K
79
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080080/* Address of HS USB4 */
81#define MSM_HSUSB4_PHYS 0x12530000
82#define MSM_HSUSB4_SIZE SZ_4K
83
84
Jeff Ohlstein7e668552011-10-06 16:17:25 -070085static struct msm_watchdog_pdata msm_watchdog_pdata = {
86 .pet_time = 10000,
87 .bark_time = 11000,
88 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080089 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070090};
91
92struct platform_device msm8064_device_watchdog = {
93 .name = "msm_watchdog",
94 .id = -1,
95 .dev = {
96 .platform_data = &msm_watchdog_pdata,
97 },
98};
99
Joel King0581896d2011-07-19 16:43:28 -0700100static struct resource msm_dmov_resource[] = {
101 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800102 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700103 .flags = IORESOURCE_IRQ,
104 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700105 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800106 .start = 0x18320000,
107 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700108 .flags = IORESOURCE_MEM,
109 },
110};
111
112static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800113 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700114 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700115};
116
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700117struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700118 .name = "msm_dmov",
119 .id = -1,
120 .resource = msm_dmov_resource,
121 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700122 .dev = {
123 .platform_data = &msm_dmov_pdata,
124 },
Joel King0581896d2011-07-19 16:43:28 -0700125};
126
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700127static struct resource resources_uart_gsbi1[] = {
128 {
129 .start = APQ8064_GSBI1_UARTDM_IRQ,
130 .end = APQ8064_GSBI1_UARTDM_IRQ,
131 .flags = IORESOURCE_IRQ,
132 },
133 {
134 .start = MSM_UART1DM_PHYS,
135 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
136 .name = "uartdm_resource",
137 .flags = IORESOURCE_MEM,
138 },
139 {
140 .start = MSM_GSBI1_PHYS,
141 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
142 .name = "gsbi_resource",
143 .flags = IORESOURCE_MEM,
144 },
145};
146
147struct platform_device apq8064_device_uart_gsbi1 = {
148 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800149 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700150 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
151 .resource = resources_uart_gsbi1,
152};
153
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154static struct resource resources_uart_gsbi3[] = {
155 {
156 .start = GSBI3_UARTDM_IRQ,
157 .end = GSBI3_UARTDM_IRQ,
158 .flags = IORESOURCE_IRQ,
159 },
160 {
161 .start = MSM_UART3DM_PHYS,
162 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
163 .name = "uartdm_resource",
164 .flags = IORESOURCE_MEM,
165 },
166 {
167 .start = MSM_GSBI3_PHYS,
168 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
169 .name = "gsbi_resource",
170 .flags = IORESOURCE_MEM,
171 },
172};
173
174struct platform_device apq8064_device_uart_gsbi3 = {
175 .name = "msm_serial_hsl",
176 .id = 0,
177 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
178 .resource = resources_uart_gsbi3,
179};
180
Jing Lin04601f92012-02-05 15:36:07 -0800181static struct resource resources_qup_i2c_gsbi3[] = {
182 {
183 .name = "gsbi_qup_i2c_addr",
184 .start = MSM_GSBI3_PHYS,
185 .end = MSM_GSBI3_PHYS + 4 - 1,
186 .flags = IORESOURCE_MEM,
187 },
188 {
189 .name = "qup_phys_addr",
190 .start = MSM_GSBI3_QUP_PHYS,
191 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
192 .flags = IORESOURCE_MEM,
193 },
194 {
195 .name = "qup_err_intr",
196 .start = GSBI3_QUP_IRQ,
197 .end = GSBI3_QUP_IRQ,
198 .flags = IORESOURCE_IRQ,
199 },
200 {
201 .name = "i2c_clk",
202 .start = 9,
203 .end = 9,
204 .flags = IORESOURCE_IO,
205 },
206 {
207 .name = "i2c_sda",
208 .start = 8,
209 .end = 8,
210 .flags = IORESOURCE_IO,
211 },
212};
213
David Keitel3c40fc52012-02-09 17:53:52 -0800214static struct resource resources_qup_i2c_gsbi1[] = {
215 {
216 .name = "gsbi_qup_i2c_addr",
217 .start = MSM_GSBI1_PHYS,
218 .end = MSM_GSBI1_PHYS + 4 - 1,
219 .flags = IORESOURCE_MEM,
220 },
221 {
222 .name = "qup_phys_addr",
223 .start = MSM_GSBI1_QUP_PHYS,
224 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
225 .flags = IORESOURCE_MEM,
226 },
227 {
228 .name = "qup_err_intr",
229 .start = APQ8064_GSBI1_QUP_IRQ,
230 .end = APQ8064_GSBI1_QUP_IRQ,
231 .flags = IORESOURCE_IRQ,
232 },
233 {
234 .name = "i2c_clk",
235 .start = 21,
236 .end = 21,
237 .flags = IORESOURCE_IO,
238 },
239 {
240 .name = "i2c_sda",
241 .start = 20,
242 .end = 20,
243 .flags = IORESOURCE_IO,
244 },
245};
246
247struct platform_device apq8064_device_qup_i2c_gsbi1 = {
248 .name = "qup_i2c",
249 .id = 0,
250 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
251 .resource = resources_qup_i2c_gsbi1,
252};
253
Jing Lin04601f92012-02-05 15:36:07 -0800254struct platform_device apq8064_device_qup_i2c_gsbi3 = {
255 .name = "qup_i2c",
256 .id = 3,
257 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
258 .resource = resources_qup_i2c_gsbi3,
259};
260
Kenneth Heitke748593a2011-07-15 15:45:11 -0600261static struct resource resources_qup_i2c_gsbi4[] = {
262 {
263 .name = "gsbi_qup_i2c_addr",
264 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600265 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600266 .flags = IORESOURCE_MEM,
267 },
268 {
269 .name = "qup_phys_addr",
270 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600271 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600272 .flags = IORESOURCE_MEM,
273 },
274 {
275 .name = "qup_err_intr",
276 .start = GSBI4_QUP_IRQ,
277 .end = GSBI4_QUP_IRQ,
278 .flags = IORESOURCE_IRQ,
279 },
Kevin Chand07220e2012-02-13 15:52:22 -0800280 {
281 .name = "i2c_clk",
282 .start = 11,
283 .end = 11,
284 .flags = IORESOURCE_IO,
285 },
286 {
287 .name = "i2c_sda",
288 .start = 10,
289 .end = 10,
290 .flags = IORESOURCE_IO,
291 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600292};
293
294struct platform_device apq8064_device_qup_i2c_gsbi4 = {
295 .name = "qup_i2c",
296 .id = 4,
297 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
298 .resource = resources_qup_i2c_gsbi4,
299};
300
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700301static struct resource resources_qup_spi_gsbi5[] = {
302 {
303 .name = "spi_base",
304 .start = MSM_GSBI5_QUP_PHYS,
305 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
306 .flags = IORESOURCE_MEM,
307 },
308 {
309 .name = "gsbi_base",
310 .start = MSM_GSBI5_PHYS,
311 .end = MSM_GSBI5_PHYS + 4 - 1,
312 .flags = IORESOURCE_MEM,
313 },
314 {
315 .name = "spi_irq_in",
316 .start = GSBI5_QUP_IRQ,
317 .end = GSBI5_QUP_IRQ,
318 .flags = IORESOURCE_IRQ,
319 },
320};
321
322struct platform_device apq8064_device_qup_spi_gsbi5 = {
323 .name = "spi_qsd",
324 .id = 0,
325 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
326 .resource = resources_qup_spi_gsbi5,
327};
328
Joel King8f839b92012-04-01 14:37:46 -0700329static struct resource resources_qup_i2c_gsbi5[] = {
330 {
331 .name = "gsbi_qup_i2c_addr",
332 .start = MSM_GSBI5_PHYS,
333 .end = MSM_GSBI5_PHYS + 4 - 1,
334 .flags = IORESOURCE_MEM,
335 },
336 {
337 .name = "qup_phys_addr",
338 .start = MSM_GSBI5_QUP_PHYS,
339 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
340 .flags = IORESOURCE_MEM,
341 },
342 {
343 .name = "qup_err_intr",
344 .start = GSBI5_QUP_IRQ,
345 .end = GSBI5_QUP_IRQ,
346 .flags = IORESOURCE_IRQ,
347 },
348 {
349 .name = "i2c_clk",
350 .start = 54,
351 .end = 54,
352 .flags = IORESOURCE_IO,
353 },
354 {
355 .name = "i2c_sda",
356 .start = 53,
357 .end = 53,
358 .flags = IORESOURCE_IO,
359 },
360};
361
362struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
363 .name = "qup_i2c",
364 .id = 5,
365 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
366 .resource = resources_qup_i2c_gsbi5,
367};
368
Jin Hong4bbbfba2012-02-02 21:48:07 -0800369static struct resource resources_uart_gsbi7[] = {
370 {
371 .start = GSBI7_UARTDM_IRQ,
372 .end = GSBI7_UARTDM_IRQ,
373 .flags = IORESOURCE_IRQ,
374 },
375 {
376 .start = MSM_UART7DM_PHYS,
377 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
378 .name = "uartdm_resource",
379 .flags = IORESOURCE_MEM,
380 },
381 {
382 .start = MSM_GSBI7_PHYS,
383 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
384 .name = "gsbi_resource",
385 .flags = IORESOURCE_MEM,
386 },
387};
388
389struct platform_device apq8064_device_uart_gsbi7 = {
390 .name = "msm_serial_hsl",
391 .id = 0,
392 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
393 .resource = resources_uart_gsbi7,
394};
395
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800396struct platform_device apq_pcm = {
397 .name = "msm-pcm-dsp",
398 .id = -1,
399};
400
401struct platform_device apq_pcm_routing = {
402 .name = "msm-pcm-routing",
403 .id = -1,
404};
405
406struct platform_device apq_cpudai0 = {
407 .name = "msm-dai-q6",
408 .id = 0x4000,
409};
410
411struct platform_device apq_cpudai1 = {
412 .name = "msm-dai-q6",
413 .id = 0x4001,
414};
Santosh Mardieff9a742012-04-09 23:23:39 +0530415struct platform_device mpq_cpudai_sec_i2s_rx = {
416 .name = "msm-dai-q6",
417 .id = 4,
418};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800419struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800420 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800421 .id = 8,
422};
423
424struct platform_device apq_cpudai_bt_rx = {
425 .name = "msm-dai-q6",
426 .id = 0x3000,
427};
428
429struct platform_device apq_cpudai_bt_tx = {
430 .name = "msm-dai-q6",
431 .id = 0x3001,
432};
433
434struct platform_device apq_cpudai_fm_rx = {
435 .name = "msm-dai-q6",
436 .id = 0x3004,
437};
438
439struct platform_device apq_cpudai_fm_tx = {
440 .name = "msm-dai-q6",
441 .id = 0x3005,
442};
443
Helen Zeng8f925502012-03-05 16:50:17 -0800444struct platform_device apq_cpudai_slim_4_rx = {
445 .name = "msm-dai-q6",
446 .id = 0x4008,
447};
448
449struct platform_device apq_cpudai_slim_4_tx = {
450 .name = "msm-dai-q6",
451 .id = 0x4009,
452};
453
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800454/*
455 * Machine specific data for AUX PCM Interface
456 * which the driver will be unware of.
457 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800458struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800459 .clk = "pcm_clk",
460 .mode = AFE_PCM_CFG_MODE_PCM,
461 .sync = AFE_PCM_CFG_SYNC_INT,
462 .frame = AFE_PCM_CFG_FRM_256BPF,
463 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
464 .slot = 0,
465 .data = AFE_PCM_CFG_CDATAOE_MASTER,
466 .pcm_clk_rate = 2048000,
467};
468
469struct platform_device apq_cpudai_auxpcm_rx = {
470 .name = "msm-dai-q6",
471 .id = 2,
472 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800473 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800474 },
475};
476
477struct platform_device apq_cpudai_auxpcm_tx = {
478 .name = "msm-dai-q6",
479 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800480 .dev = {
481 .platform_data = &apq_auxpcm_pdata,
482 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800483};
484
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700485struct msm_mi2s_data mpq_mi2s_tx_data = {
486 .sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3,
487 .capability = MSM_MI2S_CAP_TX,
488};
489
490struct platform_device mpq_cpudai_mi2s_tx = {
491 .name = "msm-dai-q6",
492 .id = 7, /*MI2S_TX */
493 .dev = {
494 .platform_data = &mpq_mi2s_tx_data,
495 },
496};
497
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800498struct platform_device apq_cpu_fe = {
499 .name = "msm-dai-fe",
500 .id = -1,
501};
502
503struct platform_device apq_stub_codec = {
504 .name = "msm-stub-codec",
505 .id = 1,
506};
507
508struct platform_device apq_voice = {
509 .name = "msm-pcm-voice",
510 .id = -1,
511};
512
513struct platform_device apq_voip = {
514 .name = "msm-voip-dsp",
515 .id = -1,
516};
517
518struct platform_device apq_lpa_pcm = {
519 .name = "msm-pcm-lpa",
520 .id = -1,
521};
522
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700523struct platform_device apq_compr_dsp = {
524 .name = "msm-compr-dsp",
525 .id = -1,
526};
527
528struct platform_device apq_multi_ch_pcm = {
529 .name = "msm-multi-ch-pcm-dsp",
530 .id = -1,
531};
532
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800533struct platform_device apq_pcm_hostless = {
534 .name = "msm-pcm-hostless",
535 .id = -1,
536};
537
538struct platform_device apq_cpudai_afe_01_rx = {
539 .name = "msm-dai-q6",
540 .id = 0xE0,
541};
542
543struct platform_device apq_cpudai_afe_01_tx = {
544 .name = "msm-dai-q6",
545 .id = 0xF0,
546};
547
548struct platform_device apq_cpudai_afe_02_rx = {
549 .name = "msm-dai-q6",
550 .id = 0xF1,
551};
552
553struct platform_device apq_cpudai_afe_02_tx = {
554 .name = "msm-dai-q6",
555 .id = 0xE1,
556};
557
558struct platform_device apq_pcm_afe = {
559 .name = "msm-pcm-afe",
560 .id = -1,
561};
562
Neema Shetty8427c262012-02-16 11:23:43 -0800563struct platform_device apq_cpudai_stub = {
564 .name = "msm-dai-stub",
565 .id = -1,
566};
567
Neema Shetty3c9d2862012-03-11 01:25:32 -0800568struct platform_device apq_cpudai_slimbus_1_rx = {
569 .name = "msm-dai-q6",
570 .id = 0x4002,
571};
572
573struct platform_device apq_cpudai_slimbus_1_tx = {
574 .name = "msm-dai-q6",
575 .id = 0x4003,
576};
577
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700578struct platform_device apq_cpudai_slimbus_2_tx = {
579 .name = "msm-dai-q6",
580 .id = 0x4005,
581};
582
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700583static struct resource resources_ssbi_pmic1[] = {
584 {
585 .start = MSM_PMIC1_SSBI_CMD_PHYS,
586 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
587 .flags = IORESOURCE_MEM,
588 },
589};
590
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600591#define LPASS_SLIMBUS_PHYS 0x28080000
592#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800593#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600594/* Board info for the slimbus slave device */
595static struct resource slimbus_res[] = {
596 {
597 .start = LPASS_SLIMBUS_PHYS,
598 .end = LPASS_SLIMBUS_PHYS + 8191,
599 .flags = IORESOURCE_MEM,
600 .name = "slimbus_physical",
601 },
602 {
603 .start = LPASS_SLIMBUS_BAM_PHYS,
604 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
605 .flags = IORESOURCE_MEM,
606 .name = "slimbus_bam_physical",
607 },
608 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800609 .start = LPASS_SLIMBUS_SLEW,
610 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
611 .flags = IORESOURCE_MEM,
612 .name = "slimbus_slew_reg",
613 },
614 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600615 .start = SLIMBUS0_CORE_EE1_IRQ,
616 .end = SLIMBUS0_CORE_EE1_IRQ,
617 .flags = IORESOURCE_IRQ,
618 .name = "slimbus_irq",
619 },
620 {
621 .start = SLIMBUS0_BAM_EE1_IRQ,
622 .end = SLIMBUS0_BAM_EE1_IRQ,
623 .flags = IORESOURCE_IRQ,
624 .name = "slimbus_bam_irq",
625 },
626};
627
628struct platform_device apq8064_slim_ctrl = {
629 .name = "msm_slim_ctrl",
630 .id = 1,
631 .num_resources = ARRAY_SIZE(slimbus_res),
632 .resource = slimbus_res,
633 .dev = {
634 .coherent_dma_mask = 0xffffffffULL,
635 },
636};
637
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700638struct platform_device apq8064_device_ssbi_pmic1 = {
639 .name = "msm_ssbi",
640 .id = 0,
641 .resource = resources_ssbi_pmic1,
642 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
643};
644
645static struct resource resources_ssbi_pmic2[] = {
646 {
647 .start = MSM_PMIC2_SSBI_CMD_PHYS,
648 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
649 .flags = IORESOURCE_MEM,
650 },
651};
652
653struct platform_device apq8064_device_ssbi_pmic2 = {
654 .name = "msm_ssbi",
655 .id = 1,
656 .resource = resources_ssbi_pmic2,
657 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
658};
659
660static struct resource resources_otg[] = {
661 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800662 .start = MSM_HSUSB1_PHYS,
663 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700664 .flags = IORESOURCE_MEM,
665 },
666 {
667 .start = USB1_HS_IRQ,
668 .end = USB1_HS_IRQ,
669 .flags = IORESOURCE_IRQ,
670 },
671};
672
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700673struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700674 .name = "msm_otg",
675 .id = -1,
676 .num_resources = ARRAY_SIZE(resources_otg),
677 .resource = resources_otg,
678 .dev = {
679 .coherent_dma_mask = 0xffffffff,
680 },
681};
682
683static struct resource resources_hsusb[] = {
684 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800685 .start = MSM_HSUSB1_PHYS,
686 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700687 .flags = IORESOURCE_MEM,
688 },
689 {
690 .start = USB1_HS_IRQ,
691 .end = USB1_HS_IRQ,
692 .flags = IORESOURCE_IRQ,
693 },
694};
695
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700696struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700697 .name = "msm_hsusb",
698 .id = -1,
699 .num_resources = ARRAY_SIZE(resources_hsusb),
700 .resource = resources_hsusb,
701 .dev = {
702 .coherent_dma_mask = 0xffffffff,
703 },
704};
705
Hemant Kumard86c4882012-01-24 19:39:37 -0800706static struct resource resources_hsusb_host[] = {
707 {
708 .start = MSM_HSUSB1_PHYS,
709 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
710 .flags = IORESOURCE_MEM,
711 },
712 {
713 .start = USB1_HS_IRQ,
714 .end = USB1_HS_IRQ,
715 .flags = IORESOURCE_IRQ,
716 },
717};
718
Hemant Kumara945b472012-01-25 15:08:06 -0800719static struct resource resources_hsic_host[] = {
720 {
721 .start = 0x12510000,
722 .end = 0x12510000 + SZ_4K - 1,
723 .flags = IORESOURCE_MEM,
724 },
725 {
726 .start = USB2_HSIC_IRQ,
727 .end = USB2_HSIC_IRQ,
728 .flags = IORESOURCE_IRQ,
729 },
730 {
731 .start = MSM_GPIO_TO_INT(49),
732 .end = MSM_GPIO_TO_INT(49),
733 .name = "peripheral_status_irq",
734 .flags = IORESOURCE_IRQ,
735 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800736 {
737 .start = MSM_GPIO_TO_INT(88),
738 .end = MSM_GPIO_TO_INT(88),
739 .name = "wakeup_irq",
740 .flags = IORESOURCE_IRQ,
741 },
Hemant Kumara945b472012-01-25 15:08:06 -0800742};
743
Hemant Kumard86c4882012-01-24 19:39:37 -0800744static u64 dma_mask = DMA_BIT_MASK(32);
745struct platform_device apq8064_device_hsusb_host = {
746 .name = "msm_hsusb_host",
747 .id = -1,
748 .num_resources = ARRAY_SIZE(resources_hsusb_host),
749 .resource = resources_hsusb_host,
750 .dev = {
751 .dma_mask = &dma_mask,
752 .coherent_dma_mask = 0xffffffff,
753 },
754};
755
Hemant Kumara945b472012-01-25 15:08:06 -0800756struct platform_device apq8064_device_hsic_host = {
757 .name = "msm_hsic_host",
758 .id = -1,
759 .num_resources = ARRAY_SIZE(resources_hsic_host),
760 .resource = resources_hsic_host,
761 .dev = {
762 .dma_mask = &dma_mask,
763 .coherent_dma_mask = DMA_BIT_MASK(32),
764 },
765};
766
Manu Gautam91223e02011-11-08 15:27:22 +0530767static struct resource resources_ehci_host3[] = {
768{
769 .start = MSM_HSUSB3_PHYS,
770 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
771 .flags = IORESOURCE_MEM,
772 },
773 {
774 .start = USB3_HS_IRQ,
775 .end = USB3_HS_IRQ,
776 .flags = IORESOURCE_IRQ,
777 },
778};
779
780struct platform_device apq8064_device_ehci_host3 = {
781 .name = "msm_ehci_host",
782 .id = 0,
783 .num_resources = ARRAY_SIZE(resources_ehci_host3),
784 .resource = resources_ehci_host3,
785 .dev = {
786 .dma_mask = &dma_mask,
787 .coherent_dma_mask = 0xffffffff,
788 },
789};
790
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800791static struct resource resources_ehci_host4[] = {
792{
793 .start = MSM_HSUSB4_PHYS,
794 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
795 .flags = IORESOURCE_MEM,
796 },
797 {
798 .start = USB4_HS_IRQ,
799 .end = USB4_HS_IRQ,
800 .flags = IORESOURCE_IRQ,
801 },
802};
803
804struct platform_device apq8064_device_ehci_host4 = {
805 .name = "msm_ehci_host",
806 .id = 1,
807 .num_resources = ARRAY_SIZE(resources_ehci_host4),
808 .resource = resources_ehci_host4,
809 .dev = {
810 .dma_mask = &dma_mask,
811 .coherent_dma_mask = 0xffffffff,
812 },
813};
814
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800815/* MSM Video core device */
816#ifdef CONFIG_MSM_BUS_SCALING
817static struct msm_bus_vectors vidc_init_vectors[] = {
818 {
819 .src = MSM_BUS_MASTER_VIDEO_ENC,
820 .dst = MSM_BUS_SLAVE_EBI_CH0,
821 .ab = 0,
822 .ib = 0,
823 },
824 {
825 .src = MSM_BUS_MASTER_VIDEO_DEC,
826 .dst = MSM_BUS_SLAVE_EBI_CH0,
827 .ab = 0,
828 .ib = 0,
829 },
830 {
831 .src = MSM_BUS_MASTER_AMPSS_M0,
832 .dst = MSM_BUS_SLAVE_EBI_CH0,
833 .ab = 0,
834 .ib = 0,
835 },
836 {
837 .src = MSM_BUS_MASTER_AMPSS_M0,
838 .dst = MSM_BUS_SLAVE_EBI_CH0,
839 .ab = 0,
840 .ib = 0,
841 },
842};
843static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
844 {
845 .src = MSM_BUS_MASTER_VIDEO_ENC,
846 .dst = MSM_BUS_SLAVE_EBI_CH0,
847 .ab = 54525952,
848 .ib = 436207616,
849 },
850 {
851 .src = MSM_BUS_MASTER_VIDEO_DEC,
852 .dst = MSM_BUS_SLAVE_EBI_CH0,
853 .ab = 72351744,
854 .ib = 289406976,
855 },
856 {
857 .src = MSM_BUS_MASTER_AMPSS_M0,
858 .dst = MSM_BUS_SLAVE_EBI_CH0,
859 .ab = 500000,
860 .ib = 1000000,
861 },
862 {
863 .src = MSM_BUS_MASTER_AMPSS_M0,
864 .dst = MSM_BUS_SLAVE_EBI_CH0,
865 .ab = 500000,
866 .ib = 1000000,
867 },
868};
869static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
870 {
871 .src = MSM_BUS_MASTER_VIDEO_ENC,
872 .dst = MSM_BUS_SLAVE_EBI_CH0,
873 .ab = 40894464,
874 .ib = 327155712,
875 },
876 {
877 .src = MSM_BUS_MASTER_VIDEO_DEC,
878 .dst = MSM_BUS_SLAVE_EBI_CH0,
879 .ab = 48234496,
880 .ib = 192937984,
881 },
882 {
883 .src = MSM_BUS_MASTER_AMPSS_M0,
884 .dst = MSM_BUS_SLAVE_EBI_CH0,
885 .ab = 500000,
886 .ib = 2000000,
887 },
888 {
889 .src = MSM_BUS_MASTER_AMPSS_M0,
890 .dst = MSM_BUS_SLAVE_EBI_CH0,
891 .ab = 500000,
892 .ib = 2000000,
893 },
894};
895static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
896 {
897 .src = MSM_BUS_MASTER_VIDEO_ENC,
898 .dst = MSM_BUS_SLAVE_EBI_CH0,
899 .ab = 163577856,
900 .ib = 1308622848,
901 },
902 {
903 .src = MSM_BUS_MASTER_VIDEO_DEC,
904 .dst = MSM_BUS_SLAVE_EBI_CH0,
905 .ab = 219152384,
906 .ib = 876609536,
907 },
908 {
909 .src = MSM_BUS_MASTER_AMPSS_M0,
910 .dst = MSM_BUS_SLAVE_EBI_CH0,
911 .ab = 1750000,
912 .ib = 3500000,
913 },
914 {
915 .src = MSM_BUS_MASTER_AMPSS_M0,
916 .dst = MSM_BUS_SLAVE_EBI_CH0,
917 .ab = 1750000,
918 .ib = 3500000,
919 },
920};
921static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
922 {
923 .src = MSM_BUS_MASTER_VIDEO_ENC,
924 .dst = MSM_BUS_SLAVE_EBI_CH0,
925 .ab = 121634816,
926 .ib = 973078528,
927 },
928 {
929 .src = MSM_BUS_MASTER_VIDEO_DEC,
930 .dst = MSM_BUS_SLAVE_EBI_CH0,
931 .ab = 155189248,
932 .ib = 620756992,
933 },
934 {
935 .src = MSM_BUS_MASTER_AMPSS_M0,
936 .dst = MSM_BUS_SLAVE_EBI_CH0,
937 .ab = 1750000,
938 .ib = 7000000,
939 },
940 {
941 .src = MSM_BUS_MASTER_AMPSS_M0,
942 .dst = MSM_BUS_SLAVE_EBI_CH0,
943 .ab = 1750000,
944 .ib = 7000000,
945 },
946};
947static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
948 {
949 .src = MSM_BUS_MASTER_VIDEO_ENC,
950 .dst = MSM_BUS_SLAVE_EBI_CH0,
951 .ab = 372244480,
952 .ib = 2560000000U,
953 },
954 {
955 .src = MSM_BUS_MASTER_VIDEO_DEC,
956 .dst = MSM_BUS_SLAVE_EBI_CH0,
957 .ab = 501219328,
958 .ib = 2560000000U,
959 },
960 {
961 .src = MSM_BUS_MASTER_AMPSS_M0,
962 .dst = MSM_BUS_SLAVE_EBI_CH0,
963 .ab = 2500000,
964 .ib = 5000000,
965 },
966 {
967 .src = MSM_BUS_MASTER_AMPSS_M0,
968 .dst = MSM_BUS_SLAVE_EBI_CH0,
969 .ab = 2500000,
970 .ib = 5000000,
971 },
972};
973static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
974 {
975 .src = MSM_BUS_MASTER_VIDEO_ENC,
976 .dst = MSM_BUS_SLAVE_EBI_CH0,
977 .ab = 222298112,
978 .ib = 2560000000U,
979 },
980 {
981 .src = MSM_BUS_MASTER_VIDEO_DEC,
982 .dst = MSM_BUS_SLAVE_EBI_CH0,
983 .ab = 330301440,
984 .ib = 2560000000U,
985 },
986 {
987 .src = MSM_BUS_MASTER_AMPSS_M0,
988 .dst = MSM_BUS_SLAVE_EBI_CH0,
989 .ab = 2500000,
990 .ib = 700000000,
991 },
992 {
993 .src = MSM_BUS_MASTER_AMPSS_M0,
994 .dst = MSM_BUS_SLAVE_EBI_CH0,
995 .ab = 2500000,
996 .ib = 10000000,
997 },
998};
999
1000static struct msm_bus_paths vidc_bus_client_config[] = {
1001 {
1002 ARRAY_SIZE(vidc_init_vectors),
1003 vidc_init_vectors,
1004 },
1005 {
1006 ARRAY_SIZE(vidc_venc_vga_vectors),
1007 vidc_venc_vga_vectors,
1008 },
1009 {
1010 ARRAY_SIZE(vidc_vdec_vga_vectors),
1011 vidc_vdec_vga_vectors,
1012 },
1013 {
1014 ARRAY_SIZE(vidc_venc_720p_vectors),
1015 vidc_venc_720p_vectors,
1016 },
1017 {
1018 ARRAY_SIZE(vidc_vdec_720p_vectors),
1019 vidc_vdec_720p_vectors,
1020 },
1021 {
1022 ARRAY_SIZE(vidc_venc_1080p_vectors),
1023 vidc_venc_1080p_vectors,
1024 },
1025 {
1026 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1027 vidc_vdec_1080p_vectors,
1028 },
1029};
1030
1031static struct msm_bus_scale_pdata vidc_bus_client_data = {
1032 vidc_bus_client_config,
1033 ARRAY_SIZE(vidc_bus_client_config),
1034 .name = "vidc",
1035};
1036#endif
1037
1038
1039#define APQ8064_VIDC_BASE_PHYS 0x04400000
1040#define APQ8064_VIDC_BASE_SIZE 0x00100000
1041
1042static struct resource apq8064_device_vidc_resources[] = {
1043 {
1044 .start = APQ8064_VIDC_BASE_PHYS,
1045 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1046 .flags = IORESOURCE_MEM,
1047 },
1048 {
1049 .start = VCODEC_IRQ,
1050 .end = VCODEC_IRQ,
1051 .flags = IORESOURCE_IRQ,
1052 },
1053};
1054
1055struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1056#ifdef CONFIG_MSM_BUS_SCALING
1057 .vidc_bus_client_pdata = &vidc_bus_client_data,
1058#endif
1059#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1060 .memtype = ION_CP_MM_HEAP_ID,
1061 .enable_ion = 1,
1062#else
1063 .memtype = MEMTYPE_EBI1,
1064 .enable_ion = 0,
1065#endif
1066 .disable_dmx = 0,
1067 .disable_fullhd = 0,
1068};
1069
1070struct platform_device apq8064_msm_device_vidc = {
1071 .name = "msm_vidc",
1072 .id = 0,
1073 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1074 .resource = apq8064_device_vidc_resources,
1075 .dev = {
1076 .platform_data = &apq8064_vidc_platform_data,
1077 },
1078};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001079#define MSM_SDC1_BASE 0x12400000
1080#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1081#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1082#define MSM_SDC2_BASE 0x12140000
1083#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1084#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1085#define MSM_SDC3_BASE 0x12180000
1086#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1087#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1088#define MSM_SDC4_BASE 0x121C0000
1089#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1090#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1091
1092static struct resource resources_sdc1[] = {
1093 {
1094 .name = "core_mem",
1095 .flags = IORESOURCE_MEM,
1096 .start = MSM_SDC1_BASE,
1097 .end = MSM_SDC1_DML_BASE - 1,
1098 },
1099 {
1100 .name = "core_irq",
1101 .flags = IORESOURCE_IRQ,
1102 .start = SDC1_IRQ_0,
1103 .end = SDC1_IRQ_0
1104 },
1105#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1106 {
1107 .name = "sdcc_dml_addr",
1108 .start = MSM_SDC1_DML_BASE,
1109 .end = MSM_SDC1_BAM_BASE - 1,
1110 .flags = IORESOURCE_MEM,
1111 },
1112 {
1113 .name = "sdcc_bam_addr",
1114 .start = MSM_SDC1_BAM_BASE,
1115 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1116 .flags = IORESOURCE_MEM,
1117 },
1118 {
1119 .name = "sdcc_bam_irq",
1120 .start = SDC1_BAM_IRQ,
1121 .end = SDC1_BAM_IRQ,
1122 .flags = IORESOURCE_IRQ,
1123 },
1124#endif
1125};
1126
1127static struct resource resources_sdc2[] = {
1128 {
1129 .name = "core_mem",
1130 .flags = IORESOURCE_MEM,
1131 .start = MSM_SDC2_BASE,
1132 .end = MSM_SDC2_DML_BASE - 1,
1133 },
1134 {
1135 .name = "core_irq",
1136 .flags = IORESOURCE_IRQ,
1137 .start = SDC2_IRQ_0,
1138 .end = SDC2_IRQ_0
1139 },
1140#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1141 {
1142 .name = "sdcc_dml_addr",
1143 .start = MSM_SDC2_DML_BASE,
1144 .end = MSM_SDC2_BAM_BASE - 1,
1145 .flags = IORESOURCE_MEM,
1146 },
1147 {
1148 .name = "sdcc_bam_addr",
1149 .start = MSM_SDC2_BAM_BASE,
1150 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1151 .flags = IORESOURCE_MEM,
1152 },
1153 {
1154 .name = "sdcc_bam_irq",
1155 .start = SDC2_BAM_IRQ,
1156 .end = SDC2_BAM_IRQ,
1157 .flags = IORESOURCE_IRQ,
1158 },
1159#endif
1160};
1161
1162static struct resource resources_sdc3[] = {
1163 {
1164 .name = "core_mem",
1165 .flags = IORESOURCE_MEM,
1166 .start = MSM_SDC3_BASE,
1167 .end = MSM_SDC3_DML_BASE - 1,
1168 },
1169 {
1170 .name = "core_irq",
1171 .flags = IORESOURCE_IRQ,
1172 .start = SDC3_IRQ_0,
1173 .end = SDC3_IRQ_0
1174 },
1175#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1176 {
1177 .name = "sdcc_dml_addr",
1178 .start = MSM_SDC3_DML_BASE,
1179 .end = MSM_SDC3_BAM_BASE - 1,
1180 .flags = IORESOURCE_MEM,
1181 },
1182 {
1183 .name = "sdcc_bam_addr",
1184 .start = MSM_SDC3_BAM_BASE,
1185 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1186 .flags = IORESOURCE_MEM,
1187 },
1188 {
1189 .name = "sdcc_bam_irq",
1190 .start = SDC3_BAM_IRQ,
1191 .end = SDC3_BAM_IRQ,
1192 .flags = IORESOURCE_IRQ,
1193 },
1194#endif
1195};
1196
1197static struct resource resources_sdc4[] = {
1198 {
1199 .name = "core_mem",
1200 .flags = IORESOURCE_MEM,
1201 .start = MSM_SDC4_BASE,
1202 .end = MSM_SDC4_DML_BASE - 1,
1203 },
1204 {
1205 .name = "core_irq",
1206 .flags = IORESOURCE_IRQ,
1207 .start = SDC4_IRQ_0,
1208 .end = SDC4_IRQ_0
1209 },
1210#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1211 {
1212 .name = "sdcc_dml_addr",
1213 .start = MSM_SDC4_DML_BASE,
1214 .end = MSM_SDC4_BAM_BASE - 1,
1215 .flags = IORESOURCE_MEM,
1216 },
1217 {
1218 .name = "sdcc_bam_addr",
1219 .start = MSM_SDC4_BAM_BASE,
1220 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1221 .flags = IORESOURCE_MEM,
1222 },
1223 {
1224 .name = "sdcc_bam_irq",
1225 .start = SDC4_BAM_IRQ,
1226 .end = SDC4_BAM_IRQ,
1227 .flags = IORESOURCE_IRQ,
1228 },
1229#endif
1230};
1231
1232struct platform_device apq8064_device_sdc1 = {
1233 .name = "msm_sdcc",
1234 .id = 1,
1235 .num_resources = ARRAY_SIZE(resources_sdc1),
1236 .resource = resources_sdc1,
1237 .dev = {
1238 .coherent_dma_mask = 0xffffffff,
1239 },
1240};
1241
1242struct platform_device apq8064_device_sdc2 = {
1243 .name = "msm_sdcc",
1244 .id = 2,
1245 .num_resources = ARRAY_SIZE(resources_sdc2),
1246 .resource = resources_sdc2,
1247 .dev = {
1248 .coherent_dma_mask = 0xffffffff,
1249 },
1250};
1251
1252struct platform_device apq8064_device_sdc3 = {
1253 .name = "msm_sdcc",
1254 .id = 3,
1255 .num_resources = ARRAY_SIZE(resources_sdc3),
1256 .resource = resources_sdc3,
1257 .dev = {
1258 .coherent_dma_mask = 0xffffffff,
1259 },
1260};
1261
1262struct platform_device apq8064_device_sdc4 = {
1263 .name = "msm_sdcc",
1264 .id = 4,
1265 .num_resources = ARRAY_SIZE(resources_sdc4),
1266 .resource = resources_sdc4,
1267 .dev = {
1268 .coherent_dma_mask = 0xffffffff,
1269 },
1270};
1271
1272static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1273 &apq8064_device_sdc1,
1274 &apq8064_device_sdc2,
1275 &apq8064_device_sdc3,
1276 &apq8064_device_sdc4,
1277};
1278
1279int __init apq8064_add_sdcc(unsigned int controller,
1280 struct mmc_platform_data *plat)
1281{
1282 struct platform_device *pdev;
1283
1284 if (!plat)
1285 return 0;
1286 if (controller < 1 || controller > 4)
1287 return -EINVAL;
1288
1289 pdev = apq8064_sdcc_devices[controller-1];
1290 pdev->dev.platform_data = plat;
1291 return platform_device_register(pdev);
1292}
1293
Yan He06913ce2011-08-26 16:33:46 -07001294static struct resource resources_sps[] = {
1295 {
1296 .name = "pipe_mem",
1297 .start = 0x12800000,
1298 .end = 0x12800000 + 0x4000 - 1,
1299 .flags = IORESOURCE_MEM,
1300 },
1301 {
1302 .name = "bamdma_dma",
1303 .start = 0x12240000,
1304 .end = 0x12240000 + 0x1000 - 1,
1305 .flags = IORESOURCE_MEM,
1306 },
1307 {
1308 .name = "bamdma_bam",
1309 .start = 0x12244000,
1310 .end = 0x12244000 + 0x4000 - 1,
1311 .flags = IORESOURCE_MEM,
1312 },
1313 {
1314 .name = "bamdma_irq",
1315 .start = SPS_BAM_DMA_IRQ,
1316 .end = SPS_BAM_DMA_IRQ,
1317 .flags = IORESOURCE_IRQ,
1318 },
1319};
1320
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001321struct platform_device msm_bus_8064_sys_fabric = {
1322 .name = "msm_bus_fabric",
1323 .id = MSM_BUS_FAB_SYSTEM,
1324};
1325struct platform_device msm_bus_8064_apps_fabric = {
1326 .name = "msm_bus_fabric",
1327 .id = MSM_BUS_FAB_APPSS,
1328};
1329struct platform_device msm_bus_8064_mm_fabric = {
1330 .name = "msm_bus_fabric",
1331 .id = MSM_BUS_FAB_MMSS,
1332};
1333struct platform_device msm_bus_8064_sys_fpb = {
1334 .name = "msm_bus_fabric",
1335 .id = MSM_BUS_FAB_SYSTEM_FPB,
1336};
1337struct platform_device msm_bus_8064_cpss_fpb = {
1338 .name = "msm_bus_fabric",
1339 .id = MSM_BUS_FAB_CPSS_FPB,
1340};
1341
Yan He06913ce2011-08-26 16:33:46 -07001342static struct msm_sps_platform_data msm_sps_pdata = {
1343 .bamdma_restricted_pipes = 0x06,
1344};
1345
1346struct platform_device msm_device_sps_apq8064 = {
1347 .name = "msm_sps",
1348 .id = -1,
1349 .num_resources = ARRAY_SIZE(resources_sps),
1350 .resource = resources_sps,
1351 .dev.platform_data = &msm_sps_pdata,
1352};
1353
Eric Holmberg023d25c2012-03-01 12:27:55 -07001354static struct resource smd_resource[] = {
1355 {
1356 .name = "a9_m2a_0",
1357 .start = INT_A9_M2A_0,
1358 .flags = IORESOURCE_IRQ,
1359 },
1360 {
1361 .name = "a9_m2a_5",
1362 .start = INT_A9_M2A_5,
1363 .flags = IORESOURCE_IRQ,
1364 },
1365 {
1366 .name = "adsp_a11",
1367 .start = INT_ADSP_A11,
1368 .flags = IORESOURCE_IRQ,
1369 },
1370 {
1371 .name = "adsp_a11_smsm",
1372 .start = INT_ADSP_A11_SMSM,
1373 .flags = IORESOURCE_IRQ,
1374 },
1375 {
1376 .name = "dsps_a11",
1377 .start = INT_DSPS_A11,
1378 .flags = IORESOURCE_IRQ,
1379 },
1380 {
1381 .name = "dsps_a11_smsm",
1382 .start = INT_DSPS_A11_SMSM,
1383 .flags = IORESOURCE_IRQ,
1384 },
1385 {
1386 .name = "wcnss_a11",
1387 .start = INT_WCNSS_A11,
1388 .flags = IORESOURCE_IRQ,
1389 },
1390 {
1391 .name = "wcnss_a11_smsm",
1392 .start = INT_WCNSS_A11_SMSM,
1393 .flags = IORESOURCE_IRQ,
1394 },
1395};
1396
1397static struct smd_subsystem_config smd_config_list[] = {
1398 {
1399 .irq_config_id = SMD_MODEM,
1400 .subsys_name = "gss",
1401 .edge = SMD_APPS_MODEM,
1402
1403 .smd_int.irq_name = "a9_m2a_0",
1404 .smd_int.flags = IRQF_TRIGGER_RISING,
1405 .smd_int.irq_id = -1,
1406 .smd_int.device_name = "smd_dev",
1407 .smd_int.dev_id = 0,
1408 .smd_int.out_bit_pos = 1 << 3,
1409 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1410 .smd_int.out_offset = 0x8,
1411
1412 .smsm_int.irq_name = "a9_m2a_5",
1413 .smsm_int.flags = IRQF_TRIGGER_RISING,
1414 .smsm_int.irq_id = -1,
1415 .smsm_int.device_name = "smd_smsm",
1416 .smsm_int.dev_id = 0,
1417 .smsm_int.out_bit_pos = 1 << 4,
1418 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1419 .smsm_int.out_offset = 0x8,
1420 },
1421 {
1422 .irq_config_id = SMD_Q6,
1423 .subsys_name = "q6",
1424 .edge = SMD_APPS_QDSP,
1425
1426 .smd_int.irq_name = "adsp_a11",
1427 .smd_int.flags = IRQF_TRIGGER_RISING,
1428 .smd_int.irq_id = -1,
1429 .smd_int.device_name = "smd_dev",
1430 .smd_int.dev_id = 0,
1431 .smd_int.out_bit_pos = 1 << 15,
1432 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1433 .smd_int.out_offset = 0x8,
1434
1435 .smsm_int.irq_name = "adsp_a11_smsm",
1436 .smsm_int.flags = IRQF_TRIGGER_RISING,
1437 .smsm_int.irq_id = -1,
1438 .smsm_int.device_name = "smd_smsm",
1439 .smsm_int.dev_id = 0,
1440 .smsm_int.out_bit_pos = 1 << 14,
1441 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1442 .smsm_int.out_offset = 0x8,
1443 },
1444 {
1445 .irq_config_id = SMD_DSPS,
1446 .subsys_name = "dsps",
1447 .edge = SMD_APPS_DSPS,
1448
1449 .smd_int.irq_name = "dsps_a11",
1450 .smd_int.flags = IRQF_TRIGGER_RISING,
1451 .smd_int.irq_id = -1,
1452 .smd_int.device_name = "smd_dev",
1453 .smd_int.dev_id = 0,
1454 .smd_int.out_bit_pos = 1,
1455 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1456 .smd_int.out_offset = 0x4080,
1457
1458 .smsm_int.irq_name = "dsps_a11_smsm",
1459 .smsm_int.flags = IRQF_TRIGGER_RISING,
1460 .smsm_int.irq_id = -1,
1461 .smsm_int.device_name = "smd_smsm",
1462 .smsm_int.dev_id = 0,
1463 .smsm_int.out_bit_pos = 1,
1464 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1465 .smsm_int.out_offset = 0x4094,
1466 },
1467 {
1468 .irq_config_id = SMD_WCNSS,
1469 .subsys_name = "wcnss",
1470 .edge = SMD_APPS_WCNSS,
1471
1472 .smd_int.irq_name = "wcnss_a11",
1473 .smd_int.flags = IRQF_TRIGGER_RISING,
1474 .smd_int.irq_id = -1,
1475 .smd_int.device_name = "smd_dev",
1476 .smd_int.dev_id = 0,
1477 .smd_int.out_bit_pos = 1 << 25,
1478 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1479 .smd_int.out_offset = 0x8,
1480
1481 .smsm_int.irq_name = "wcnss_a11_smsm",
1482 .smsm_int.flags = IRQF_TRIGGER_RISING,
1483 .smsm_int.irq_id = -1,
1484 .smsm_int.device_name = "smd_smsm",
1485 .smsm_int.dev_id = 0,
1486 .smsm_int.out_bit_pos = 1 << 23,
1487 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1488 .smsm_int.out_offset = 0x8,
1489 },
1490};
1491
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001492static struct smd_subsystem_restart_config smd_ssr_config = {
1493 .disable_smsm_reset_handshake = 1,
1494};
1495
Eric Holmberg023d25c2012-03-01 12:27:55 -07001496static struct smd_platform smd_platform_data = {
1497 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1498 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001499 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001500};
1501
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001502struct platform_device msm_device_smd_apq8064 = {
1503 .name = "msm_smd",
1504 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001505 .resource = smd_resource,
1506 .num_resources = ARRAY_SIZE(smd_resource),
1507 .dev = {
1508 .platform_data = &smd_platform_data,
1509 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001510};
1511
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001512#ifdef CONFIG_HW_RANDOM_MSM
1513/* PRNG device */
1514#define MSM_PRNG_PHYS 0x1A500000
1515static struct resource rng_resources = {
1516 .flags = IORESOURCE_MEM,
1517 .start = MSM_PRNG_PHYS,
1518 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1519};
1520
1521struct platform_device apq8064_device_rng = {
1522 .name = "msm_rng",
1523 .id = 0,
1524 .num_resources = 1,
1525 .resource = &rng_resources,
1526};
1527#endif
1528
Matt Wagantall292aace2012-01-26 19:12:34 -08001529static struct resource msm_gss_resources[] = {
1530 {
1531 .start = 0x10000000,
1532 .end = 0x10000000 + SZ_256 - 1,
1533 .flags = IORESOURCE_MEM,
1534 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001535 {
1536 .start = 0x10008000,
1537 .end = 0x10008000 + SZ_256 - 1,
1538 .flags = IORESOURCE_MEM,
1539 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001540};
1541
1542struct platform_device msm_gss = {
1543 .name = "pil_gss",
1544 .id = -1,
1545 .num_resources = ARRAY_SIZE(msm_gss_resources),
1546 .resource = msm_gss_resources,
1547};
1548
Matt Wagantall1875d322012-02-22 16:11:33 -08001549struct platform_device *apq8064_fs_devices[] = {
1550 FS_8X60(FS_ROT, "fs_rot"),
1551 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1552 FS_8X60(FS_VFE, "fs_vfe"),
1553 FS_8X60(FS_VPE, "fs_vpe"),
1554 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1555 FS_8X60(FS_VED, "fs_ved"),
1556 FS_8X60(FS_VCAP, "fs_vcap"),
1557};
1558unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1559
Praveen Chidambaram78499012011-11-01 17:15:17 -06001560struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1561 .reg_base_addrs = {
1562 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1563 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1564 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1565 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1566 },
1567 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001568 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06001569 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001570 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1571 .ipc_rpm_val = 4,
1572 .target_id = {
1573 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1574 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1575 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1576 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1577 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1578 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1579 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1580 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1581 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1582 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1583 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1584 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1585 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1586 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1587 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1588 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1589 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1590 APPS_FABRIC_CFG_HALT, 2),
1591 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1592 APPS_FABRIC_CFG_CLKMOD, 3),
1593 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1594 APPS_FABRIC_CFG_IOCTL, 1),
1595 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1596 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1597 SYS_FABRIC_CFG_HALT, 2),
1598 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1599 SYS_FABRIC_CFG_CLKMOD, 3),
1600 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1601 SYS_FABRIC_CFG_IOCTL, 1),
1602 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1603 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1604 MMSS_FABRIC_CFG_HALT, 2),
1605 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1606 MMSS_FABRIC_CFG_CLKMOD, 3),
1607 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1608 MMSS_FABRIC_CFG_IOCTL, 1),
1609 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1610 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1611 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1612 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1613 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1614 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1615 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1616 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1617 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1618 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1619 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1620 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1621 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1622 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1623 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1624 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1625 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1626 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1627 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1628 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1629 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1630 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1631 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1632 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1633 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1634 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1635 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1636 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1637 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1638 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1639 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1640 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1641 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1642 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1643 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1644 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1645 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1646 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1647 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1648 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1649 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1650 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1651 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1652 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1653 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1654 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1655 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1656 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1657 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1658 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1659 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1660 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1661 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1662 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1663 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1664 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1665 },
1666 .target_status = {
1667 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1668 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1669 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1670 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1671 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1672 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1673 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1674 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1675 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1676 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1677 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1678 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1679 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1680 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1681 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1682 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1683 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1684 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1685 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1686 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1687 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1688 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1689 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1690 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1691 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1692 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1693 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1694 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1695 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1696 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1697 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1698 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1699 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1700 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1701 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1702 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1703 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1704 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1705 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1706 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1707 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1708 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1709 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1710 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1711 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1712 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1713 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1714 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1715 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1716 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1717 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1718 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1719 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1720 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1721 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1722 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1723 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1724 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1725 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1726 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1727 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1728 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1729 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1730 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1731 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1732 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1733 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1734 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1735 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1736 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1737 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1738 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1739 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1740 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1741 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1742 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1743 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1744 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1745 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1746 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1747 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1748 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1749 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1750 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1751 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1752 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1753 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1754 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1755 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1756 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1757 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1758 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1759 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1760 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1761 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1762 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1763 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1764 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1765 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1766 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1767 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1768 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1769 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1770 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1771 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1772 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1773 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1774 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1775 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1776 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1777 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1778 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1779 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1780 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1781 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1782 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1783 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1784 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1785 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1786 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1787 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1788 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1789 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1790 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1791 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1792 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1793 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1794 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1795 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1796 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1797 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1798 },
1799 .target_ctrl_id = {
1800 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1801 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1802 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1803 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1804 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1805 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1806 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1807 },
1808 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1809 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1810 .sel_last = MSM_RPM_8064_SEL_LAST,
1811 .ver = {3, 0, 0},
1812};
1813
1814struct platform_device apq8064_rpm_device = {
1815 .name = "msm_rpm",
1816 .id = -1,
1817};
1818
1819static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1820 .phys_addr_base = 0x0010D204,
1821 .phys_size = SZ_8K,
1822};
1823
1824struct platform_device apq8064_rpm_stat_device = {
1825 .name = "msm_rpm_stat",
1826 .id = -1,
1827 .dev = {
1828 .platform_data = &msm_rpm_stat_pdata,
1829 },
1830};
1831
1832static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1833 .phys_addr_base = 0x0010C000,
1834 .reg_offsets = {
1835 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1836 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1837 },
1838 .phys_size = SZ_8K,
1839 .log_len = 4096, /* log's buffer length in bytes */
1840 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1841};
1842
1843struct platform_device apq8064_rpm_log_device = {
1844 .name = "msm_rpm_log",
1845 .id = -1,
1846 .dev = {
1847 .platform_data = &msm_rpm_log_pdata,
1848 },
1849};
1850
Jin Hongd3024e62012-02-09 16:13:32 -08001851/* Sensors DSPS platform data */
1852
1853#define PPSS_REG_PHYS_BASE 0x12080000
1854
1855static struct dsps_clk_info dsps_clks[] = {};
1856static struct dsps_regulator_info dsps_regs[] = {};
1857
1858/*
1859 * Note: GPIOs field is intialized in run-time at the function
1860 * apq8064_init_dsps().
1861 */
1862
1863struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
1864 .clks = dsps_clks,
1865 .clks_num = ARRAY_SIZE(dsps_clks),
1866 .gpios = NULL,
1867 .gpios_num = 0,
1868 .regs = dsps_regs,
1869 .regs_num = ARRAY_SIZE(dsps_regs),
1870 .dsps_pwr_ctl_en = 1,
1871 .signature = DSPS_SIGNATURE,
1872};
1873
1874static struct resource msm_dsps_resources[] = {
1875 {
1876 .start = PPSS_REG_PHYS_BASE,
1877 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1878 .name = "ppss_reg",
1879 .flags = IORESOURCE_MEM,
1880 },
1881
1882 {
1883 .start = PPSS_WDOG_TIMER_IRQ,
1884 .end = PPSS_WDOG_TIMER_IRQ,
1885 .name = "ppss_wdog",
1886 .flags = IORESOURCE_IRQ,
1887 },
1888};
1889
1890struct platform_device msm_dsps_device_8064 = {
1891 .name = "msm_dsps",
1892 .id = 0,
1893 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1894 .resource = msm_dsps_resources,
1895 .dev.platform_data = &msm_dsps_pdata_8064,
1896};
1897
Praveen Chidambaram78499012011-11-01 17:15:17 -06001898#ifdef CONFIG_MSM_MPM
1899static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1900 [1] = MSM_GPIO_TO_INT(26),
1901 [2] = MSM_GPIO_TO_INT(88),
1902 [4] = MSM_GPIO_TO_INT(73),
1903 [5] = MSM_GPIO_TO_INT(74),
1904 [6] = MSM_GPIO_TO_INT(75),
1905 [7] = MSM_GPIO_TO_INT(76),
1906 [8] = MSM_GPIO_TO_INT(77),
1907 [9] = MSM_GPIO_TO_INT(36),
1908 [10] = MSM_GPIO_TO_INT(84),
1909 [11] = MSM_GPIO_TO_INT(7),
1910 [12] = MSM_GPIO_TO_INT(11),
1911 [13] = MSM_GPIO_TO_INT(52),
1912 [14] = MSM_GPIO_TO_INT(15),
1913 [15] = MSM_GPIO_TO_INT(83),
1914 [16] = USB3_HS_IRQ,
1915 [19] = MSM_GPIO_TO_INT(61),
1916 [20] = MSM_GPIO_TO_INT(58),
1917 [23] = MSM_GPIO_TO_INT(65),
1918 [24] = MSM_GPIO_TO_INT(63),
1919 [25] = USB1_HS_IRQ,
1920 [27] = HDMI_IRQ,
1921 [29] = MSM_GPIO_TO_INT(22),
1922 [30] = MSM_GPIO_TO_INT(72),
1923 [31] = USB4_HS_IRQ,
1924 [33] = MSM_GPIO_TO_INT(44),
1925 [34] = MSM_GPIO_TO_INT(39),
1926 [35] = MSM_GPIO_TO_INT(19),
1927 [36] = MSM_GPIO_TO_INT(23),
1928 [37] = MSM_GPIO_TO_INT(41),
1929 [38] = MSM_GPIO_TO_INT(30),
1930 [41] = MSM_GPIO_TO_INT(42),
1931 [42] = MSM_GPIO_TO_INT(56),
1932 [43] = MSM_GPIO_TO_INT(55),
1933 [44] = MSM_GPIO_TO_INT(50),
1934 [45] = MSM_GPIO_TO_INT(49),
1935 [46] = MSM_GPIO_TO_INT(47),
1936 [47] = MSM_GPIO_TO_INT(45),
1937 [48] = MSM_GPIO_TO_INT(38),
1938 [49] = MSM_GPIO_TO_INT(34),
1939 [50] = MSM_GPIO_TO_INT(32),
1940 [51] = MSM_GPIO_TO_INT(29),
1941 [52] = MSM_GPIO_TO_INT(18),
1942 [53] = MSM_GPIO_TO_INT(10),
1943 [54] = MSM_GPIO_TO_INT(81),
1944 [55] = MSM_GPIO_TO_INT(6),
1945};
1946
1947static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1948 TLMM_MSM_SUMMARY_IRQ,
1949 RPM_APCC_CPU0_GP_HIGH_IRQ,
1950 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1951 RPM_APCC_CPU0_GP_LOW_IRQ,
1952 RPM_APCC_CPU0_WAKE_UP_IRQ,
1953 RPM_APCC_CPU1_GP_HIGH_IRQ,
1954 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1955 RPM_APCC_CPU1_GP_LOW_IRQ,
1956 RPM_APCC_CPU1_WAKE_UP_IRQ,
1957 MSS_TO_APPS_IRQ_0,
1958 MSS_TO_APPS_IRQ_1,
1959 MSS_TO_APPS_IRQ_2,
1960 MSS_TO_APPS_IRQ_3,
1961 MSS_TO_APPS_IRQ_4,
1962 MSS_TO_APPS_IRQ_5,
1963 MSS_TO_APPS_IRQ_6,
1964 MSS_TO_APPS_IRQ_7,
1965 MSS_TO_APPS_IRQ_8,
1966 MSS_TO_APPS_IRQ_9,
1967 LPASS_SCSS_GP_LOW_IRQ,
1968 LPASS_SCSS_GP_MEDIUM_IRQ,
1969 LPASS_SCSS_GP_HIGH_IRQ,
1970 SPS_MTI_30,
1971 SPS_MTI_31,
1972 RIVA_APSS_SPARE_IRQ,
1973 RIVA_APPS_WLAN_SMSM_IRQ,
1974 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1975 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1976};
1977
1978struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1979 .irqs_m2a = msm_mpm_irqs_m2a,
1980 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1981 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1982 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1983 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1984 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1985 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1986 .mpm_apps_ipc_val = BIT(1),
1987 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1988
1989};
1990#endif
Joel Kingdacbc822012-01-25 13:30:57 -08001991
1992#define MDM2AP_ERRFATAL 19
1993#define AP2MDM_ERRFATAL 18
1994#define MDM2AP_STATUS 49
1995#define AP2MDM_STATUS 48
1996#define AP2MDM_PMIC_RESET_N 27
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07001997#define AP2MDM_WAKEUP 35
Joel Kingdacbc822012-01-25 13:30:57 -08001998
1999static struct resource mdm_resources[] = {
2000 {
2001 .start = MDM2AP_ERRFATAL,
2002 .end = MDM2AP_ERRFATAL,
2003 .name = "MDM2AP_ERRFATAL",
2004 .flags = IORESOURCE_IO,
2005 },
2006 {
2007 .start = AP2MDM_ERRFATAL,
2008 .end = AP2MDM_ERRFATAL,
2009 .name = "AP2MDM_ERRFATAL",
2010 .flags = IORESOURCE_IO,
2011 },
2012 {
2013 .start = MDM2AP_STATUS,
2014 .end = MDM2AP_STATUS,
2015 .name = "MDM2AP_STATUS",
2016 .flags = IORESOURCE_IO,
2017 },
2018 {
2019 .start = AP2MDM_STATUS,
2020 .end = AP2MDM_STATUS,
2021 .name = "AP2MDM_STATUS",
2022 .flags = IORESOURCE_IO,
2023 },
2024 {
2025 .start = AP2MDM_PMIC_RESET_N,
2026 .end = AP2MDM_PMIC_RESET_N,
2027 .name = "AP2MDM_PMIC_RESET_N",
2028 .flags = IORESOURCE_IO,
2029 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002030 {
2031 .start = AP2MDM_WAKEUP,
2032 .end = AP2MDM_WAKEUP,
2033 .name = "AP2MDM_WAKEUP",
2034 .flags = IORESOURCE_IO,
2035 },
Joel Kingdacbc822012-01-25 13:30:57 -08002036};
2037
2038struct platform_device mdm_8064_device = {
2039 .name = "mdm2_modem",
2040 .id = -1,
2041 .num_resources = ARRAY_SIZE(mdm_resources),
2042 .resource = mdm_resources,
2043};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002044
2045static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2046
2047struct platform_device apq8064_cpu_idle_device = {
2048 .name = "msm_cpu_idle",
2049 .id = -1,
2050 .dev = {
2051 .platform_data = &apq8064_LPM_latency,
2052 },
2053};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002054
2055static struct msm_dcvs_freq_entry apq8064_freq[] = {
2056 { 384000, 166981, 345600},
2057 { 702000, 213049, 632502},
2058 {1026000, 285712, 925613},
2059 {1242000, 383945, 1176550},
2060 {1458000, 419729, 1465478},
2061 {1512000, 434116, 1546674},
2062
2063};
2064
2065static struct msm_dcvs_core_info apq8064_core_info = {
2066 .freq_tbl = &apq8064_freq[0],
2067 .core_param = {
2068 .max_time_us = 100000,
2069 .num_freq = ARRAY_SIZE(apq8064_freq),
2070 },
2071 .algo_param = {
2072 .slack_time_us = 58000,
2073 .scale_slack_time = 0,
2074 .scale_slack_time_pct = 0,
2075 .disable_pc_threshold = 1458000,
2076 .em_window_size = 100000,
2077 .em_max_util_pct = 97,
2078 .ss_window_size = 1000000,
2079 .ss_util_pct = 95,
2080 .ss_iobusy_conv = 100,
2081 },
2082};
2083
2084struct platform_device apq8064_msm_gov_device = {
2085 .name = "msm_dcvs_gov",
2086 .id = -1,
2087 .dev = {
2088 .platform_data = &apq8064_core_info,
2089 },
2090};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002091
Terence Hampson2e1705f2012-04-11 19:55:29 -04002092#ifdef CONFIG_MSM_VCAP
2093#define VCAP_HW_BASE 0x05900000
2094
2095static struct msm_bus_vectors vcap_init_vectors[] = {
2096 {
2097 .src = MSM_BUS_MASTER_VIDEO_CAP,
2098 .dst = MSM_BUS_SLAVE_EBI_CH0,
2099 .ab = 0,
2100 .ib = 0,
2101 },
2102};
2103
2104
2105static struct msm_bus_vectors vcap_480_vectors[] = {
2106 {
2107 .src = MSM_BUS_MASTER_VIDEO_CAP,
2108 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002109 .ab = 1280 * 720 * 3 * 60,
2110 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002111 },
2112};
2113
2114static struct msm_bus_vectors vcap_720_vectors[] = {
2115 {
2116 .src = MSM_BUS_MASTER_VIDEO_CAP,
2117 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002118 .ab = 1280 * 720 * 3 * 60,
2119 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002120 },
2121};
2122
2123static struct msm_bus_vectors vcap_1080_vectors[] = {
2124 {
2125 .src = MSM_BUS_MASTER_VIDEO_CAP,
2126 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002127 .ab = 1920 * 1080 * 3 * 60,
2128 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002129 },
2130};
2131
2132static struct msm_bus_paths vcap_bus_usecases[] = {
2133 {
2134 ARRAY_SIZE(vcap_init_vectors),
2135 vcap_init_vectors,
2136 },
2137 {
2138 ARRAY_SIZE(vcap_480_vectors),
2139 vcap_480_vectors,
2140 },
2141 {
2142 ARRAY_SIZE(vcap_720_vectors),
2143 vcap_720_vectors,
2144 },
2145 {
2146 ARRAY_SIZE(vcap_1080_vectors),
2147 vcap_1080_vectors,
2148 },
2149};
2150
2151static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2152 vcap_bus_usecases,
2153 ARRAY_SIZE(vcap_bus_usecases),
2154};
2155
2156static struct resource msm_vcap_resources[] = {
2157 {
2158 .name = "vcap",
2159 .start = VCAP_HW_BASE,
2160 .end = VCAP_HW_BASE + SZ_1M - 1,
2161 .flags = IORESOURCE_MEM,
2162 },
2163 {
2164 .name = "vcap",
2165 .start = VCAP_VC,
2166 .end = VCAP_VC,
2167 .flags = IORESOURCE_IRQ,
2168 },
2169};
2170
2171static unsigned vcap_gpios[] = {
2172 2, 3, 4, 5, 6, 7, 8, 9, 10,
2173 11, 12, 13, 18, 19, 20, 21,
2174 22, 23, 24, 25, 26, 80, 82,
2175 83, 84, 85, 86, 87,
2176};
2177
2178static struct vcap_platform_data vcap_pdata = {
2179 .gpios = vcap_gpios,
2180 .num_gpios = ARRAY_SIZE(vcap_gpios),
2181 .bus_client_pdata = &vcap_axi_client_pdata
2182};
2183
2184struct platform_device msm8064_device_vcap = {
2185 .name = "msm_vcap",
2186 .id = 0,
2187 .resource = msm_vcap_resources,
2188 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2189 .dev = {
2190 .platform_data = &vcap_pdata,
2191 },
2192};
2193#endif
2194
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002195static struct resource msm_cache_erp_resources[] = {
2196 {
2197 .name = "l1_irq",
2198 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2199 .flags = IORESOURCE_IRQ,
2200 },
2201 {
2202 .name = "l2_irq",
2203 .start = APCC_QGICL2IRPTREQ,
2204 .flags = IORESOURCE_IRQ,
2205 }
2206};
2207
2208struct platform_device apq8064_device_cache_erp = {
2209 .name = "msm_cache_erp",
2210 .id = -1,
2211 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2212 .resource = msm_cache_erp_resources,
2213};
Pratik Patel212ab362012-03-16 12:30:07 -07002214
2215#define MSM_QDSS_PHYS_BASE 0x01A00000
2216#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2217
2218#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2219
2220static struct qdss_source msm_qdss_sources[] = {
2221 QDSS_SOURCE("msm_etm", 0x33),
2222 QDSS_SOURCE("msm_oxili", 0x80),
2223};
2224
2225static struct msm_qdss_platform_data qdss_pdata = {
2226 .src_table = msm_qdss_sources,
2227 .size = ARRAY_SIZE(msm_qdss_sources),
2228 .afamily = 1,
2229};
2230
2231struct platform_device apq8064_qdss_device = {
2232 .name = "msm_qdss",
2233 .id = -1,
2234 .dev = {
2235 .platform_data = &qdss_pdata,
2236 },
2237};
2238
2239static struct resource msm_etm_resources[] = {
2240 {
2241 .start = MSM_ETM_PHYS_BASE,
2242 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2243 .flags = IORESOURCE_MEM,
2244 },
2245};
2246
2247struct platform_device apq8064_etm_device = {
2248 .name = "msm_etm",
2249 .id = 0,
2250 .num_resources = ARRAY_SIZE(msm_etm_resources),
2251 .resource = msm_etm_resources,
2252};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002253
2254struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2255 /* Camera */
2256 {
2257 .name = "vpe_src",
2258 .domain = CAMERA_DOMAIN,
2259 },
2260 /* Camera */
2261 {
2262 .name = "vpe_dst",
2263 .domain = CAMERA_DOMAIN,
2264 },
2265 /* Camera */
2266 {
2267 .name = "vfe_imgwr",
2268 .domain = CAMERA_DOMAIN,
2269 },
2270 /* Camera */
2271 {
2272 .name = "vfe_misc",
2273 .domain = CAMERA_DOMAIN,
2274 },
2275 /* Camera */
2276 {
2277 .name = "ijpeg_src",
2278 .domain = CAMERA_DOMAIN,
2279 },
2280 /* Camera */
2281 {
2282 .name = "ijpeg_dst",
2283 .domain = CAMERA_DOMAIN,
2284 },
2285 /* Camera */
2286 {
2287 .name = "jpegd_src",
2288 .domain = CAMERA_DOMAIN,
2289 },
2290 /* Camera */
2291 {
2292 .name = "jpegd_dst",
2293 .domain = CAMERA_DOMAIN,
2294 },
2295 /* Rotator */
2296 {
2297 .name = "rot_src",
2298 .domain = ROTATOR_DOMAIN,
2299 },
2300 /* Rotator */
2301 {
2302 .name = "rot_dst",
2303 .domain = ROTATOR_DOMAIN,
2304 },
2305 /* Video */
2306 {
2307 .name = "vcodec_a_mm1",
2308 .domain = VIDEO_DOMAIN,
2309 },
2310 /* Video */
2311 {
2312 .name = "vcodec_b_mm2",
2313 .domain = VIDEO_DOMAIN,
2314 },
2315 /* Video */
2316 {
2317 .name = "vcodec_a_stream",
2318 .domain = VIDEO_DOMAIN,
2319 },
2320};
2321
2322static struct mem_pool apq8064_video_pools[] = {
2323 /*
2324 * Video hardware has the following requirements:
2325 * 1. All video addresses used by the video hardware must be at a higher
2326 * address than video firmware address.
2327 * 2. Video hardware can only access a range of 256MB from the base of
2328 * the video firmware.
2329 */
2330 [VIDEO_FIRMWARE_POOL] =
2331 /* Low addresses, intended for video firmware */
2332 {
2333 .paddr = SZ_128K,
2334 .size = SZ_16M - SZ_128K,
2335 },
2336 [VIDEO_MAIN_POOL] =
2337 /* Main video pool */
2338 {
2339 .paddr = SZ_16M,
2340 .size = SZ_256M - SZ_16M,
2341 },
2342 [GEN_POOL] =
2343 /* Remaining address space up to 2G */
2344 {
2345 .paddr = SZ_256M,
2346 .size = SZ_2G - SZ_256M,
2347 },
2348};
2349
2350static struct mem_pool apq8064_camera_pools[] = {
2351 [GEN_POOL] =
2352 /* One address space for camera */
2353 {
2354 .paddr = SZ_128K,
2355 .size = SZ_2G - SZ_128K,
2356 },
2357};
2358
2359static struct mem_pool apq8064_display_pools[] = {
2360 [GEN_POOL] =
2361 /* One address space for display */
2362 {
2363 .paddr = SZ_128K,
2364 .size = SZ_2G - SZ_128K,
2365 },
2366};
2367
2368static struct mem_pool apq8064_rotator_pools[] = {
2369 [GEN_POOL] =
2370 /* One address space for rotator */
2371 {
2372 .paddr = SZ_128K,
2373 .size = SZ_2G - SZ_128K,
2374 },
2375};
2376
2377static struct msm_iommu_domain apq8064_iommu_domains[] = {
2378 [VIDEO_DOMAIN] = {
2379 .iova_pools = apq8064_video_pools,
2380 .npools = ARRAY_SIZE(apq8064_video_pools),
2381 },
2382 [CAMERA_DOMAIN] = {
2383 .iova_pools = apq8064_camera_pools,
2384 .npools = ARRAY_SIZE(apq8064_camera_pools),
2385 },
2386 [DISPLAY_DOMAIN] = {
2387 .iova_pools = apq8064_display_pools,
2388 .npools = ARRAY_SIZE(apq8064_display_pools),
2389 },
2390 [ROTATOR_DOMAIN] = {
2391 .iova_pools = apq8064_rotator_pools,
2392 .npools = ARRAY_SIZE(apq8064_rotator_pools),
2393 },
2394};
2395
2396struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
2397 .domains = apq8064_iommu_domains,
2398 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
2399 .domain_names = apq8064_iommu_ctx_names,
2400 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
2401 .domain_alloc_flags = 0,
2402};
2403
2404struct platform_device apq8064_iommu_domain_device = {
2405 .name = "iommu_domains",
2406 .id = -1,
2407 .dev = {
2408 .platform_data = &apq8064_iommu_domain_pdata,
2409 },
2410};