blob: 8df1d7ab343651d93f3fa00ffa0ec93014660b79 [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
20#include <asm/clkdev.h>
21#include <linux/msm_kgsl.h>
22#include <linux/android_pmem.h>
23#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053024#include <mach/dma.h>
25#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <mach/msm_hsusb.h>
29#include <mach/msm_sps.h>
30#include <mach/rpm.h>
31#include <mach/msm_bus_board.h>
32#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070033#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070034#include <mach/msm_dcvs.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070035#include <sound/msm-dai-q6.h>
36#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030037#include <mach/msm_tsif.h>
Pratik Patel1403f2a2012-03-21 10:10:00 -070038#include <mach/qdss.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070039#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#include "clock.h"
41#include "devices.h"
42#include "devices-msm8x60.h"
43#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070044#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060045#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060046#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070047#include "pil-q6v4.h"
48#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070049#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070050#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051
52#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053053#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#endif
55#ifdef CONFIG_MSM_DSPS
56#include <mach/msm_dsps.h>
57#endif
58
59
60/* Address of GSBI blocks */
61#define MSM_GSBI1_PHYS 0x16000000
62#define MSM_GSBI2_PHYS 0x16100000
63#define MSM_GSBI3_PHYS 0x16200000
64#define MSM_GSBI4_PHYS 0x16300000
65#define MSM_GSBI5_PHYS 0x16400000
66#define MSM_GSBI6_PHYS 0x16500000
67#define MSM_GSBI7_PHYS 0x16600000
68#define MSM_GSBI8_PHYS 0x1A000000
69#define MSM_GSBI9_PHYS 0x1A100000
70#define MSM_GSBI10_PHYS 0x1A200000
71#define MSM_GSBI11_PHYS 0x12440000
72#define MSM_GSBI12_PHYS 0x12480000
73
74#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
75#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053076#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070077#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053078#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070079
80/* GSBI QUP devices */
81#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
82#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
83#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
84#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
85#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
86#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
87#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
88#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
89#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
90#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
91#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
92#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
93#define MSM_QUP_SIZE SZ_4K
94
95#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
96#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
97#define MSM_PMIC_SSBI_SIZE SZ_4K
98
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070099#define MSM8960_HSUSB_PHYS 0x12500000
100#define MSM8960_HSUSB_SIZE SZ_4K
101
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102static struct resource resources_otg[] = {
103 {
104 .start = MSM8960_HSUSB_PHYS,
105 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
106 .flags = IORESOURCE_MEM,
107 },
108 {
109 .start = USB1_HS_IRQ,
110 .end = USB1_HS_IRQ,
111 .flags = IORESOURCE_IRQ,
112 },
113};
114
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700115struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700116 .name = "msm_otg",
117 .id = -1,
118 .num_resources = ARRAY_SIZE(resources_otg),
119 .resource = resources_otg,
120 .dev = {
121 .coherent_dma_mask = 0xffffffff,
122 },
123};
124
125static struct resource resources_hsusb[] = {
126 {
127 .start = MSM8960_HSUSB_PHYS,
128 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
129 .flags = IORESOURCE_MEM,
130 },
131 {
132 .start = USB1_HS_IRQ,
133 .end = USB1_HS_IRQ,
134 .flags = IORESOURCE_IRQ,
135 },
136};
137
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700138struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700139 .name = "msm_hsusb",
140 .id = -1,
141 .num_resources = ARRAY_SIZE(resources_hsusb),
142 .resource = resources_hsusb,
143 .dev = {
144 .coherent_dma_mask = 0xffffffff,
145 },
146};
147
148static struct resource resources_hsusb_host[] = {
149 {
150 .start = MSM8960_HSUSB_PHYS,
151 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
152 .flags = IORESOURCE_MEM,
153 },
154 {
155 .start = USB1_HS_IRQ,
156 .end = USB1_HS_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
159};
160
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530161static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162struct platform_device msm_device_hsusb_host = {
163 .name = "msm_hsusb_host",
164 .id = -1,
165 .num_resources = ARRAY_SIZE(resources_hsusb_host),
166 .resource = resources_hsusb_host,
167 .dev = {
168 .dma_mask = &dma_mask,
169 .coherent_dma_mask = 0xffffffff,
170 },
171};
172
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530173static struct resource resources_hsic_host[] = {
174 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700175 .start = 0x12520000,
176 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530177 .flags = IORESOURCE_MEM,
178 },
179 {
180 .start = USB_HSIC_IRQ,
181 .end = USB_HSIC_IRQ,
182 .flags = IORESOURCE_IRQ,
183 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800184 {
185 .start = MSM_GPIO_TO_INT(69),
186 .end = MSM_GPIO_TO_INT(69),
187 .name = "peripheral_status_irq",
188 .flags = IORESOURCE_IRQ,
189 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530190};
191
192struct platform_device msm_device_hsic_host = {
193 .name = "msm_hsic_host",
194 .id = -1,
195 .num_resources = ARRAY_SIZE(resources_hsic_host),
196 .resource = resources_hsic_host,
197 .dev = {
198 .dma_mask = &dma_mask,
199 .coherent_dma_mask = DMA_BIT_MASK(32),
200 },
201};
202
Mona Hossain11c03ac2011-10-26 12:42:10 -0700203#define SHARED_IMEM_TZ_BASE 0x2a03f720
204static struct resource tzlog_resources[] = {
205 {
206 .start = SHARED_IMEM_TZ_BASE,
207 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
208 .flags = IORESOURCE_MEM,
209 },
210};
211
212struct platform_device msm_device_tz_log = {
213 .name = "tz_log",
214 .id = 0,
215 .num_resources = ARRAY_SIZE(tzlog_resources),
216 .resource = tzlog_resources,
217};
218
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700219static struct resource resources_uart_gsbi2[] = {
220 {
221 .start = MSM8960_GSBI2_UARTDM_IRQ,
222 .end = MSM8960_GSBI2_UARTDM_IRQ,
223 .flags = IORESOURCE_IRQ,
224 },
225 {
226 .start = MSM_UART2DM_PHYS,
227 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
228 .name = "uartdm_resource",
229 .flags = IORESOURCE_MEM,
230 },
231 {
232 .start = MSM_GSBI2_PHYS,
233 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
234 .name = "gsbi_resource",
235 .flags = IORESOURCE_MEM,
236 },
237};
238
239struct platform_device msm8960_device_uart_gsbi2 = {
240 .name = "msm_serial_hsl",
241 .id = 0,
242 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
243 .resource = resources_uart_gsbi2,
244};
Mayank Rana9f51f582011-08-04 18:35:59 +0530245/* GSBI 6 used into UARTDM Mode */
246static struct resource msm_uart_dm6_resources[] = {
247 {
248 .start = MSM_UART6DM_PHYS,
249 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
250 .name = "uartdm_resource",
251 .flags = IORESOURCE_MEM,
252 },
253 {
254 .start = GSBI6_UARTDM_IRQ,
255 .end = GSBI6_UARTDM_IRQ,
256 .flags = IORESOURCE_IRQ,
257 },
258 {
259 .start = MSM_GSBI6_PHYS,
260 .end = MSM_GSBI6_PHYS + 4 - 1,
261 .name = "gsbi_resource",
262 .flags = IORESOURCE_MEM,
263 },
264 {
265 .start = DMOV_HSUART_GSBI6_TX_CHAN,
266 .end = DMOV_HSUART_GSBI6_RX_CHAN,
267 .name = "uartdm_channels",
268 .flags = IORESOURCE_DMA,
269 },
270 {
271 .start = DMOV_HSUART_GSBI6_TX_CRCI,
272 .end = DMOV_HSUART_GSBI6_RX_CRCI,
273 .name = "uartdm_crci",
274 .flags = IORESOURCE_DMA,
275 },
276};
277static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
278struct platform_device msm_device_uart_dm6 = {
279 .name = "msm_serial_hs",
280 .id = 0,
281 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
282 .resource = msm_uart_dm6_resources,
283 .dev = {
284 .dma_mask = &msm_uart_dm6_dma_mask,
285 .coherent_dma_mask = DMA_BIT_MASK(32),
286 },
287};
Mayank Ranae009c922012-03-22 03:02:06 +0530288/*
289 * GSBI 9 used into UARTDM Mode
290 * For 8960 Fusion 2.2 Primary IPC
291 */
292static struct resource msm_uart_dm9_resources[] = {
293 {
294 .start = MSM_UART9DM_PHYS,
295 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
296 .name = "uartdm_resource",
297 .flags = IORESOURCE_MEM,
298 },
299 {
300 .start = GSBI9_UARTDM_IRQ,
301 .end = GSBI9_UARTDM_IRQ,
302 .flags = IORESOURCE_IRQ,
303 },
304 {
305 .start = MSM_GSBI9_PHYS,
306 .end = MSM_GSBI9_PHYS + 4 - 1,
307 .name = "gsbi_resource",
308 .flags = IORESOURCE_MEM,
309 },
310 {
311 .start = DMOV_HSUART_GSBI9_TX_CHAN,
312 .end = DMOV_HSUART_GSBI9_RX_CHAN,
313 .name = "uartdm_channels",
314 .flags = IORESOURCE_DMA,
315 },
316 {
317 .start = DMOV_HSUART_GSBI9_TX_CRCI,
318 .end = DMOV_HSUART_GSBI9_RX_CRCI,
319 .name = "uartdm_crci",
320 .flags = IORESOURCE_DMA,
321 },
322};
323static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
324struct platform_device msm_device_uart_dm9 = {
325 .name = "msm_serial_hs",
326 .id = 1,
327 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
328 .resource = msm_uart_dm9_resources,
329 .dev = {
330 .dma_mask = &msm_uart_dm9_dma_mask,
331 .coherent_dma_mask = DMA_BIT_MASK(32),
332 },
333};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700334
335static struct resource resources_uart_gsbi5[] = {
336 {
337 .start = GSBI5_UARTDM_IRQ,
338 .end = GSBI5_UARTDM_IRQ,
339 .flags = IORESOURCE_IRQ,
340 },
341 {
342 .start = MSM_UART5DM_PHYS,
343 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
344 .name = "uartdm_resource",
345 .flags = IORESOURCE_MEM,
346 },
347 {
348 .start = MSM_GSBI5_PHYS,
349 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
350 .name = "gsbi_resource",
351 .flags = IORESOURCE_MEM,
352 },
353};
354
355struct platform_device msm8960_device_uart_gsbi5 = {
356 .name = "msm_serial_hsl",
357 .id = 0,
358 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
359 .resource = resources_uart_gsbi5,
360};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700361
362static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
363 .line = 0,
364};
365
366static struct resource resources_uart_gsbi8[] = {
367 {
368 .start = GSBI8_UARTDM_IRQ,
369 .end = GSBI8_UARTDM_IRQ,
370 .flags = IORESOURCE_IRQ,
371 },
372 {
373 .start = MSM_UART8DM_PHYS,
374 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
375 .name = "uartdm_resource",
376 .flags = IORESOURCE_MEM,
377 },
378 {
379 .start = MSM_GSBI8_PHYS,
380 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
381 .name = "gsbi_resource",
382 .flags = IORESOURCE_MEM,
383 },
384};
385
386struct platform_device msm8960_device_uart_gsbi8 = {
387 .name = "msm_serial_hsl",
388 .id = 1,
389 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
390 .resource = resources_uart_gsbi8,
391 .dev.platform_data = &uart_gsbi8_pdata,
392};
393
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700394/* MSM Video core device */
395#ifdef CONFIG_MSM_BUS_SCALING
396static struct msm_bus_vectors vidc_init_vectors[] = {
397 {
398 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
399 .dst = MSM_BUS_SLAVE_EBI_CH0,
400 .ab = 0,
401 .ib = 0,
402 },
403 {
404 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
405 .dst = MSM_BUS_SLAVE_EBI_CH0,
406 .ab = 0,
407 .ib = 0,
408 },
409 {
410 .src = MSM_BUS_MASTER_AMPSS_M0,
411 .dst = MSM_BUS_SLAVE_EBI_CH0,
412 .ab = 0,
413 .ib = 0,
414 },
415 {
416 .src = MSM_BUS_MASTER_AMPSS_M0,
417 .dst = MSM_BUS_SLAVE_EBI_CH0,
418 .ab = 0,
419 .ib = 0,
420 },
421};
422static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
423 {
424 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
425 .dst = MSM_BUS_SLAVE_EBI_CH0,
426 .ab = 54525952,
427 .ib = 436207616,
428 },
429 {
430 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
431 .dst = MSM_BUS_SLAVE_EBI_CH0,
432 .ab = 72351744,
433 .ib = 289406976,
434 },
435 {
436 .src = MSM_BUS_MASTER_AMPSS_M0,
437 .dst = MSM_BUS_SLAVE_EBI_CH0,
438 .ab = 500000,
439 .ib = 1000000,
440 },
441 {
442 .src = MSM_BUS_MASTER_AMPSS_M0,
443 .dst = MSM_BUS_SLAVE_EBI_CH0,
444 .ab = 500000,
445 .ib = 1000000,
446 },
447};
448static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
449 {
450 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
451 .dst = MSM_BUS_SLAVE_EBI_CH0,
452 .ab = 40894464,
453 .ib = 327155712,
454 },
455 {
456 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
457 .dst = MSM_BUS_SLAVE_EBI_CH0,
458 .ab = 48234496,
459 .ib = 192937984,
460 },
461 {
462 .src = MSM_BUS_MASTER_AMPSS_M0,
463 .dst = MSM_BUS_SLAVE_EBI_CH0,
464 .ab = 500000,
465 .ib = 2000000,
466 },
467 {
468 .src = MSM_BUS_MASTER_AMPSS_M0,
469 .dst = MSM_BUS_SLAVE_EBI_CH0,
470 .ab = 500000,
471 .ib = 2000000,
472 },
473};
474static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
475 {
476 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
477 .dst = MSM_BUS_SLAVE_EBI_CH0,
478 .ab = 163577856,
479 .ib = 1308622848,
480 },
481 {
482 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
483 .dst = MSM_BUS_SLAVE_EBI_CH0,
484 .ab = 219152384,
485 .ib = 876609536,
486 },
487 {
488 .src = MSM_BUS_MASTER_AMPSS_M0,
489 .dst = MSM_BUS_SLAVE_EBI_CH0,
490 .ab = 1750000,
491 .ib = 3500000,
492 },
493 {
494 .src = MSM_BUS_MASTER_AMPSS_M0,
495 .dst = MSM_BUS_SLAVE_EBI_CH0,
496 .ab = 1750000,
497 .ib = 3500000,
498 },
499};
500static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
501 {
502 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
503 .dst = MSM_BUS_SLAVE_EBI_CH0,
504 .ab = 121634816,
505 .ib = 973078528,
506 },
507 {
508 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
509 .dst = MSM_BUS_SLAVE_EBI_CH0,
510 .ab = 155189248,
511 .ib = 620756992,
512 },
513 {
514 .src = MSM_BUS_MASTER_AMPSS_M0,
515 .dst = MSM_BUS_SLAVE_EBI_CH0,
516 .ab = 1750000,
517 .ib = 7000000,
518 },
519 {
520 .src = MSM_BUS_MASTER_AMPSS_M0,
521 .dst = MSM_BUS_SLAVE_EBI_CH0,
522 .ab = 1750000,
523 .ib = 7000000,
524 },
525};
526static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
527 {
528 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
529 .dst = MSM_BUS_SLAVE_EBI_CH0,
530 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700531 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700532 },
533 {
534 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
535 .dst = MSM_BUS_SLAVE_EBI_CH0,
536 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700537 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700538 },
539 {
540 .src = MSM_BUS_MASTER_AMPSS_M0,
541 .dst = MSM_BUS_SLAVE_EBI_CH0,
542 .ab = 2500000,
543 .ib = 5000000,
544 },
545 {
546 .src = MSM_BUS_MASTER_AMPSS_M0,
547 .dst = MSM_BUS_SLAVE_EBI_CH0,
548 .ab = 2500000,
549 .ib = 5000000,
550 },
551};
552static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
553 {
554 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
555 .dst = MSM_BUS_SLAVE_EBI_CH0,
556 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700557 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700558 },
559 {
560 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
561 .dst = MSM_BUS_SLAVE_EBI_CH0,
562 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700563 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700564 },
565 {
566 .src = MSM_BUS_MASTER_AMPSS_M0,
567 .dst = MSM_BUS_SLAVE_EBI_CH0,
568 .ab = 2500000,
569 .ib = 700000000,
570 },
571 {
572 .src = MSM_BUS_MASTER_AMPSS_M0,
573 .dst = MSM_BUS_SLAVE_EBI_CH0,
574 .ab = 2500000,
575 .ib = 10000000,
576 },
577};
578
579static struct msm_bus_paths vidc_bus_client_config[] = {
580 {
581 ARRAY_SIZE(vidc_init_vectors),
582 vidc_init_vectors,
583 },
584 {
585 ARRAY_SIZE(vidc_venc_vga_vectors),
586 vidc_venc_vga_vectors,
587 },
588 {
589 ARRAY_SIZE(vidc_vdec_vga_vectors),
590 vidc_vdec_vga_vectors,
591 },
592 {
593 ARRAY_SIZE(vidc_venc_720p_vectors),
594 vidc_venc_720p_vectors,
595 },
596 {
597 ARRAY_SIZE(vidc_vdec_720p_vectors),
598 vidc_vdec_720p_vectors,
599 },
600 {
601 ARRAY_SIZE(vidc_venc_1080p_vectors),
602 vidc_venc_1080p_vectors,
603 },
604 {
605 ARRAY_SIZE(vidc_vdec_1080p_vectors),
606 vidc_vdec_1080p_vectors,
607 },
608};
609
610static struct msm_bus_scale_pdata vidc_bus_client_data = {
611 vidc_bus_client_config,
612 ARRAY_SIZE(vidc_bus_client_config),
613 .name = "vidc",
614};
615#endif
616
Mona Hossain9c430e32011-07-27 11:04:47 -0700617#ifdef CONFIG_HW_RANDOM_MSM
618/* PRNG device */
619#define MSM_PRNG_PHYS 0x1A500000
620static struct resource rng_resources = {
621 .flags = IORESOURCE_MEM,
622 .start = MSM_PRNG_PHYS,
623 .end = MSM_PRNG_PHYS + SZ_512 - 1,
624};
625
626struct platform_device msm_device_rng = {
627 .name = "msm_rng",
628 .id = 0,
629 .num_resources = 1,
630 .resource = &rng_resources,
631};
632#endif
633
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700634#define MSM_VIDC_BASE_PHYS 0x04400000
635#define MSM_VIDC_BASE_SIZE 0x00100000
636
637static struct resource msm_device_vidc_resources[] = {
638 {
639 .start = MSM_VIDC_BASE_PHYS,
640 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
641 .flags = IORESOURCE_MEM,
642 },
643 {
644 .start = VCODEC_IRQ,
645 .end = VCODEC_IRQ,
646 .flags = IORESOURCE_IRQ,
647 },
648};
649
650struct msm_vidc_platform_data vidc_platform_data = {
651#ifdef CONFIG_MSM_BUS_SCALING
652 .vidc_bus_client_pdata = &vidc_bus_client_data,
653#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700654#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800655 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700656 .enable_ion = 1,
657#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800658 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700659 .enable_ion = 0,
660#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800661 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530662 .disable_fullhd = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700663};
664
665struct platform_device msm_device_vidc = {
666 .name = "msm_vidc",
667 .id = 0,
668 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
669 .resource = msm_device_vidc_resources,
670 .dev = {
671 .platform_data = &vidc_platform_data,
672 },
673};
674
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700675#define MSM_SDC1_BASE 0x12400000
676#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
677#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
678#define MSM_SDC2_BASE 0x12140000
679#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
680#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
681#define MSM_SDC2_BASE 0x12140000
682#define MSM_SDC3_BASE 0x12180000
683#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
684#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
685#define MSM_SDC4_BASE 0x121C0000
686#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
687#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
688#define MSM_SDC5_BASE 0x12200000
689#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
690#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
691
692static struct resource resources_sdc1[] = {
693 {
694 .name = "core_mem",
695 .flags = IORESOURCE_MEM,
696 .start = MSM_SDC1_BASE,
697 .end = MSM_SDC1_DML_BASE - 1,
698 },
699 {
700 .name = "core_irq",
701 .flags = IORESOURCE_IRQ,
702 .start = SDC1_IRQ_0,
703 .end = SDC1_IRQ_0
704 },
705#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
706 {
707 .name = "sdcc_dml_addr",
708 .start = MSM_SDC1_DML_BASE,
709 .end = MSM_SDC1_BAM_BASE - 1,
710 .flags = IORESOURCE_MEM,
711 },
712 {
713 .name = "sdcc_bam_addr",
714 .start = MSM_SDC1_BAM_BASE,
715 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
716 .flags = IORESOURCE_MEM,
717 },
718 {
719 .name = "sdcc_bam_irq",
720 .start = SDC1_BAM_IRQ,
721 .end = SDC1_BAM_IRQ,
722 .flags = IORESOURCE_IRQ,
723 },
724#endif
725};
726
727static struct resource resources_sdc2[] = {
728 {
729 .name = "core_mem",
730 .flags = IORESOURCE_MEM,
731 .start = MSM_SDC2_BASE,
732 .end = MSM_SDC2_DML_BASE - 1,
733 },
734 {
735 .name = "core_irq",
736 .flags = IORESOURCE_IRQ,
737 .start = SDC2_IRQ_0,
738 .end = SDC2_IRQ_0
739 },
740#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
741 {
742 .name = "sdcc_dml_addr",
743 .start = MSM_SDC2_DML_BASE,
744 .end = MSM_SDC2_BAM_BASE - 1,
745 .flags = IORESOURCE_MEM,
746 },
747 {
748 .name = "sdcc_bam_addr",
749 .start = MSM_SDC2_BAM_BASE,
750 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
751 .flags = IORESOURCE_MEM,
752 },
753 {
754 .name = "sdcc_bam_irq",
755 .start = SDC2_BAM_IRQ,
756 .end = SDC2_BAM_IRQ,
757 .flags = IORESOURCE_IRQ,
758 },
759#endif
760};
761
762static struct resource resources_sdc3[] = {
763 {
764 .name = "core_mem",
765 .flags = IORESOURCE_MEM,
766 .start = MSM_SDC3_BASE,
767 .end = MSM_SDC3_DML_BASE - 1,
768 },
769 {
770 .name = "core_irq",
771 .flags = IORESOURCE_IRQ,
772 .start = SDC3_IRQ_0,
773 .end = SDC3_IRQ_0
774 },
775#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
776 {
777 .name = "sdcc_dml_addr",
778 .start = MSM_SDC3_DML_BASE,
779 .end = MSM_SDC3_BAM_BASE - 1,
780 .flags = IORESOURCE_MEM,
781 },
782 {
783 .name = "sdcc_bam_addr",
784 .start = MSM_SDC3_BAM_BASE,
785 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
786 .flags = IORESOURCE_MEM,
787 },
788 {
789 .name = "sdcc_bam_irq",
790 .start = SDC3_BAM_IRQ,
791 .end = SDC3_BAM_IRQ,
792 .flags = IORESOURCE_IRQ,
793 },
794#endif
795};
796
797static struct resource resources_sdc4[] = {
798 {
799 .name = "core_mem",
800 .flags = IORESOURCE_MEM,
801 .start = MSM_SDC4_BASE,
802 .end = MSM_SDC4_DML_BASE - 1,
803 },
804 {
805 .name = "core_irq",
806 .flags = IORESOURCE_IRQ,
807 .start = SDC4_IRQ_0,
808 .end = SDC4_IRQ_0
809 },
810#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
811 {
812 .name = "sdcc_dml_addr",
813 .start = MSM_SDC4_DML_BASE,
814 .end = MSM_SDC4_BAM_BASE - 1,
815 .flags = IORESOURCE_MEM,
816 },
817 {
818 .name = "sdcc_bam_addr",
819 .start = MSM_SDC4_BAM_BASE,
820 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
821 .flags = IORESOURCE_MEM,
822 },
823 {
824 .name = "sdcc_bam_irq",
825 .start = SDC4_BAM_IRQ,
826 .end = SDC4_BAM_IRQ,
827 .flags = IORESOURCE_IRQ,
828 },
829#endif
830};
831
832static struct resource resources_sdc5[] = {
833 {
834 .name = "core_mem",
835 .flags = IORESOURCE_MEM,
836 .start = MSM_SDC5_BASE,
837 .end = MSM_SDC5_DML_BASE - 1,
838 },
839 {
840 .name = "core_irq",
841 .flags = IORESOURCE_IRQ,
842 .start = SDC5_IRQ_0,
843 .end = SDC5_IRQ_0
844 },
845#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
846 {
847 .name = "sdcc_dml_addr",
848 .start = MSM_SDC5_DML_BASE,
849 .end = MSM_SDC5_BAM_BASE - 1,
850 .flags = IORESOURCE_MEM,
851 },
852 {
853 .name = "sdcc_bam_addr",
854 .start = MSM_SDC5_BAM_BASE,
855 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
856 .flags = IORESOURCE_MEM,
857 },
858 {
859 .name = "sdcc_bam_irq",
860 .start = SDC5_BAM_IRQ,
861 .end = SDC5_BAM_IRQ,
862 .flags = IORESOURCE_IRQ,
863 },
864#endif
865};
866
867struct platform_device msm_device_sdc1 = {
868 .name = "msm_sdcc",
869 .id = 1,
870 .num_resources = ARRAY_SIZE(resources_sdc1),
871 .resource = resources_sdc1,
872 .dev = {
873 .coherent_dma_mask = 0xffffffff,
874 },
875};
876
877struct platform_device msm_device_sdc2 = {
878 .name = "msm_sdcc",
879 .id = 2,
880 .num_resources = ARRAY_SIZE(resources_sdc2),
881 .resource = resources_sdc2,
882 .dev = {
883 .coherent_dma_mask = 0xffffffff,
884 },
885};
886
887struct platform_device msm_device_sdc3 = {
888 .name = "msm_sdcc",
889 .id = 3,
890 .num_resources = ARRAY_SIZE(resources_sdc3),
891 .resource = resources_sdc3,
892 .dev = {
893 .coherent_dma_mask = 0xffffffff,
894 },
895};
896
897struct platform_device msm_device_sdc4 = {
898 .name = "msm_sdcc",
899 .id = 4,
900 .num_resources = ARRAY_SIZE(resources_sdc4),
901 .resource = resources_sdc4,
902 .dev = {
903 .coherent_dma_mask = 0xffffffff,
904 },
905};
906
907struct platform_device msm_device_sdc5 = {
908 .name = "msm_sdcc",
909 .id = 5,
910 .num_resources = ARRAY_SIZE(resources_sdc5),
911 .resource = resources_sdc5,
912 .dev = {
913 .coherent_dma_mask = 0xffffffff,
914 },
915};
916
Stephen Boydeb819882011-08-29 14:46:30 -0700917#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
918#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
919
920static struct resource msm_8960_q6_lpass_resources[] = {
921 {
922 .start = MSM_LPASS_QDSP6SS_PHYS,
923 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
924 .flags = IORESOURCE_MEM,
925 },
926};
927
928static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
929 .strap_tcm_base = 0x01460000,
930 .strap_ahb_upper = 0x00290000,
931 .strap_ahb_lower = 0x00000280,
932 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
933 .name = "q6",
934 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700935 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700936};
937
938struct platform_device msm_8960_q6_lpass = {
939 .name = "pil_qdsp6v4",
940 .id = 0,
941 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
942 .resource = msm_8960_q6_lpass_resources,
943 .dev.platform_data = &msm_8960_q6_lpass_data,
944};
945
946#define MSM_MSS_ENABLE_PHYS 0x08B00000
947#define MSM_FW_QDSP6SS_PHYS 0x08800000
948#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
949#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
950
951static struct resource msm_8960_q6_mss_fw_resources[] = {
952 {
953 .start = MSM_FW_QDSP6SS_PHYS,
954 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
955 .flags = IORESOURCE_MEM,
956 },
957 {
958 .start = MSM_MSS_ENABLE_PHYS,
959 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
960 .flags = IORESOURCE_MEM,
961 },
962};
963
964static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
965 .strap_tcm_base = 0x00400000,
966 .strap_ahb_upper = 0x00090000,
967 .strap_ahb_lower = 0x00000080,
968 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
969 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
970 .name = "modem_fw",
971 .depends = "q6",
972 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700973 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700974};
975
976struct platform_device msm_8960_q6_mss_fw = {
977 .name = "pil_qdsp6v4",
978 .id = 1,
979 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
980 .resource = msm_8960_q6_mss_fw_resources,
981 .dev.platform_data = &msm_8960_q6_mss_fw_data,
982};
983
984#define MSM_SW_QDSP6SS_PHYS 0x08900000
985#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
986#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
987
988static struct resource msm_8960_q6_mss_sw_resources[] = {
989 {
990 .start = MSM_SW_QDSP6SS_PHYS,
991 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
992 .flags = IORESOURCE_MEM,
993 },
994 {
995 .start = MSM_MSS_ENABLE_PHYS,
996 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
997 .flags = IORESOURCE_MEM,
998 },
999};
1000
1001static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1002 .strap_tcm_base = 0x00420000,
1003 .strap_ahb_upper = 0x00090000,
1004 .strap_ahb_lower = 0x00000080,
1005 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1006 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1007 .name = "modem",
1008 .depends = "modem_fw",
1009 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001010 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001011};
1012
1013struct platform_device msm_8960_q6_mss_sw = {
1014 .name = "pil_qdsp6v4",
1015 .id = 2,
1016 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1017 .resource = msm_8960_q6_mss_sw_resources,
1018 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1019};
1020
Stephen Boyd322a9922011-09-20 01:05:54 -07001021static struct resource msm_8960_riva_resources[] = {
1022 {
1023 .start = 0x03204000,
1024 .end = 0x03204000 + SZ_256 - 1,
1025 .flags = IORESOURCE_MEM,
1026 },
1027};
1028
1029struct platform_device msm_8960_riva = {
1030 .name = "pil_riva",
1031 .id = -1,
1032 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1033 .resource = msm_8960_riva_resources,
1034};
1035
Stephen Boydd89eebe2011-09-28 23:28:11 -07001036struct platform_device msm_pil_tzapps = {
1037 .name = "pil_tzapps",
1038 .id = -1,
1039};
1040
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001041struct platform_device msm_pil_dsps = {
1042 .name = "pil_dsps",
1043 .id = -1,
1044 .dev.platform_data = "dsps",
1045};
1046
Stephen Boyd7b973de2012-03-09 12:26:16 -08001047struct platform_device msm_pil_vidc = {
1048 .name = "pil_vidc",
1049 .id = -1,
1050};
1051
Eric Holmberg023d25c2012-03-01 12:27:55 -07001052static struct resource smd_resource[] = {
1053 {
1054 .name = "a9_m2a_0",
1055 .start = INT_A9_M2A_0,
1056 .flags = IORESOURCE_IRQ,
1057 },
1058 {
1059 .name = "a9_m2a_5",
1060 .start = INT_A9_M2A_5,
1061 .flags = IORESOURCE_IRQ,
1062 },
1063 {
1064 .name = "adsp_a11",
1065 .start = INT_ADSP_A11,
1066 .flags = IORESOURCE_IRQ,
1067 },
1068 {
1069 .name = "adsp_a11_smsm",
1070 .start = INT_ADSP_A11_SMSM,
1071 .flags = IORESOURCE_IRQ,
1072 },
1073 {
1074 .name = "dsps_a11",
1075 .start = INT_DSPS_A11,
1076 .flags = IORESOURCE_IRQ,
1077 },
1078 {
1079 .name = "dsps_a11_smsm",
1080 .start = INT_DSPS_A11_SMSM,
1081 .flags = IORESOURCE_IRQ,
1082 },
1083 {
1084 .name = "wcnss_a11",
1085 .start = INT_WCNSS_A11,
1086 .flags = IORESOURCE_IRQ,
1087 },
1088 {
1089 .name = "wcnss_a11_smsm",
1090 .start = INT_WCNSS_A11_SMSM,
1091 .flags = IORESOURCE_IRQ,
1092 },
1093};
1094
1095static struct smd_subsystem_config smd_config_list[] = {
1096 {
1097 .irq_config_id = SMD_MODEM,
1098 .subsys_name = "modem",
1099 .edge = SMD_APPS_MODEM,
1100
1101 .smd_int.irq_name = "a9_m2a_0",
1102 .smd_int.flags = IRQF_TRIGGER_RISING,
1103 .smd_int.irq_id = -1,
1104 .smd_int.device_name = "smd_dev",
1105 .smd_int.dev_id = 0,
1106 .smd_int.out_bit_pos = 1 << 3,
1107 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1108 .smd_int.out_offset = 0x8,
1109
1110 .smsm_int.irq_name = "a9_m2a_5",
1111 .smsm_int.flags = IRQF_TRIGGER_RISING,
1112 .smsm_int.irq_id = -1,
1113 .smsm_int.device_name = "smd_smsm",
1114 .smsm_int.dev_id = 0,
1115 .smsm_int.out_bit_pos = 1 << 4,
1116 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1117 .smsm_int.out_offset = 0x8,
1118 },
1119 {
1120 .irq_config_id = SMD_Q6,
1121 .subsys_name = "q6",
1122 .edge = SMD_APPS_QDSP,
1123
1124 .smd_int.irq_name = "adsp_a11",
1125 .smd_int.flags = IRQF_TRIGGER_RISING,
1126 .smd_int.irq_id = -1,
1127 .smd_int.device_name = "smd_dev",
1128 .smd_int.dev_id = 0,
1129 .smd_int.out_bit_pos = 1 << 15,
1130 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1131 .smd_int.out_offset = 0x8,
1132
1133 .smsm_int.irq_name = "adsp_a11_smsm",
1134 .smsm_int.flags = IRQF_TRIGGER_RISING,
1135 .smsm_int.irq_id = -1,
1136 .smsm_int.device_name = "smd_smsm",
1137 .smsm_int.dev_id = 0,
1138 .smsm_int.out_bit_pos = 1 << 14,
1139 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1140 .smsm_int.out_offset = 0x8,
1141 },
1142 {
1143 .irq_config_id = SMD_DSPS,
1144 .subsys_name = "dsps",
1145 .edge = SMD_APPS_DSPS,
1146
1147 .smd_int.irq_name = "dsps_a11",
1148 .smd_int.flags = IRQF_TRIGGER_RISING,
1149 .smd_int.irq_id = -1,
1150 .smd_int.device_name = "smd_dev",
1151 .smd_int.dev_id = 0,
1152 .smd_int.out_bit_pos = 1,
1153 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1154 .smd_int.out_offset = 0x4080,
1155
1156 .smsm_int.irq_name = "dsps_a11_smsm",
1157 .smsm_int.flags = IRQF_TRIGGER_RISING,
1158 .smsm_int.irq_id = -1,
1159 .smsm_int.device_name = "smd_smsm",
1160 .smsm_int.dev_id = 0,
1161 .smsm_int.out_bit_pos = 1,
1162 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1163 .smsm_int.out_offset = 0x4094,
1164 },
1165 {
1166 .irq_config_id = SMD_WCNSS,
1167 .subsys_name = "wcnss",
1168 .edge = SMD_APPS_WCNSS,
1169
1170 .smd_int.irq_name = "wcnss_a11",
1171 .smd_int.flags = IRQF_TRIGGER_RISING,
1172 .smd_int.irq_id = -1,
1173 .smd_int.device_name = "smd_dev",
1174 .smd_int.dev_id = 0,
1175 .smd_int.out_bit_pos = 1 << 25,
1176 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1177 .smd_int.out_offset = 0x8,
1178
1179 .smsm_int.irq_name = "wcnss_a11_smsm",
1180 .smsm_int.flags = IRQF_TRIGGER_RISING,
1181 .smsm_int.irq_id = -1,
1182 .smsm_int.device_name = "smd_smsm",
1183 .smsm_int.dev_id = 0,
1184 .smsm_int.out_bit_pos = 1 << 23,
1185 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1186 .smsm_int.out_offset = 0x8,
1187 },
1188};
1189
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001190static struct smd_subsystem_restart_config smd_ssr_config = {
1191 .disable_smsm_reset_handshake = 1,
1192};
1193
Eric Holmberg023d25c2012-03-01 12:27:55 -07001194static struct smd_platform smd_platform_data = {
1195 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1196 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001197 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001198};
1199
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001200struct platform_device msm_device_smd = {
1201 .name = "msm_smd",
1202 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001203 .resource = smd_resource,
1204 .num_resources = ARRAY_SIZE(smd_resource),
1205 .dev = {
1206 .platform_data = &smd_platform_data,
1207 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001208};
1209
1210struct platform_device msm_device_bam_dmux = {
1211 .name = "BAM_RMNT",
1212 .id = -1,
1213};
1214
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001215static struct msm_watchdog_pdata msm_watchdog_pdata = {
1216 .pet_time = 10000,
1217 .bark_time = 11000,
1218 .has_secure = true,
1219};
1220
1221struct platform_device msm8960_device_watchdog = {
1222 .name = "msm_watchdog",
1223 .id = -1,
1224 .dev = {
1225 .platform_data = &msm_watchdog_pdata,
1226 },
1227};
1228
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001229static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001230 {
1231 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001232 .flags = IORESOURCE_IRQ,
1233 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001234 {
1235 .start = 0x18320000,
1236 .end = 0x18320000 + SZ_1M - 1,
1237 .flags = IORESOURCE_MEM,
1238 },
1239};
1240
1241static struct msm_dmov_pdata msm_dmov_pdata = {
1242 .sd = 1,
1243 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001244};
1245
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001246struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001247 .name = "msm_dmov",
1248 .id = -1,
1249 .resource = msm_dmov_resource,
1250 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001251 .dev = {
1252 .platform_data = &msm_dmov_pdata,
1253 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001254};
1255
1256static struct platform_device *msm_sdcc_devices[] __initdata = {
1257 &msm_device_sdc1,
1258 &msm_device_sdc2,
1259 &msm_device_sdc3,
1260 &msm_device_sdc4,
1261 &msm_device_sdc5,
1262};
1263
1264int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1265{
1266 struct platform_device *pdev;
1267
1268 if (controller < 1 || controller > 5)
1269 return -EINVAL;
1270
1271 pdev = msm_sdcc_devices[controller-1];
1272 pdev->dev.platform_data = plat;
1273 return platform_device_register(pdev);
1274}
1275
1276static struct resource resources_qup_i2c_gsbi4[] = {
1277 {
1278 .name = "gsbi_qup_i2c_addr",
1279 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001280 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001281 .flags = IORESOURCE_MEM,
1282 },
1283 {
1284 .name = "qup_phys_addr",
1285 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001286 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001287 .flags = IORESOURCE_MEM,
1288 },
1289 {
1290 .name = "qup_err_intr",
1291 .start = GSBI4_QUP_IRQ,
1292 .end = GSBI4_QUP_IRQ,
1293 .flags = IORESOURCE_IRQ,
1294 },
1295};
1296
1297struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1298 .name = "qup_i2c",
1299 .id = 4,
1300 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1301 .resource = resources_qup_i2c_gsbi4,
1302};
1303
1304static struct resource resources_qup_i2c_gsbi3[] = {
1305 {
1306 .name = "gsbi_qup_i2c_addr",
1307 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001308 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001309 .flags = IORESOURCE_MEM,
1310 },
1311 {
1312 .name = "qup_phys_addr",
1313 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001314 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001315 .flags = IORESOURCE_MEM,
1316 },
1317 {
1318 .name = "qup_err_intr",
1319 .start = GSBI3_QUP_IRQ,
1320 .end = GSBI3_QUP_IRQ,
1321 .flags = IORESOURCE_IRQ,
1322 },
1323};
1324
1325struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1326 .name = "qup_i2c",
1327 .id = 3,
1328 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1329 .resource = resources_qup_i2c_gsbi3,
1330};
1331
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001332static struct resource resources_qup_i2c_gsbi9[] = {
1333 {
1334 .name = "gsbi_qup_i2c_addr",
1335 .start = MSM_GSBI9_PHYS,
1336 .end = MSM_GSBI9_PHYS + 4 - 1,
1337 .flags = IORESOURCE_MEM,
1338 },
1339 {
1340 .name = "qup_phys_addr",
1341 .start = MSM_GSBI9_QUP_PHYS,
1342 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1343 .flags = IORESOURCE_MEM,
1344 },
1345 {
1346 .name = "qup_err_intr",
1347 .start = GSBI9_QUP_IRQ,
1348 .end = GSBI9_QUP_IRQ,
1349 .flags = IORESOURCE_IRQ,
1350 },
1351};
1352
1353struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1354 .name = "qup_i2c",
1355 .id = 0,
1356 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1357 .resource = resources_qup_i2c_gsbi9,
1358};
1359
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001360static struct resource resources_qup_i2c_gsbi10[] = {
1361 {
1362 .name = "gsbi_qup_i2c_addr",
1363 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001364 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001365 .flags = IORESOURCE_MEM,
1366 },
1367 {
1368 .name = "qup_phys_addr",
1369 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001370 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001371 .flags = IORESOURCE_MEM,
1372 },
1373 {
1374 .name = "qup_err_intr",
1375 .start = GSBI10_QUP_IRQ,
1376 .end = GSBI10_QUP_IRQ,
1377 .flags = IORESOURCE_IRQ,
1378 },
1379};
1380
1381struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1382 .name = "qup_i2c",
1383 .id = 10,
1384 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1385 .resource = resources_qup_i2c_gsbi10,
1386};
1387
1388static struct resource resources_qup_i2c_gsbi12[] = {
1389 {
1390 .name = "gsbi_qup_i2c_addr",
1391 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001392 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001393 .flags = IORESOURCE_MEM,
1394 },
1395 {
1396 .name = "qup_phys_addr",
1397 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001398 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001399 .flags = IORESOURCE_MEM,
1400 },
1401 {
1402 .name = "qup_err_intr",
1403 .start = GSBI12_QUP_IRQ,
1404 .end = GSBI12_QUP_IRQ,
1405 .flags = IORESOURCE_IRQ,
1406 },
1407};
1408
1409struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1410 .name = "qup_i2c",
1411 .id = 12,
1412 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1413 .resource = resources_qup_i2c_gsbi12,
1414};
1415
1416#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001417static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001418 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001419 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301420 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001421 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301422 .flags = IORESOURCE_MEM,
1423 },
1424 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001425 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301426 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001427 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301428 .flags = IORESOURCE_MEM,
1429 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001430};
1431
Kevin Chanbb8ef862012-02-14 13:03:04 -08001432struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1433 .name = "msm_cam_i2c_mux",
1434 .id = 0,
1435 .resource = msm_cam_gsbi4_i2c_mux_resources,
1436 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1437};
Kevin Chanf6216f22011-10-25 18:40:11 -07001438
1439static struct resource msm_csiphy0_resources[] = {
1440 {
1441 .name = "csiphy",
1442 .start = 0x04800C00,
1443 .end = 0x04800C00 + SZ_1K - 1,
1444 .flags = IORESOURCE_MEM,
1445 },
1446 {
1447 .name = "csiphy",
1448 .start = CSIPHY_4LN_IRQ,
1449 .end = CSIPHY_4LN_IRQ,
1450 .flags = IORESOURCE_IRQ,
1451 },
1452};
1453
1454static struct resource msm_csiphy1_resources[] = {
1455 {
1456 .name = "csiphy",
1457 .start = 0x04801000,
1458 .end = 0x04801000 + SZ_1K - 1,
1459 .flags = IORESOURCE_MEM,
1460 },
1461 {
1462 .name = "csiphy",
1463 .start = MSM8960_CSIPHY_2LN_IRQ,
1464 .end = MSM8960_CSIPHY_2LN_IRQ,
1465 .flags = IORESOURCE_IRQ,
1466 },
1467};
1468
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001469static struct resource msm_csiphy2_resources[] = {
1470 {
1471 .name = "csiphy",
1472 .start = 0x04801400,
1473 .end = 0x04801400 + SZ_1K - 1,
1474 .flags = IORESOURCE_MEM,
1475 },
1476 {
1477 .name = "csiphy",
1478 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1479 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1480 .flags = IORESOURCE_IRQ,
1481 },
1482};
1483
Kevin Chanf6216f22011-10-25 18:40:11 -07001484struct platform_device msm8960_device_csiphy0 = {
1485 .name = "msm_csiphy",
1486 .id = 0,
1487 .resource = msm_csiphy0_resources,
1488 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1489};
1490
1491struct platform_device msm8960_device_csiphy1 = {
1492 .name = "msm_csiphy",
1493 .id = 1,
1494 .resource = msm_csiphy1_resources,
1495 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1496};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001497
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001498struct platform_device msm8960_device_csiphy2 = {
1499 .name = "msm_csiphy",
1500 .id = 2,
1501 .resource = msm_csiphy2_resources,
1502 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1503};
1504
Kevin Chanc8b52e82011-10-25 23:20:21 -07001505static struct resource msm_csid0_resources[] = {
1506 {
1507 .name = "csid",
1508 .start = 0x04800000,
1509 .end = 0x04800000 + SZ_1K - 1,
1510 .flags = IORESOURCE_MEM,
1511 },
1512 {
1513 .name = "csid",
1514 .start = CSI_0_IRQ,
1515 .end = CSI_0_IRQ,
1516 .flags = IORESOURCE_IRQ,
1517 },
1518};
1519
1520static struct resource msm_csid1_resources[] = {
1521 {
1522 .name = "csid",
1523 .start = 0x04800400,
1524 .end = 0x04800400 + SZ_1K - 1,
1525 .flags = IORESOURCE_MEM,
1526 },
1527 {
1528 .name = "csid",
1529 .start = CSI_1_IRQ,
1530 .end = CSI_1_IRQ,
1531 .flags = IORESOURCE_IRQ,
1532 },
1533};
1534
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001535static struct resource msm_csid2_resources[] = {
1536 {
1537 .name = "csid",
1538 .start = 0x04801800,
1539 .end = 0x04801800 + SZ_1K - 1,
1540 .flags = IORESOURCE_MEM,
1541 },
1542 {
1543 .name = "csid",
1544 .start = CSI_2_IRQ,
1545 .end = CSI_2_IRQ,
1546 .flags = IORESOURCE_IRQ,
1547 },
1548};
1549
Kevin Chanc8b52e82011-10-25 23:20:21 -07001550struct platform_device msm8960_device_csid0 = {
1551 .name = "msm_csid",
1552 .id = 0,
1553 .resource = msm_csid0_resources,
1554 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1555};
1556
1557struct platform_device msm8960_device_csid1 = {
1558 .name = "msm_csid",
1559 .id = 1,
1560 .resource = msm_csid1_resources,
1561 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1562};
Kevin Chane12c6672011-10-26 11:55:26 -07001563
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001564struct platform_device msm8960_device_csid2 = {
1565 .name = "msm_csid",
1566 .id = 2,
1567 .resource = msm_csid2_resources,
1568 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1569};
1570
Kevin Chane12c6672011-10-26 11:55:26 -07001571struct resource msm_ispif_resources[] = {
1572 {
1573 .name = "ispif",
1574 .start = 0x04800800,
1575 .end = 0x04800800 + SZ_1K - 1,
1576 .flags = IORESOURCE_MEM,
1577 },
1578 {
1579 .name = "ispif",
1580 .start = ISPIF_IRQ,
1581 .end = ISPIF_IRQ,
1582 .flags = IORESOURCE_IRQ,
1583 },
1584};
1585
1586struct platform_device msm8960_device_ispif = {
1587 .name = "msm_ispif",
1588 .id = 0,
1589 .resource = msm_ispif_resources,
1590 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1591};
Kevin Chan5827c552011-10-28 18:36:32 -07001592
1593static struct resource msm_vfe_resources[] = {
1594 {
1595 .name = "vfe32",
1596 .start = 0x04500000,
1597 .end = 0x04500000 + SZ_1M - 1,
1598 .flags = IORESOURCE_MEM,
1599 },
1600 {
1601 .name = "vfe32",
1602 .start = VFE_IRQ,
1603 .end = VFE_IRQ,
1604 .flags = IORESOURCE_IRQ,
1605 },
1606};
1607
1608struct platform_device msm8960_device_vfe = {
1609 .name = "msm_vfe",
1610 .id = 0,
1611 .resource = msm_vfe_resources,
1612 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1613};
Kevin Chana0853122011-11-07 19:48:44 -08001614
1615static struct resource msm_vpe_resources[] = {
1616 {
1617 .name = "vpe",
1618 .start = 0x05300000,
1619 .end = 0x05300000 + SZ_1M - 1,
1620 .flags = IORESOURCE_MEM,
1621 },
1622 {
1623 .name = "vpe",
1624 .start = VPE_IRQ,
1625 .end = VPE_IRQ,
1626 .flags = IORESOURCE_IRQ,
1627 },
1628};
1629
1630struct platform_device msm8960_device_vpe = {
1631 .name = "msm_vpe",
1632 .id = 0,
1633 .resource = msm_vpe_resources,
1634 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1635};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001636#endif
1637
Joel Nidera1261942011-09-12 16:30:09 +03001638#define MSM_TSIF0_PHYS (0x18200000)
1639#define MSM_TSIF1_PHYS (0x18201000)
1640#define MSM_TSIF_SIZE (0x200)
1641
1642#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1643 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1644#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1645 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1646#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1647 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1648#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1649 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1650#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1651 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1652#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1653 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1654#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1655 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1656#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1657 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1658
1659static const struct msm_gpio tsif0_gpios[] = {
1660 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1661 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1662 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1663 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1664};
1665
1666static const struct msm_gpio tsif1_gpios[] = {
1667 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1668 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1669 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1670 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1671};
1672
1673struct msm_tsif_platform_data tsif1_platform_data = {
1674 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1675 .gpios = tsif1_gpios,
1676 .tsif_pclk = "tsif_pclk",
1677 .tsif_ref_clk = "tsif_ref_clk",
1678};
1679
1680struct resource tsif1_resources[] = {
1681 [0] = {
1682 .flags = IORESOURCE_IRQ,
1683 .start = TSIF2_IRQ,
1684 .end = TSIF2_IRQ,
1685 },
1686 [1] = {
1687 .flags = IORESOURCE_MEM,
1688 .start = MSM_TSIF1_PHYS,
1689 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1690 },
1691 [2] = {
1692 .flags = IORESOURCE_DMA,
1693 .start = DMOV_TSIF_CHAN,
1694 .end = DMOV_TSIF_CRCI,
1695 },
1696};
1697
1698struct msm_tsif_platform_data tsif0_platform_data = {
1699 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1700 .gpios = tsif0_gpios,
1701 .tsif_pclk = "tsif_pclk",
1702 .tsif_ref_clk = "tsif_ref_clk",
1703};
1704struct resource tsif0_resources[] = {
1705 [0] = {
1706 .flags = IORESOURCE_IRQ,
1707 .start = TSIF1_IRQ,
1708 .end = TSIF1_IRQ,
1709 },
1710 [1] = {
1711 .flags = IORESOURCE_MEM,
1712 .start = MSM_TSIF0_PHYS,
1713 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1714 },
1715 [2] = {
1716 .flags = IORESOURCE_DMA,
1717 .start = DMOV_TSIF_CHAN,
1718 .end = DMOV_TSIF_CRCI,
1719 },
1720};
1721
1722struct platform_device msm_device_tsif[2] = {
1723 {
1724 .name = "msm_tsif",
1725 .id = 0,
1726 .num_resources = ARRAY_SIZE(tsif0_resources),
1727 .resource = tsif0_resources,
1728 .dev = {
1729 .platform_data = &tsif0_platform_data
1730 },
1731 },
1732 {
1733 .name = "msm_tsif",
1734 .id = 1,
1735 .num_resources = ARRAY_SIZE(tsif1_resources),
1736 .resource = tsif1_resources,
1737 .dev = {
1738 .platform_data = &tsif1_platform_data
1739 },
1740 }
1741};
1742
Jay Chokshi33c044a2011-12-07 13:05:40 -08001743static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001744 {
1745 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1746 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1747 .flags = IORESOURCE_MEM,
1748 },
1749};
1750
Jay Chokshi33c044a2011-12-07 13:05:40 -08001751struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001752 .name = "msm_ssbi",
1753 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001754 .resource = resources_ssbi_pmic,
1755 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001756};
1757
1758static struct resource resources_qup_spi_gsbi1[] = {
1759 {
1760 .name = "spi_base",
1761 .start = MSM_GSBI1_QUP_PHYS,
1762 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1763 .flags = IORESOURCE_MEM,
1764 },
1765 {
1766 .name = "gsbi_base",
1767 .start = MSM_GSBI1_PHYS,
1768 .end = MSM_GSBI1_PHYS + 4 - 1,
1769 .flags = IORESOURCE_MEM,
1770 },
1771 {
1772 .name = "spi_irq_in",
1773 .start = MSM8960_GSBI1_QUP_IRQ,
1774 .end = MSM8960_GSBI1_QUP_IRQ,
1775 .flags = IORESOURCE_IRQ,
1776 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001777 {
1778 .name = "spi_clk",
1779 .start = 9,
1780 .end = 9,
1781 .flags = IORESOURCE_IO,
1782 },
1783 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001784 .name = "spi_miso",
1785 .start = 7,
1786 .end = 7,
1787 .flags = IORESOURCE_IO,
1788 },
1789 {
1790 .name = "spi_mosi",
1791 .start = 6,
1792 .end = 6,
1793 .flags = IORESOURCE_IO,
1794 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001795 {
1796 .name = "spi_cs",
1797 .start = 8,
1798 .end = 8,
1799 .flags = IORESOURCE_IO,
1800 },
1801 {
1802 .name = "spi_cs1",
1803 .start = 14,
1804 .end = 14,
1805 .flags = IORESOURCE_IO,
1806 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001807};
1808
1809struct platform_device msm8960_device_qup_spi_gsbi1 = {
1810 .name = "spi_qsd",
1811 .id = 0,
1812 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1813 .resource = resources_qup_spi_gsbi1,
1814};
1815
1816struct platform_device msm_pcm = {
1817 .name = "msm-pcm-dsp",
1818 .id = -1,
1819};
1820
Kiran Kandi5e809b02012-01-31 00:24:33 -08001821struct platform_device msm_multi_ch_pcm = {
1822 .name = "msm-multi-ch-pcm-dsp",
1823 .id = -1,
1824};
1825
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001826struct platform_device msm_pcm_routing = {
1827 .name = "msm-pcm-routing",
1828 .id = -1,
1829};
1830
1831struct platform_device msm_cpudai0 = {
1832 .name = "msm-dai-q6",
1833 .id = 0x4000,
1834};
1835
1836struct platform_device msm_cpudai1 = {
1837 .name = "msm-dai-q6",
1838 .id = 0x4001,
1839};
1840
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001841struct platform_device msm8960_cpudai_slimbus_2_tx = {
1842 .name = "msm-dai-q6",
1843 .id = 0x4005,
1844};
1845
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001846struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001847 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001848 .id = 8,
1849};
1850
1851struct platform_device msm_cpudai_bt_rx = {
1852 .name = "msm-dai-q6",
1853 .id = 0x3000,
1854};
1855
1856struct platform_device msm_cpudai_bt_tx = {
1857 .name = "msm-dai-q6",
1858 .id = 0x3001,
1859};
1860
1861struct platform_device msm_cpudai_fm_rx = {
1862 .name = "msm-dai-q6",
1863 .id = 0x3004,
1864};
1865
1866struct platform_device msm_cpudai_fm_tx = {
1867 .name = "msm-dai-q6",
1868 .id = 0x3005,
1869};
1870
Helen Zeng0705a5f2011-10-14 15:29:52 -07001871struct platform_device msm_cpudai_incall_music_rx = {
1872 .name = "msm-dai-q6",
1873 .id = 0x8005,
1874};
1875
Helen Zenge3d716a2011-10-14 16:32:16 -07001876struct platform_device msm_cpudai_incall_record_rx = {
1877 .name = "msm-dai-q6",
1878 .id = 0x8004,
1879};
1880
1881struct platform_device msm_cpudai_incall_record_tx = {
1882 .name = "msm-dai-q6",
1883 .id = 0x8003,
1884};
1885
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001886/*
1887 * Machine specific data for AUX PCM Interface
1888 * which the driver will be unware of.
1889 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001890struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001891 .clk = "pcm_clk",
1892 .mode = AFE_PCM_CFG_MODE_PCM,
1893 .sync = AFE_PCM_CFG_SYNC_INT,
1894 .frame = AFE_PCM_CFG_FRM_256BPF,
1895 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1896 .slot = 0,
1897 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1898 .pcm_clk_rate = 2048000,
1899};
1900
1901struct platform_device msm_cpudai_auxpcm_rx = {
1902 .name = "msm-dai-q6",
1903 .id = 2,
1904 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001905 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001906 },
1907};
1908
1909struct platform_device msm_cpudai_auxpcm_tx = {
1910 .name = "msm-dai-q6",
1911 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001912 .dev = {
1913 .platform_data = &auxpcm_pdata,
1914 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001915};
1916
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001917struct platform_device msm_cpu_fe = {
1918 .name = "msm-dai-fe",
1919 .id = -1,
1920};
1921
1922struct platform_device msm_stub_codec = {
1923 .name = "msm-stub-codec",
1924 .id = 1,
1925};
1926
1927struct platform_device msm_voice = {
1928 .name = "msm-pcm-voice",
1929 .id = -1,
1930};
1931
1932struct platform_device msm_voip = {
1933 .name = "msm-voip-dsp",
1934 .id = -1,
1935};
1936
1937struct platform_device msm_lpa_pcm = {
1938 .name = "msm-pcm-lpa",
1939 .id = -1,
1940};
1941
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05301942struct platform_device msm_compr_dsp = {
1943 .name = "msm-compr-dsp",
1944 .id = -1,
1945};
1946
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001947struct platform_device msm_pcm_hostless = {
1948 .name = "msm-pcm-hostless",
1949 .id = -1,
1950};
1951
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301952struct platform_device msm_cpudai_afe_01_rx = {
1953 .name = "msm-dai-q6",
1954 .id = 0xE0,
1955};
1956
1957struct platform_device msm_cpudai_afe_01_tx = {
1958 .name = "msm-dai-q6",
1959 .id = 0xF0,
1960};
1961
1962struct platform_device msm_cpudai_afe_02_rx = {
1963 .name = "msm-dai-q6",
1964 .id = 0xF1,
1965};
1966
1967struct platform_device msm_cpudai_afe_02_tx = {
1968 .name = "msm-dai-q6",
1969 .id = 0xE1,
1970};
1971
1972struct platform_device msm_pcm_afe = {
1973 .name = "msm-pcm-afe",
1974 .id = -1,
1975};
1976
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001977struct platform_device *msm_footswitch_devices[] = {
Ravishangar Kalyanamb31a0e42012-01-19 16:02:34 -08001978 FS_8X60(FS_MDP, "fs_mdp"),
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001979 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001980 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1981 FS_8X60(FS_VFE, "fs_vfe"),
1982 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001983 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1984 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1985 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001986 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001987};
1988unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1989
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07001990
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001991#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07001992static struct msm_bus_vectors rotator_init_vectors[] = {
1993 {
1994 .src = MSM_BUS_MASTER_ROTATOR,
1995 .dst = MSM_BUS_SLAVE_EBI_CH0,
1996 .ab = 0,
1997 .ib = 0,
1998 },
1999};
2000
2001static struct msm_bus_vectors rotator_ui_vectors[] = {
2002 {
2003 .src = MSM_BUS_MASTER_ROTATOR,
2004 .dst = MSM_BUS_SLAVE_EBI_CH0,
2005 .ab = (1024 * 600 * 4 * 2 * 60),
2006 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2007 },
2008};
2009
2010static struct msm_bus_vectors rotator_vga_vectors[] = {
2011 {
2012 .src = MSM_BUS_MASTER_ROTATOR,
2013 .dst = MSM_BUS_SLAVE_EBI_CH0,
2014 .ab = (640 * 480 * 2 * 2 * 30),
2015 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2016 },
2017};
2018static struct msm_bus_vectors rotator_720p_vectors[] = {
2019 {
2020 .src = MSM_BUS_MASTER_ROTATOR,
2021 .dst = MSM_BUS_SLAVE_EBI_CH0,
2022 .ab = (1280 * 736 * 2 * 2 * 30),
2023 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2024 },
2025};
2026
2027static struct msm_bus_vectors rotator_1080p_vectors[] = {
2028 {
2029 .src = MSM_BUS_MASTER_ROTATOR,
2030 .dst = MSM_BUS_SLAVE_EBI_CH0,
2031 .ab = (1920 * 1088 * 2 * 2 * 30),
2032 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2033 },
2034};
2035
2036static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2037 {
2038 ARRAY_SIZE(rotator_init_vectors),
2039 rotator_init_vectors,
2040 },
2041 {
2042 ARRAY_SIZE(rotator_ui_vectors),
2043 rotator_ui_vectors,
2044 },
2045 {
2046 ARRAY_SIZE(rotator_vga_vectors),
2047 rotator_vga_vectors,
2048 },
2049 {
2050 ARRAY_SIZE(rotator_720p_vectors),
2051 rotator_720p_vectors,
2052 },
2053 {
2054 ARRAY_SIZE(rotator_1080p_vectors),
2055 rotator_1080p_vectors,
2056 },
2057};
2058
2059struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2060 rotator_bus_scale_usecases,
2061 ARRAY_SIZE(rotator_bus_scale_usecases),
2062 .name = "rotator",
2063};
2064
2065void __init msm_rotator_update_bus_vectors(unsigned int xres,
2066 unsigned int yres)
2067{
2068 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2069 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2070}
2071
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002072#define ROTATOR_HW_BASE 0x04E00000
2073static struct resource resources_msm_rotator[] = {
2074 {
2075 .start = ROTATOR_HW_BASE,
2076 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2077 .flags = IORESOURCE_MEM,
2078 },
2079 {
2080 .start = ROT_IRQ,
2081 .end = ROT_IRQ,
2082 .flags = IORESOURCE_IRQ,
2083 },
2084};
2085
2086static struct msm_rot_clocks rotator_clocks[] = {
2087 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002088 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002089 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002090 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002091 },
2092 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002093 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002094 .clk_type = ROTATOR_PCLK,
2095 .clk_rate = 0,
2096 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002097};
2098
2099static struct msm_rotator_platform_data rotator_pdata = {
2100 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2101 .hardware_version_number = 0x01020309,
2102 .rotator_clks = rotator_clocks,
2103 .regulator_name = "fs_rot",
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002104#ifdef CONFIG_MSM_BUS_SCALING
2105 .bus_scale_table = &rotator_bus_scale_pdata,
2106#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002107};
2108
2109struct platform_device msm_rotator_device = {
2110 .name = "msm_rotator",
2111 .id = 0,
2112 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2113 .resource = resources_msm_rotator,
2114 .dev = {
2115 .platform_data = &rotator_pdata,
2116 },
2117};
2118#endif
2119
2120#define MIPI_DSI_HW_BASE 0x04700000
2121#define MDP_HW_BASE 0x05100000
2122
2123static struct resource msm_mipi_dsi1_resources[] = {
2124 {
2125 .name = "mipi_dsi",
2126 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002127 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002128 .flags = IORESOURCE_MEM,
2129 },
2130 {
2131 .start = DSI1_IRQ,
2132 .end = DSI1_IRQ,
2133 .flags = IORESOURCE_IRQ,
2134 },
2135};
2136
2137struct platform_device msm_mipi_dsi1_device = {
2138 .name = "mipi_dsi",
2139 .id = 1,
2140 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2141 .resource = msm_mipi_dsi1_resources,
2142};
2143
2144static struct resource msm_mdp_resources[] = {
2145 {
2146 .name = "mdp",
2147 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002148 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002149 .flags = IORESOURCE_MEM,
2150 },
2151 {
2152 .start = MDP_IRQ,
2153 .end = MDP_IRQ,
2154 .flags = IORESOURCE_IRQ,
2155 },
2156};
2157
2158static struct platform_device msm_mdp_device = {
2159 .name = "mdp",
2160 .id = 0,
2161 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2162 .resource = msm_mdp_resources,
2163};
2164
2165static void __init msm_register_device(struct platform_device *pdev, void *data)
2166{
2167 int ret;
2168
2169 pdev->dev.platform_data = data;
2170 ret = platform_device_register(pdev);
2171 if (ret)
2172 dev_err(&pdev->dev,
2173 "%s: platform_device_register() failed = %d\n",
2174 __func__, ret);
2175}
2176
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002177#ifdef CONFIG_MSM_BUS_SCALING
2178static struct platform_device msm_dtv_device = {
2179 .name = "dtv",
2180 .id = 0,
2181};
2182#endif
2183
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002184struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002185 .name = "lvds",
2186 .id = 0,
2187};
2188
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002189void __init msm_fb_register_device(char *name, void *data)
2190{
2191 if (!strncmp(name, "mdp", 3))
2192 msm_register_device(&msm_mdp_device, data);
2193 else if (!strncmp(name, "mipi_dsi", 8))
2194 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002195 else if (!strncmp(name, "lvds", 4))
2196 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002197#ifdef CONFIG_MSM_BUS_SCALING
2198 else if (!strncmp(name, "dtv", 3))
2199 msm_register_device(&msm_dtv_device, data);
2200#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002201 else
2202 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2203}
2204
2205static struct resource resources_sps[] = {
2206 {
2207 .name = "pipe_mem",
2208 .start = 0x12800000,
2209 .end = 0x12800000 + 0x4000 - 1,
2210 .flags = IORESOURCE_MEM,
2211 },
2212 {
2213 .name = "bamdma_dma",
2214 .start = 0x12240000,
2215 .end = 0x12240000 + 0x1000 - 1,
2216 .flags = IORESOURCE_MEM,
2217 },
2218 {
2219 .name = "bamdma_bam",
2220 .start = 0x12244000,
2221 .end = 0x12244000 + 0x4000 - 1,
2222 .flags = IORESOURCE_MEM,
2223 },
2224 {
2225 .name = "bamdma_irq",
2226 .start = SPS_BAM_DMA_IRQ,
2227 .end = SPS_BAM_DMA_IRQ,
2228 .flags = IORESOURCE_IRQ,
2229 },
2230};
2231
2232struct msm_sps_platform_data msm_sps_pdata = {
2233 .bamdma_restricted_pipes = 0x06,
2234};
2235
2236struct platform_device msm_device_sps = {
2237 .name = "msm_sps",
2238 .id = -1,
2239 .num_resources = ARRAY_SIZE(resources_sps),
2240 .resource = resources_sps,
2241 .dev.platform_data = &msm_sps_pdata,
2242};
2243
2244#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002245static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002246 [1] = MSM_GPIO_TO_INT(46),
2247 [2] = MSM_GPIO_TO_INT(150),
2248 [4] = MSM_GPIO_TO_INT(103),
2249 [5] = MSM_GPIO_TO_INT(104),
2250 [6] = MSM_GPIO_TO_INT(105),
2251 [7] = MSM_GPIO_TO_INT(106),
2252 [8] = MSM_GPIO_TO_INT(107),
2253 [9] = MSM_GPIO_TO_INT(7),
2254 [10] = MSM_GPIO_TO_INT(11),
2255 [11] = MSM_GPIO_TO_INT(15),
2256 [12] = MSM_GPIO_TO_INT(19),
2257 [13] = MSM_GPIO_TO_INT(23),
2258 [14] = MSM_GPIO_TO_INT(27),
2259 [15] = MSM_GPIO_TO_INT(31),
2260 [16] = MSM_GPIO_TO_INT(35),
2261 [19] = MSM_GPIO_TO_INT(90),
2262 [20] = MSM_GPIO_TO_INT(92),
2263 [23] = MSM_GPIO_TO_INT(85),
2264 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002265 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002266 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002267 [29] = MSM_GPIO_TO_INT(10),
2268 [30] = MSM_GPIO_TO_INT(102),
2269 [31] = MSM_GPIO_TO_INT(81),
2270 [32] = MSM_GPIO_TO_INT(78),
2271 [33] = MSM_GPIO_TO_INT(94),
2272 [34] = MSM_GPIO_TO_INT(72),
2273 [35] = MSM_GPIO_TO_INT(39),
2274 [36] = MSM_GPIO_TO_INT(43),
2275 [37] = MSM_GPIO_TO_INT(61),
2276 [38] = MSM_GPIO_TO_INT(50),
2277 [39] = MSM_GPIO_TO_INT(42),
2278 [41] = MSM_GPIO_TO_INT(62),
2279 [42] = MSM_GPIO_TO_INT(76),
2280 [43] = MSM_GPIO_TO_INT(75),
2281 [44] = MSM_GPIO_TO_INT(70),
2282 [45] = MSM_GPIO_TO_INT(69),
2283 [46] = MSM_GPIO_TO_INT(67),
2284 [47] = MSM_GPIO_TO_INT(65),
2285 [48] = MSM_GPIO_TO_INT(58),
2286 [49] = MSM_GPIO_TO_INT(54),
2287 [50] = MSM_GPIO_TO_INT(52),
2288 [51] = MSM_GPIO_TO_INT(49),
2289 [52] = MSM_GPIO_TO_INT(40),
2290 [53] = MSM_GPIO_TO_INT(37),
2291 [54] = MSM_GPIO_TO_INT(24),
2292 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002293};
2294
Praveen Chidambaram78499012011-11-01 17:15:17 -06002295static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002296 TLMM_MSM_SUMMARY_IRQ,
2297 RPM_APCC_CPU0_GP_HIGH_IRQ,
2298 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2299 RPM_APCC_CPU0_GP_LOW_IRQ,
2300 RPM_APCC_CPU0_WAKE_UP_IRQ,
2301 RPM_APCC_CPU1_GP_HIGH_IRQ,
2302 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2303 RPM_APCC_CPU1_GP_LOW_IRQ,
2304 RPM_APCC_CPU1_WAKE_UP_IRQ,
2305 MSS_TO_APPS_IRQ_0,
2306 MSS_TO_APPS_IRQ_1,
2307 MSS_TO_APPS_IRQ_2,
2308 MSS_TO_APPS_IRQ_3,
2309 MSS_TO_APPS_IRQ_4,
2310 MSS_TO_APPS_IRQ_5,
2311 MSS_TO_APPS_IRQ_6,
2312 MSS_TO_APPS_IRQ_7,
2313 MSS_TO_APPS_IRQ_8,
2314 MSS_TO_APPS_IRQ_9,
2315 LPASS_SCSS_GP_LOW_IRQ,
2316 LPASS_SCSS_GP_MEDIUM_IRQ,
2317 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002318 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002319 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002320 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002321 RIVA_APPS_WLAN_SMSM_IRQ,
2322 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2323 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002324};
2325
Praveen Chidambaram78499012011-11-01 17:15:17 -06002326struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002327 .irqs_m2a = msm_mpm_irqs_m2a,
2328 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2329 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2330 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2331 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2332 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2333 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2334 .mpm_apps_ipc_val = BIT(1),
2335 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2336
2337};
2338#endif
2339
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002340#define LPASS_SLIMBUS_PHYS 0x28080000
2341#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002342#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002343/* Board info for the slimbus slave device */
2344static struct resource slimbus_res[] = {
2345 {
2346 .start = LPASS_SLIMBUS_PHYS,
2347 .end = LPASS_SLIMBUS_PHYS + 8191,
2348 .flags = IORESOURCE_MEM,
2349 .name = "slimbus_physical",
2350 },
2351 {
2352 .start = LPASS_SLIMBUS_BAM_PHYS,
2353 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2354 .flags = IORESOURCE_MEM,
2355 .name = "slimbus_bam_physical",
2356 },
2357 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002358 .start = LPASS_SLIMBUS_SLEW,
2359 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2360 .flags = IORESOURCE_MEM,
2361 .name = "slimbus_slew_reg",
2362 },
2363 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002364 .start = SLIMBUS0_CORE_EE1_IRQ,
2365 .end = SLIMBUS0_CORE_EE1_IRQ,
2366 .flags = IORESOURCE_IRQ,
2367 .name = "slimbus_irq",
2368 },
2369 {
2370 .start = SLIMBUS0_BAM_EE1_IRQ,
2371 .end = SLIMBUS0_BAM_EE1_IRQ,
2372 .flags = IORESOURCE_IRQ,
2373 .name = "slimbus_bam_irq",
2374 },
2375};
2376
2377struct platform_device msm_slim_ctrl = {
2378 .name = "msm_slim_ctrl",
2379 .id = 1,
2380 .num_resources = ARRAY_SIZE(slimbus_res),
2381 .resource = slimbus_res,
2382 .dev = {
2383 .coherent_dma_mask = 0xffffffffULL,
2384 },
2385};
2386
Lucille Sylvester6e362412011-12-09 16:21:42 -07002387static struct msm_dcvs_freq_entry grp3d_freq[] = {
2388 {0, 0, 333932},
2389 {0, 0, 497532},
2390 {0, 0, 707610},
2391 {0, 0, 844545},
2392};
2393
2394static struct msm_dcvs_freq_entry grp2d_freq[] = {
2395 {0, 0, 86000},
2396 {0, 0, 200000},
2397};
2398
2399static struct msm_dcvs_core_info grp3d_core_info = {
2400 .freq_tbl = &grp3d_freq[0],
2401 .core_param = {
2402 .max_time_us = 100000,
2403 .num_freq = ARRAY_SIZE(grp3d_freq),
2404 },
2405 .algo_param = {
2406 .slack_time_us = 39000,
2407 .disable_pc_threshold = 86000,
2408 .ss_window_size = 1000000,
2409 .ss_util_pct = 95,
2410 .em_max_util_pct = 97,
2411 .ss_iobusy_conv = 100,
2412 },
2413};
2414
2415static struct msm_dcvs_core_info grp2d_core_info = {
2416 .freq_tbl = &grp2d_freq[0],
2417 .core_param = {
2418 .max_time_us = 100000,
2419 .num_freq = ARRAY_SIZE(grp2d_freq),
2420 },
2421 .algo_param = {
2422 .slack_time_us = 39000,
2423 .disable_pc_threshold = 90000,
2424 .ss_window_size = 1000000,
2425 .ss_util_pct = 90,
2426 .em_max_util_pct = 95,
2427 },
2428};
2429
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002430#ifdef CONFIG_MSM_BUS_SCALING
2431static struct msm_bus_vectors grp3d_init_vectors[] = {
2432 {
2433 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2434 .dst = MSM_BUS_SLAVE_EBI_CH0,
2435 .ab = 0,
2436 .ib = 0,
2437 },
2438};
2439
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002440static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002441 {
2442 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2443 .dst = MSM_BUS_SLAVE_EBI_CH0,
2444 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002445 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002446 },
2447};
2448
2449static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2450 {
2451 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2452 .dst = MSM_BUS_SLAVE_EBI_CH0,
2453 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002454 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002455 },
2456};
2457
2458static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2459 {
2460 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2461 .dst = MSM_BUS_SLAVE_EBI_CH0,
2462 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002463 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002464 },
2465};
2466
2467static struct msm_bus_vectors grp3d_max_vectors[] = {
2468 {
2469 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2470 .dst = MSM_BUS_SLAVE_EBI_CH0,
2471 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002472 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002473 },
2474};
2475
2476static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2477 {
2478 ARRAY_SIZE(grp3d_init_vectors),
2479 grp3d_init_vectors,
2480 },
2481 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002482 ARRAY_SIZE(grp3d_low_vectors),
2483 grp3d_low_vectors,
2484 },
2485 {
2486 ARRAY_SIZE(grp3d_nominal_low_vectors),
2487 grp3d_nominal_low_vectors,
2488 },
2489 {
2490 ARRAY_SIZE(grp3d_nominal_high_vectors),
2491 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002492 },
2493 {
2494 ARRAY_SIZE(grp3d_max_vectors),
2495 grp3d_max_vectors,
2496 },
2497};
2498
2499static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2500 grp3d_bus_scale_usecases,
2501 ARRAY_SIZE(grp3d_bus_scale_usecases),
2502 .name = "grp3d",
2503};
2504
2505static struct msm_bus_vectors grp2d0_init_vectors[] = {
2506 {
2507 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2508 .dst = MSM_BUS_SLAVE_EBI_CH0,
2509 .ab = 0,
2510 .ib = 0,
2511 },
2512};
2513
Lucille Sylvester808eca22011-11-03 10:26:29 -07002514static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002515 {
2516 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2517 .dst = MSM_BUS_SLAVE_EBI_CH0,
2518 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002519 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002520 },
2521};
2522
Lucille Sylvester808eca22011-11-03 10:26:29 -07002523static struct msm_bus_vectors grp2d0_max_vectors[] = {
2524 {
2525 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2526 .dst = MSM_BUS_SLAVE_EBI_CH0,
2527 .ab = 0,
2528 .ib = KGSL_CONVERT_TO_MBPS(2048),
2529 },
2530};
2531
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002532static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2533 {
2534 ARRAY_SIZE(grp2d0_init_vectors),
2535 grp2d0_init_vectors,
2536 },
2537 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002538 ARRAY_SIZE(grp2d0_nominal_vectors),
2539 grp2d0_nominal_vectors,
2540 },
2541 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002542 ARRAY_SIZE(grp2d0_max_vectors),
2543 grp2d0_max_vectors,
2544 },
2545};
2546
2547struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2548 grp2d0_bus_scale_usecases,
2549 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2550 .name = "grp2d0",
2551};
2552
2553static struct msm_bus_vectors grp2d1_init_vectors[] = {
2554 {
2555 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2556 .dst = MSM_BUS_SLAVE_EBI_CH0,
2557 .ab = 0,
2558 .ib = 0,
2559 },
2560};
2561
Lucille Sylvester808eca22011-11-03 10:26:29 -07002562static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002563 {
2564 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2565 .dst = MSM_BUS_SLAVE_EBI_CH0,
2566 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002567 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002568 },
2569};
2570
Lucille Sylvester808eca22011-11-03 10:26:29 -07002571static struct msm_bus_vectors grp2d1_max_vectors[] = {
2572 {
2573 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2574 .dst = MSM_BUS_SLAVE_EBI_CH0,
2575 .ab = 0,
2576 .ib = KGSL_CONVERT_TO_MBPS(2048),
2577 },
2578};
2579
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002580static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2581 {
2582 ARRAY_SIZE(grp2d1_init_vectors),
2583 grp2d1_init_vectors,
2584 },
2585 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002586 ARRAY_SIZE(grp2d1_nominal_vectors),
2587 grp2d1_nominal_vectors,
2588 },
2589 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002590 ARRAY_SIZE(grp2d1_max_vectors),
2591 grp2d1_max_vectors,
2592 },
2593};
2594
2595struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2596 grp2d1_bus_scale_usecases,
2597 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2598 .name = "grp2d1",
2599};
2600#endif
2601
2602static struct resource kgsl_3d0_resources[] = {
2603 {
2604 .name = KGSL_3D0_REG_MEMORY,
2605 .start = 0x04300000, /* GFX3D address */
2606 .end = 0x0431ffff,
2607 .flags = IORESOURCE_MEM,
2608 },
2609 {
2610 .name = KGSL_3D0_IRQ,
2611 .start = GFX3D_IRQ,
2612 .end = GFX3D_IRQ,
2613 .flags = IORESOURCE_IRQ,
2614 },
2615};
2616
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002617static const char *kgsl_3d0_iommu_ctx_names[] = {
2618 "gfx3d_user",
2619 /* priv_ctx goes here */
2620};
2621
2622static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2623 {
2624 .iommu_ctx_names = kgsl_3d0_iommu_ctx_names,
2625 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctx_names),
2626 .physstart = 0x07C00000,
2627 .physend = 0x07C00000 + SZ_1M - 1,
2628 },
2629};
2630
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002631static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002632 .pwrlevel = {
2633 {
2634 .gpu_freq = 400000000,
2635 .bus_freq = 4,
2636 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002637 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002638 {
2639 .gpu_freq = 300000000,
2640 .bus_freq = 3,
2641 .io_fraction = 33,
2642 },
2643 {
2644 .gpu_freq = 200000000,
2645 .bus_freq = 2,
2646 .io_fraction = 100,
2647 },
2648 {
2649 .gpu_freq = 128000000,
2650 .bus_freq = 1,
2651 .io_fraction = 100,
2652 },
2653 {
2654 .gpu_freq = 27000000,
2655 .bus_freq = 0,
2656 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002657 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08002658 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002659 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002660 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06002661 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002662 .nap_allowed = true,
2663 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002664#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002665 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002666#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002667 .iommu_data = kgsl_3d0_iommu_data,
2668 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002669 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002670};
2671
2672struct platform_device msm_kgsl_3d0 = {
2673 .name = "kgsl-3d0",
2674 .id = 0,
2675 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2676 .resource = kgsl_3d0_resources,
2677 .dev = {
2678 .platform_data = &kgsl_3d0_pdata,
2679 },
2680};
2681
2682static struct resource kgsl_2d0_resources[] = {
2683 {
2684 .name = KGSL_2D0_REG_MEMORY,
2685 .start = 0x04100000, /* Z180 base address */
2686 .end = 0x04100FFF,
2687 .flags = IORESOURCE_MEM,
2688 },
2689 {
2690 .name = KGSL_2D0_IRQ,
2691 .start = GFX2D0_IRQ,
2692 .end = GFX2D0_IRQ,
2693 .flags = IORESOURCE_IRQ,
2694 },
2695};
2696
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002697static const char *kgsl_2d0_iommu_ctx_names[] = {
2698 "gfx2d0_2d0",
2699};
2700
2701static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2702 {
2703 .iommu_ctx_names = kgsl_2d0_iommu_ctx_names,
2704 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctx_names),
2705 .physstart = 0x07D00000,
2706 .physend = 0x07D00000 + SZ_1M - 1,
2707 },
2708};
2709
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002710static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002711 .pwrlevel = {
2712 {
2713 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002714 .bus_freq = 2,
2715 },
2716 {
2717 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002718 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002719 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002720 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002721 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002722 .bus_freq = 0,
2723 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002724 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002725 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002726 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002727 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002728 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002729 .nap_allowed = true,
2730 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002731#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002732 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002733#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002734 .iommu_data = kgsl_2d0_iommu_data,
2735 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002736 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002737};
2738
2739struct platform_device msm_kgsl_2d0 = {
2740 .name = "kgsl-2d0",
2741 .id = 0,
2742 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2743 .resource = kgsl_2d0_resources,
2744 .dev = {
2745 .platform_data = &kgsl_2d0_pdata,
2746 },
2747};
2748
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002749static const char *kgsl_2d1_iommu_ctx_names[] = {
Jeremy Gebben5c4c1132012-02-27 11:26:49 -07002750 "gfx2d1_2d1",
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002751};
2752
2753static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2754 {
2755 .iommu_ctx_names = kgsl_2d1_iommu_ctx_names,
2756 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctx_names),
2757 .physstart = 0x07E00000,
2758 .physend = 0x07E00000 + SZ_1M - 1,
2759 },
2760};
2761
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002762static struct resource kgsl_2d1_resources[] = {
2763 {
2764 .name = KGSL_2D1_REG_MEMORY,
2765 .start = 0x04200000, /* Z180 device 1 base address */
2766 .end = 0x04200FFF,
2767 .flags = IORESOURCE_MEM,
2768 },
2769 {
2770 .name = KGSL_2D1_IRQ,
2771 .start = GFX2D1_IRQ,
2772 .end = GFX2D1_IRQ,
2773 .flags = IORESOURCE_IRQ,
2774 },
2775};
2776
2777static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002778 .pwrlevel = {
2779 {
2780 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002781 .bus_freq = 2,
2782 },
2783 {
2784 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002785 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002786 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002787 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002788 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002789 .bus_freq = 0,
2790 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002791 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002792 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002793 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002794 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002795 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002796 .nap_allowed = true,
2797 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002798#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002799 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002800#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002801 .iommu_data = kgsl_2d1_iommu_data,
2802 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002803 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002804};
2805
2806struct platform_device msm_kgsl_2d1 = {
2807 .name = "kgsl-2d1",
2808 .id = 1,
2809 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2810 .resource = kgsl_2d1_resources,
2811 .dev = {
2812 .platform_data = &kgsl_2d1_pdata,
2813 },
2814};
2815
2816#ifdef CONFIG_MSM_GEMINI
2817static struct resource msm_gemini_resources[] = {
2818 {
2819 .start = 0x04600000,
2820 .end = 0x04600000 + SZ_1M - 1,
2821 .flags = IORESOURCE_MEM,
2822 },
2823 {
2824 .start = JPEG_IRQ,
2825 .end = JPEG_IRQ,
2826 .flags = IORESOURCE_IRQ,
2827 },
2828};
2829
2830struct platform_device msm8960_gemini_device = {
2831 .name = "msm_gemini",
2832 .resource = msm_gemini_resources,
2833 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2834};
2835#endif
2836
Praveen Chidambaram78499012011-11-01 17:15:17 -06002837struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
2838 .reg_base_addrs = {
2839 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2840 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2841 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2842 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2843 },
2844 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002845 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002846 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002847 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2848 .ipc_rpm_val = 4,
2849 .target_id = {
2850 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2851 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2852 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
2853 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2854 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2855 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
2856 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
2857 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
2858 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2859 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2860 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2861 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2862 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
2863 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
2864 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
2865 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
2866 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
2867 APPS_FABRIC_CFG_HALT, 2),
2868 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
2869 APPS_FABRIC_CFG_CLKMOD, 3),
2870 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
2871 APPS_FABRIC_CFG_IOCTL, 1),
2872 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2873 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
2874 SYS_FABRIC_CFG_HALT, 2),
2875 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
2876 SYS_FABRIC_CFG_CLKMOD, 3),
2877 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
2878 SYS_FABRIC_CFG_IOCTL, 1),
2879 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
2880 SYSTEM_FABRIC_ARB, 29),
2881 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
2882 MMSS_FABRIC_CFG_HALT, 2),
2883 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
2884 MMSS_FABRIC_CFG_CLKMOD, 3),
2885 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
2886 MMSS_FABRIC_CFG_IOCTL, 1),
2887 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2888 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
2889 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
2890 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
2891 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
2892 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
2893 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
2894 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
2895 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
2896 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
2897 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
2898 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
2899 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
2900 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
2901 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
2902 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
2903 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
2904 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
2905 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
2906 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
2907 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
2908 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
2909 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
2910 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
2911 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
2912 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
2913 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
2914 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
2915 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
2916 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
2917 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
2918 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
2919 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
2920 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
2921 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
2922 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
2923 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
2924 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
2925 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
2926 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
2927 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
2928 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
2929 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
2930 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
2931 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
2932 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
2933 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
2934 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
2935 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
2936 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2937 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
2938 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
2939 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
2940 },
2941 .target_status = {
2942 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
2943 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
2944 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
2945 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
2946 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
2947 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
2948 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
2949 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
2950 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
2951 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
2952 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
2953 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
2954 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
2955 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
2956 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
2957 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
2958 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
2959 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
2960 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
2961 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
2962 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
2963 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
2964 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
2965 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
2966 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
2967 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
2968 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
2969 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
2970 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
2971 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
2972 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
2973 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
2974 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
2975 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
2976 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
2977 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
2978 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
2979 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
2980 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
2981 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
2982 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
2983 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
2984 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
2985 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
2986 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
2987 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
2988 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
2989 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
2990 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
2991 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
2992 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
2993 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
2994 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
2995 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
2996 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
2997 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
2998 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
2999 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3000 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3001 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3002 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3003 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3004 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3005 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3006 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3007 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3008 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3009 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3010 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3011 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3012 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3013 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3014 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3015 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3016 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3017 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3018 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3019 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3020 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3021 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3022 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3023 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3024 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3025 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3026 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3027 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3028 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3029 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3030 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3031 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3032 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3033 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3034 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3035 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3036 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3037 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3038 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3039 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3040 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3041 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3042 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3043 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3044 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3045 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3046 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3047 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3048 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3049 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3050 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3051 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3052 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3053 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3054 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3055 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3056 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3057 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3058 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3059 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3060 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3061 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3062 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3063 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3064 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3065 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3066 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3067 },
3068 .target_ctrl_id = {
3069 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3070 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3071 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3072 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3073 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3074 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3075 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3076 },
3077 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3078 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3079 .sel_last = MSM_RPM_8960_SEL_LAST,
3080 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003081};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003082
Praveen Chidambaram78499012011-11-01 17:15:17 -06003083struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003084 .name = "msm_rpm",
3085 .id = -1,
3086};
3087
Praveen Chidambaram78499012011-11-01 17:15:17 -06003088static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3089 .phys_addr_base = 0x0010C000,
3090 .reg_offsets = {
3091 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3092 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3093 },
3094 .phys_size = SZ_8K,
3095 .log_len = 4096, /* log's buffer length in bytes */
3096 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3097};
3098
3099struct platform_device msm8960_rpm_log_device = {
3100 .name = "msm_rpm_log",
3101 .id = -1,
3102 .dev = {
3103 .platform_data = &msm_rpm_log_pdata,
3104 },
3105};
3106
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003107static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3108 .phys_addr_base = 0x0010D204,
3109 .phys_size = SZ_8K,
3110};
3111
Praveen Chidambaram78499012011-11-01 17:15:17 -06003112struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003113 .name = "msm_rpm_stat",
3114 .id = -1,
3115 .dev = {
3116 .platform_data = &msm_rpm_stat_pdata,
3117 },
3118};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003119
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003120struct platform_device msm_bus_sys_fabric = {
3121 .name = "msm_bus_fabric",
3122 .id = MSM_BUS_FAB_SYSTEM,
3123};
3124struct platform_device msm_bus_apps_fabric = {
3125 .name = "msm_bus_fabric",
3126 .id = MSM_BUS_FAB_APPSS,
3127};
3128struct platform_device msm_bus_mm_fabric = {
3129 .name = "msm_bus_fabric",
3130 .id = MSM_BUS_FAB_MMSS,
3131};
3132struct platform_device msm_bus_sys_fpb = {
3133 .name = "msm_bus_fabric",
3134 .id = MSM_BUS_FAB_SYSTEM_FPB,
3135};
3136struct platform_device msm_bus_cpss_fpb = {
3137 .name = "msm_bus_fabric",
3138 .id = MSM_BUS_FAB_CPSS_FPB,
3139};
3140
3141/* Sensors DSPS platform data */
3142#ifdef CONFIG_MSM_DSPS
3143
3144#define PPSS_REG_PHYS_BASE 0x12080000
3145
3146static struct dsps_clk_info dsps_clks[] = {};
3147static struct dsps_regulator_info dsps_regs[] = {};
3148
3149/*
3150 * Note: GPIOs field is intialized in run-time at the function
3151 * msm8960_init_dsps().
3152 */
3153
3154struct msm_dsps_platform_data msm_dsps_pdata = {
3155 .clks = dsps_clks,
3156 .clks_num = ARRAY_SIZE(dsps_clks),
3157 .gpios = NULL,
3158 .gpios_num = 0,
3159 .regs = dsps_regs,
3160 .regs_num = ARRAY_SIZE(dsps_regs),
3161 .dsps_pwr_ctl_en = 1,
3162 .signature = DSPS_SIGNATURE,
3163};
3164
3165static struct resource msm_dsps_resources[] = {
3166 {
3167 .start = PPSS_REG_PHYS_BASE,
3168 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3169 .name = "ppss_reg",
3170 .flags = IORESOURCE_MEM,
3171 },
Wentao Xua55500b2011-08-16 18:15:04 -04003172
3173 {
3174 .start = PPSS_WDOG_TIMER_IRQ,
3175 .end = PPSS_WDOG_TIMER_IRQ,
3176 .name = "ppss_wdog",
3177 .flags = IORESOURCE_IRQ,
3178 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003179};
3180
3181struct platform_device msm_dsps_device = {
3182 .name = "msm_dsps",
3183 .id = 0,
3184 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3185 .resource = msm_dsps_resources,
3186 .dev.platform_data = &msm_dsps_pdata,
3187};
3188
3189#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003190
3191#ifdef CONFIG_MSM_QDSS
3192
3193#define MSM_QDSS_PHYS_BASE 0x01A00000
3194#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
3195#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
3196#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patel492b3012012-03-06 14:22:30 -08003197#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
Pratik Patel7831c082011-06-08 21:44:37 -07003198
Pratik Patel1403f2a2012-03-21 10:10:00 -07003199#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
3200
3201static struct qdss_source msm_qdss_sources[] = {
3202 QDSS_SOURCE("msm_etm", 0x3),
3203};
3204
3205static struct msm_qdss_platform_data qdss_pdata = {
3206 .src_table = msm_qdss_sources,
3207 .size = ARRAY_SIZE(msm_qdss_sources),
3208 .afamily = 1,
3209};
3210
3211struct platform_device msm_qdss_device = {
3212 .name = "msm_qdss",
3213 .id = -1,
3214 .dev = {
3215 .platform_data = &qdss_pdata,
3216 },
3217};
3218
Pratik Patel7831c082011-06-08 21:44:37 -07003219static struct resource msm_etb_resources[] = {
3220 {
3221 .start = MSM_ETB_PHYS_BASE,
3222 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
3223 .flags = IORESOURCE_MEM,
3224 },
3225};
3226
3227struct platform_device msm_etb_device = {
3228 .name = "msm_etb",
3229 .id = 0,
3230 .num_resources = ARRAY_SIZE(msm_etb_resources),
3231 .resource = msm_etb_resources,
3232};
3233
3234static struct resource msm_tpiu_resources[] = {
3235 {
3236 .start = MSM_TPIU_PHYS_BASE,
3237 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
3238 .flags = IORESOURCE_MEM,
3239 },
3240};
3241
3242struct platform_device msm_tpiu_device = {
3243 .name = "msm_tpiu",
3244 .id = 0,
3245 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
3246 .resource = msm_tpiu_resources,
3247};
3248
3249static struct resource msm_funnel_resources[] = {
3250 {
3251 .start = MSM_FUNNEL_PHYS_BASE,
3252 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
3253 .flags = IORESOURCE_MEM,
3254 },
3255};
3256
3257struct platform_device msm_funnel_device = {
3258 .name = "msm_funnel",
3259 .id = 0,
3260 .num_resources = ARRAY_SIZE(msm_funnel_resources),
3261 .resource = msm_funnel_resources,
3262};
3263
Pratik Patel492b3012012-03-06 14:22:30 -08003264static struct resource msm_etm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003265 {
Pratik Patel492b3012012-03-06 14:22:30 -08003266 .start = MSM_ETM_PHYS_BASE,
3267 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 2) - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003268 .flags = IORESOURCE_MEM,
3269 },
3270};
3271
Pratik Patel492b3012012-03-06 14:22:30 -08003272struct platform_device msm_etm_device = {
3273 .name = "msm_etm",
Pratik Patel7831c082011-06-08 21:44:37 -07003274 .id = 0,
Pratik Patel492b3012012-03-06 14:22:30 -08003275 .num_resources = ARRAY_SIZE(msm_etm_resources),
3276 .resource = msm_etm_resources,
Pratik Patel7831c082011-06-08 21:44:37 -07003277};
3278
3279#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003280
3281static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3282
3283struct platform_device msm8960_cpu_idle_device = {
3284 .name = "msm_cpu_idle",
3285 .id = -1,
3286 .dev = {
3287 .platform_data = &msm8960_LPM_latency,
3288 },
3289};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003290
3291static struct msm_dcvs_freq_entry msm8960_freq[] = {
3292 { 384000, 166981, 345600},
3293 { 702000, 213049, 632502},
3294 {1026000, 285712, 925613},
3295 {1242000, 383945, 1176550},
3296 {1458000, 419729, 1465478},
3297 {1512000, 434116, 1546674},
3298
3299};
3300
3301static struct msm_dcvs_core_info msm8960_core_info = {
3302 .freq_tbl = &msm8960_freq[0],
3303 .core_param = {
3304 .max_time_us = 100000,
3305 .num_freq = ARRAY_SIZE(msm8960_freq),
3306 },
3307 .algo_param = {
3308 .slack_time_us = 58000,
3309 .scale_slack_time = 0,
3310 .scale_slack_time_pct = 0,
3311 .disable_pc_threshold = 1458000,
3312 .em_window_size = 100000,
3313 .em_max_util_pct = 97,
3314 .ss_window_size = 1000000,
3315 .ss_util_pct = 95,
3316 .ss_iobusy_conv = 100,
3317 },
3318};
3319
3320struct platform_device msm8960_msm_gov_device = {
3321 .name = "msm_dcvs_gov",
3322 .id = -1,
3323 .dev = {
3324 .platform_data = &msm8960_core_info,
3325 },
3326};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003327
3328static struct resource msm_cache_erp_resources[] = {
3329 {
3330 .name = "l1_irq",
3331 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3332 .flags = IORESOURCE_IRQ,
3333 },
3334 {
3335 .name = "l2_irq",
3336 .start = APCC_QGICL2IRPTREQ,
3337 .flags = IORESOURCE_IRQ,
3338 }
3339};
3340
3341struct platform_device msm8960_device_cache_erp = {
3342 .name = "msm_cache_erp",
3343 .id = -1,
3344 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3345 .resource = msm_cache_erp_resources,
3346};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003347
3348struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
3349 /* Camera */
3350 {
3351 .name = "vpe_src",
3352 .domain = CAMERA_DOMAIN,
3353 },
3354 /* Camera */
3355 {
3356 .name = "vpe_dst",
3357 .domain = CAMERA_DOMAIN,
3358 },
3359 /* Camera */
3360 {
3361 .name = "vfe_imgwr",
3362 .domain = CAMERA_DOMAIN,
3363 },
3364 /* Camera */
3365 {
3366 .name = "vfe_misc",
3367 .domain = CAMERA_DOMAIN,
3368 },
3369 /* Camera */
3370 {
3371 .name = "ijpeg_src",
3372 .domain = CAMERA_DOMAIN,
3373 },
3374 /* Camera */
3375 {
3376 .name = "ijpeg_dst",
3377 .domain = CAMERA_DOMAIN,
3378 },
3379 /* Camera */
3380 {
3381 .name = "jpegd_src",
3382 .domain = CAMERA_DOMAIN,
3383 },
3384 /* Camera */
3385 {
3386 .name = "jpegd_dst",
3387 .domain = CAMERA_DOMAIN,
3388 },
3389 /* Rotator */
3390 {
3391 .name = "rot_src",
3392 .domain = ROTATOR_DOMAIN,
3393 },
3394 /* Rotator */
3395 {
3396 .name = "rot_dst",
3397 .domain = ROTATOR_DOMAIN,
3398 },
3399 /* Video */
3400 {
3401 .name = "vcodec_a_mm1",
3402 .domain = VIDEO_DOMAIN,
3403 },
3404 /* Video */
3405 {
3406 .name = "vcodec_b_mm2",
3407 .domain = VIDEO_DOMAIN,
3408 },
3409 /* Video */
3410 {
3411 .name = "vcodec_a_stream",
3412 .domain = VIDEO_DOMAIN,
3413 },
3414};
3415
3416static struct mem_pool msm8960_video_pools[] = {
3417 /*
3418 * Video hardware has the following requirements:
3419 * 1. All video addresses used by the video hardware must be at a higher
3420 * address than video firmware address.
3421 * 2. Video hardware can only access a range of 256MB from the base of
3422 * the video firmware.
3423 */
3424 [VIDEO_FIRMWARE_POOL] =
3425 /* Low addresses, intended for video firmware */
3426 {
3427 .paddr = SZ_128K,
3428 .size = SZ_16M - SZ_128K,
3429 },
3430 [VIDEO_MAIN_POOL] =
3431 /* Main video pool */
3432 {
3433 .paddr = SZ_16M,
3434 .size = SZ_256M - SZ_16M,
3435 },
3436 [GEN_POOL] =
3437 /* Remaining address space up to 2G */
3438 {
3439 .paddr = SZ_256M,
3440 .size = SZ_2G - SZ_256M,
3441 },
3442};
3443
3444static struct mem_pool msm8960_camera_pools[] = {
3445 [GEN_POOL] =
3446 /* One address space for camera */
3447 {
3448 .paddr = SZ_128K,
3449 .size = SZ_2G - SZ_128K,
3450 },
3451};
3452
3453static struct mem_pool msm8960_display_pools[] = {
3454 [GEN_POOL] =
3455 /* One address space for display */
3456 {
3457 .paddr = SZ_128K,
3458 .size = SZ_2G - SZ_128K,
3459 },
3460};
3461
3462static struct mem_pool msm8960_rotator_pools[] = {
3463 [GEN_POOL] =
3464 /* One address space for rotator */
3465 {
3466 .paddr = SZ_128K,
3467 .size = SZ_2G - SZ_128K,
3468 },
3469};
3470
3471static struct msm_iommu_domain msm8960_iommu_domains[] = {
3472 [VIDEO_DOMAIN] = {
3473 .iova_pools = msm8960_video_pools,
3474 .npools = ARRAY_SIZE(msm8960_video_pools),
3475 },
3476 [CAMERA_DOMAIN] = {
3477 .iova_pools = msm8960_camera_pools,
3478 .npools = ARRAY_SIZE(msm8960_camera_pools),
3479 },
3480 [DISPLAY_DOMAIN] = {
3481 .iova_pools = msm8960_display_pools,
3482 .npools = ARRAY_SIZE(msm8960_display_pools),
3483 },
3484 [ROTATOR_DOMAIN] = {
3485 .iova_pools = msm8960_rotator_pools,
3486 .npools = ARRAY_SIZE(msm8960_rotator_pools),
3487 },
3488};
3489
3490struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
3491 .domains = msm8960_iommu_domains,
3492 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
3493 .domain_names = msm8960_iommu_ctx_names,
3494 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
3495 .domain_alloc_flags = 0,
3496};
3497
3498struct platform_device msm8960_iommu_domain_device = {
3499 .name = "iommu_domains",
3500 .id = -1,
3501 .dev = {
3502 .platform_data = &msm8960_iommu_domain_pdata,
3503 },
3504};