blob: 8a6dbf721be8103caecfb1b72eacb27b180f0bd7 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 * Copyright (c) 2010, Google Inc.
3 *
4 * Original authors: Code Aurora Forum
5 *
6 * Author: Dima Zavin <dima@android.com>
7 * - Largely rewritten from original to not be an i2c driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 and
11 * only version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#define pr_fmt(fmt) "%s: " fmt, __func__
20
21#include <linux/delay.h>
22#include <linux/err.h>
23#include <linux/io.h>
24#include <linux/kernel.h>
25#include <linux/platform_device.h>
26#include <linux/slab.h>
27#include <linux/msm_ssbi.h>
28
29/* SSBI 2.0 controller registers */
30#define SSBI2_CMD 0x0008
31#define SSBI2_RD 0x0010
32#define SSBI2_STATUS 0x0014
33#define SSBI2_MODE2 0x001C
34
35/* SSBI_CMD fields */
36#define SSBI_CMD_RDWRN (1 << 24)
37
38/* SSBI_STATUS fields */
39#define SSBI_STATUS_RD_READY (1 << 2)
40#define SSBI_STATUS_READY (1 << 1)
41#define SSBI_STATUS_MCHN_BUSY (1 << 0)
42
43/* SSBI_MODE2 fields */
44#define SSBI_MODE2_REG_ADDR_15_8_SHFT 0x04
45#define SSBI_MODE2_REG_ADDR_15_8_MASK (0x7f << SSBI_MODE2_REG_ADDR_15_8_SHFT)
46
47#define SET_SSBI_MODE2_REG_ADDR_15_8(MD, AD) \
48 (((MD) & 0x0F) | ((((AD) >> 8) << SSBI_MODE2_REG_ADDR_15_8_SHFT) & \
49 SSBI_MODE2_REG_ADDR_15_8_MASK))
50
51/* SSBI PMIC Arbiter command registers */
52#define SSBI_PA_CMD 0x0000
53#define SSBI_PA_RD_STATUS 0x0004
54
55/* SSBI_PA_CMD fields */
56#define SSBI_PA_CMD_RDWRN (1 << 24)
57#define SSBI_PA_CMD_ADDR_MASK 0x7fff /* REG_ADDR_7_0, REG_ADDR_8_14*/
58
59/* SSBI_PA_RD_STATUS fields */
60#define SSBI_PA_RD_STATUS_TRANS_DONE (1 << 27)
61#define SSBI_PA_RD_STATUS_TRANS_DENIED (1 << 26)
62
63#define SSBI_TIMEOUT_US 100
64
Anirudh Ghayalb65f5322011-10-09 23:12:06 -040065/* SSBI_FSM Read and Write commands for the FSM9xxx SSBI implementation */
66#define SSBI_FSM_CMD_REG_ADDR_SHFT (0x08)
67
68#define SSBI_FSM_CMD_READ(AD) \
69 (SSBI_CMD_RDWRN | (((AD) & 0xFFFF) << SSBI_FSM_CMD_REG_ADDR_SHFT))
70
71#define SSBI_FSM_CMD_WRITE(AD, DT) \
72 ((((AD) & 0xFFFF) << SSBI_FSM_CMD_REG_ADDR_SHFT) | ((DT) & 0xFF))
73
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074struct msm_ssbi {
75 struct device *dev;
76 struct device *slave;
77 void __iomem *base;
78 spinlock_t lock;
79 enum msm_ssbi_controller_type controller_type;
80 int (*read)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
81 int (*write)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
82};
83
84#define to_msm_ssbi(dev) platform_get_drvdata(to_platform_device(dev))
85
86static inline u32 ssbi_readl(struct msm_ssbi *ssbi, u32 reg)
87{
88 return readl(ssbi->base + reg);
89}
90
91static inline void ssbi_writel(struct msm_ssbi *ssbi, u32 val, u32 reg)
92{
93 writel(val, ssbi->base + reg);
94}
95
96static int ssbi_wait_mask(struct msm_ssbi *ssbi, u32 set_mask, u32 clr_mask)
97{
98 u32 timeout = SSBI_TIMEOUT_US;
99 u32 val;
100
101 while (timeout--) {
102 val = ssbi_readl(ssbi, SSBI2_STATUS);
103 if (((val & set_mask) == set_mask) && ((val & clr_mask) == 0))
104 return 0;
105 udelay(1);
106 }
107
108 dev_err(ssbi->dev, "%s: timeout (status %x set_mask %x clr_mask %x)\n",
109 __func__, ssbi_readl(ssbi, SSBI2_STATUS), set_mask, clr_mask);
110 return -ETIMEDOUT;
111}
112
113static int
114msm_ssbi_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
115{
116 u32 cmd = SSBI_CMD_RDWRN | ((addr & 0xff) << 16);
117 int ret = 0;
118
119 if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
120 u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
121 mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
122 ssbi_writel(ssbi, mode2, SSBI2_MODE2);
123 }
124
Anirudh Ghayalb65f5322011-10-09 23:12:06 -0400125 if (ssbi->controller_type == FSM_SBI_CTRL_SSBI)
126 cmd = SSBI_FSM_CMD_READ(addr);
127 else
128 cmd = SSBI_CMD_RDWRN | ((addr & 0xff) << 16);
129
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130 while (len) {
131 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
132 if (ret)
133 goto err;
134
135 ssbi_writel(ssbi, cmd, SSBI2_CMD);
136 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_RD_READY, 0);
137 if (ret)
138 goto err;
139 *buf++ = ssbi_readl(ssbi, SSBI2_RD) & 0xff;
140 len--;
141 }
142
143err:
144 return ret;
145}
146
147static int
148msm_ssbi_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
149{
150 int ret = 0;
151
152 if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
153 u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
154 mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
155 ssbi_writel(ssbi, mode2, SSBI2_MODE2);
156 }
157
158 while (len) {
159 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
160 if (ret)
161 goto err;
162
Anirudh Ghayalb65f5322011-10-09 23:12:06 -0400163 if (ssbi->controller_type == FSM_SBI_CTRL_SSBI)
164 ssbi_writel(ssbi, SSBI_FSM_CMD_WRITE(addr, *buf),
165 SSBI2_CMD);
166 else
167 ssbi_writel(ssbi, ((addr & 0xff) << 16) | *buf,
168 SSBI2_CMD);
169
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170 ret = ssbi_wait_mask(ssbi, 0, SSBI_STATUS_MCHN_BUSY);
171 if (ret)
172 goto err;
173 buf++;
174 len--;
175 }
176
177err:
178 return ret;
179}
180
181static inline int
182msm_ssbi_pa_transfer(struct msm_ssbi *ssbi, u32 cmd, u8 *data)
183{
184 u32 timeout = SSBI_TIMEOUT_US;
185 u32 rd_status = 0;
186
187 ssbi_writel(ssbi, cmd, SSBI_PA_CMD);
188
189 while (timeout--) {
190 rd_status = ssbi_readl(ssbi, SSBI_PA_RD_STATUS);
191
192 if (rd_status & SSBI_PA_RD_STATUS_TRANS_DENIED) {
193 dev_err(ssbi->dev, "%s: transaction denied (0x%x)\n",
194 __func__, rd_status);
195 return -EPERM;
196 }
197
198 if (rd_status & SSBI_PA_RD_STATUS_TRANS_DONE) {
199 if (data)
200 *data = rd_status & 0xff;
201 return 0;
202 }
203 udelay(1);
204 }
205
206 dev_err(ssbi->dev, "%s: timeout, status 0x%x\n", __func__, rd_status);
207 return -ETIMEDOUT;
208}
209
210static int
211msm_ssbi_pa_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
212{
213 u32 cmd;
214 int ret = 0;
215
216 cmd = SSBI_PA_CMD_RDWRN | (addr & SSBI_PA_CMD_ADDR_MASK) << 8;
217
218 while (len) {
219 ret = msm_ssbi_pa_transfer(ssbi, cmd, buf);
220 if (ret)
221 goto err;
222 buf++;
223 len--;
224 }
225
226err:
227 return ret;
228}
229
230static int
231msm_ssbi_pa_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
232{
233 u32 cmd;
234 int ret = 0;
235
236 while (len) {
237 cmd = (addr & SSBI_PA_CMD_ADDR_MASK) << 8 | *buf;
238 ret = msm_ssbi_pa_transfer(ssbi, cmd, NULL);
239 if (ret)
240 goto err;
241 buf++;
242 len--;
243 }
244
245err:
246 return ret;
247}
248
249int msm_ssbi_read(struct device *dev, u16 addr, u8 *buf, int len)
250{
251 struct msm_ssbi *ssbi = to_msm_ssbi(dev);
252 unsigned long flags;
253 int ret;
254
255 if (ssbi->dev != dev)
256 return -ENXIO;
257
258 spin_lock_irqsave(&ssbi->lock, flags);
259 ret = ssbi->read(ssbi, addr, buf, len);
260 spin_unlock_irqrestore(&ssbi->lock, flags);
261
262 return ret;
263}
264EXPORT_SYMBOL(msm_ssbi_read);
265
266int msm_ssbi_write(struct device *dev, u16 addr, u8 *buf, int len)
267{
268 struct msm_ssbi *ssbi = to_msm_ssbi(dev);
269 unsigned long flags;
270 int ret;
271
272 if (ssbi->dev != dev)
273 return -ENXIO;
274
275 spin_lock_irqsave(&ssbi->lock, flags);
276 ret = ssbi->write(ssbi, addr, buf, len);
277 spin_unlock_irqrestore(&ssbi->lock, flags);
278
279 return ret;
280}
281EXPORT_SYMBOL(msm_ssbi_write);
282
283static int __devinit msm_ssbi_add_slave(struct msm_ssbi *ssbi,
284 const struct msm_ssbi_slave_info *slave)
285{
286 struct platform_device *slave_pdev;
287 int ret;
288
289 if (ssbi->slave) {
290 pr_err("slave already attached??\n");
291 return -EBUSY;
292 }
293
294 slave_pdev = platform_device_alloc(slave->name, -1);
295 if (!slave_pdev) {
296 pr_err("cannot allocate pdev for slave '%s'", slave->name);
297 ret = -ENOMEM;
298 goto err;
299 }
300
301 slave_pdev->dev.parent = ssbi->dev;
302 slave_pdev->dev.platform_data = slave->platform_data;
303
304 ret = platform_device_add(slave_pdev);
305 if (ret) {
306 pr_err("cannot add slave platform device for '%s'\n",
307 slave->name);
308 goto err;
309 }
310
311 ssbi->slave = &slave_pdev->dev;
312 return 0;
313
314err:
315 if (slave_pdev)
316 platform_device_put(slave_pdev);
317 return ret;
318}
319
320static int __devinit msm_ssbi_probe(struct platform_device *pdev)
321{
322 const struct msm_ssbi_platform_data *pdata = pdev->dev.platform_data;
323 struct resource *mem_res;
324 struct msm_ssbi *ssbi;
325 int ret = 0;
326
327 if (!pdata) {
328 pr_err("missing platform data\n");
329 return -EINVAL;
330 }
331
332 pr_debug("%s\n", pdata->slave.name);
333
334 ssbi = kzalloc(sizeof(struct msm_ssbi), GFP_KERNEL);
335 if (!ssbi) {
336 pr_err("can not allocate ssbi_data\n");
337 return -ENOMEM;
338 }
339
340 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
341 if (!mem_res) {
342 pr_err("missing mem resource\n");
343 ret = -EINVAL;
344 goto err_get_mem_res;
345 }
346
347 ssbi->base = ioremap(mem_res->start, resource_size(mem_res));
348 if (!ssbi->base) {
349 pr_err("ioremap of 0x%p failed\n", (void *)mem_res->start);
350 ret = -EINVAL;
351 goto err_ioremap;
352 }
353 ssbi->dev = &pdev->dev;
354 platform_set_drvdata(pdev, ssbi);
355
356 ssbi->controller_type = pdata->controller_type;
357 if (ssbi->controller_type == MSM_SBI_CTRL_PMIC_ARBITER) {
358 ssbi->read = msm_ssbi_pa_read_bytes;
359 ssbi->write = msm_ssbi_pa_write_bytes;
360 } else {
361 ssbi->read = msm_ssbi_read_bytes;
362 ssbi->write = msm_ssbi_write_bytes;
363 }
364
365 spin_lock_init(&ssbi->lock);
366
367 ret = msm_ssbi_add_slave(ssbi, &pdata->slave);
368 if (ret)
369 goto err_ssbi_add_slave;
370
371 return 0;
372
373err_ssbi_add_slave:
374 platform_set_drvdata(pdev, NULL);
375 iounmap(ssbi->base);
376err_ioremap:
377err_get_mem_res:
378 kfree(ssbi);
379 return ret;
380}
381
382static int __devexit msm_ssbi_remove(struct platform_device *pdev)
383{
384 struct msm_ssbi *ssbi = platform_get_drvdata(pdev);
385
386 platform_set_drvdata(pdev, NULL);
387 iounmap(ssbi->base);
388 kfree(ssbi);
389 return 0;
390}
391
392static struct platform_driver msm_ssbi_driver = {
393 .probe = msm_ssbi_probe,
394 .remove = __exit_p(msm_ssbi_remove),
395 .driver = {
396 .name = "msm_ssbi",
397 .owner = THIS_MODULE,
398 },
399};
400
401static int __init msm_ssbi_init(void)
402{
403 return platform_driver_register(&msm_ssbi_driver);
404}
405postcore_initcall(msm_ssbi_init);
406
407static void __exit msm_ssbi_exit(void)
408{
409 platform_driver_unregister(&msm_ssbi_driver);
410}
411module_exit(msm_ssbi_exit)
412
413MODULE_LICENSE("GPL v2");
414MODULE_VERSION("1.0");
415MODULE_ALIAS("platform:msm_ssbi");
416MODULE_AUTHOR("Dima Zavin <dima@android.com>");