blob: 7e61e8bacaa748543f5381635a439b593fd5d512 [file] [log] [blame]
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001/* linux/arch/arm/mach-msm/timer.c
2 *
3 * Copyright (C) 2007 Google, Inc.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004 * Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#include <linux/init.h>
18#include <linux/time.h>
19#include <linux/interrupt.h>
20#include <linux/irq.h>
21#include <linux/clk.h>
22#include <linux/clockchips.h>
23#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <linux/percpu.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080026
27#include <asm/mach/time.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070028#include <asm/hardware/gic.h>
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -070029#include <asm/sched_clock.h>
Taniya Das36057be2011-10-28 13:02:17 +053030#include <asm/smp_plat.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/msm_iomap.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032#include <mach/irqs.h>
33#include <mach/socinfo.h>
34
35#if defined(CONFIG_MSM_SMD)
36#include "smd_private.h"
37#endif
38#include "timer.h"
39
40enum {
41 MSM_TIMER_DEBUG_SYNC = 1U << 0,
42};
43static int msm_timer_debug_mask;
44module_param_named(debug_mask, msm_timer_debug_mask, int, S_IRUGO | S_IWUSR | S_IWGRP);
45
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#ifdef CONFIG_MSM7X00A_USE_GP_TIMER
47 #define DG_TIMER_RATING 100
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#else
49 #define DG_TIMER_RATING 300
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#endif
51
Jeff Ohlstein7e538f02011-11-01 17:36:22 -070052#ifndef MSM_TMR0_BASE
53#define MSM_TMR0_BASE MSM_TMR_BASE
54#endif
55
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#define MSM_DGT_SHIFT (5)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080057
58#define TIMER_MATCH_VAL 0x0000
59#define TIMER_COUNT_VAL 0x0004
60#define TIMER_ENABLE 0x0008
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080061#define TIMER_CLEAR 0x000C
Jeff Ohlstein672039f2010-10-05 15:23:57 -070062#define DGT_CLK_CTL 0x0034
63enum {
64 DGT_CLK_CTL_DIV_1 = 0,
65 DGT_CLK_CTL_DIV_2 = 1,
66 DGT_CLK_CTL_DIV_3 = 2,
67 DGT_CLK_CTL_DIV_4 = 3,
68};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069#define TIMER_ENABLE_EN 1
70#define TIMER_ENABLE_CLR_ON_MATCH_EN 2
71
72#define LOCAL_TIMER 0
73#define GLOBAL_TIMER 1
74
75/*
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -070076 * global_timer_offset is added to the regbase of a timer to force the memory
77 * access to come from the CPU0 region.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078 */
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -070079static int global_timer_offset;
Jeff Ohlstein7a018322011-09-28 12:44:06 -070080static int msm_global_timer;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081
82#define NR_TIMERS ARRAY_SIZE(msm_clocks)
83
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -070084unsigned int gpt_hz = 32768;
85unsigned int sclk_hz = 32768;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080086
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070087static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070088static irqreturn_t msm_timer_interrupt(int irq, void *dev_id);
89static cycle_t msm_gpt_read(struct clocksource *cs);
90static cycle_t msm_dgt_read(struct clocksource *cs);
91static void msm_timer_set_mode(enum clock_event_mode mode,
92 struct clock_event_device *evt);
93static int msm_timer_set_next_event(unsigned long cycles,
94 struct clock_event_device *evt);
95
96enum {
97 MSM_CLOCK_FLAGS_UNSTABLE_COUNT = 1U << 0,
98 MSM_CLOCK_FLAGS_ODD_MATCH_WRITE = 1U << 1,
99 MSM_CLOCK_FLAGS_DELAYED_WRITE_POST = 1U << 2,
100};
101
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800102struct msm_clock {
103 struct clock_event_device clockevent;
104 struct clocksource clocksource;
105 struct irqaction irq;
Brian Swetlandbcc0f6a2008-09-10 14:00:53 -0700106 void __iomem *regbase;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800107 uint32_t freq;
108 uint32_t shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109 uint32_t flags;
110 uint32_t write_delay;
111 uint32_t rollover_offset;
112 uint32_t index;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800113};
114
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800115enum {
116 MSM_CLOCK_GPT,
117 MSM_CLOCK_DGT,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800118};
119
120
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121struct msm_clock_percpu_data {
122 uint32_t last_set;
123 uint32_t sleep_offset;
124 uint32_t alarm_vtime;
125 uint32_t alarm;
126 uint32_t non_sleep_offset;
127 uint32_t in_sync;
128 cycle_t stopped_tick;
129 int stopped;
130 uint32_t last_sync_gpt;
131 u64 last_sync_jiffies;
132};
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800133
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134struct msm_timer_sync_data_t {
135 struct msm_clock *clock;
136 uint32_t timeout;
137 int exit_sleep;
138};
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800139
140static struct msm_clock msm_clocks[] = {
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800141 [MSM_CLOCK_GPT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800142 .clockevent = {
143 .name = "gp_timer",
144 .features = CLOCK_EVT_FEAT_ONESHOT,
145 .shift = 32,
146 .rating = 200,
147 .set_next_event = msm_timer_set_next_event,
148 .set_mode = msm_timer_set_mode,
149 },
150 .clocksource = {
151 .name = "gp_timer",
152 .rating = 200,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153 .read = msm_gpt_read,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800154 .mask = CLOCKSOURCE_MASK(32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700155 .shift = 17,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800156 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
157 },
158 .irq = {
159 .name = "gp_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700160 .flags = IRQF_DISABLED | IRQF_TIMER |
161 IRQF_TRIGGER_RISING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800162 .handler = msm_timer_interrupt,
163 .dev_id = &msm_clocks[0].clockevent,
164 .irq = INT_GP_TIMER_EXP
165 },
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700166 .regbase = MSM_TMR_BASE + 0x4,
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700167 .freq = 32768,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168 .index = MSM_CLOCK_GPT,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700169 .write_delay = 9,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800170 },
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800171 [MSM_CLOCK_DGT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800172 .clockevent = {
173 .name = "dg_timer",
174 .features = CLOCK_EVT_FEAT_ONESHOT,
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700175 .shift = 32,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700176 .rating = DG_TIMER_RATING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800177 .set_next_event = msm_timer_set_next_event,
178 .set_mode = msm_timer_set_mode,
179 },
180 .clocksource = {
181 .name = "dg_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182 .rating = DG_TIMER_RATING,
183 .read = msm_dgt_read,
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700184 .mask = CLOCKSOURCE_MASK(32),
185 .shift = 24,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800186 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
187 },
188 .irq = {
189 .name = "dg_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700190 .flags = IRQF_DISABLED | IRQF_TIMER |
191 IRQF_TRIGGER_RISING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800192 .handler = msm_timer_interrupt,
193 .dev_id = &msm_clocks[1].clockevent,
194 .irq = INT_DEBUG_TIMER_EXP
195 },
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700196 .regbase = MSM_TMR_BASE + 0x24,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700197 .index = MSM_CLOCK_DGT,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198 .write_delay = 9,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800199 }
200};
201
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700202static DEFINE_PER_CPU(struct clock_event_device*, local_clock_event);
203
204static DEFINE_PER_CPU(struct msm_clock_percpu_data[NR_TIMERS],
205 msm_clocks_percpu);
206
207static DEFINE_PER_CPU(struct msm_clock *, msm_active_clock);
208
209static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
210{
211 struct clock_event_device *evt = dev_id;
212 if (smp_processor_id() != 0)
213 evt = __get_cpu_var(local_clock_event);
214 if (evt->event_handler == NULL)
215 return IRQ_HANDLED;
216 evt->event_handler(evt);
217 return IRQ_HANDLED;
218}
219
220static uint32_t msm_read_timer_count(struct msm_clock *clock, int global)
221{
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700222 uint32_t t1, t2, t3;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700223 int loop_count = 0;
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700224 void __iomem *addr = clock->regbase + TIMER_COUNT_VAL +
225 global*global_timer_offset;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226
227 if (!(clock->flags & MSM_CLOCK_FLAGS_UNSTABLE_COUNT))
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700228 return __raw_readl(addr);
229
230 t1 = __raw_readl(addr);
231 t2 = __raw_readl(addr);
232 if ((t2-t1) <= 1)
233 return t2;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700234 while (1) {
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700235 t1 = __raw_readl(addr);
236 t2 = __raw_readl(addr);
237 t3 = __raw_readl(addr);
Jeff Ohlstein10206eb2011-11-30 19:18:49 -0800238 cpu_relax();
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700239 if ((t3-t2) <= 1)
240 return t3;
241 if ((t2-t1) <= 1)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700242 return t2;
Jeff Ohlsteinfdd87082011-12-09 13:40:08 -0800243 if ((t2 >= t1) && (t3 >= t2))
244 return t2;
Jeff Ohlstein10206eb2011-11-30 19:18:49 -0800245 if (++loop_count == 5) {
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700246 pr_err("msm_read_timer_count timer %s did not "
247 "stabilize: %u -> %u -> %u\n",
248 clock->clockevent.name, t1, t2, t3);
249 return t3;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700250 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251 }
252}
253
254static cycle_t msm_gpt_read(struct clocksource *cs)
255{
256 struct msm_clock *clock = &msm_clocks[MSM_CLOCK_GPT];
257 struct msm_clock_percpu_data *clock_state =
258 &per_cpu(msm_clocks_percpu, 0)[MSM_CLOCK_GPT];
259
260 if (clock_state->stopped)
261 return clock_state->stopped_tick;
262
263 return msm_read_timer_count(clock, GLOBAL_TIMER) +
264 clock_state->sleep_offset;
265}
266
267static cycle_t msm_dgt_read(struct clocksource *cs)
268{
269 struct msm_clock *clock = &msm_clocks[MSM_CLOCK_DGT];
270 struct msm_clock_percpu_data *clock_state =
271 &per_cpu(msm_clocks_percpu, 0)[MSM_CLOCK_DGT];
272
273 if (clock_state->stopped)
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700274 return clock_state->stopped_tick >> clock->shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275
276 return (msm_read_timer_count(clock, GLOBAL_TIMER) +
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700277 clock_state->sleep_offset) >> clock->shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700278}
279
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700280static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt)
281{
282 int i;
Taniya Das36057be2011-10-28 13:02:17 +0530283
284 if (!is_smp())
285 return container_of(evt, struct msm_clock, clockevent);
286
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700287 for (i = 0; i < NR_TIMERS; i++)
288 if (evt == &(msm_clocks[i].clockevent))
289 return &msm_clocks[i];
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700290 return &msm_clocks[msm_global_timer];
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700291}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700292
293static int msm_timer_set_next_event(unsigned long cycles,
294 struct clock_event_device *evt)
295{
296 int i;
297 struct msm_clock *clock;
298 struct msm_clock_percpu_data *clock_state;
299 uint32_t now;
300 uint32_t alarm;
301 int late;
302
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700303 clock = clockevent_to_clock(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700304 clock_state = &__get_cpu_var(msm_clocks_percpu)[clock->index];
305 if (clock_state->stopped)
306 return 0;
307 now = msm_read_timer_count(clock, LOCAL_TIMER);
308 alarm = now + (cycles << clock->shift);
309 if (clock->flags & MSM_CLOCK_FLAGS_ODD_MATCH_WRITE)
310 while (now == clock_state->last_set)
311 now = msm_read_timer_count(clock, LOCAL_TIMER);
312
313 clock_state->alarm = alarm;
314 __raw_writel(alarm, clock->regbase + TIMER_MATCH_VAL);
315
316 if (clock->flags & MSM_CLOCK_FLAGS_DELAYED_WRITE_POST) {
317 /* read the counter four extra times to make sure write posts
318 before reading the time */
319 for (i = 0; i < 4; i++)
320 __raw_readl(clock->regbase + TIMER_COUNT_VAL);
321 }
322 now = msm_read_timer_count(clock, LOCAL_TIMER);
323 clock_state->last_set = now;
324 clock_state->alarm_vtime = alarm + clock_state->sleep_offset;
325 late = now - alarm;
326 if (late >= (int)(-clock->write_delay << clock->shift) &&
327 late < clock->freq*5)
328 return -ETIME;
329
330 return 0;
331}
332
333static void msm_timer_set_mode(enum clock_event_mode mode,
334 struct clock_event_device *evt)
335{
336 struct msm_clock *clock;
337 struct msm_clock_percpu_data *clock_state, *gpt_state;
338 unsigned long irq_flags;
Jin Hongeecb1e02011-10-21 14:36:32 -0700339 struct irq_chip *chip;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700340
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700341 clock = clockevent_to_clock(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700342 clock_state = &__get_cpu_var(msm_clocks_percpu)[clock->index];
343 gpt_state = &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
344
345 local_irq_save(irq_flags);
346
347 switch (mode) {
348 case CLOCK_EVT_MODE_RESUME:
349 case CLOCK_EVT_MODE_PERIODIC:
350 break;
351 case CLOCK_EVT_MODE_ONESHOT:
352 clock_state->stopped = 0;
353 clock_state->sleep_offset =
354 -msm_read_timer_count(clock, LOCAL_TIMER) +
355 clock_state->stopped_tick;
356 get_cpu_var(msm_active_clock) = clock;
357 put_cpu_var(msm_active_clock);
358 __raw_writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
Jin Hongeecb1e02011-10-21 14:36:32 -0700359 chip = irq_get_chip(clock->irq.irq);
360 if (chip && chip->irq_unmask)
361 chip->irq_unmask(irq_get_irq_data(clock->irq.irq));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700362 if (clock != &msm_clocks[MSM_CLOCK_GPT])
363 __raw_writel(TIMER_ENABLE_EN,
364 msm_clocks[MSM_CLOCK_GPT].regbase +
365 TIMER_ENABLE);
366 break;
367 case CLOCK_EVT_MODE_UNUSED:
368 case CLOCK_EVT_MODE_SHUTDOWN:
369 get_cpu_var(msm_active_clock) = NULL;
370 put_cpu_var(msm_active_clock);
371 clock_state->in_sync = 0;
372 clock_state->stopped = 1;
373 clock_state->stopped_tick =
374 msm_read_timer_count(clock, LOCAL_TIMER) +
375 clock_state->sleep_offset;
376 __raw_writel(0, clock->regbase + TIMER_MATCH_VAL);
Jin Hongeecb1e02011-10-21 14:36:32 -0700377 chip = irq_get_chip(clock->irq.irq);
378 if (chip && chip->irq_mask)
379 chip->irq_mask(irq_get_irq_data(clock->irq.irq));
Taniya Das36057be2011-10-28 13:02:17 +0530380
381 if (!is_smp() || clock != &msm_clocks[MSM_CLOCK_DGT]
382 || smp_processor_id())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700383 __raw_writel(0, clock->regbase + TIMER_ENABLE);
Taniya Das36057be2011-10-28 13:02:17 +0530384
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700385 if (clock != &msm_clocks[MSM_CLOCK_GPT]) {
386 gpt_state->in_sync = 0;
387 __raw_writel(0, msm_clocks[MSM_CLOCK_GPT].regbase +
388 TIMER_ENABLE);
389 }
390 break;
391 }
392 wmb();
393 local_irq_restore(irq_flags);
394}
395
Jeff Ohlstein973871d2011-09-28 11:46:26 -0700396void __iomem *msm_timer_get_timer0_base(void)
397{
398 return MSM_TMR_BASE + global_timer_offset;
399}
400
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700401#define MPM_SCLK_COUNT_VAL 0x0024
402
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700403#ifdef CONFIG_PM
404/*
405 * Retrieve the cycle count from sclk and optionally synchronize local clock
406 * with the sclk value.
407 *
408 * time_start and time_expired are callbacks that must be specified. The
409 * protocol uses them to detect timeout. The update callback is optional.
410 * If not NULL, update will be called so that it can update local clock.
411 *
412 * The function does not use the argument data directly; it passes data to
413 * the callbacks.
414 *
415 * Return value:
416 * 0: the operation failed
417 * >0: the slow clock value after time-sync
418 */
419static void (*msm_timer_sync_timeout)(void);
420#if defined(CONFIG_MSM_DIRECT_SCLK_ACCESS)
421static uint32_t msm_timer_do_sync_to_sclk(
422 void (*time_start)(struct msm_timer_sync_data_t *data),
423 bool (*time_expired)(struct msm_timer_sync_data_t *data),
424 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
425 struct msm_timer_sync_data_t *data)
426{
427 uint32_t t1, t2;
428 int loop_count = 10;
429 int loop_zero_count = 3;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700430 int tmp = USEC_PER_SEC;
431 do_div(tmp, sclk_hz);
432 tmp /= (loop_zero_count-1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700433
434 while (loop_zero_count--) {
435 t1 = __raw_readl(MSM_RPM_MPM_BASE + MPM_SCLK_COUNT_VAL);
436 do {
437 udelay(1);
438 t2 = t1;
439 t1 = __raw_readl(MSM_RPM_MPM_BASE + MPM_SCLK_COUNT_VAL);
440 } while ((t2 != t1) && --loop_count);
441
442 if (!loop_count) {
443 printk(KERN_EMERG "SCLK did not stabilize\n");
444 return 0;
445 }
446
447 if (t1)
448 break;
449
450 udelay(tmp);
451 }
452
453 if (!loop_zero_count) {
454 printk(KERN_EMERG "SCLK reads zero\n");
455 return 0;
456 }
457
458 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700459 update(data, t1, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700460 return t1;
461}
462#elif defined(CONFIG_MSM_N_WAY_SMSM)
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700463
464/* Time Master State Bits */
465#define MASTER_BITS_PER_CPU 1
466#define MASTER_TIME_PENDING \
467 (0x01UL << (MASTER_BITS_PER_CPU * SMSM_APPS_STATE))
468
469/* Time Slave State Bits */
470#define SLAVE_TIME_REQUEST 0x0400
471#define SLAVE_TIME_POLL 0x0800
472#define SLAVE_TIME_INIT 0x1000
473
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700474static uint32_t msm_timer_do_sync_to_sclk(
475 void (*time_start)(struct msm_timer_sync_data_t *data),
476 bool (*time_expired)(struct msm_timer_sync_data_t *data),
477 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
478 struct msm_timer_sync_data_t *data)
479{
480 uint32_t *smem_clock;
481 uint32_t smem_clock_val;
482 uint32_t state;
483
484 smem_clock = smem_alloc(SMEM_SMEM_SLOW_CLOCK_VALUE, sizeof(uint32_t));
485 if (smem_clock == NULL) {
486 printk(KERN_ERR "no smem clock\n");
487 return 0;
488 }
489
490 state = smsm_get_state(SMSM_MODEM_STATE);
491 if ((state & SMSM_INIT) == 0) {
492 printk(KERN_ERR "smsm not initialized\n");
493 return 0;
494 }
495
496 time_start(data);
497 while ((state = smsm_get_state(SMSM_TIME_MASTER_DEM)) &
498 MASTER_TIME_PENDING) {
499 if (time_expired(data)) {
500 printk(KERN_EMERG "get_smem_clock: timeout 1 still "
501 "invalid state %x\n", state);
502 msm_timer_sync_timeout();
503 }
504 }
505
506 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_POLL | SLAVE_TIME_INIT,
507 SLAVE_TIME_REQUEST);
508
509 time_start(data);
510 while (!((state = smsm_get_state(SMSM_TIME_MASTER_DEM)) &
511 MASTER_TIME_PENDING)) {
512 if (time_expired(data)) {
513 printk(KERN_EMERG "get_smem_clock: timeout 2 still "
514 "invalid state %x\n", state);
515 msm_timer_sync_timeout();
516 }
517 }
518
519 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_REQUEST, SLAVE_TIME_POLL);
520
521 time_start(data);
522 do {
523 smem_clock_val = *smem_clock;
524 } while (smem_clock_val == 0 && !time_expired(data));
525
526 state = smsm_get_state(SMSM_TIME_MASTER_DEM);
527
528 if (smem_clock_val) {
529 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700530 update(data, smem_clock_val, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700531
532 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
533 printk(KERN_INFO
534 "get_smem_clock: state %x clock %u\n",
535 state, smem_clock_val);
536 } else {
537 printk(KERN_EMERG
538 "get_smem_clock: timeout state %x clock %u\n",
539 state, smem_clock_val);
540 msm_timer_sync_timeout();
541 }
542
543 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_REQUEST | SLAVE_TIME_POLL,
544 SLAVE_TIME_INIT);
545 return smem_clock_val;
546}
547#else /* CONFIG_MSM_N_WAY_SMSM */
548static uint32_t msm_timer_do_sync_to_sclk(
549 void (*time_start)(struct msm_timer_sync_data_t *data),
550 bool (*time_expired)(struct msm_timer_sync_data_t *data),
551 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
552 struct msm_timer_sync_data_t *data)
553{
554 uint32_t *smem_clock;
555 uint32_t smem_clock_val;
556 uint32_t last_state;
557 uint32_t state;
558
559 smem_clock = smem_alloc(SMEM_SMEM_SLOW_CLOCK_VALUE,
560 sizeof(uint32_t));
561
562 if (smem_clock == NULL) {
563 printk(KERN_ERR "no smem clock\n");
564 return 0;
565 }
566
567 last_state = state = smsm_get_state(SMSM_MODEM_STATE);
568 smem_clock_val = *smem_clock;
569 if (smem_clock_val) {
570 printk(KERN_INFO "get_smem_clock: invalid start state %x "
571 "clock %u\n", state, smem_clock_val);
572 smsm_change_state(SMSM_APPS_STATE,
573 SMSM_TIMEWAIT, SMSM_TIMEINIT);
574
575 time_start(data);
576 while (*smem_clock != 0 && !time_expired(data))
577 ;
578
579 smem_clock_val = *smem_clock;
580 if (smem_clock_val) {
581 printk(KERN_EMERG "get_smem_clock: timeout still "
582 "invalid state %x clock %u\n",
583 state, smem_clock_val);
584 msm_timer_sync_timeout();
585 }
586 }
587
588 time_start(data);
589 smsm_change_state(SMSM_APPS_STATE, SMSM_TIMEINIT, SMSM_TIMEWAIT);
590 do {
591 smem_clock_val = *smem_clock;
592 state = smsm_get_state(SMSM_MODEM_STATE);
593 if (state != last_state) {
594 last_state = state;
595 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
596 printk(KERN_INFO
597 "get_smem_clock: state %x clock %u\n",
598 state, smem_clock_val);
599 }
600 } while (smem_clock_val == 0 && !time_expired(data));
601
602 if (smem_clock_val) {
603 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700604 update(data, smem_clock_val, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700605 } else {
606 printk(KERN_EMERG
607 "get_smem_clock: timeout state %x clock %u\n",
608 state, smem_clock_val);
609 msm_timer_sync_timeout();
610 }
611
612 smsm_change_state(SMSM_APPS_STATE, SMSM_TIMEWAIT, SMSM_TIMEINIT);
613 return smem_clock_val;
614}
615#endif /* CONFIG_MSM_N_WAY_SMSM */
616
617/*
618 * Callback function that initializes the timeout value.
619 */
620static void msm_timer_sync_to_sclk_time_start(
621 struct msm_timer_sync_data_t *data)
622{
623 /* approx 2 seconds */
624 uint32_t delta = data->clock->freq << data->clock->shift << 1;
625 data->timeout = msm_read_timer_count(data->clock, LOCAL_TIMER) + delta;
626}
627
628/*
629 * Callback function that checks the timeout.
630 */
631static bool msm_timer_sync_to_sclk_time_expired(
632 struct msm_timer_sync_data_t *data)
633{
634 uint32_t delta = msm_read_timer_count(data->clock, LOCAL_TIMER) -
635 data->timeout;
636 return ((int32_t) delta) > 0;
637}
638
639/*
640 * Callback function that updates local clock from the specified source clock
641 * value and frequency.
642 */
643static void msm_timer_sync_update(struct msm_timer_sync_data_t *data,
644 uint32_t src_clk_val, uint32_t src_clk_freq)
645{
646 struct msm_clock *dst_clk = data->clock;
647 struct msm_clock_percpu_data *dst_clk_state =
648 &__get_cpu_var(msm_clocks_percpu)[dst_clk->index];
649 uint32_t dst_clk_val = msm_read_timer_count(dst_clk, LOCAL_TIMER);
650 uint32_t new_offset;
651
652 if ((dst_clk->freq << dst_clk->shift) == src_clk_freq) {
653 new_offset = src_clk_val - dst_clk_val;
654 } else {
655 uint64_t temp;
656
657 /* separate multiplication and division steps to reduce
658 rounding error */
659 temp = src_clk_val;
660 temp *= dst_clk->freq << dst_clk->shift;
661 do_div(temp, src_clk_freq);
662
663 new_offset = (uint32_t)(temp) - dst_clk_val;
664 }
665
666 if (dst_clk_state->sleep_offset + dst_clk_state->non_sleep_offset !=
667 new_offset) {
668 if (data->exit_sleep)
669 dst_clk_state->sleep_offset =
670 new_offset - dst_clk_state->non_sleep_offset;
671 else
672 dst_clk_state->non_sleep_offset =
673 new_offset - dst_clk_state->sleep_offset;
674
675 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
676 printk(KERN_INFO "sync clock %s: "
677 "src %u, new offset %u + %u\n",
678 dst_clk->clocksource.name, src_clk_val,
679 dst_clk_state->sleep_offset,
680 dst_clk_state->non_sleep_offset);
681 }
682}
683
684/*
685 * Synchronize GPT clock with sclk.
686 */
687static void msm_timer_sync_gpt_to_sclk(int exit_sleep)
688{
689 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
690 struct msm_clock_percpu_data *gpt_clk_state =
691 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
692 struct msm_timer_sync_data_t data;
693 uint32_t ret;
694
695 if (gpt_clk_state->in_sync)
696 return;
697
698 data.clock = gpt_clk;
699 data.timeout = 0;
700 data.exit_sleep = exit_sleep;
701
702 ret = msm_timer_do_sync_to_sclk(
703 msm_timer_sync_to_sclk_time_start,
704 msm_timer_sync_to_sclk_time_expired,
705 msm_timer_sync_update,
706 &data);
707
708 if (ret)
709 gpt_clk_state->in_sync = 1;
710}
711
712/*
713 * Synchronize clock with GPT clock.
714 */
715static void msm_timer_sync_to_gpt(struct msm_clock *clock, int exit_sleep)
716{
717 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
718 struct msm_clock_percpu_data *gpt_clk_state =
719 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
720 struct msm_clock_percpu_data *clock_state =
721 &__get_cpu_var(msm_clocks_percpu)[clock->index];
722 struct msm_timer_sync_data_t data;
723 uint32_t gpt_clk_val;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700724 u64 gpt_period = (1ULL << 32) * HZ;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700725 u64 now = get_jiffies_64();
726
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700727 do_div(gpt_period, gpt_hz);
728
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700729 BUG_ON(clock == gpt_clk);
730
731 if (clock_state->in_sync &&
732 (now - clock_state->last_sync_jiffies < (gpt_period >> 1)))
733 return;
734
735 gpt_clk_val = msm_read_timer_count(gpt_clk, LOCAL_TIMER)
736 + gpt_clk_state->sleep_offset + gpt_clk_state->non_sleep_offset;
737
738 if (exit_sleep && gpt_clk_val < clock_state->last_sync_gpt)
739 clock_state->non_sleep_offset -= clock->rollover_offset;
740
741 data.clock = clock;
742 data.timeout = 0;
743 data.exit_sleep = exit_sleep;
744
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700745 msm_timer_sync_update(&data, gpt_clk_val, gpt_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700746
747 clock_state->in_sync = 1;
748 clock_state->last_sync_gpt = gpt_clk_val;
749 clock_state->last_sync_jiffies = now;
750}
751
752static void msm_timer_reactivate_alarm(struct msm_clock *clock)
753{
754 struct msm_clock_percpu_data *clock_state =
755 &__get_cpu_var(msm_clocks_percpu)[clock->index];
756 long alarm_delta = clock_state->alarm_vtime -
757 clock_state->sleep_offset -
758 msm_read_timer_count(clock, LOCAL_TIMER);
759 alarm_delta >>= clock->shift;
760 if (alarm_delta < (long)clock->write_delay + 4)
761 alarm_delta = clock->write_delay + 4;
762 while (msm_timer_set_next_event(alarm_delta, &clock->clockevent))
763 ;
764}
765
766int64_t msm_timer_enter_idle(void)
767{
768 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
769 struct msm_clock *clock = __get_cpu_var(msm_active_clock);
770 struct msm_clock_percpu_data *clock_state =
771 &__get_cpu_var(msm_clocks_percpu)[clock->index];
772 uint32_t alarm;
773 uint32_t count;
774 int32_t delta;
775
776 BUG_ON(clock != &msm_clocks[MSM_CLOCK_GPT] &&
777 clock != &msm_clocks[MSM_CLOCK_DGT]);
778
779 msm_timer_sync_gpt_to_sclk(0);
780 if (clock != gpt_clk)
781 msm_timer_sync_to_gpt(clock, 0);
782
783 count = msm_read_timer_count(clock, LOCAL_TIMER);
784 if (clock_state->stopped++ == 0)
785 clock_state->stopped_tick = count + clock_state->sleep_offset;
786 alarm = clock_state->alarm;
787 delta = alarm - count;
788 if (delta <= -(int32_t)((clock->freq << clock->shift) >> 10)) {
789 /* timer should have triggered 1ms ago */
790 printk(KERN_ERR "msm_timer_enter_idle: timer late %d, "
791 "reprogram it\n", delta);
792 msm_timer_reactivate_alarm(clock);
793 }
794 if (delta <= 0)
795 return 0;
796 return clocksource_cyc2ns((alarm - count) >> clock->shift,
797 clock->clocksource.mult,
798 clock->clocksource.shift);
799}
800
801void msm_timer_exit_idle(int low_power)
802{
803 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
804 struct msm_clock *clock = __get_cpu_var(msm_active_clock);
805 struct msm_clock_percpu_data *gpt_clk_state =
806 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
807 struct msm_clock_percpu_data *clock_state =
808 &__get_cpu_var(msm_clocks_percpu)[clock->index];
809 uint32_t enabled;
810
811 BUG_ON(clock != &msm_clocks[MSM_CLOCK_GPT] &&
812 clock != &msm_clocks[MSM_CLOCK_DGT]);
813
814 if (!low_power)
815 goto exit_idle_exit;
816
817 enabled = __raw_readl(gpt_clk->regbase + TIMER_ENABLE) &
818 TIMER_ENABLE_EN;
819 if (!enabled)
820 __raw_writel(TIMER_ENABLE_EN, gpt_clk->regbase + TIMER_ENABLE);
821
822#if defined(CONFIG_ARCH_MSM_SCORPION) || defined(CONFIG_ARCH_MSM_KRAIT)
823 gpt_clk_state->in_sync = 0;
824#else
825 gpt_clk_state->in_sync = gpt_clk_state->in_sync && enabled;
826#endif
827 /* Make sure timer is actually enabled before we sync it */
828 wmb();
829 msm_timer_sync_gpt_to_sclk(1);
830
831 if (clock == gpt_clk)
832 goto exit_idle_alarm;
833
834 enabled = __raw_readl(clock->regbase + TIMER_ENABLE) & TIMER_ENABLE_EN;
835 if (!enabled)
836 __raw_writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
837
838#if defined(CONFIG_ARCH_MSM_SCORPION) || defined(CONFIG_ARCH_MSM_KRAIT)
839 clock_state->in_sync = 0;
840#else
841 clock_state->in_sync = clock_state->in_sync && enabled;
842#endif
843 /* Make sure timer is actually enabled before we sync it */
844 wmb();
845 msm_timer_sync_to_gpt(clock, 1);
846
847exit_idle_alarm:
848 msm_timer_reactivate_alarm(clock);
849
850exit_idle_exit:
851 clock_state->stopped--;
852}
853
854/*
855 * Callback function that initializes the timeout value.
856 */
857static void msm_timer_get_sclk_time_start(
858 struct msm_timer_sync_data_t *data)
859{
860 data->timeout = 200000;
861}
862
863/*
864 * Callback function that checks the timeout.
865 */
866static bool msm_timer_get_sclk_time_expired(
867 struct msm_timer_sync_data_t *data)
868{
869 udelay(10);
870 return --data->timeout <= 0;
871}
872
873/*
874 * Retrieve the cycle count from the sclk and convert it into
875 * nanoseconds.
876 *
877 * On exit, if period is not NULL, it contains the period of the
878 * sclk in nanoseconds, i.e. how long the cycle count wraps around.
879 *
880 * Return value:
881 * 0: the operation failed; period is not set either
882 * >0: time in nanoseconds
883 */
884int64_t msm_timer_get_sclk_time(int64_t *period)
885{
886 struct msm_timer_sync_data_t data;
887 uint32_t clock_value;
888 int64_t tmp;
889
890 memset(&data, 0, sizeof(data));
891 clock_value = msm_timer_do_sync_to_sclk(
892 msm_timer_get_sclk_time_start,
893 msm_timer_get_sclk_time_expired,
894 NULL,
895 &data);
896
897 if (!clock_value)
898 return 0;
899
900 if (period) {
901 tmp = 1LL << 32;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700902 tmp *= NSEC_PER_SEC;
903 do_div(tmp, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700904 *period = tmp;
905 }
906
907 tmp = (int64_t)clock_value;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700908 tmp *= NSEC_PER_SEC;
909 do_div(tmp, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700910 return tmp;
911}
912
913int __init msm_timer_init_time_sync(void (*timeout)(void))
914{
915#if defined(CONFIG_MSM_N_WAY_SMSM) && !defined(CONFIG_MSM_DIRECT_SCLK_ACCESS)
916 int ret = smsm_change_intr_mask(SMSM_TIME_MASTER_DEM, 0xFFFFFFFF, 0);
917
918 if (ret) {
919 printk(KERN_ERR "%s: failed to clear interrupt mask, %d\n",
920 __func__, ret);
921 return ret;
922 }
923
924 smsm_change_state(SMSM_APPS_DEM,
925 SLAVE_TIME_REQUEST | SLAVE_TIME_POLL, SLAVE_TIME_INIT);
926#endif
927
928 BUG_ON(timeout == NULL);
929 msm_timer_sync_timeout = timeout;
930
931 return 0;
932}
933
934#endif
935
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700936static DEFINE_CLOCK_DATA(cd);
937
Vikram Mulukutlaa41f3a12011-10-31 14:20:50 -0700938/*
939 * Store the most recent timestamp read from hardware
940 * in last_ns. This is useful for debugging crashes.
941 */
Jeff Ohlstein06658f72011-11-09 13:51:11 -0800942static atomic64_t last_ns;
Vikram Mulukutlaa41f3a12011-10-31 14:20:50 -0700943
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700944unsigned long long notrace sched_clock(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700945{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700946 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700947 struct clocksource *cs = &clock->clocksource;
Jeff Ohlstein06658f72011-11-09 13:51:11 -0800948 u64 cyc = cs->read(cs);
949 u64 last_ns_local;
950 last_ns_local = cyc_to_sched_clock(&cd, cyc, ((u32)~0 >> clock->shift));
951 atomic64_set(&last_ns, last_ns_local);
952 return last_ns_local;
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700953}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700954
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700955static void notrace msm_update_sched_clock(void)
956{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700957 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700958 struct clocksource *cs = &clock->clocksource;
959 u32 cyc = cs->read(cs);
960 update_sched_clock(&cd, cyc, ((u32)~0) >> clock->shift);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700961}
962
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700963int read_current_timer(unsigned long *timer_val)
964{
965 struct msm_clock *dgt = &msm_clocks[MSM_CLOCK_DGT];
966 *timer_val = msm_read_timer_count(dgt, GLOBAL_TIMER);
967 return 0;
968}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700969
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700970static void __init msm_sched_clock_init(void)
971{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700972 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700973
974 init_sched_clock(&cd, msm_update_sched_clock, 32 - clock->shift,
975 clock->freq);
976}
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800977static void __init msm_timer_init(void)
978{
979 int i;
980 int res;
Jin Hongeecb1e02011-10-21 14:36:32 -0700981 struct irq_chip *chip;
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700982 struct msm_clock *dgt = &msm_clocks[MSM_CLOCK_DGT];
983 struct msm_clock *gpt = &msm_clocks[MSM_CLOCK_GPT];
David Brown8c27e6f2011-01-07 10:20:49 -0800984
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700985 if (cpu_is_msm7x01() || cpu_is_msm7x25() || cpu_is_msm7x27() ||
986 cpu_is_msm7x25a() || cpu_is_msm7x27a() || cpu_is_msm7x25aa() ||
987 cpu_is_msm7x27aa()) {
988 dgt->shift = MSM_DGT_SHIFT;
989 dgt->freq = 19200000 >> MSM_DGT_SHIFT;
990 dgt->clockevent.shift = 32 + MSM_DGT_SHIFT;
991 dgt->clocksource.mask = CLOCKSOURCE_MASK(32 - MSM_DGT_SHIFT);
992 dgt->clocksource.shift = 24 - MSM_DGT_SHIFT;
993 gpt->regbase = MSM_TMR_BASE;
994 dgt->regbase = MSM_TMR_BASE + 0x10;
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700995 gpt->flags |= MSM_CLOCK_FLAGS_UNSTABLE_COUNT
996 | MSM_CLOCK_FLAGS_ODD_MATCH_WRITE
997 | MSM_CLOCK_FLAGS_DELAYED_WRITE_POST;
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700998 } else if (cpu_is_qsd8x50()) {
999 dgt->freq = 4800000;
1000 gpt->regbase = MSM_TMR_BASE;
1001 dgt->regbase = MSM_TMR_BASE + 0x10;
1002 } else if (cpu_is_fsm9xxx())
1003 dgt->freq = 4800000;
1004 else if (cpu_is_msm7x30() || cpu_is_msm8x55())
1005 dgt->freq = 6144000;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001006 else if (cpu_is_msm8x60()) {
Jeff Ohlstein7e538f02011-11-01 17:36:22 -07001007 global_timer_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001008 dgt->freq = 6750000;
1009 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
Jeff Ohlstein7e538f02011-11-01 17:36:22 -07001010 } else if (cpu_is_msm9615()) {
1011 dgt->freq = 6750000;
1012 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
1013 gpt->freq = 32765;
1014 gpt_hz = 32765;
1015 sclk_hz = 32765;
Jeff Ohlsteind47f96a2011-11-04 19:00:50 -07001016 gpt->flags |= MSM_CLOCK_FLAGS_UNSTABLE_COUNT;
1017 dgt->flags |= MSM_CLOCK_FLAGS_UNSTABLE_COUNT;
Jeff Ohlstein7e538f02011-11-01 17:36:22 -07001018 } else if (cpu_is_msm8960() || cpu_is_apq8064() || cpu_is_msm8930()) {
1019 global_timer_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001020 dgt->freq = 6750000;
1021 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
1022 gpt->freq = 32765;
1023 gpt_hz = 32765;
1024 sclk_hz = 32765;
Jeff Ohlstein391a3ee2011-12-01 16:44:45 -08001025 if (!machine_is_apq8064_rumi3()) {
1026 gpt->flags |= MSM_CLOCK_FLAGS_UNSTABLE_COUNT;
1027 dgt->flags |= MSM_CLOCK_FLAGS_UNSTABLE_COUNT;
1028 }
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001029 } else {
1030 WARN_ON("Timer running on unknown hardware. Configure this! "
1031 "Assuming default configuration.\n");
1032 dgt->freq = 6750000;
1033 }
1034
1035 if (msm_clocks[MSM_CLOCK_GPT].clocksource.rating > DG_TIMER_RATING)
1036 msm_global_timer = MSM_CLOCK_GPT;
1037 else
1038 msm_global_timer = MSM_CLOCK_DGT;
Jeff Ohlstein672039f2010-10-05 15:23:57 -07001039
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001040 for (i = 0; i < ARRAY_SIZE(msm_clocks); i++) {
1041 struct msm_clock *clock = &msm_clocks[i];
1042 struct clock_event_device *ce = &clock->clockevent;
1043 struct clocksource *cs = &clock->clocksource;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001044 __raw_writel(0, clock->regbase + TIMER_ENABLE);
1045 __raw_writel(1, clock->regbase + TIMER_CLEAR);
1046 __raw_writel(0, clock->regbase + TIMER_COUNT_VAL);
1047 __raw_writel(~0, clock->regbase + TIMER_MATCH_VAL);
David Brown8c27e6f2011-01-07 10:20:49 -08001048
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001049 if ((clock->freq << clock->shift) == gpt_hz) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001050 clock->rollover_offset = 0;
1051 } else {
1052 uint64_t temp;
David Brown8c27e6f2011-01-07 10:20:49 -08001053
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001054 temp = clock->freq << clock->shift;
1055 temp <<= 32;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001056 do_div(temp, gpt_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001057
1058 clock->rollover_offset = (uint32_t) temp;
1059 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001060
1061 ce->mult = div_sc(clock->freq, NSEC_PER_SEC, ce->shift);
1062 /* allow at least 10 seconds to notice that the timer wrapped */
1063 ce->max_delta_ns =
1064 clockevent_delta2ns(0xf0000000 >> clock->shift, ce);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001065 /* ticks gets rounded down by one */
1066 ce->min_delta_ns =
1067 clockevent_delta2ns(clock->write_delay + 4, ce);
Rusty Russell320ab2b2008-12-13 21:20:26 +10301068 ce->cpumask = cpumask_of(0);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001069
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001070 cs->mult = clocksource_hz2mult(clock->freq, cs->shift);
1071 res = clocksource_register(cs);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001072 if (res)
1073 printk(KERN_ERR "msm_timer_init: clocksource_register "
1074 "failed for %s\n", cs->name);
1075
1076 res = setup_irq(clock->irq.irq, &clock->irq);
1077 if (res)
1078 printk(KERN_ERR "msm_timer_init: setup_irq "
1079 "failed for %s\n", cs->name);
1080
Jin Hongeecb1e02011-10-21 14:36:32 -07001081 chip = irq_get_chip(clock->irq.irq);
1082 if (chip && chip->irq_mask)
1083 chip->irq_mask(irq_get_irq_data(clock->irq.irq));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001084
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001085 clockevents_register_device(ce);
1086 }
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -07001087 msm_sched_clock_init();
Taniya Das36057be2011-10-28 13:02:17 +05301088
1089 if (is_smp()) {
1090 __raw_writel(1,
1091 msm_clocks[MSM_CLOCK_DGT].regbase + TIMER_ENABLE);
1092 set_delay_fn(read_current_timer_delay_loop);
1093 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001094}
1095
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001096#ifdef CONFIG_SMP
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001097
Santosh Shilimkaraf90f102011-02-23 18:53:15 +01001098int __cpuinit local_timer_setup(struct clock_event_device *evt)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001099{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001100 unsigned long flags;
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001101 static DEFINE_PER_CPU(bool, first_boot) = true;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001102 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001103
1104 /* Use existing clock_event for cpu 0 */
1105 if (!smp_processor_id())
David Brown893b66c2011-03-30 11:26:57 -07001106 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001107
Taniya Das36057be2011-10-28 13:02:17 +05301108 if (cpu_is_msm8x60() || cpu_is_msm8960() || cpu_is_apq8064()
1109 || cpu_is_msm8930())
1110 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001111
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001112 if (__get_cpu_var(first_boot)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001113 __raw_writel(0, clock->regbase + TIMER_ENABLE);
1114 __raw_writel(0, clock->regbase + TIMER_CLEAR);
1115 __raw_writel(~0, clock->regbase + TIMER_MATCH_VAL);
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001116 __get_cpu_var(first_boot) = false;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001117 }
1118 evt->irq = clock->irq.irq;
1119 evt->name = "local_timer";
1120 evt->features = CLOCK_EVT_FEAT_ONESHOT;
1121 evt->rating = clock->clockevent.rating;
1122 evt->set_mode = msm_timer_set_mode;
1123 evt->set_next_event = msm_timer_set_next_event;
1124 evt->shift = clock->clockevent.shift;
1125 evt->mult = div_sc(clock->freq, NSEC_PER_SEC, evt->shift);
1126 evt->max_delta_ns =
1127 clockevent_delta2ns(0xf0000000 >> clock->shift, evt);
1128 evt->min_delta_ns = clockevent_delta2ns(4, evt);
1129
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001130 __get_cpu_var(local_clock_event) = evt;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001131
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001132 local_irq_save(flags);
1133 gic_clear_spi_pending(clock->irq.irq);
1134 local_irq_restore(flags);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001135 gic_enable_ppi(clock->irq.irq);
1136
1137 clockevents_register_device(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001138
Santosh Shilimkaraf90f102011-02-23 18:53:15 +01001139 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001140}
1141
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001142int local_timer_ack(void)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001143{
1144 return 1;
1145}
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001146#endif
1147
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001148struct sys_timer msm_timer = {
1149 .init = msm_timer_init
1150};