blob: 84f3cdae44079074eae72450bc7c4f6b215a666f [file] [log] [blame]
Suresh Siddha61c46282008-03-10 15:28:04 -07001#include <linux/errno.h>
2#include <linux/kernel.h>
3#include <linux/mm.h>
4#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08005#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07006#include <linux/slab.h>
7#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +02008#include <linux/module.h>
9#include <linux/pm.h>
Thomas Gleixneraa276e12008-06-09 19:15:00 +020010#include <linux/clockchips.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040011#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030012#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080013#include <linux/dmi.h>
14#include <linux/utsname.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020015#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020016#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010017#include <asm/cpu.h>
Zhao Yakuic1e3b372008-06-24 17:58:53 +080018#include <asm/system.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010019#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053020#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080021#include <asm/idle.h>
22#include <asm/uaccess.h>
23#include <asm/i387.h>
K.Prasad66cb5912009-06-01 23:44:55 +053024#include <asm/debugreg.h>
Zhao Yakuic1e3b372008-06-24 17:58:53 +080025
Suresh Siddhaaa283f42008-03-10 15:28:05 -070026struct kmem_cache *task_xstate_cachep;
Sheng Yang5ee481d2010-05-17 17:22:23 +080027EXPORT_SYMBOL_GPL(task_xstate_cachep);
Suresh Siddha61c46282008-03-10 15:28:04 -070028
29int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
30{
Avi Kivity86603282010-05-06 11:45:46 +030031 int ret;
32
Suresh Siddha61c46282008-03-10 15:28:04 -070033 *dst = *src;
Avi Kivity86603282010-05-06 11:45:46 +030034 if (fpu_allocated(&src->thread.fpu)) {
35 memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
36 ret = fpu_alloc(&dst->thread.fpu);
37 if (ret)
38 return ret;
39 fpu_copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070040 }
Suresh Siddha61c46282008-03-10 15:28:04 -070041 return 0;
42}
43
Suresh Siddhaaa283f42008-03-10 15:28:05 -070044void free_thread_xstate(struct task_struct *tsk)
45{
Avi Kivity86603282010-05-06 11:45:46 +030046 fpu_free(&tsk->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070047}
48
Suresh Siddha61c46282008-03-10 15:28:04 -070049void free_thread_info(struct thread_info *ti)
50{
Suresh Siddhaaa283f42008-03-10 15:28:05 -070051 free_thread_xstate(ti->task);
Suresh Siddha1679f272008-04-16 10:27:53 +020052 free_pages((unsigned long)ti, get_order(THREAD_SIZE));
Suresh Siddha61c46282008-03-10 15:28:04 -070053}
54
55void arch_task_cache_init(void)
56{
57 task_xstate_cachep =
58 kmem_cache_create("task_xstate", xstate_size,
59 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +020060 SLAB_PANIC | SLAB_NOTRACK, NULL);
Suresh Siddha61c46282008-03-10 15:28:04 -070061}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020062
Thomas Gleixner00dba562008-06-09 18:35:28 +020063/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080064 * Free current thread data structures etc..
65 */
66void exit_thread(void)
67{
68 struct task_struct *me = current;
69 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +010070 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080071
Thomas Gleixner250981e2009-03-16 13:07:21 +010072 if (bp) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080073 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
74
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080075 t->io_bitmap_ptr = NULL;
76 clear_thread_flag(TIF_IO_BITMAP);
77 /*
78 * Careful, clear this in the TSS too:
79 */
80 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
81 t->io_bitmap_max = 0;
82 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +010083 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080084 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080085}
86
Brian Gerst3bef4442010-01-13 10:45:55 -050087void show_regs(struct pt_regs *regs)
88{
89 show_registers(regs);
Soeren Sandmann Pedersen9c0729d2010-11-05 05:59:39 -040090 show_trace(NULL, regs, (unsigned long *)kernel_stack_pointer(regs));
Brian Gerst3bef4442010-01-13 10:45:55 -050091}
92
Andy Isaacson814e2c82009-12-08 00:29:42 -080093void show_regs_common(void)
94{
Naga Chumbalkar84e383b2011-02-14 22:47:17 +000095 const char *vendor, *product, *board;
Andy Isaacson814e2c82009-12-08 00:29:42 -080096
Naga Chumbalkar84e383b2011-02-14 22:47:17 +000097 vendor = dmi_get_system_info(DMI_SYS_VENDOR);
98 if (!vendor)
99 vendor = "";
Andy Isaacsona1884b82009-12-08 00:30:21 -0800100 product = dmi_get_system_info(DMI_PRODUCT_NAME);
101 if (!product)
102 product = "";
Andy Isaacson814e2c82009-12-08 00:29:42 -0800103
Naga Chumbalkar84e383b2011-02-14 22:47:17 +0000104 /* Board Name is optional */
105 board = dmi_get_system_info(DMI_BOARD_NAME);
106
Pekka Enbergd015a092009-12-28 10:26:59 +0200107 printk(KERN_CONT "\n");
Naga Chumbalkar84e383b2011-02-14 22:47:17 +0000108 printk(KERN_DEFAULT "Pid: %d, comm: %.20s %s %s %.*s",
Andy Isaacson814e2c82009-12-08 00:29:42 -0800109 current->pid, current->comm, print_tainted(),
110 init_utsname()->release,
111 (int)strcspn(init_utsname()->version, " "),
Naga Chumbalkar84e383b2011-02-14 22:47:17 +0000112 init_utsname()->version);
113 printk(KERN_CONT " ");
114 printk(KERN_CONT "%s %s", vendor, product);
115 if (board) {
116 printk(KERN_CONT "/");
117 printk(KERN_CONT "%s", board);
118 }
119 printk(KERN_CONT "\n");
Andy Isaacson814e2c82009-12-08 00:29:42 -0800120}
121
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800122void flush_thread(void)
123{
124 struct task_struct *tsk = current;
125
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200126 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800127 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
128 /*
129 * Forget coprocessor state..
130 */
131 tsk->fpu_counter = 0;
132 clear_fpu(tsk);
133 clear_used_math();
134}
135
136static void hard_disable_TSC(void)
137{
138 write_cr4(read_cr4() | X86_CR4_TSD);
139}
140
141void disable_TSC(void)
142{
143 preempt_disable();
144 if (!test_and_set_thread_flag(TIF_NOTSC))
145 /*
146 * Must flip the CPU state synchronously with
147 * TIF_NOTSC in the current running context.
148 */
149 hard_disable_TSC();
150 preempt_enable();
151}
152
153static void hard_enable_TSC(void)
154{
155 write_cr4(read_cr4() & ~X86_CR4_TSD);
156}
157
158static void enable_TSC(void)
159{
160 preempt_disable();
161 if (test_and_clear_thread_flag(TIF_NOTSC))
162 /*
163 * Must flip the CPU state synchronously with
164 * TIF_NOTSC in the current running context.
165 */
166 hard_enable_TSC();
167 preempt_enable();
168}
169
170int get_tsc_mode(unsigned long adr)
171{
172 unsigned int val;
173
174 if (test_thread_flag(TIF_NOTSC))
175 val = PR_TSC_SIGSEGV;
176 else
177 val = PR_TSC_ENABLE;
178
179 return put_user(val, (unsigned int __user *)adr);
180}
181
182int set_tsc_mode(unsigned int val)
183{
184 if (val == PR_TSC_SIGSEGV)
185 disable_TSC();
186 else if (val == PR_TSC_ENABLE)
187 enable_TSC();
188 else
189 return -EINVAL;
190
191 return 0;
192}
193
194void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
195 struct tss_struct *tss)
196{
197 struct thread_struct *prev, *next;
198
199 prev = &prev_p->thread;
200 next = &next_p->thread;
201
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100202 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
203 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
204 unsigned long debugctl = get_debugctlmsr();
205
206 debugctl &= ~DEBUGCTLMSR_BTF;
207 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
208 debugctl |= DEBUGCTLMSR_BTF;
209
210 update_debugctlmsr(debugctl);
211 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800212
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800213 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
214 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
215 /* prev and next are different */
216 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
217 hard_disable_TSC();
218 else
219 hard_enable_TSC();
220 }
221
222 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
223 /*
224 * Copy the relevant range of the IO bitmap.
225 * Normally this is 128 bytes or less:
226 */
227 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
228 max(prev->io_bitmap_max, next->io_bitmap_max));
229 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
230 /*
231 * Clear any possible leftover bits:
232 */
233 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
234 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300235 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800236}
237
238int sys_fork(struct pt_regs *regs)
239{
240 return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
241}
242
243/*
244 * This is trivial, and on the face of it looks like it
245 * could equally well be done in user mode.
246 *
247 * Not so, for quite unobvious reasons - register pressure.
248 * In user mode vfork() cannot have a stack frame, and if
249 * done by calling the "clone()" system call directly, you
250 * do not have enough call-clobbered registers to hold all
251 * the information you need.
252 */
253int sys_vfork(struct pt_regs *regs)
254{
255 return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
256 NULL, NULL);
257}
258
Brian Gerstf839bbc2009-12-09 19:01:56 -0500259long
260sys_clone(unsigned long clone_flags, unsigned long newsp,
261 void __user *parent_tid, void __user *child_tid, struct pt_regs *regs)
262{
263 if (!newsp)
264 newsp = regs->sp;
265 return do_fork(clone_flags, newsp, regs, 0, parent_tid, child_tid);
266}
267
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500268/*
269 * This gets run with %si containing the
270 * function to call, and %di containing
271 * the "args".
272 */
273extern void kernel_thread_helper(void);
274
275/*
276 * Create a kernel thread
277 */
278int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags)
279{
280 struct pt_regs regs;
281
282 memset(&regs, 0, sizeof(regs));
283
284 regs.si = (unsigned long) fn;
285 regs.di = (unsigned long) arg;
286
287#ifdef CONFIG_X86_32
288 regs.ds = __USER_DS;
289 regs.es = __USER_DS;
290 regs.fs = __KERNEL_PERCPU;
291 regs.gs = __KERNEL_STACK_CANARY;
Cyrill Gorcunov864a0922010-01-13 10:16:07 +0000292#else
293 regs.ss = __KERNEL_DS;
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500294#endif
295
296 regs.orig_ax = -1;
297 regs.ip = (unsigned long) kernel_thread_helper;
298 regs.cs = __KERNEL_CS | get_kernel_rpl();
299 regs.flags = X86_EFLAGS_IF | 0x2;
300
301 /* Ok, create the new process.. */
302 return do_fork(flags | CLONE_VM | CLONE_UNTRACED, 0, &regs, 0, NULL, NULL);
303}
304EXPORT_SYMBOL(kernel_thread);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800305
306/*
Brian Gerst11cf88b2009-12-09 19:01:53 -0500307 * sys_execve() executes a new program.
308 */
David Howellsd7627462010-08-17 23:52:56 +0100309long sys_execve(const char __user *name,
310 const char __user *const __user *argv,
311 const char __user *const __user *envp, struct pt_regs *regs)
Brian Gerst11cf88b2009-12-09 19:01:53 -0500312{
313 long error;
314 char *filename;
315
316 filename = getname(name);
317 error = PTR_ERR(filename);
318 if (IS_ERR(filename))
319 return error;
320 error = do_execve(filename, argv, envp, regs);
321
322#ifdef CONFIG_X86_32
323 if (error == 0) {
324 /* Make sure we don't return using sysenter.. */
325 set_thread_flag(TIF_IRET);
326 }
327#endif
328
329 putname(filename);
330 return error;
331}
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200332
333/*
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200334 * Idle related variables and functions
335 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100336unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200337EXPORT_SYMBOL(boot_option_idle_override);
338
339/*
340 * Powermanagement idle function, if any..
341 */
342void (*pm_idle)(void);
Len Brown06ae40c2011-04-01 15:28:09 -0400343#if defined(CONFIG_APM_MODULE) && defined(CONFIG_APM_CPU_IDLE)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200344EXPORT_SYMBOL(pm_idle);
Len Brown06ae40c2011-04-01 15:28:09 -0400345#endif
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200346
347#ifdef CONFIG_X86_32
348/*
349 * This halt magic was a workaround for ancient floppy DMA
350 * wreckage. It should be safe to remove.
351 */
352static int hlt_counter;
353void disable_hlt(void)
354{
355 hlt_counter++;
356}
357EXPORT_SYMBOL(disable_hlt);
358
359void enable_hlt(void)
360{
361 hlt_counter--;
362}
363EXPORT_SYMBOL(enable_hlt);
364
365static inline int hlt_use_halt(void)
366{
367 return (!hlt_counter && boot_cpu_data.hlt_works_ok);
368}
369#else
370static inline int hlt_use_halt(void)
371{
372 return 1;
373}
374#endif
375
376/*
377 * We use this if we don't have any better
378 * idle routine..
379 */
380void default_idle(void)
381{
382 if (hlt_use_halt()) {
Thomas Renninger6f4f2722010-04-20 13:17:36 +0200383 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
Thomas Renninger25e41932011-01-03 17:50:44 +0100384 trace_cpu_idle(1, smp_processor_id());
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200385 current_thread_info()->status &= ~TS_POLLING;
386 /*
387 * TS_POLLING-cleared state must be visible before we
388 * test NEED_RESCHED:
389 */
390 smp_mb();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200391
392 if (!need_resched())
393 safe_halt(); /* enables interrupts racelessly */
394 else
395 local_irq_enable();
396 current_thread_info()->status |= TS_POLLING;
Thomas Renningerf77cfe42011-01-07 11:29:44 +0100397 trace_power_end(smp_processor_id());
398 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200399 } else {
400 local_irq_enable();
401 /* loop is done by the caller */
402 cpu_relax();
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200403 }
404}
Len Brown06ae40c2011-04-01 15:28:09 -0400405#if defined(CONFIG_APM_MODULE) && defined(CONFIG_APM_CPU_IDLE)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200406EXPORT_SYMBOL(default_idle);
407#endif
408
409void stop_this_cpu(void *dummy)
410{
411 local_irq_disable();
412 /*
413 * Remove this CPU:
414 */
Rusty Russell4f062892009-03-13 14:49:54 +1030415 set_cpu_online(smp_processor_id(), false);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200416 disable_local_APIC();
417
418 for (;;) {
419 if (hlt_works(smp_processor_id()))
420 halt();
421 }
422}
423
424static void do_nothing(void *unused)
425{
426}
427
428/*
429 * cpu_idle_wait - Used to ensure that all the CPUs discard old value of
430 * pm_idle and update to new pm_idle value. Required while changing pm_idle
431 * handler on SMP systems.
432 *
433 * Caller must have changed pm_idle to the new value before the call. Old
434 * pm_idle value will not be used by any CPU after the return of this function.
435 */
436void cpu_idle_wait(void)
437{
438 smp_mb();
439 /* kick all the CPUs so that they exit out of pm_idle */
440 smp_call_function(do_nothing, NULL, 1);
441}
442EXPORT_SYMBOL_GPL(cpu_idle_wait);
443
444/*
445 * This uses new MONITOR/MWAIT instructions on P4 processors with PNI,
446 * which can obviate IPI to trigger checking of need_resched.
447 * We execute MONITOR against need_resched and enter optimized wait state
448 * through MWAIT. Whenever someone changes need_resched, we would be woken
449 * up from MWAIT (without an IPI).
450 *
451 * New with Core Duo processors, MWAIT can take some hints based on CPU
452 * capability.
453 */
454void mwait_idle_with_hints(unsigned long ax, unsigned long cx)
455{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200456 if (!need_resched()) {
Tejun Heo7b543a52010-12-18 16:30:05 +0100457 if (cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLUSH_MONITOR))
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200458 clflush((void *)&current_thread_info()->flags);
459
460 __monitor((void *)&current_thread_info()->flags, 0, 0);
461 smp_mb();
462 if (!need_resched())
463 __mwait(ax, cx);
464 }
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200465}
466
467/* Default MONITOR/MWAIT with no hints, used for default C1 state */
468static void mwait_idle(void)
469{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200470 if (!need_resched()) {
Thomas Renninger6f4f2722010-04-20 13:17:36 +0200471 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
Thomas Renninger25e41932011-01-03 17:50:44 +0100472 trace_cpu_idle(1, smp_processor_id());
Tejun Heo7b543a52010-12-18 16:30:05 +0100473 if (cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLUSH_MONITOR))
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200474 clflush((void *)&current_thread_info()->flags);
475
476 __monitor((void *)&current_thread_info()->flags, 0, 0);
477 smp_mb();
478 if (!need_resched())
479 __sti_mwait(0, 0);
480 else
481 local_irq_enable();
Thomas Renningerf77cfe42011-01-07 11:29:44 +0100482 trace_power_end(smp_processor_id());
483 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200484 } else
485 local_irq_enable();
486}
487
488/*
489 * On SMP it's slightly faster (but much more power-consuming!)
490 * to poll the ->work.need_resched flag instead of waiting for the
491 * cross-CPU IPI to arrive. Use this option with caution.
492 */
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200493static void poll_idle(void)
494{
Thomas Renninger6f4f2722010-04-20 13:17:36 +0200495 trace_power_start(POWER_CSTATE, 0, smp_processor_id());
Thomas Renninger25e41932011-01-03 17:50:44 +0100496 trace_cpu_idle(0, smp_processor_id());
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200497 local_irq_enable();
498 while (!need_resched())
499 cpu_relax();
Thomas Renninger25e41932011-01-03 17:50:44 +0100500 trace_power_end(smp_processor_id());
501 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200502}
503
504/*
505 * mwait selection logic:
506 *
507 * It depends on the CPU. For AMD CPUs that support MWAIT this is
508 * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
509 * then depend on a clock divisor and current Pstate of the core. If
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200510 * all cores of a processor are in halt state (C1) the processor can
511 * enter the C1E (C1 enhanced) state. If mwait is used this will never
512 * happen.
513 *
514 * idle=mwait overrides this decision and forces the usage of mwait.
515 */
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200516
517#define MWAIT_INFO 0x05
518#define MWAIT_ECX_EXTENDED_INFO 0x01
519#define MWAIT_EDX_C1 0xf0
520
Borislav Petkov1c9d16e2011-02-11 18:17:54 +0100521int mwait_usable(const struct cpuinfo_x86 *c)
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200522{
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200523 u32 eax, ebx, ecx, edx;
524
Thomas Renningerd1896042010-11-03 17:06:14 +0100525 if (boot_option_idle_override == IDLE_FORCE_MWAIT)
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200526 return 1;
527
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200528 if (c->cpuid_level < MWAIT_INFO)
529 return 0;
530
531 cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
532 /* Check, whether EDX has extended info about MWAIT */
533 if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
534 return 1;
535
536 /*
537 * edx enumeratios MONITOR/MWAIT extensions. Check, whether
538 * C1 supports MWAIT
539 */
540 return (edx & MWAIT_EDX_C1);
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200541}
542
Len Brown02c68a02011-04-01 16:59:53 -0400543bool amd_e400_c1e_detected;
544EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200545
Len Brown02c68a02011-04-01 16:59:53 -0400546static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200547
Len Brown02c68a02011-04-01 16:59:53 -0400548void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200549{
Len Brown02c68a02011-04-01 16:59:53 -0400550 if (amd_e400_c1e_mask != NULL)
551 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200552}
553
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200554/*
Len Brown02c68a02011-04-01 16:59:53 -0400555 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200556 * pending message MSR. If we detect C1E, then we handle it the same
557 * way as C3 power states (local apic timer and TSC stop)
558 */
Len Brown02c68a02011-04-01 16:59:53 -0400559static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200560{
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200561 if (need_resched())
562 return;
563
Len Brown02c68a02011-04-01 16:59:53 -0400564 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200565 u32 lo, hi;
566
567 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200568
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200569 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400570 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800571 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200572 mark_tsc_unstable("TSC halt in AMD C1E");
573 printk(KERN_INFO "System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200574 }
575 }
576
Len Brown02c68a02011-04-01 16:59:53 -0400577 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200578 int cpu = smp_processor_id();
579
Len Brown02c68a02011-04-01 16:59:53 -0400580 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
581 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200582 /*
Suresh Siddhaf833bab2009-08-17 14:34:59 -0700583 * Force broadcast so ACPI can not interfere.
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200584 */
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200585 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
586 &cpu);
587 printk(KERN_INFO "Switch to broadcast mode on CPU%d\n",
588 cpu);
589 }
590 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200591
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200592 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200593
594 /*
595 * The switch back from broadcast mode needs to be
596 * called with interrupts disabled.
597 */
598 local_irq_disable();
599 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
600 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200601 } else
602 default_idle();
603}
604
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200605void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
606{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100607#ifdef CONFIG_SMP
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200608 if (pm_idle == poll_idle && smp_num_siblings > 1) {
Mike Travisd6dd6922010-03-05 13:10:38 -0600609 printk_once(KERN_WARNING "WARNING: polling idle and HT enabled,"
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200610 " performance may degrade.\n");
611 }
612#endif
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200613 if (pm_idle)
614 return;
615
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200616 if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200617 /*
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200618 * One CPU supports mwait => All CPUs supports mwait
619 */
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200620 printk(KERN_INFO "using mwait in idle threads.\n");
621 pm_idle = mwait_idle;
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200622 } else if (cpu_has_amd_erratum(amd_erratum_400)) {
623 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Len Brown02c68a02011-04-01 16:59:53 -0400624 printk(KERN_INFO "using AMD E400 aware idle routine\n");
625 pm_idle = amd_e400_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200626 } else
627 pm_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200628}
629
Len Brown02c68a02011-04-01 16:59:53 -0400630void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030631{
Len Brown02c68a02011-04-01 16:59:53 -0400632 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
633 if (pm_idle == amd_e400_idle)
634 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030635}
636
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200637static int __init idle_setup(char *str)
638{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400639 if (!str)
640 return -EINVAL;
641
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200642 if (!strcmp(str, "poll")) {
643 printk("using polling idle threads.\n");
644 pm_idle = poll_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100645 boot_option_idle_override = IDLE_POLL;
646 } else if (!strcmp(str, "mwait")) {
647 boot_option_idle_override = IDLE_FORCE_MWAIT;
648 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800649 /*
650 * When the boot option of idle=halt is added, halt is
651 * forced to be used for CPU idle. In such case CPU C2/C3
652 * won't be used again.
653 * To continue to load the CPU idle driver, don't touch
654 * the boot_option_idle_override.
655 */
656 pm_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100657 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800658 } else if (!strcmp(str, "nomwait")) {
659 /*
660 * If the boot option of "idle=nomwait" is added,
661 * it means that mwait will be disabled for CPU C2/C3
662 * states. In such case it won't touch the variable
663 * of boot_option_idle_override.
664 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100665 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800666 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200667 return -1;
668
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200669 return 0;
670}
671early_param("idle", idle_setup);
672
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400673unsigned long arch_align_stack(unsigned long sp)
674{
675 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
676 sp -= get_random_int() % 8192;
677 return sp & ~0xf;
678}
679
680unsigned long arch_randomize_brk(struct mm_struct *mm)
681{
682 unsigned long range_end = mm->brk + 0x02000000;
683 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
684}
685