blob: 6939e4142325f5315457985b7b5e96f5106397f9 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070021#include "initvals.h"
22
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +053023static int btcoex_enable;
24module_param(btcoex_enable, bool, 0);
25MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");
26
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080027#define ATH9K_CLOCK_RATE_CCK 22
28#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
29#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +053033 enum ath9k_ht_macmode macmode);
Sujithcbe61d82009-02-09 13:27:12 +053034static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053035 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +053036 u32 reg, u32 value);
Sujithcbe61d82009-02-09 13:27:12 +053037static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
38static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Sujithf1dc5602008-10-29 10:16:30 +053040/********************/
41/* Helper Functions */
42/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070043
Sujithcbe61d82009-02-09 13:27:12 +053044static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053045{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080046 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053047
Sujith2660b812009-02-09 13:27:26 +053048 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080049 return clks / ATH9K_CLOCK_RATE_CCK;
50 if (conf->channel->band == IEEE80211_BAND_2GHZ)
51 return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
Sujithcbe61d82009-02-09 13:27:12 +053052
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080053 return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053054}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Sujithcbe61d82009-02-09 13:27:12 +053056static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053057{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080058 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053059
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080060 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053061 return ath9k_hw_mac_usec(ah, clks) / 2;
62 else
63 return ath9k_hw_mac_usec(ah, clks);
64}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065
Sujithcbe61d82009-02-09 13:27:12 +053066static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053067{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080068 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053069
Sujith2660b812009-02-09 13:27:26 +053070 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080071 return usecs *ATH9K_CLOCK_RATE_CCK;
72 if (conf->channel->band == IEEE80211_BAND_2GHZ)
73 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
74 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053075}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076
Sujithcbe61d82009-02-09 13:27:12 +053077static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053078{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080079 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053080
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080081 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053082 return ath9k_hw_mac_clks(ah, usecs) * 2;
83 else
84 return ath9k_hw_mac_clks(ah, usecs);
85}
86
Sujithcbe61d82009-02-09 13:27:12 +053087bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070088{
89 int i;
90
91 for (i = 0; i < (AH_TIMEOUT / AH_TIME_QUANTUM); i++) {
92 if ((REG_READ(ah, reg) & mask) == val)
93 return true;
94
95 udelay(AH_TIME_QUANTUM);
96 }
Sujith04bd4632008-11-28 22:18:05 +053097
98 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
99 "timeout on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
100 reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530101
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700102 return false;
103}
104
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700105u32 ath9k_hw_reverse_bits(u32 val, u32 n)
106{
107 u32 retval;
108 int i;
109
110 for (i = 0, retval = 0; i < n; i++) {
111 retval = (retval << 1) | (val & 1);
112 val >>= 1;
113 }
114 return retval;
115}
116
Sujithcbe61d82009-02-09 13:27:12 +0530117bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530118 u16 flags, u16 *low,
119 u16 *high)
120{
Sujith2660b812009-02-09 13:27:26 +0530121 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530122
123 if (flags & CHANNEL_5GHZ) {
124 *low = pCap->low_5ghz_chan;
125 *high = pCap->high_5ghz_chan;
126 return true;
127 }
128 if ((flags & CHANNEL_2GHZ)) {
129 *low = pCap->low_2ghz_chan;
130 *high = pCap->high_2ghz_chan;
131 return true;
132 }
133 return false;
134}
135
Sujithcbe61d82009-02-09 13:27:12 +0530136u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Sujithe63835b2008-11-18 09:07:53 +0530137 struct ath_rate_table *rates,
Sujithf1dc5602008-10-29 10:16:30 +0530138 u32 frameLen, u16 rateix,
139 bool shortPreamble)
140{
141 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
142 u32 kbps;
143
Sujithe63835b2008-11-18 09:07:53 +0530144 kbps = rates->info[rateix].ratekbps;
Sujithf1dc5602008-10-29 10:16:30 +0530145
146 if (kbps == 0)
147 return 0;
148
149 switch (rates->info[rateix].phy) {
Sujith46d14a52008-11-18 09:08:13 +0530150 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530151 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Sujithe63835b2008-11-18 09:07:53 +0530152 if (shortPreamble && rates->info[rateix].short_preamble)
Sujithf1dc5602008-10-29 10:16:30 +0530153 phyTime >>= 1;
154 numBits = frameLen << 3;
155 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
156 break;
Sujith46d14a52008-11-18 09:08:13 +0530157 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530158 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530159 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
160 numBits = OFDM_PLCP_BITS + (frameLen << 3);
161 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
162 txTime = OFDM_SIFS_TIME_QUARTER
163 + OFDM_PREAMBLE_TIME_QUARTER
164 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530165 } else if (ah->curchan &&
166 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530167 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
168 numBits = OFDM_PLCP_BITS + (frameLen << 3);
169 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
170 txTime = OFDM_SIFS_TIME_HALF +
171 OFDM_PREAMBLE_TIME_HALF
172 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
173 } else {
174 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
175 numBits = OFDM_PLCP_BITS + (frameLen << 3);
176 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
177 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
178 + (numSymbols * OFDM_SYMBOL_TIME);
179 }
180 break;
181 default:
Sujith04bd4632008-11-28 22:18:05 +0530182 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
183 "Unknown phy %u (rate ix %u)\n",
Sujithf1dc5602008-10-29 10:16:30 +0530184 rates->info[rateix].phy, rateix);
185 txTime = 0;
186 break;
187 }
188
189 return txTime;
190}
191
Sujithcbe61d82009-02-09 13:27:12 +0530192void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530193 struct ath9k_channel *chan,
194 struct chan_centers *centers)
195{
196 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530197
198 if (!IS_CHAN_HT40(chan)) {
199 centers->ctl_center = centers->ext_center =
200 centers->synth_center = chan->channel;
201 return;
202 }
203
204 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
205 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
206 centers->synth_center =
207 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
208 extoff = 1;
209 } else {
210 centers->synth_center =
211 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
212 extoff = -1;
213 }
214
215 centers->ctl_center =
216 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
217 centers->ext_center =
218 centers->synth_center + (extoff *
Sujith2660b812009-02-09 13:27:26 +0530219 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
Sujithf1dc5602008-10-29 10:16:30 +0530220 HT40_CHANNEL_CENTER_SHIFT : 15));
Sujithf1dc5602008-10-29 10:16:30 +0530221}
222
223/******************/
224/* Chip Revisions */
225/******************/
226
Sujithcbe61d82009-02-09 13:27:12 +0530227static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530228{
229 u32 val;
230
231 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
232
233 if (val == 0xFF) {
234 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530235 ah->hw_version.macVersion =
236 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530238 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530239 } else {
240 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530241 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530242
Sujithd535a422009-02-09 13:27:06 +0530243 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530244
Sujithd535a422009-02-09 13:27:06 +0530245 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530246 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530247 }
248}
249
Sujithcbe61d82009-02-09 13:27:12 +0530250static int ath9k_hw_get_radiorev(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530251{
252 u32 val;
253 int i;
254
255 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
256
257 for (i = 0; i < 8; i++)
258 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
259 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
260 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
261
262 return ath9k_hw_reverse_bits(val, 8);
263}
264
265/************************************/
266/* HW Attach, Detach, Init Routines */
267/************************************/
268
Sujithcbe61d82009-02-09 13:27:12 +0530269static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530270{
Sujithfeed0292009-01-29 11:37:35 +0530271 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530272 return;
273
274 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
275 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
276 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
277 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
278 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
279 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
280 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
281 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
282 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
283
284 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
285}
286
Sujithcbe61d82009-02-09 13:27:12 +0530287static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530288{
289 u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
290 u32 regHold[2];
291 u32 patternData[4] = { 0x55555555,
292 0xaaaaaaaa,
293 0x66666666,
294 0x99999999 };
295 int i, j;
296
297 for (i = 0; i < 2; i++) {
298 u32 addr = regAddr[i];
299 u32 wrData, rdData;
300
301 regHold[i] = REG_READ(ah, addr);
302 for (j = 0; j < 0x100; j++) {
303 wrData = (j << 16) | j;
304 REG_WRITE(ah, addr, wrData);
305 rdData = REG_READ(ah, addr);
306 if (rdData != wrData) {
307 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +0530308 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530309 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd4632008-11-28 22:18:05 +0530310 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530311 return false;
312 }
313 }
314 for (j = 0; j < 4; j++) {
315 wrData = patternData[j];
316 REG_WRITE(ah, addr, wrData);
317 rdData = REG_READ(ah, addr);
318 if (wrData != rdData) {
319 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +0530320 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530321 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd4632008-11-28 22:18:05 +0530322 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530323 return false;
324 }
325 }
326 REG_WRITE(ah, regAddr[i], regHold[i]);
327 }
328 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530329
Sujithf1dc5602008-10-29 10:16:30 +0530330 return true;
331}
332
333static const char *ath9k_hw_devname(u16 devid)
334{
335 switch (devid) {
336 case AR5416_DEVID_PCI:
Sujithf1dc5602008-10-29 10:16:30 +0530337 return "Atheros 5416";
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +0100338 case AR5416_DEVID_PCIE:
339 return "Atheros 5418";
Sujithf1dc5602008-10-29 10:16:30 +0530340 case AR9160_DEVID_PCI:
341 return "Atheros 9160";
Gabor Juhos0c1aa492009-01-14 20:17:12 +0100342 case AR5416_AR9100_DEVID:
343 return "Atheros 9100";
Sujithf1dc5602008-10-29 10:16:30 +0530344 case AR9280_DEVID_PCI:
345 case AR9280_DEVID_PCIE:
346 return "Atheros 9280";
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530347 case AR9285_DEVID_PCIE:
348 return "Atheros 9285";
Sujithf1dc5602008-10-29 10:16:30 +0530349 }
350
351 return NULL;
352}
353
Sujithcbe61d82009-02-09 13:27:12 +0530354static void ath9k_hw_set_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700355{
356 int i;
357
Sujith2660b812009-02-09 13:27:26 +0530358 ah->config.dma_beacon_response_time = 2;
359 ah->config.sw_beacon_response_time = 10;
360 ah->config.additional_swba_backoff = 0;
361 ah->config.ack_6mb = 0x0;
362 ah->config.cwm_ignore_extcca = 0;
363 ah->config.pcie_powersave_enable = 0;
364 ah->config.pcie_l1skp_enable = 0;
365 ah->config.pcie_clock_req = 0;
366 ah->config.pcie_power_reset = 0x100;
367 ah->config.pcie_restore = 0;
368 ah->config.pcie_waen = 0;
369 ah->config.analog_shiftreg = 1;
370 ah->config.ht_enable = 1;
371 ah->config.ofdm_trig_low = 200;
372 ah->config.ofdm_trig_high = 500;
373 ah->config.cck_trig_high = 200;
374 ah->config.cck_trig_low = 100;
375 ah->config.enable_ani = 1;
376 ah->config.noise_immunity_level = 4;
377 ah->config.ofdm_weaksignal_det = 1;
378 ah->config.cck_weaksignal_thr = 0;
379 ah->config.spur_immunity_level = 2;
380 ah->config.firstep_level = 0;
381 ah->config.rssi_thr_high = 40;
382 ah->config.rssi_thr_low = 7;
383 ah->config.diversity_control = 0;
384 ah->config.antenna_switch_swap = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700385
386 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530387 ah->config.spurchans[i][0] = AR_NO_SPUR;
388 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700389 }
390
Sujith2660b812009-02-09 13:27:26 +0530391 ah->config.intr_mitigation = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700392}
393
Sujithcbe61d82009-02-09 13:27:12 +0530394static struct ath_hw *ath9k_hw_newstate(u16 devid, struct ath_softc *sc,
395 int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396{
Sujithcbe61d82009-02-09 13:27:12 +0530397 struct ath_hw *ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700398
Sujithcbe61d82009-02-09 13:27:12 +0530399 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
400 if (ah == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700401 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530402 "Cannot allocate memory for state block\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700403 *status = -ENOMEM;
404 return NULL;
405 }
406
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700407 ah->ah_sc = sc;
Sujithd535a422009-02-09 13:27:06 +0530408 ah->hw_version.magic = AR5416_MAGIC;
Sujithd6bad492009-02-09 13:27:08 +0530409 ah->regulatory.country_code = CTRY_DEFAULT;
Sujithd535a422009-02-09 13:27:06 +0530410 ah->hw_version.devid = devid;
411 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412
413 ah->ah_flags = 0;
414 if ((devid == AR5416_AR9100_DEVID))
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416 if (!AR_SREV_9100(ah))
417 ah->ah_flags = AH_USE_EEPROM;
418
Sujithd6bad492009-02-09 13:27:08 +0530419 ah->regulatory.power_limit = MAX_RATE_POWER;
420 ah->regulatory.tp_scale = ATH9K_TP_SCALE_MAX;
Sujith2660b812009-02-09 13:27:26 +0530421 ah->atim_window = 0;
422 ah->diversity_control = ah->config.diversity_control;
423 ah->antenna_switch_swap =
424 ah->config.antenna_switch_swap;
425 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
426 ah->beacon_interval = 100;
427 ah->enable_32kHz_clock = DONT_USE_32KHZ;
428 ah->slottime = (u32) -1;
429 ah->acktimeout = (u32) -1;
430 ah->ctstimeout = (u32) -1;
431 ah->globaltxtimeout = (u32) -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432
Sujith2660b812009-02-09 13:27:26 +0530433 ah->gbeacon_rate = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700434
Sujithcbe61d82009-02-09 13:27:12 +0530435 return ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436}
437
Sujithcbe61d82009-02-09 13:27:12 +0530438static int ath9k_hw_rfattach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439{
440 bool rfStatus = false;
441 int ecode = 0;
442
443 rfStatus = ath9k_hw_init_rf(ah, &ecode);
444 if (!rfStatus) {
445 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530446 "RF setup failed, status %u\n", ecode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447 return ecode;
448 }
449
450 return 0;
451}
452
Sujithcbe61d82009-02-09 13:27:12 +0530453static int ath9k_hw_rf_claim(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454{
455 u32 val;
456
457 REG_WRITE(ah, AR_PHY(0), 0x00000007);
458
459 val = ath9k_hw_get_radiorev(ah);
460 switch (val & AR_RADIO_SREV_MAJOR) {
461 case 0:
462 val = AR_RAD5133_SREV_MAJOR;
463 break;
464 case AR_RAD5133_SREV_MAJOR:
465 case AR_RAD5122_SREV_MAJOR:
466 case AR_RAD2133_SREV_MAJOR:
467 case AR_RAD2122_SREV_MAJOR:
468 break;
469 default:
470 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +0530471 "5G Radio Chip Rev 0x%02X is not "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472 "supported by this driver\n",
Sujithd535a422009-02-09 13:27:06 +0530473 ah->hw_version.analog5GhzRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700474 return -EOPNOTSUPP;
475 }
476
Sujithd535a422009-02-09 13:27:06 +0530477 ah->hw_version.analog5GhzRev = val;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700478
479 return 0;
480}
481
Sujithcbe61d82009-02-09 13:27:12 +0530482static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700483{
Sujithf1dc5602008-10-29 10:16:30 +0530484 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700485 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530486 u16 eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700487
Sujithf1dc5602008-10-29 10:16:30 +0530488 sum = 0;
489 for (i = 0; i < 3; i++) {
Sujithf74df6f2009-02-09 13:27:24 +0530490 eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
Sujithf1dc5602008-10-29 10:16:30 +0530491 sum += eeval;
Sujithba52da52009-02-09 13:27:10 +0530492 ah->macaddr[2 * i] = eeval >> 8;
493 ah->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700494 }
Sujithf1dc5602008-10-29 10:16:30 +0530495 if (sum == 0 || sum == 0xffff * 3) {
496 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujith04bd4632008-11-28 22:18:05 +0530497 "mac address read failed: %pM\n",
Sujithba52da52009-02-09 13:27:10 +0530498 ah->macaddr);
Sujithf1dc5602008-10-29 10:16:30 +0530499 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700500 }
501
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502 return 0;
503}
504
Sujithcbe61d82009-02-09 13:27:12 +0530505static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530506{
507 u32 rxgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530508
Sujithf74df6f2009-02-09 13:27:24 +0530509 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
510 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530511
512 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530513 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530514 ar9280Modes_backoff_13db_rxgain_9280_2,
515 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
516 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530517 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530518 ar9280Modes_backoff_23db_rxgain_9280_2,
519 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
520 else
Sujith2660b812009-02-09 13:27:26 +0530521 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530522 ar9280Modes_original_rxgain_9280_2,
523 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530524 } else {
Sujith2660b812009-02-09 13:27:26 +0530525 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530526 ar9280Modes_original_rxgain_9280_2,
527 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530528 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530529}
530
Sujithcbe61d82009-02-09 13:27:12 +0530531static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530532{
533 u32 txgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530534
Sujithf74df6f2009-02-09 13:27:24 +0530535 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
536 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530537
538 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
Sujith2660b812009-02-09 13:27:26 +0530539 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530540 ar9280Modes_high_power_tx_gain_9280_2,
541 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
542 else
Sujith2660b812009-02-09 13:27:26 +0530543 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530544 ar9280Modes_original_tx_gain_9280_2,
545 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530546 } else {
Sujith2660b812009-02-09 13:27:26 +0530547 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530548 ar9280Modes_original_tx_gain_9280_2,
549 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530550 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530551}
552
Sujithcbe61d82009-02-09 13:27:12 +0530553static int ath9k_hw_post_attach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700554{
555 int ecode;
556
557 if (!ath9k_hw_chip_test(ah)) {
558 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +0530559 "hardware self-test failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700560 return -ENODEV;
561 }
562
563 ecode = ath9k_hw_rf_claim(ah);
564 if (ecode != 0)
565 return ecode;
566
567 ecode = ath9k_hw_eeprom_attach(ah);
568 if (ecode != 0)
569 return ecode;
570 ecode = ath9k_hw_rfattach(ah);
571 if (ecode != 0)
572 return ecode;
573
574 if (!AR_SREV_9100(ah)) {
575 ath9k_hw_ani_setup(ah);
576 ath9k_hw_ani_attach(ah);
577 }
Sujithf1dc5602008-10-29 10:16:30 +0530578
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700579 return 0;
580}
581
Sujithcbe61d82009-02-09 13:27:12 +0530582static struct ath_hw *ath9k_hw_do_attach(u16 devid, struct ath_softc *sc,
583 int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700584{
Sujithcbe61d82009-02-09 13:27:12 +0530585 struct ath_hw *ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700586 int ecode;
Sujithf6688cd2008-12-07 21:43:10 +0530587 u32 i, j;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700588
Sujithcbe61d82009-02-09 13:27:12 +0530589 ah = ath9k_hw_newstate(devid, sc, status);
590 if (ah == NULL)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700591 return NULL;
592
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700593 ath9k_hw_set_defaults(ah);
594
Sujith2660b812009-02-09 13:27:26 +0530595 if (ah->config.intr_mitigation != 0)
596 ah->intr_mitigation = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597
598 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithcbe61d82009-02-09 13:27:12 +0530599 DPRINTF(sc, ATH_DBG_RESET, "Couldn't reset chip\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600 ecode = -EIO;
601 goto bad;
602 }
603
604 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Sujithcbe61d82009-02-09 13:27:12 +0530605 DPRINTF(sc, ATH_DBG_RESET, "Couldn't wakeup chip\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606 ecode = -EIO;
607 goto bad;
608 }
609
Sujith2660b812009-02-09 13:27:26 +0530610 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Sujithd535a422009-02-09 13:27:06 +0530611 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) {
Sujith2660b812009-02-09 13:27:26 +0530612 ah->config.serialize_regmode =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700613 SER_REG_MODE_ON;
614 } else {
Sujith2660b812009-02-09 13:27:26 +0530615 ah->config.serialize_regmode =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616 SER_REG_MODE_OFF;
617 }
618 }
Sujithf1dc5602008-10-29 10:16:30 +0530619
Sujithcbe61d82009-02-09 13:27:12 +0530620 DPRINTF(sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
Sujith2660b812009-02-09 13:27:26 +0530621 ah->config.serialize_regmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700622
Sujithd535a422009-02-09 13:27:06 +0530623 if ((ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCI) &&
624 (ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCIE) &&
625 (ah->hw_version.macVersion != AR_SREV_VERSION_9160) &&
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530626 (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah)) && (!AR_SREV_9285(ah))) {
Sujithcbe61d82009-02-09 13:27:12 +0530627 DPRINTF(sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530628 "Mac Chip Rev 0x%02x.%x is not supported by "
Sujithd535a422009-02-09 13:27:06 +0530629 "this driver\n", ah->hw_version.macVersion,
630 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631 ecode = -EOPNOTSUPP;
632 goto bad;
633 }
634
635 if (AR_SREV_9100(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530636 ah->iq_caldata.calData = &iq_cal_multi_sample;
637 ah->supp_cals = IQ_MISMATCH_CAL;
638 ah->is_pciexpress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639 }
Sujithd535a422009-02-09 13:27:06 +0530640 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700641
642 if (AR_SREV_9160_10_OR_LATER(ah)) {
643 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530644 ah->iq_caldata.calData = &iq_cal_single_sample;
645 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700646 &adc_gain_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530647 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700648 &adc_dc_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530649 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650 &adc_init_dc_cal;
651 } else {
Sujith2660b812009-02-09 13:27:26 +0530652 ah->iq_caldata.calData = &iq_cal_multi_sample;
653 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700654 &adc_gain_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530655 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700656 &adc_dc_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530657 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700658 &adc_init_dc_cal;
659 }
Sujith2660b812009-02-09 13:27:26 +0530660 ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700661 }
662
663 if (AR_SREV_9160(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530664 ah->config.enable_ani = 1;
665 ah->ani_function = (ATH9K_ANI_SPUR_IMMUNITY_LEVEL |
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700666 ATH9K_ANI_FIRSTEP_LEVEL);
667 } else {
Sujith2660b812009-02-09 13:27:26 +0530668 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700669 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530670 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671 }
672 }
673
Sujithcbe61d82009-02-09 13:27:12 +0530674 DPRINTF(sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530675 "This Mac Chip Rev 0x%02x.%x is \n",
Sujithd535a422009-02-09 13:27:06 +0530676 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700677
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530678 if (AR_SREV_9285_12_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530679 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530680 ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530681 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530682 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
683
Sujith2660b812009-02-09 13:27:26 +0530684 if (ah->config.pcie_clock_req) {
685 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530686 ar9285PciePhy_clkreq_off_L1_9285_1_2,
687 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
688 } else {
Sujith2660b812009-02-09 13:27:26 +0530689 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530690 ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
691 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
692 2);
693 }
694 } else if (AR_SREV_9285_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530695 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530696 ARRAY_SIZE(ar9285Modes_9285), 6);
Sujith2660b812009-02-09 13:27:26 +0530697 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530698 ARRAY_SIZE(ar9285Common_9285), 2);
699
Sujith2660b812009-02-09 13:27:26 +0530700 if (ah->config.pcie_clock_req) {
701 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530702 ar9285PciePhy_clkreq_off_L1_9285,
703 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
704 } else {
Sujith2660b812009-02-09 13:27:26 +0530705 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530706 ar9285PciePhy_clkreq_always_on_L1_9285,
707 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
708 }
709 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530710 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700711 ARRAY_SIZE(ar9280Modes_9280_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530712 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700713 ARRAY_SIZE(ar9280Common_9280_2), 2);
714
Sujith2660b812009-02-09 13:27:26 +0530715 if (ah->config.pcie_clock_req) {
716 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530717 ar9280PciePhy_clkreq_off_L1_9280,
718 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700719 } else {
Sujith2660b812009-02-09 13:27:26 +0530720 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530721 ar9280PciePhy_clkreq_always_on_L1_9280,
722 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700723 }
Sujith2660b812009-02-09 13:27:26 +0530724 INIT_INI_ARRAY(&ah->iniModesAdditional,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700725 ar9280Modes_fast_clock_9280_2,
Sujithf1dc5602008-10-29 10:16:30 +0530726 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700727 } else if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530728 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700729 ARRAY_SIZE(ar9280Modes_9280), 6);
Sujith2660b812009-02-09 13:27:26 +0530730 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700731 ARRAY_SIZE(ar9280Common_9280), 2);
732 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530733 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700734 ARRAY_SIZE(ar5416Modes_9160), 6);
Sujith2660b812009-02-09 13:27:26 +0530735 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700736 ARRAY_SIZE(ar5416Common_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530737 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700738 ARRAY_SIZE(ar5416Bank0_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530739 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700740 ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530741 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700742 ARRAY_SIZE(ar5416Bank1_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530743 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700744 ARRAY_SIZE(ar5416Bank2_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530745 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700746 ARRAY_SIZE(ar5416Bank3_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530747 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700748 ARRAY_SIZE(ar5416Bank6_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530749 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700750 ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530751 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700752 ARRAY_SIZE(ar5416Bank7_9160), 2);
753 if (AR_SREV_9160_11(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530754 INIT_INI_ARRAY(&ah->iniAddac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700755 ar5416Addac_91601_1,
756 ARRAY_SIZE(ar5416Addac_91601_1), 2);
757 } else {
Sujith2660b812009-02-09 13:27:26 +0530758 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700759 ARRAY_SIZE(ar5416Addac_9160), 2);
760 }
761 } else if (AR_SREV_9100_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530762 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700763 ARRAY_SIZE(ar5416Modes_9100), 6);
Sujith2660b812009-02-09 13:27:26 +0530764 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700765 ARRAY_SIZE(ar5416Common_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530766 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767 ARRAY_SIZE(ar5416Bank0_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530768 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700769 ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530770 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700771 ARRAY_SIZE(ar5416Bank1_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530772 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700773 ARRAY_SIZE(ar5416Bank2_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530774 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700775 ARRAY_SIZE(ar5416Bank3_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530776 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700777 ARRAY_SIZE(ar5416Bank6_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530778 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700779 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530780 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700781 ARRAY_SIZE(ar5416Bank7_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530782 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700783 ARRAY_SIZE(ar5416Addac_9100), 2);
784 } else {
Sujith2660b812009-02-09 13:27:26 +0530785 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700786 ARRAY_SIZE(ar5416Modes), 6);
Sujith2660b812009-02-09 13:27:26 +0530787 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788 ARRAY_SIZE(ar5416Common), 2);
Sujith2660b812009-02-09 13:27:26 +0530789 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700790 ARRAY_SIZE(ar5416Bank0), 2);
Sujith2660b812009-02-09 13:27:26 +0530791 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700792 ARRAY_SIZE(ar5416BB_RfGain), 3);
Sujith2660b812009-02-09 13:27:26 +0530793 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700794 ARRAY_SIZE(ar5416Bank1), 2);
Sujith2660b812009-02-09 13:27:26 +0530795 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700796 ARRAY_SIZE(ar5416Bank2), 2);
Sujith2660b812009-02-09 13:27:26 +0530797 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700798 ARRAY_SIZE(ar5416Bank3), 3);
Sujith2660b812009-02-09 13:27:26 +0530799 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700800 ARRAY_SIZE(ar5416Bank6), 3);
Sujith2660b812009-02-09 13:27:26 +0530801 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700802 ARRAY_SIZE(ar5416Bank6TPC), 3);
Sujith2660b812009-02-09 13:27:26 +0530803 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700804 ARRAY_SIZE(ar5416Bank7), 2);
Sujith2660b812009-02-09 13:27:26 +0530805 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700806 ARRAY_SIZE(ar5416Addac), 2);
807 }
808
Sujith2660b812009-02-09 13:27:26 +0530809 if (ah->is_pciexpress)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700810 ath9k_hw_configpcipowersave(ah, 0);
811 else
Sujithf1dc5602008-10-29 10:16:30 +0530812 ath9k_hw_disablepcie(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813
814 ecode = ath9k_hw_post_attach(ah);
815 if (ecode != 0)
816 goto bad;
817
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530818 /* rxgain table */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530819 if (AR_SREV_9280_20(ah))
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530820 ath9k_hw_init_rxgain_ini(ah);
821
822 /* txgain table */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530823 if (AR_SREV_9280_20(ah))
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530824 ath9k_hw_init_txgain_ini(ah);
825
Sujith06d0f062009-02-12 10:06:45 +0530826 if (!ath9k_hw_fill_cap_info(ah)) {
827 DPRINTF(sc, ATH_DBG_RESET, "failed ath9k_hw_fill_cap_info\n");
828 ecode = -EINVAL;
829 goto bad;
830 }
831
832 if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
833 test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {
834
835 /* EEPROM Fixup */
Sujith2660b812009-02-09 13:27:26 +0530836 for (i = 0; i < ah->iniModes.ia_rows; i++) {
837 u32 reg = INI_RA(&ah->iniModes, i, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700838
Sujith2660b812009-02-09 13:27:26 +0530839 for (j = 1; j < ah->iniModes.ia_columns; j++) {
840 u32 val = INI_RA(&ah->iniModes, i, j);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700841
Sujith2660b812009-02-09 13:27:26 +0530842 INI_RA(&ah->iniModes, i, j) =
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530843 ath9k_hw_ini_fixup(ah,
Sujith2660b812009-02-09 13:27:26 +0530844 &ah->eeprom.def,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700845 reg, val);
846 }
847 }
848 }
Sujithf6688cd2008-12-07 21:43:10 +0530849
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700850 ecode = ath9k_hw_init_macaddr(ah);
851 if (ecode != 0) {
Sujithcbe61d82009-02-09 13:27:12 +0530852 DPRINTF(sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530853 "failed initializing mac address\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700854 goto bad;
855 }
856
857 if (AR_SREV_9285(ah))
Sujith2660b812009-02-09 13:27:26 +0530858 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700859 else
Sujith2660b812009-02-09 13:27:26 +0530860 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700861
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700862 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700863
864 return ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700865bad:
Sujithcbe61d82009-02-09 13:27:12 +0530866 if (ah)
867 ath9k_hw_detach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700868 if (status)
869 *status = ecode;
Sujithf1dc5602008-10-29 10:16:30 +0530870
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700871 return NULL;
872}
873
Sujithcbe61d82009-02-09 13:27:12 +0530874static void ath9k_hw_init_bb(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530875 struct ath9k_channel *chan)
876{
877 u32 synthDelay;
878
879 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +0530880 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +0530881 synthDelay = (4 * synthDelay) / 22;
882 else
883 synthDelay /= 10;
884
885 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
886
887 udelay(synthDelay + BASE_ACTIVATE_DELAY);
888}
889
Sujithcbe61d82009-02-09 13:27:12 +0530890static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530891{
892 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
893 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
894
895 REG_WRITE(ah, AR_QOS_NO_ACK,
896 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
897 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
898 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
899
900 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
901 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
902 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
903 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
904 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
905}
906
Sujithcbe61d82009-02-09 13:27:12 +0530907static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530908 struct ath9k_channel *chan)
909{
910 u32 pll;
911
912 if (AR_SREV_9100(ah)) {
913 if (chan && IS_CHAN_5GHZ(chan))
914 pll = 0x1450;
915 else
916 pll = 0x1458;
917 } else {
918 if (AR_SREV_9280_10_OR_LATER(ah)) {
919 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
920
921 if (chan && IS_CHAN_HALF_RATE(chan))
922 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
923 else if (chan && IS_CHAN_QUARTER_RATE(chan))
924 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
925
926 if (chan && IS_CHAN_5GHZ(chan)) {
927 pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
928
929
930 if (AR_SREV_9280_20(ah)) {
931 if (((chan->channel % 20) == 0)
932 || ((chan->channel % 10) == 0))
933 pll = 0x2850;
934 else
935 pll = 0x142c;
936 }
937 } else {
938 pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
939 }
940
941 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
942
943 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
944
945 if (chan && IS_CHAN_HALF_RATE(chan))
946 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
947 else if (chan && IS_CHAN_QUARTER_RATE(chan))
948 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
949
950 if (chan && IS_CHAN_5GHZ(chan))
951 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
952 else
953 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
954 } else {
955 pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
956
957 if (chan && IS_CHAN_HALF_RATE(chan))
958 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
959 else if (chan && IS_CHAN_QUARTER_RATE(chan))
960 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
961
962 if (chan && IS_CHAN_5GHZ(chan))
963 pll |= SM(0xa, AR_RTC_PLL_DIV);
964 else
965 pll |= SM(0xb, AR_RTC_PLL_DIV);
966 }
967 }
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100968 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530969
970 udelay(RTC_PLL_SETTLE_DELAY);
971
972 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
973}
974
Sujithcbe61d82009-02-09 13:27:12 +0530975static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530976{
Sujithf1dc5602008-10-29 10:16:30 +0530977 int rx_chainmask, tx_chainmask;
978
Sujith2660b812009-02-09 13:27:26 +0530979 rx_chainmask = ah->rxchainmask;
980 tx_chainmask = ah->txchainmask;
Sujithf1dc5602008-10-29 10:16:30 +0530981
982 switch (rx_chainmask) {
983 case 0x5:
984 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
985 AR_PHY_SWAP_ALT_CHAIN);
986 case 0x3:
Sujithd535a422009-02-09 13:27:06 +0530987 if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
Sujithf1dc5602008-10-29 10:16:30 +0530988 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
989 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
990 break;
991 }
992 case 0x1:
993 case 0x2:
Sujithf1dc5602008-10-29 10:16:30 +0530994 case 0x7:
995 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
996 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
997 break;
998 default:
999 break;
1000 }
1001
1002 REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
1003 if (tx_chainmask == 0x5) {
1004 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1005 AR_PHY_SWAP_ALT_CHAIN);
1006 }
1007 if (AR_SREV_9100(ah))
1008 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
1009 REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
1010}
1011
Sujithcbe61d82009-02-09 13:27:12 +05301012static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -08001013 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301014{
Sujith2660b812009-02-09 13:27:26 +05301015 ah->mask_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +05301016 AR_IMR_TXURN |
1017 AR_IMR_RXERR |
1018 AR_IMR_RXORN |
1019 AR_IMR_BCNMISC;
1020
Sujith2660b812009-02-09 13:27:26 +05301021 if (ah->intr_mitigation)
1022 ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
Sujithf1dc5602008-10-29 10:16:30 +05301023 else
Sujith2660b812009-02-09 13:27:26 +05301024 ah->mask_reg |= AR_IMR_RXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301025
Sujith2660b812009-02-09 13:27:26 +05301026 ah->mask_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301027
Colin McCabed97809d2008-12-01 13:38:55 -08001028 if (opmode == NL80211_IFTYPE_AP)
Sujith2660b812009-02-09 13:27:26 +05301029 ah->mask_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +05301030
Sujith2660b812009-02-09 13:27:26 +05301031 REG_WRITE(ah, AR_IMR, ah->mask_reg);
Sujithf1dc5602008-10-29 10:16:30 +05301032 REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1033
1034 if (!AR_SREV_9100(ah)) {
1035 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
1036 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
1037 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
1038 }
1039}
1040
Sujithcbe61d82009-02-09 13:27:12 +05301041static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301042{
Sujithf1dc5602008-10-29 10:16:30 +05301043 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
Sujith04bd4632008-11-28 22:18:05 +05301044 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301045 ah->acktimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301046 return false;
1047 } else {
1048 REG_RMW_FIELD(ah, AR_TIME_OUT,
1049 AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301050 ah->acktimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301051 return true;
1052 }
1053}
1054
Sujithcbe61d82009-02-09 13:27:12 +05301055static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301056{
Sujithf1dc5602008-10-29 10:16:30 +05301057 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
Sujith04bd4632008-11-28 22:18:05 +05301058 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301059 ah->ctstimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301060 return false;
1061 } else {
1062 REG_RMW_FIELD(ah, AR_TIME_OUT,
1063 AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301064 ah->ctstimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301065 return true;
1066 }
1067}
1068
Sujithcbe61d82009-02-09 13:27:12 +05301069static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301070{
Sujithf1dc5602008-10-29 10:16:30 +05301071 if (tu > 0xFFFF) {
1072 DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
Sujith04bd4632008-11-28 22:18:05 +05301073 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +05301074 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301075 return false;
1076 } else {
1077 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301078 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301079 return true;
1080 }
1081}
1082
Sujithcbe61d82009-02-09 13:27:12 +05301083static void ath9k_hw_init_user_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301084{
Sujith2660b812009-02-09 13:27:26 +05301085 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1086 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301087
Sujith2660b812009-02-09 13:27:26 +05301088 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +05301089 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +05301090 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1091 if (ah->slottime != (u32) -1)
1092 ath9k_hw_setslottime(ah, ah->slottime);
1093 if (ah->acktimeout != (u32) -1)
1094 ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
1095 if (ah->ctstimeout != (u32) -1)
1096 ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
1097 if (ah->globaltxtimeout != (u32) -1)
1098 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +05301099}
1100
1101const char *ath9k_hw_probe(u16 vendorid, u16 devid)
1102{
1103 return vendorid == ATHEROS_VENDOR_ID ?
1104 ath9k_hw_devname(devid) : NULL;
1105}
1106
Sujithcbe61d82009-02-09 13:27:12 +05301107void ath9k_hw_detach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001108{
1109 if (!AR_SREV_9100(ah))
1110 ath9k_hw_ani_detach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001111
Sujithf1dc5602008-10-29 10:16:30 +05301112 ath9k_hw_rfdetach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001113 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1114 kfree(ah);
1115}
1116
Sujithcbe61d82009-02-09 13:27:12 +05301117struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001118{
Sujithcbe61d82009-02-09 13:27:12 +05301119 struct ath_hw *ah = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001120
Sujithf1dc5602008-10-29 10:16:30 +05301121 switch (devid) {
1122 case AR5416_DEVID_PCI:
1123 case AR5416_DEVID_PCIE:
Gabor Juhos0c1aa492009-01-14 20:17:12 +01001124 case AR5416_AR9100_DEVID:
Sujithf1dc5602008-10-29 10:16:30 +05301125 case AR9160_DEVID_PCI:
1126 case AR9280_DEVID_PCI:
1127 case AR9280_DEVID_PCIE:
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301128 case AR9285_DEVID_PCIE:
Sujithcbe61d82009-02-09 13:27:12 +05301129 ah = ath9k_hw_do_attach(devid, sc, error);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001130 break;
Sujithf1dc5602008-10-29 10:16:30 +05301131 default:
Sujithf1dc5602008-10-29 10:16:30 +05301132 *error = -ENXIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001133 break;
1134 }
1135
Sujithf1dc5602008-10-29 10:16:30 +05301136 return ah;
1137}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001138
Sujithf1dc5602008-10-29 10:16:30 +05301139/*******/
1140/* INI */
1141/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001142
Sujithcbe61d82009-02-09 13:27:12 +05301143static void ath9k_hw_override_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301144 struct ath9k_channel *chan)
1145{
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301146 /*
1147 * Set the RX_ABORT and RX_DIS and clear if off only after
1148 * RXE is set for MAC. This prevents frames with corrupted
1149 * descriptor status.
1150 */
1151 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1152
1153
Sujithf1dc5602008-10-29 10:16:30 +05301154 if (!AR_SREV_5416_V20_OR_LATER(ah) ||
1155 AR_SREV_9280_10_OR_LATER(ah))
1156 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001157
Sujithf1dc5602008-10-29 10:16:30 +05301158 REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1159}
1160
Sujithcbe61d82009-02-09 13:27:12 +05301161static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301162 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +05301163 u32 reg, u32 value)
1164{
1165 struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1166
Sujithd535a422009-02-09 13:27:06 +05301167 switch (ah->hw_version.devid) {
Sujithf1dc5602008-10-29 10:16:30 +05301168 case AR9280_DEVID_PCI:
1169 if (reg == 0x7894) {
1170 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1171 "ini VAL: %x EEPROM: %x\n", value,
1172 (pBase->version & 0xff));
1173
1174 if ((pBase->version & 0xff) > 0x0a) {
1175 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1176 "PWDCLKIND: %d\n",
1177 pBase->pwdclkind);
1178 value &= ~AR_AN_TOP2_PWDCLKIND;
1179 value |= AR_AN_TOP2_PWDCLKIND &
1180 (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
1181 } else {
1182 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1183 "PWDCLKIND Earlier Rev\n");
1184 }
1185
1186 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1187 "final ini VAL: %x\n", value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001188 }
Sujithf1dc5602008-10-29 10:16:30 +05301189 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001190 }
1191
Sujithf1dc5602008-10-29 10:16:30 +05301192 return value;
1193}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001194
Sujithcbe61d82009-02-09 13:27:12 +05301195static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301196 struct ar5416_eeprom_def *pEepData,
1197 u32 reg, u32 value)
1198{
Sujith2660b812009-02-09 13:27:26 +05301199 if (ah->eep_map == EEP_MAP_4KBITS)
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301200 return value;
1201 else
1202 return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
1203}
1204
Sujithcbe61d82009-02-09 13:27:12 +05301205static int ath9k_hw_process_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301206 struct ath9k_channel *chan,
1207 enum ath9k_ht_macmode macmode)
1208{
1209 int i, regWrites = 0;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001210 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301211 u32 modesIndex, freqIndex;
1212 int status;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001213
Sujithf1dc5602008-10-29 10:16:30 +05301214 switch (chan->chanmode) {
1215 case CHANNEL_A:
1216 case CHANNEL_A_HT20:
1217 modesIndex = 1;
1218 freqIndex = 1;
1219 break;
1220 case CHANNEL_A_HT40PLUS:
1221 case CHANNEL_A_HT40MINUS:
1222 modesIndex = 2;
1223 freqIndex = 1;
1224 break;
1225 case CHANNEL_G:
1226 case CHANNEL_G_HT20:
1227 case CHANNEL_B:
1228 modesIndex = 4;
1229 freqIndex = 2;
1230 break;
1231 case CHANNEL_G_HT40PLUS:
1232 case CHANNEL_G_HT40MINUS:
1233 modesIndex = 3;
1234 freqIndex = 2;
1235 break;
1236
1237 default:
1238 return -EINVAL;
1239 }
1240
1241 REG_WRITE(ah, AR_PHY(0), 0x00000007);
Sujithf1dc5602008-10-29 10:16:30 +05301242 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
Sujithf74df6f2009-02-09 13:27:24 +05301243 ah->eep_ops->set_addac(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301244
1245 if (AR_SREV_5416_V22_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +05301246 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301247 } else {
1248 struct ar5416IniArray temp;
1249 u32 addacSize =
Sujith2660b812009-02-09 13:27:26 +05301250 sizeof(u32) * ah->iniAddac.ia_rows *
1251 ah->iniAddac.ia_columns;
Sujithf1dc5602008-10-29 10:16:30 +05301252
Sujith2660b812009-02-09 13:27:26 +05301253 memcpy(ah->addac5416_21,
1254 ah->iniAddac.ia_array, addacSize);
Sujithf1dc5602008-10-29 10:16:30 +05301255
Sujith2660b812009-02-09 13:27:26 +05301256 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301257
Sujith2660b812009-02-09 13:27:26 +05301258 temp.ia_array = ah->addac5416_21;
1259 temp.ia_columns = ah->iniAddac.ia_columns;
1260 temp.ia_rows = ah->iniAddac.ia_rows;
Sujithf1dc5602008-10-29 10:16:30 +05301261 REG_WRITE_ARRAY(&temp, 1, regWrites);
1262 }
1263
1264 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
1265
Sujith2660b812009-02-09 13:27:26 +05301266 for (i = 0; i < ah->iniModes.ia_rows; i++) {
1267 u32 reg = INI_RA(&ah->iniModes, i, 0);
1268 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
Sujithf1dc5602008-10-29 10:16:30 +05301269
Sujithf1dc5602008-10-29 10:16:30 +05301270 REG_WRITE(ah, reg, val);
1271
1272 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301273 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301274 udelay(100);
1275 }
1276
1277 DO_DELAY(regWrites);
1278 }
1279
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301280 if (AR_SREV_9280(ah))
Sujith2660b812009-02-09 13:27:26 +05301281 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301282
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301283 if (AR_SREV_9280(ah))
Sujith2660b812009-02-09 13:27:26 +05301284 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301285
Sujith2660b812009-02-09 13:27:26 +05301286 for (i = 0; i < ah->iniCommon.ia_rows; i++) {
1287 u32 reg = INI_RA(&ah->iniCommon, i, 0);
1288 u32 val = INI_RA(&ah->iniCommon, i, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301289
1290 REG_WRITE(ah, reg, val);
1291
1292 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301293 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301294 udelay(100);
1295 }
1296
1297 DO_DELAY(regWrites);
1298 }
1299
1300 ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
1301
1302 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
Sujith2660b812009-02-09 13:27:26 +05301303 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
Sujithf1dc5602008-10-29 10:16:30 +05301304 regWrites);
1305 }
1306
1307 ath9k_hw_override_ini(ah, chan);
1308 ath9k_hw_set_regs(ah, chan, macmode);
1309 ath9k_hw_init_chain_masks(ah);
1310
Sujithf74df6f2009-02-09 13:27:24 +05301311 status = ah->eep_ops->set_txpower(ah, chan,
1312 ath9k_regd_get_ctl(ah, chan),
1313 channel->max_antenna_gain * 2,
1314 channel->max_power * 2,
1315 min((u32) MAX_RATE_POWER,
1316 (u32) ah->regulatory.power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301317 if (status != 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001318 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
Sujith04bd4632008-11-28 22:18:05 +05301319 "error init'ing transmit power\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001320 return -EIO;
1321 }
1322
Sujithf1dc5602008-10-29 10:16:30 +05301323 if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1324 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +05301325 "ar5416SetRfRegs failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001326 return -EIO;
1327 }
1328
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001329 return 0;
1330}
1331
Sujithf1dc5602008-10-29 10:16:30 +05301332/****************************************/
1333/* Reset and Channel Switching Routines */
1334/****************************************/
1335
Sujithcbe61d82009-02-09 13:27:12 +05301336static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301337{
1338 u32 rfMode = 0;
1339
1340 if (chan == NULL)
1341 return;
1342
1343 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
1344 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
1345
1346 if (!AR_SREV_9280_10_OR_LATER(ah))
1347 rfMode |= (IS_CHAN_5GHZ(chan)) ?
1348 AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
1349
1350 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
1351 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
1352
1353 REG_WRITE(ah, AR_PHY_MODE, rfMode);
1354}
1355
Sujithcbe61d82009-02-09 13:27:12 +05301356static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301357{
1358 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1359}
1360
Sujithcbe61d82009-02-09 13:27:12 +05301361static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301362{
1363 u32 regval;
1364
1365 regval = REG_READ(ah, AR_AHB_MODE);
1366 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
1367
1368 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
1369 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
1370
Sujith2660b812009-02-09 13:27:26 +05301371 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301372
1373 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
1374 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
1375
1376 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1377
1378 if (AR_SREV_9285(ah)) {
1379 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1380 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1381 } else {
1382 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1383 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1384 }
1385}
1386
Sujithcbe61d82009-02-09 13:27:12 +05301387static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301388{
1389 u32 val;
1390
1391 val = REG_READ(ah, AR_STA_ID1);
1392 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
1393 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001394 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +05301395 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
1396 | AR_STA_ID1_KSRCH_MODE);
1397 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1398 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001399 case NL80211_IFTYPE_ADHOC:
Sujithf1dc5602008-10-29 10:16:30 +05301400 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
1401 | AR_STA_ID1_KSRCH_MODE);
1402 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1403 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001404 case NL80211_IFTYPE_STATION:
1405 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +05301406 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1407 break;
1408 }
1409}
1410
Sujithcbe61d82009-02-09 13:27:12 +05301411static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001412 u32 coef_scaled,
1413 u32 *coef_mantissa,
1414 u32 *coef_exponent)
1415{
1416 u32 coef_exp, coef_man;
1417
1418 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1419 if ((coef_scaled >> coef_exp) & 0x1)
1420 break;
1421
1422 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1423
1424 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1425
1426 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1427 *coef_exponent = coef_exp - 16;
1428}
1429
Sujithcbe61d82009-02-09 13:27:12 +05301430static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301431 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001432{
1433 u32 coef_scaled, ds_coef_exp, ds_coef_man;
1434 u32 clockMhzScaled = 0x64000000;
1435 struct chan_centers centers;
1436
1437 if (IS_CHAN_HALF_RATE(chan))
1438 clockMhzScaled = clockMhzScaled >> 1;
1439 else if (IS_CHAN_QUARTER_RATE(chan))
1440 clockMhzScaled = clockMhzScaled >> 2;
1441
1442 ath9k_hw_get_channel_centers(ah, chan, &centers);
1443 coef_scaled = clockMhzScaled / centers.synth_center;
1444
1445 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1446 &ds_coef_exp);
1447
1448 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1449 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1450 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1451 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1452
1453 coef_scaled = (9 * coef_scaled) / 10;
1454
1455 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1456 &ds_coef_exp);
1457
1458 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1459 AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
1460 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1461 AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
1462}
1463
Sujithcbe61d82009-02-09 13:27:12 +05301464static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301465{
1466 u32 rst_flags;
1467 u32 tmpReg;
1468
1469 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1470 AR_RTC_FORCE_WAKE_ON_INT);
1471
1472 if (AR_SREV_9100(ah)) {
1473 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1474 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1475 } else {
1476 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1477 if (tmpReg &
1478 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1479 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1480 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1481 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1482 } else {
1483 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1484 }
1485
1486 rst_flags = AR_RTC_RC_MAC_WARM;
1487 if (type == ATH9K_RESET_COLD)
1488 rst_flags |= AR_RTC_RC_MAC_COLD;
1489 }
1490
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001491 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +05301492 udelay(50);
1493
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001494 REG_WRITE(ah, AR_RTC_RC, 0);
1495 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0)) {
Sujithf1dc5602008-10-29 10:16:30 +05301496 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301497 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301498 return false;
1499 }
1500
1501 if (!AR_SREV_9100(ah))
1502 REG_WRITE(ah, AR_RC, 0);
1503
1504 ath9k_hw_init_pll(ah, NULL);
1505
1506 if (AR_SREV_9100(ah))
1507 udelay(50);
1508
1509 return true;
1510}
1511
Sujithcbe61d82009-02-09 13:27:12 +05301512static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301513{
1514 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1515 AR_RTC_FORCE_WAKE_ON_INT);
1516
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001517 REG_WRITE(ah, AR_RTC_RESET, 0);
1518 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301519
1520 if (!ath9k_hw_wait(ah,
1521 AR_RTC_STATUS,
1522 AR_RTC_STATUS_M,
1523 AR_RTC_STATUS_ON)) {
Sujith04bd4632008-11-28 22:18:05 +05301524 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301525 return false;
1526 }
1527
1528 ath9k_hw_read_revisions(ah);
1529
1530 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1531}
1532
Sujithcbe61d82009-02-09 13:27:12 +05301533static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301534{
1535 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1536 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1537
1538 switch (type) {
1539 case ATH9K_RESET_POWER_ON:
1540 return ath9k_hw_set_reset_power_on(ah);
1541 break;
1542 case ATH9K_RESET_WARM:
1543 case ATH9K_RESET_COLD:
1544 return ath9k_hw_set_reset(ah, type);
1545 break;
1546 default:
1547 return false;
1548 }
1549}
1550
Sujithcbe61d82009-02-09 13:27:12 +05301551static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +05301552 enum ath9k_ht_macmode macmode)
1553{
1554 u32 phymode;
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301555 u32 enableDacFifo = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301556
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301557 if (AR_SREV_9285_10_OR_LATER(ah))
1558 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
1559 AR_PHY_FC_ENABLE_DAC_FIFO);
1560
Sujithf1dc5602008-10-29 10:16:30 +05301561 phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301562 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
Sujithf1dc5602008-10-29 10:16:30 +05301563
1564 if (IS_CHAN_HT40(chan)) {
1565 phymode |= AR_PHY_FC_DYN2040_EN;
1566
1567 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
1568 (chan->chanmode == CHANNEL_G_HT40PLUS))
1569 phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1570
Sujith2660b812009-02-09 13:27:26 +05301571 if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
Sujithf1dc5602008-10-29 10:16:30 +05301572 phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1573 }
1574 REG_WRITE(ah, AR_PHY_TURBO, phymode);
1575
1576 ath9k_hw_set11nmac2040(ah, macmode);
1577
1578 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
1579 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1580}
1581
Sujithcbe61d82009-02-09 13:27:12 +05301582static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301583 struct ath9k_channel *chan)
1584{
Sujithf1dc5602008-10-29 10:16:30 +05301585 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
1586 return false;
1587
1588 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1589 return false;
1590
Sujith2660b812009-02-09 13:27:26 +05301591 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301592 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301593 ath9k_hw_set_rfmode(ah, chan);
1594
1595 return true;
1596}
1597
Sujithcbe61d82009-02-09 13:27:12 +05301598static bool ath9k_hw_channel_change(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301599 struct ath9k_channel *chan,
1600 enum ath9k_ht_macmode macmode)
1601{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001602 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301603 u32 synthDelay, qnum;
1604
1605 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1606 if (ath9k_hw_numtxpending(ah, qnum)) {
1607 DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
Sujith04bd4632008-11-28 22:18:05 +05301608 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301609 return false;
1610 }
1611 }
1612
1613 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1614 if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
1615 AR_PHY_RFBUS_GRANT_EN)) {
Sujith04bd4632008-11-28 22:18:05 +05301616 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
1617 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301618 return false;
1619 }
1620
1621 ath9k_hw_set_regs(ah, chan, macmode);
1622
1623 if (AR_SREV_9280_10_OR_LATER(ah)) {
1624 if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
1625 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +05301626 "failed to set channel\n");
Sujithf1dc5602008-10-29 10:16:30 +05301627 return false;
1628 }
1629 } else {
1630 if (!(ath9k_hw_set_channel(ah, chan))) {
1631 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +05301632 "failed to set channel\n");
Sujithf1dc5602008-10-29 10:16:30 +05301633 return false;
1634 }
1635 }
1636
Sujithf74df6f2009-02-09 13:27:24 +05301637 if (ah->eep_ops->set_txpower(ah, chan,
1638 ath9k_regd_get_ctl(ah, chan),
1639 channel->max_antenna_gain * 2,
1640 channel->max_power * 2,
1641 min((u32) MAX_RATE_POWER,
1642 (u32) ah->regulatory.power_limit)) != 0) {
Sujithf1dc5602008-10-29 10:16:30 +05301643 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujith04bd4632008-11-28 22:18:05 +05301644 "error init'ing transmit power\n");
Sujithf1dc5602008-10-29 10:16:30 +05301645 return false;
1646 }
1647
1648 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301649 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301650 synthDelay = (4 * synthDelay) / 22;
1651 else
1652 synthDelay /= 10;
1653
1654 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1655
1656 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1657
1658 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1659 ath9k_hw_set_delta_slope(ah, chan);
1660
1661 if (AR_SREV_9280_10_OR_LATER(ah))
1662 ath9k_hw_9280_spur_mitigate(ah, chan);
1663 else
1664 ath9k_hw_spur_mitigate(ah, chan);
1665
1666 if (!chan->oneTimeCalsDone)
1667 chan->oneTimeCalsDone = true;
1668
1669 return true;
1670}
1671
Sujithcbe61d82009-02-09 13:27:12 +05301672static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001673{
1674 int bb_spur = AR_NO_SPUR;
1675 int freq;
1676 int bin, cur_bin;
1677 int bb_spur_off, spur_subchannel_sd;
1678 int spur_freq_sd;
1679 int spur_delta_phase;
1680 int denominator;
1681 int upper, lower, cur_vit_mask;
1682 int tmp, newVal;
1683 int i;
1684 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1685 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1686 };
1687 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1688 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1689 };
1690 int inc[4] = { 0, 100, 0, 0 };
1691 struct chan_centers centers;
1692
1693 int8_t mask_m[123];
1694 int8_t mask_p[123];
1695 int8_t mask_amt;
1696 int tmp_mask;
1697 int cur_bb_spur;
1698 bool is2GHz = IS_CHAN_2GHZ(chan);
1699
1700 memset(&mask_m, 0, sizeof(int8_t) * 123);
1701 memset(&mask_p, 0, sizeof(int8_t) * 123);
1702
1703 ath9k_hw_get_channel_centers(ah, chan, &centers);
1704 freq = centers.synth_center;
1705
Sujith2660b812009-02-09 13:27:26 +05301706 ah->config.spurmode = SPUR_ENABLE_EEPROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001707 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301708 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001709
1710 if (is2GHz)
1711 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
1712 else
1713 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
1714
1715 if (AR_NO_SPUR == cur_bb_spur)
1716 break;
1717 cur_bb_spur = cur_bb_spur - freq;
1718
1719 if (IS_CHAN_HT40(chan)) {
1720 if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
1721 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
1722 bb_spur = cur_bb_spur;
1723 break;
1724 }
1725 } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
1726 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
1727 bb_spur = cur_bb_spur;
1728 break;
1729 }
1730 }
1731
1732 if (AR_NO_SPUR == bb_spur) {
1733 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1734 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1735 return;
1736 } else {
1737 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1738 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1739 }
1740
1741 bin = bb_spur * 320;
1742
1743 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
1744
1745 newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
1746 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
1747 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
1748 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
1749 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
1750
1751 newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
1752 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
1753 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
1754 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
1755 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
1756 REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
1757
1758 if (IS_CHAN_HT40(chan)) {
1759 if (bb_spur < 0) {
1760 spur_subchannel_sd = 1;
1761 bb_spur_off = bb_spur + 10;
1762 } else {
1763 spur_subchannel_sd = 0;
1764 bb_spur_off = bb_spur - 10;
1765 }
1766 } else {
1767 spur_subchannel_sd = 0;
1768 bb_spur_off = bb_spur;
1769 }
1770
1771 if (IS_CHAN_HT40(chan))
1772 spur_delta_phase =
1773 ((bb_spur * 262144) /
1774 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1775 else
1776 spur_delta_phase =
1777 ((bb_spur * 524288) /
1778 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1779
1780 denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
1781 spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
1782
1783 newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
1784 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
1785 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
1786 REG_WRITE(ah, AR_PHY_TIMING11, newVal);
1787
1788 newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
1789 REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
1790
1791 cur_bin = -6000;
1792 upper = bin + 100;
1793 lower = bin - 100;
1794
1795 for (i = 0; i < 4; i++) {
1796 int pilot_mask = 0;
1797 int chan_mask = 0;
1798 int bp = 0;
1799 for (bp = 0; bp < 30; bp++) {
1800 if ((cur_bin > lower) && (cur_bin < upper)) {
1801 pilot_mask = pilot_mask | 0x1 << bp;
1802 chan_mask = chan_mask | 0x1 << bp;
1803 }
1804 cur_bin += 100;
1805 }
1806 cur_bin += inc[i];
1807 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
1808 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
1809 }
1810
1811 cur_vit_mask = 6100;
1812 upper = bin + 120;
1813 lower = bin - 120;
1814
1815 for (i = 0; i < 123; i++) {
1816 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03001817
1818 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08001819 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03001820
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08001821 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001822 mask_amt = 1;
1823 else
1824 mask_amt = 0;
1825 if (cur_vit_mask < 0)
1826 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
1827 else
1828 mask_p[cur_vit_mask / 100] = mask_amt;
1829 }
1830 cur_vit_mask -= 100;
1831 }
1832
1833 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
1834 | (mask_m[48] << 26) | (mask_m[49] << 24)
1835 | (mask_m[50] << 22) | (mask_m[51] << 20)
1836 | (mask_m[52] << 18) | (mask_m[53] << 16)
1837 | (mask_m[54] << 14) | (mask_m[55] << 12)
1838 | (mask_m[56] << 10) | (mask_m[57] << 8)
1839 | (mask_m[58] << 6) | (mask_m[59] << 4)
1840 | (mask_m[60] << 2) | (mask_m[61] << 0);
1841 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
1842 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
1843
1844 tmp_mask = (mask_m[31] << 28)
1845 | (mask_m[32] << 26) | (mask_m[33] << 24)
1846 | (mask_m[34] << 22) | (mask_m[35] << 20)
1847 | (mask_m[36] << 18) | (mask_m[37] << 16)
1848 | (mask_m[48] << 14) | (mask_m[39] << 12)
1849 | (mask_m[40] << 10) | (mask_m[41] << 8)
1850 | (mask_m[42] << 6) | (mask_m[43] << 4)
1851 | (mask_m[44] << 2) | (mask_m[45] << 0);
1852 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
1853 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
1854
1855 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
1856 | (mask_m[18] << 26) | (mask_m[18] << 24)
1857 | (mask_m[20] << 22) | (mask_m[20] << 20)
1858 | (mask_m[22] << 18) | (mask_m[22] << 16)
1859 | (mask_m[24] << 14) | (mask_m[24] << 12)
1860 | (mask_m[25] << 10) | (mask_m[26] << 8)
1861 | (mask_m[27] << 6) | (mask_m[28] << 4)
1862 | (mask_m[29] << 2) | (mask_m[30] << 0);
1863 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
1864 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
1865
1866 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
1867 | (mask_m[2] << 26) | (mask_m[3] << 24)
1868 | (mask_m[4] << 22) | (mask_m[5] << 20)
1869 | (mask_m[6] << 18) | (mask_m[7] << 16)
1870 | (mask_m[8] << 14) | (mask_m[9] << 12)
1871 | (mask_m[10] << 10) | (mask_m[11] << 8)
1872 | (mask_m[12] << 6) | (mask_m[13] << 4)
1873 | (mask_m[14] << 2) | (mask_m[15] << 0);
1874 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
1875 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
1876
1877 tmp_mask = (mask_p[15] << 28)
1878 | (mask_p[14] << 26) | (mask_p[13] << 24)
1879 | (mask_p[12] << 22) | (mask_p[11] << 20)
1880 | (mask_p[10] << 18) | (mask_p[9] << 16)
1881 | (mask_p[8] << 14) | (mask_p[7] << 12)
1882 | (mask_p[6] << 10) | (mask_p[5] << 8)
1883 | (mask_p[4] << 6) | (mask_p[3] << 4)
1884 | (mask_p[2] << 2) | (mask_p[1] << 0);
1885 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
1886 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
1887
1888 tmp_mask = (mask_p[30] << 28)
1889 | (mask_p[29] << 26) | (mask_p[28] << 24)
1890 | (mask_p[27] << 22) | (mask_p[26] << 20)
1891 | (mask_p[25] << 18) | (mask_p[24] << 16)
1892 | (mask_p[23] << 14) | (mask_p[22] << 12)
1893 | (mask_p[21] << 10) | (mask_p[20] << 8)
1894 | (mask_p[19] << 6) | (mask_p[18] << 4)
1895 | (mask_p[17] << 2) | (mask_p[16] << 0);
1896 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
1897 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
1898
1899 tmp_mask = (mask_p[45] << 28)
1900 | (mask_p[44] << 26) | (mask_p[43] << 24)
1901 | (mask_p[42] << 22) | (mask_p[41] << 20)
1902 | (mask_p[40] << 18) | (mask_p[39] << 16)
1903 | (mask_p[38] << 14) | (mask_p[37] << 12)
1904 | (mask_p[36] << 10) | (mask_p[35] << 8)
1905 | (mask_p[34] << 6) | (mask_p[33] << 4)
1906 | (mask_p[32] << 2) | (mask_p[31] << 0);
1907 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
1908 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
1909
1910 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
1911 | (mask_p[59] << 26) | (mask_p[58] << 24)
1912 | (mask_p[57] << 22) | (mask_p[56] << 20)
1913 | (mask_p[55] << 18) | (mask_p[54] << 16)
1914 | (mask_p[53] << 14) | (mask_p[52] << 12)
1915 | (mask_p[51] << 10) | (mask_p[50] << 8)
1916 | (mask_p[49] << 6) | (mask_p[48] << 4)
1917 | (mask_p[47] << 2) | (mask_p[46] << 0);
1918 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
1919 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
1920}
1921
Sujithcbe61d82009-02-09 13:27:12 +05301922static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001923{
1924 int bb_spur = AR_NO_SPUR;
1925 int bin, cur_bin;
1926 int spur_freq_sd;
1927 int spur_delta_phase;
1928 int denominator;
1929 int upper, lower, cur_vit_mask;
1930 int tmp, new;
1931 int i;
1932 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1933 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1934 };
1935 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1936 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1937 };
1938 int inc[4] = { 0, 100, 0, 0 };
1939
1940 int8_t mask_m[123];
1941 int8_t mask_p[123];
1942 int8_t mask_amt;
1943 int tmp_mask;
1944 int cur_bb_spur;
1945 bool is2GHz = IS_CHAN_2GHZ(chan);
1946
1947 memset(&mask_m, 0, sizeof(int8_t) * 123);
1948 memset(&mask_p, 0, sizeof(int8_t) * 123);
1949
1950 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301951 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952 if (AR_NO_SPUR == cur_bb_spur)
1953 break;
1954 cur_bb_spur = cur_bb_spur - (chan->channel * 10);
1955 if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
1956 bb_spur = cur_bb_spur;
1957 break;
1958 }
1959 }
1960
1961 if (AR_NO_SPUR == bb_spur)
1962 return;
1963
1964 bin = bb_spur * 32;
1965
1966 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
1967 new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
1968 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
1969 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
1970 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
1971
1972 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
1973
1974 new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
1975 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
1976 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
1977 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
1978 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
1979 REG_WRITE(ah, AR_PHY_SPUR_REG, new);
1980
1981 spur_delta_phase = ((bb_spur * 524288) / 100) &
1982 AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1983
1984 denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
1985 spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
1986
1987 new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
1988 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
1989 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
1990 REG_WRITE(ah, AR_PHY_TIMING11, new);
1991
1992 cur_bin = -6000;
1993 upper = bin + 100;
1994 lower = bin - 100;
1995
1996 for (i = 0; i < 4; i++) {
1997 int pilot_mask = 0;
1998 int chan_mask = 0;
1999 int bp = 0;
2000 for (bp = 0; bp < 30; bp++) {
2001 if ((cur_bin > lower) && (cur_bin < upper)) {
2002 pilot_mask = pilot_mask | 0x1 << bp;
2003 chan_mask = chan_mask | 0x1 << bp;
2004 }
2005 cur_bin += 100;
2006 }
2007 cur_bin += inc[i];
2008 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2009 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2010 }
2011
2012 cur_vit_mask = 6100;
2013 upper = bin + 120;
2014 lower = bin - 120;
2015
2016 for (i = 0; i < 123; i++) {
2017 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002018
2019 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002020 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002021
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002022 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002023 mask_amt = 1;
2024 else
2025 mask_amt = 0;
2026 if (cur_vit_mask < 0)
2027 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2028 else
2029 mask_p[cur_vit_mask / 100] = mask_amt;
2030 }
2031 cur_vit_mask -= 100;
2032 }
2033
2034 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2035 | (mask_m[48] << 26) | (mask_m[49] << 24)
2036 | (mask_m[50] << 22) | (mask_m[51] << 20)
2037 | (mask_m[52] << 18) | (mask_m[53] << 16)
2038 | (mask_m[54] << 14) | (mask_m[55] << 12)
2039 | (mask_m[56] << 10) | (mask_m[57] << 8)
2040 | (mask_m[58] << 6) | (mask_m[59] << 4)
2041 | (mask_m[60] << 2) | (mask_m[61] << 0);
2042 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2043 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2044
2045 tmp_mask = (mask_m[31] << 28)
2046 | (mask_m[32] << 26) | (mask_m[33] << 24)
2047 | (mask_m[34] << 22) | (mask_m[35] << 20)
2048 | (mask_m[36] << 18) | (mask_m[37] << 16)
2049 | (mask_m[48] << 14) | (mask_m[39] << 12)
2050 | (mask_m[40] << 10) | (mask_m[41] << 8)
2051 | (mask_m[42] << 6) | (mask_m[43] << 4)
2052 | (mask_m[44] << 2) | (mask_m[45] << 0);
2053 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2054 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2055
2056 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2057 | (mask_m[18] << 26) | (mask_m[18] << 24)
2058 | (mask_m[20] << 22) | (mask_m[20] << 20)
2059 | (mask_m[22] << 18) | (mask_m[22] << 16)
2060 | (mask_m[24] << 14) | (mask_m[24] << 12)
2061 | (mask_m[25] << 10) | (mask_m[26] << 8)
2062 | (mask_m[27] << 6) | (mask_m[28] << 4)
2063 | (mask_m[29] << 2) | (mask_m[30] << 0);
2064 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2065 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2066
2067 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2068 | (mask_m[2] << 26) | (mask_m[3] << 24)
2069 | (mask_m[4] << 22) | (mask_m[5] << 20)
2070 | (mask_m[6] << 18) | (mask_m[7] << 16)
2071 | (mask_m[8] << 14) | (mask_m[9] << 12)
2072 | (mask_m[10] << 10) | (mask_m[11] << 8)
2073 | (mask_m[12] << 6) | (mask_m[13] << 4)
2074 | (mask_m[14] << 2) | (mask_m[15] << 0);
2075 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2076 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2077
2078 tmp_mask = (mask_p[15] << 28)
2079 | (mask_p[14] << 26) | (mask_p[13] << 24)
2080 | (mask_p[12] << 22) | (mask_p[11] << 20)
2081 | (mask_p[10] << 18) | (mask_p[9] << 16)
2082 | (mask_p[8] << 14) | (mask_p[7] << 12)
2083 | (mask_p[6] << 10) | (mask_p[5] << 8)
2084 | (mask_p[4] << 6) | (mask_p[3] << 4)
2085 | (mask_p[2] << 2) | (mask_p[1] << 0);
2086 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2087 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2088
2089 tmp_mask = (mask_p[30] << 28)
2090 | (mask_p[29] << 26) | (mask_p[28] << 24)
2091 | (mask_p[27] << 22) | (mask_p[26] << 20)
2092 | (mask_p[25] << 18) | (mask_p[24] << 16)
2093 | (mask_p[23] << 14) | (mask_p[22] << 12)
2094 | (mask_p[21] << 10) | (mask_p[20] << 8)
2095 | (mask_p[19] << 6) | (mask_p[18] << 4)
2096 | (mask_p[17] << 2) | (mask_p[16] << 0);
2097 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2098 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2099
2100 tmp_mask = (mask_p[45] << 28)
2101 | (mask_p[44] << 26) | (mask_p[43] << 24)
2102 | (mask_p[42] << 22) | (mask_p[41] << 20)
2103 | (mask_p[40] << 18) | (mask_p[39] << 16)
2104 | (mask_p[38] << 14) | (mask_p[37] << 12)
2105 | (mask_p[36] << 10) | (mask_p[35] << 8)
2106 | (mask_p[34] << 6) | (mask_p[33] << 4)
2107 | (mask_p[32] << 2) | (mask_p[31] << 0);
2108 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2109 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2110
2111 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2112 | (mask_p[59] << 26) | (mask_p[58] << 24)
2113 | (mask_p[57] << 22) | (mask_p[56] << 20)
2114 | (mask_p[55] << 18) | (mask_p[54] << 16)
2115 | (mask_p[53] << 14) | (mask_p[52] << 12)
2116 | (mask_p[51] << 10) | (mask_p[50] << 8)
2117 | (mask_p[49] << 6) | (mask_p[48] << 4)
2118 | (mask_p[47] << 2) | (mask_p[46] << 0);
2119 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2120 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2121}
2122
Sujithcbe61d82009-02-09 13:27:12 +05302123int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002124 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002125{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002126 u32 saveLedState;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002127 struct ath_softc *sc = ah->ah_sc;
Sujith2660b812009-02-09 13:27:26 +05302128 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129 u32 saveDefAntenna;
2130 u32 macStaId1;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002131 int i, rx_chainmask, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002132
Sujith2660b812009-02-09 13:27:26 +05302133 ah->extprotspacing = sc->ht_extprotspacing;
2134 ah->txchainmask = sc->tx_chainmask;
2135 ah->rxchainmask = sc->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002136
Senthil Balasubramanian793c5922009-01-26 20:28:14 +05302137 if (AR_SREV_9285(ah)) {
Sujith2660b812009-02-09 13:27:26 +05302138 ah->txchainmask &= 0x1;
2139 ah->rxchainmask &= 0x1;
Senthil Balasubramanian793c5922009-01-26 20:28:14 +05302140 } else if (AR_SREV_9280(ah)) {
Sujith2660b812009-02-09 13:27:26 +05302141 ah->txchainmask &= 0x3;
2142 ah->rxchainmask &= 0x3;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002143 }
2144
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002145 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2146 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002147
2148 if (curchan)
2149 ath9k_hw_getnf(ah, curchan);
2150
2151 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05302152 (ah->chip_fullsleep != true) &&
2153 (ah->curchan != NULL) &&
2154 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002155 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05302156 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002157 (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
Sujith2660b812009-02-09 13:27:26 +05302158 !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002159
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002160 if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
Sujith2660b812009-02-09 13:27:26 +05302161 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002162 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002163 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002164 }
2165 }
2166
2167 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
2168 if (saveDefAntenna == 0)
2169 saveDefAntenna = 1;
2170
2171 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
2172
2173 saveLedState = REG_READ(ah, AR_CFG_LED) &
2174 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
2175 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
2176
2177 ath9k_hw_mark_phy_inactive(ah);
2178
2179 if (!ath9k_hw_chip_reset(ah, chan)) {
Sujith04bd4632008-11-28 22:18:05 +05302180 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002181 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002182 }
2183
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05302184 if (AR_SREV_9280_10_OR_LATER(ah))
2185 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002187 r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
2188 if (r)
2189 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002190
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002191 /* Setup MFP options for CCMP */
2192 if (AR_SREV_9280_20_OR_LATER(ah)) {
2193 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
2194 * frames when constructing CCMP AAD. */
2195 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
2196 0xc7ff);
2197 ah->sw_mgmt_crypto = false;
2198 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
2199 /* Disable hardware crypto for management frames */
2200 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
2201 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
2202 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2203 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
2204 ah->sw_mgmt_crypto = true;
2205 } else
2206 ah->sw_mgmt_crypto = true;
2207
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002208 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
2209 ath9k_hw_set_delta_slope(ah, chan);
2210
2211 if (AR_SREV_9280_10_OR_LATER(ah))
2212 ath9k_hw_9280_spur_mitigate(ah, chan);
2213 else
2214 ath9k_hw_spur_mitigate(ah, chan);
2215
Sujithf74df6f2009-02-09 13:27:24 +05302216 if (!ah->eep_ops->set_board_values(ah, chan)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002217 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujith04bd4632008-11-28 22:18:05 +05302218 "error setting board options\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002219 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002220 }
2221
2222 ath9k_hw_decrease_chain_power(ah, chan);
2223
Sujithba52da52009-02-09 13:27:10 +05302224 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
2225 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002226 | macStaId1
2227 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05302228 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302229 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05302230 | ah->sta_id1_defaults);
2231 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002232
Sujithba52da52009-02-09 13:27:10 +05302233 REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
2234 REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002235
2236 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
2237
Sujithba52da52009-02-09 13:27:10 +05302238 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
2239 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
2240 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002241
2242 REG_WRITE(ah, AR_ISR, ~0);
2243
2244 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2245
2246 if (AR_SREV_9280_10_OR_LATER(ah)) {
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002247 if (!(ath9k_hw_ar9280_set_channel(ah, chan)))
2248 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002249 } else {
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002250 if (!(ath9k_hw_set_channel(ah, chan)))
2251 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002252 }
2253
2254 for (i = 0; i < AR_NUM_DCU; i++)
2255 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
2256
Sujith2660b812009-02-09 13:27:26 +05302257 ah->intr_txqs = 0;
2258 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002259 ath9k_hw_resettxqueue(ah, i);
2260
Sujith2660b812009-02-09 13:27:26 +05302261 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002262 ath9k_hw_init_qos(ah);
2263
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302264#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302265 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302266 ath9k_enable_rfkill(ah);
2267#endif
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002268 ath9k_hw_init_user_settings(ah);
2269
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002270 REG_WRITE(ah, AR_STA_ID1,
2271 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
2272
2273 ath9k_hw_set_dma(ah);
2274
2275 REG_WRITE(ah, AR_OBS, 8);
2276
Sujith2660b812009-02-09 13:27:26 +05302277 if (ah->intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278
2279 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2280 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2281 }
2282
2283 ath9k_hw_init_bb(ah, chan);
2284
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002285 if (!ath9k_hw_init_cal(ah, chan))
2286 return -EIO;;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287
Sujith2660b812009-02-09 13:27:26 +05302288 rx_chainmask = ah->rxchainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002289 if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
2290 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
2291 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
2292 }
2293
2294 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2295
2296 if (AR_SREV_9100(ah)) {
2297 u32 mask;
2298 mask = REG_READ(ah, AR_CFG);
2299 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2300 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302301 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002302 } else {
2303 mask =
2304 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
2305 REG_WRITE(ah, AR_CFG, mask);
2306 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302307 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002308 }
2309 } else {
2310#ifdef __BIG_ENDIAN
2311 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2312#endif
2313 }
2314
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002315 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002316}
2317
Sujithf1dc5602008-10-29 10:16:30 +05302318/************************/
2319/* Key Cache Management */
2320/************************/
2321
Sujithcbe61d82009-02-09 13:27:12 +05302322bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002323{
Sujithf1dc5602008-10-29 10:16:30 +05302324 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002325
Sujith2660b812009-02-09 13:27:26 +05302326 if (entry >= ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302327 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302328 "entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329 return false;
2330 }
2331
Sujithf1dc5602008-10-29 10:16:30 +05302332 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002333
Sujithf1dc5602008-10-29 10:16:30 +05302334 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
2335 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
2336 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
2337 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
2338 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
2339 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
2340 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
2341 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2342
2343 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2344 u16 micentry = entry + 64;
2345
2346 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
2347 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2348 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
2349 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2350
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002351 }
2352
Sujith2660b812009-02-09 13:27:26 +05302353 if (ah->curchan == NULL)
Sujithf1dc5602008-10-29 10:16:30 +05302354 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002355
2356 return true;
2357}
2358
Sujithcbe61d82009-02-09 13:27:12 +05302359bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002360{
Sujithf1dc5602008-10-29 10:16:30 +05302361 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362
Sujith2660b812009-02-09 13:27:26 +05302363 if (entry >= ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302364 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302365 "entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002366 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002367 }
2368
Sujithf1dc5602008-10-29 10:16:30 +05302369 if (mac != NULL) {
2370 macHi = (mac[5] << 8) | mac[4];
2371 macLo = (mac[3] << 24) |
2372 (mac[2] << 16) |
2373 (mac[1] << 8) |
2374 mac[0];
2375 macLo >>= 1;
2376 macLo |= (macHi & 1) << 31;
2377 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002378 } else {
Sujithf1dc5602008-10-29 10:16:30 +05302379 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002380 }
Sujithf1dc5602008-10-29 10:16:30 +05302381 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
2382 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002383
2384 return true;
2385}
2386
Sujithcbe61d82009-02-09 13:27:12 +05302387bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05302388 const struct ath9k_keyval *k,
2389 const u8 *mac, int xorKey)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002390{
Sujith2660b812009-02-09 13:27:26 +05302391 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +05302392 u32 key0, key1, key2, key3, key4;
2393 u32 keyType;
2394 u32 xorMask = xorKey ?
2395 (ATH9K_KEY_XOR << 24 | ATH9K_KEY_XOR << 16 | ATH9K_KEY_XOR << 8
2396 | ATH9K_KEY_XOR) : 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002397
Sujithf1dc5602008-10-29 10:16:30 +05302398 if (entry >= pCap->keycache_size) {
2399 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302400 "entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05302401 return false;
2402 }
2403
2404 switch (k->kv_type) {
2405 case ATH9K_CIPHER_AES_OCB:
2406 keyType = AR_KEYTABLE_TYPE_AES;
2407 break;
2408 case ATH9K_CIPHER_AES_CCM:
2409 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2410 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302411 "AES-CCM not supported by mac rev 0x%x\n",
Sujithd535a422009-02-09 13:27:06 +05302412 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002413 return false;
2414 }
Sujithf1dc5602008-10-29 10:16:30 +05302415 keyType = AR_KEYTABLE_TYPE_CCM;
2416 break;
2417 case ATH9K_CIPHER_TKIP:
2418 keyType = AR_KEYTABLE_TYPE_TKIP;
2419 if (ATH9K_IS_MIC_ENABLED(ah)
2420 && entry + 64 >= pCap->keycache_size) {
2421 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302422 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002423 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002424 }
Sujithf1dc5602008-10-29 10:16:30 +05302425 break;
2426 case ATH9K_CIPHER_WEP:
2427 if (k->kv_len < LEN_WEP40) {
2428 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302429 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05302430 return false;
2431 }
2432 if (k->kv_len <= LEN_WEP40)
2433 keyType = AR_KEYTABLE_TYPE_40;
2434 else if (k->kv_len <= LEN_WEP104)
2435 keyType = AR_KEYTABLE_TYPE_104;
2436 else
2437 keyType = AR_KEYTABLE_TYPE_128;
2438 break;
2439 case ATH9K_CIPHER_CLR:
2440 keyType = AR_KEYTABLE_TYPE_CLR;
2441 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002442 default:
Sujithf1dc5602008-10-29 10:16:30 +05302443 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302444 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002445 return false;
2446 }
Sujithf1dc5602008-10-29 10:16:30 +05302447
2448 key0 = get_unaligned_le32(k->kv_val + 0) ^ xorMask;
2449 key1 = (get_unaligned_le16(k->kv_val + 4) ^ xorMask) & 0xffff;
2450 key2 = get_unaligned_le32(k->kv_val + 6) ^ xorMask;
2451 key3 = (get_unaligned_le16(k->kv_val + 10) ^ xorMask) & 0xffff;
2452 key4 = get_unaligned_le32(k->kv_val + 12) ^ xorMask;
2453 if (k->kv_len <= LEN_WEP104)
2454 key4 &= 0xff;
2455
2456 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2457 u16 micentry = entry + 64;
2458
2459 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
2460 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2461 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2462 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2463 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2464 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2465 (void) ath9k_hw_keysetmac(ah, entry, mac);
2466
Sujith2660b812009-02-09 13:27:26 +05302467 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Sujithf1dc5602008-10-29 10:16:30 +05302468 u32 mic0, mic1, mic2, mic3, mic4;
2469
2470 mic0 = get_unaligned_le32(k->kv_mic + 0);
2471 mic2 = get_unaligned_le32(k->kv_mic + 4);
2472 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
2473 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
2474 mic4 = get_unaligned_le32(k->kv_txmic + 4);
2475 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2476 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2477 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2478 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2479 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
2480 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2481 AR_KEYTABLE_TYPE_CLR);
2482
2483 } else {
2484 u32 mic0, mic2;
2485
2486 mic0 = get_unaligned_le32(k->kv_mic + 0);
2487 mic2 = get_unaligned_le32(k->kv_mic + 4);
2488 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2489 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2490 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2491 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2492 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
2493 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2494 AR_KEYTABLE_TYPE_CLR);
2495 }
2496 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
2497 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2498 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2499 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2500 } else {
2501 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2502 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2503 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2504 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2505 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2506 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2507
2508 (void) ath9k_hw_keysetmac(ah, entry, mac);
2509 }
2510
Sujith2660b812009-02-09 13:27:26 +05302511 if (ah->curchan == NULL)
Sujithf1dc5602008-10-29 10:16:30 +05302512 return true;
2513
2514 return true;
2515}
2516
Sujithcbe61d82009-02-09 13:27:12 +05302517bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05302518{
Sujith2660b812009-02-09 13:27:26 +05302519 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302520 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
2521 if (val & AR_KEYTABLE_VALID)
2522 return true;
2523 }
2524 return false;
2525}
2526
2527/******************************/
2528/* Power Management (Chipset) */
2529/******************************/
2530
Sujithcbe61d82009-02-09 13:27:12 +05302531static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302532{
2533 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2534 if (setChip) {
2535 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2536 AR_RTC_FORCE_WAKE_EN);
2537 if (!AR_SREV_9100(ah))
2538 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2539
Gabor Juhosd03a66c2009-01-14 20:17:09 +01002540 REG_CLR_BIT(ah, (AR_RTC_RESET),
Sujithf1dc5602008-10-29 10:16:30 +05302541 AR_RTC_RESET_EN);
2542 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002543}
2544
Sujithcbe61d82009-02-09 13:27:12 +05302545static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002546{
Sujithf1dc5602008-10-29 10:16:30 +05302547 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2548 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05302549 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002550
Sujithf1dc5602008-10-29 10:16:30 +05302551 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2552 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2553 AR_RTC_FORCE_WAKE_ON_INT);
2554 } else {
2555 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2556 AR_RTC_FORCE_WAKE_EN);
2557 }
2558 }
2559}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002560
Sujithcbe61d82009-02-09 13:27:12 +05302561static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302562{
2563 u32 val;
2564 int i;
2565
2566 if (setChip) {
2567 if ((REG_READ(ah, AR_RTC_STATUS) &
2568 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2569 if (ath9k_hw_set_reset_reg(ah,
2570 ATH9K_RESET_POWER_ON) != true) {
2571 return false;
2572 }
2573 }
2574 if (AR_SREV_9100(ah))
2575 REG_SET_BIT(ah, AR_RTC_RESET,
2576 AR_RTC_RESET_EN);
2577
2578 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2579 AR_RTC_FORCE_WAKE_EN);
2580 udelay(50);
2581
2582 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2583 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2584 if (val == AR_RTC_STATUS_ON)
2585 break;
2586 udelay(50);
2587 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2588 AR_RTC_FORCE_WAKE_EN);
2589 }
2590 if (i == 0) {
2591 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
Sujith04bd4632008-11-28 22:18:05 +05302592 "Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302593 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002594 }
2595 }
2596
Sujithf1dc5602008-10-29 10:16:30 +05302597 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2598
2599 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002600}
2601
Sujithcbe61d82009-02-09 13:27:12 +05302602bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302603{
Sujithcbe61d82009-02-09 13:27:12 +05302604 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302605 static const char *modes[] = {
2606 "AWAKE",
2607 "FULL-SLEEP",
2608 "NETWORK SLEEP",
2609 "UNDEFINED"
2610 };
Sujithf1dc5602008-10-29 10:16:30 +05302611
Sujith04bd4632008-11-28 22:18:05 +05302612 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT, "%s -> %s (%s)\n",
Sujith2660b812009-02-09 13:27:26 +05302613 modes[ah->power_mode], modes[mode],
Sujithf1dc5602008-10-29 10:16:30 +05302614 setChip ? "set chip " : "");
2615
2616 switch (mode) {
2617 case ATH9K_PM_AWAKE:
2618 status = ath9k_hw_set_power_awake(ah, setChip);
2619 break;
2620 case ATH9K_PM_FULL_SLEEP:
2621 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05302622 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302623 break;
2624 case ATH9K_PM_NETWORK_SLEEP:
2625 ath9k_set_power_network_sleep(ah, setChip);
2626 break;
2627 default:
2628 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
Sujith04bd4632008-11-28 22:18:05 +05302629 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302630 return false;
2631 }
Sujith2660b812009-02-09 13:27:26 +05302632 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302633
2634 return status;
2635}
2636
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002637/*
2638 * Helper for ASPM support.
2639 *
2640 * Disable PLL when in L0s as well as receiver clock when in L1.
2641 * This power saving option must be enabled through the SerDes.
2642 *
2643 * Programming the SerDes must go through the same 288 bit serial shift
2644 * register as the other analog registers. Hence the 9 writes.
2645 */
Sujithcbe61d82009-02-09 13:27:12 +05302646void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
Sujithf1dc5602008-10-29 10:16:30 +05302647{
Sujithf1dc5602008-10-29 10:16:30 +05302648 u8 i;
2649
Sujith2660b812009-02-09 13:27:26 +05302650 if (ah->is_pciexpress != true)
Sujithf1dc5602008-10-29 10:16:30 +05302651 return;
2652
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002653 /* Do not touch SerDes registers */
Sujith2660b812009-02-09 13:27:26 +05302654 if (ah->config.pcie_powersave_enable == 2)
Sujithf1dc5602008-10-29 10:16:30 +05302655 return;
2656
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002657 /* Nothing to do on restore for 11N */
Sujithf1dc5602008-10-29 10:16:30 +05302658 if (restore)
2659 return;
2660
2661 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002662 /*
2663 * AR9280 2.0 or later chips use SerDes values from the
2664 * initvals.h initialized depending on chipset during
2665 * ath9k_hw_do_attach()
2666 */
Sujith2660b812009-02-09 13:27:26 +05302667 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
2668 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
2669 INI_RA(&ah->iniPcieSerdes, i, 1));
Sujithf1dc5602008-10-29 10:16:30 +05302670 }
Sujithf1dc5602008-10-29 10:16:30 +05302671 } else if (AR_SREV_9280(ah) &&
Sujithd535a422009-02-09 13:27:06 +05302672 (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
Sujithf1dc5602008-10-29 10:16:30 +05302673 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
2674 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
2675
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002676 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05302677 REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
2678 REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
2679 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
2680
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002681 /* Shut off CLKREQ active in L1 */
Sujith2660b812009-02-09 13:27:26 +05302682 if (ah->config.pcie_clock_req)
Sujithf1dc5602008-10-29 10:16:30 +05302683 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
2684 else
2685 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
2686
2687 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2688 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2689 REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
2690
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002691 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05302692 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2693
Sujithf1dc5602008-10-29 10:16:30 +05302694 } else {
2695 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
2696 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002697
2698 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05302699 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
2700 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
2701 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002702
2703 /*
2704 * Ignore ah->ah_config.pcie_clock_req setting for
2705 * pre-AR9280 11n
2706 */
Sujithf1dc5602008-10-29 10:16:30 +05302707 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002708
Sujithf1dc5602008-10-29 10:16:30 +05302709 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2710 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2711 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002712
2713 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05302714 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2715 }
2716
Luis R. Rodriguez6d08b9b2009-02-10 15:35:27 -08002717 udelay(1000);
2718
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002719 /* set bit 19 to allow forcing of pcie core into L1 state */
Sujithf1dc5602008-10-29 10:16:30 +05302720 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2721
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002722 /* Several PCIe massages to ensure proper behaviour */
Sujith2660b812009-02-09 13:27:26 +05302723 if (ah->config.pcie_waen) {
2724 REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
Sujithf1dc5602008-10-29 10:16:30 +05302725 } else {
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302726 if (AR_SREV_9285(ah))
2727 REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002728 /*
2729 * On AR9280 chips bit 22 of 0x4004 needs to be set to
2730 * otherwise card may disappear.
2731 */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302732 else if (AR_SREV_9280(ah))
2733 REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05302734 else
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302735 REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05302736 }
2737}
2738
2739/**********************/
2740/* Interrupt Handling */
2741/**********************/
2742
Sujithcbe61d82009-02-09 13:27:12 +05302743bool ath9k_hw_intrpend(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002744{
2745 u32 host_isr;
2746
2747 if (AR_SREV_9100(ah))
2748 return true;
2749
2750 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
2751 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
2752 return true;
2753
2754 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
2755 if ((host_isr & AR_INTR_SYNC_DEFAULT)
2756 && (host_isr != AR_INTR_SPURIOUS))
2757 return true;
2758
2759 return false;
2760}
2761
Sujithcbe61d82009-02-09 13:27:12 +05302762bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002763{
2764 u32 isr = 0;
2765 u32 mask2 = 0;
Sujith2660b812009-02-09 13:27:26 +05302766 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002767 u32 sync_cause = 0;
2768 bool fatal_int = false;
2769
2770 if (!AR_SREV_9100(ah)) {
2771 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
2772 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
2773 == AR_RTC_STATUS_ON) {
2774 isr = REG_READ(ah, AR_ISR);
2775 }
2776 }
2777
Sujithf1dc5602008-10-29 10:16:30 +05302778 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
2779 AR_INTR_SYNC_DEFAULT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002780
2781 *masked = 0;
2782
2783 if (!isr && !sync_cause)
2784 return false;
2785 } else {
2786 *masked = 0;
2787 isr = REG_READ(ah, AR_ISR);
2788 }
2789
2790 if (isr) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002791 if (isr & AR_ISR_BCNMISC) {
2792 u32 isr2;
2793 isr2 = REG_READ(ah, AR_ISR_S2);
2794 if (isr2 & AR_ISR_S2_TIM)
2795 mask2 |= ATH9K_INT_TIM;
2796 if (isr2 & AR_ISR_S2_DTIM)
2797 mask2 |= ATH9K_INT_DTIM;
2798 if (isr2 & AR_ISR_S2_DTIMSYNC)
2799 mask2 |= ATH9K_INT_DTIMSYNC;
2800 if (isr2 & (AR_ISR_S2_CABEND))
2801 mask2 |= ATH9K_INT_CABEND;
2802 if (isr2 & AR_ISR_S2_GTT)
2803 mask2 |= ATH9K_INT_GTT;
2804 if (isr2 & AR_ISR_S2_CST)
2805 mask2 |= ATH9K_INT_CST;
2806 }
2807
2808 isr = REG_READ(ah, AR_ISR_RAC);
2809 if (isr == 0xffffffff) {
2810 *masked = 0;
2811 return false;
2812 }
2813
2814 *masked = isr & ATH9K_INT_COMMON;
2815
Sujith2660b812009-02-09 13:27:26 +05302816 if (ah->intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002817 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
2818 *masked |= ATH9K_INT_RX;
2819 }
2820
2821 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
2822 *masked |= ATH9K_INT_RX;
2823 if (isr &
2824 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
2825 AR_ISR_TXEOL)) {
2826 u32 s0_s, s1_s;
2827
2828 *masked |= ATH9K_INT_TX;
2829
2830 s0_s = REG_READ(ah, AR_ISR_S0_S);
Sujith2660b812009-02-09 13:27:26 +05302831 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
2832 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002833
2834 s1_s = REG_READ(ah, AR_ISR_S1_S);
Sujith2660b812009-02-09 13:27:26 +05302835 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
2836 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002837 }
2838
2839 if (isr & AR_ISR_RXORN) {
2840 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05302841 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002842 }
2843
2844 if (!AR_SREV_9100(ah)) {
Sujith60b67f52008-08-07 10:52:38 +05302845 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002846 u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
2847 if (isr5 & AR_ISR_S5_TIM_TIMER)
2848 *masked |= ATH9K_INT_TIM_TIMER;
2849 }
2850 }
2851
2852 *masked |= mask2;
2853 }
Sujithf1dc5602008-10-29 10:16:30 +05302854
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002855 if (AR_SREV_9100(ah))
2856 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302857
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002858 if (sync_cause) {
2859 fatal_int =
2860 (sync_cause &
2861 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
2862 ? true : false;
2863
2864 if (fatal_int) {
2865 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2866 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05302867 "received PCI FATAL interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002868 }
2869 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2870 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05302871 "received PCI PERR interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002872 }
2873 }
2874 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2875 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05302876 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002877 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
2878 REG_WRITE(ah, AR_RC, 0);
2879 *masked |= ATH9K_INT_FATAL;
2880 }
2881 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2882 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05302883 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002884 }
2885
2886 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
2887 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
2888 }
Sujithf1dc5602008-10-29 10:16:30 +05302889
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002890 return true;
2891}
2892
Sujithcbe61d82009-02-09 13:27:12 +05302893enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002894{
Sujith2660b812009-02-09 13:27:26 +05302895 return ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002896}
2897
Sujithcbe61d82009-02-09 13:27:12 +05302898enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002899{
Sujith2660b812009-02-09 13:27:26 +05302900 u32 omask = ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002901 u32 mask, mask2;
Sujith2660b812009-02-09 13:27:26 +05302902 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002903
Sujith04bd4632008-11-28 22:18:05 +05302904 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002905
2906 if (omask & ATH9K_INT_GLOBAL) {
Sujith04bd4632008-11-28 22:18:05 +05302907 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002908 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
2909 (void) REG_READ(ah, AR_IER);
2910 if (!AR_SREV_9100(ah)) {
2911 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
2912 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
2913
2914 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
2915 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
2916 }
2917 }
2918
2919 mask = ints & ATH9K_INT_COMMON;
2920 mask2 = 0;
2921
2922 if (ints & ATH9K_INT_TX) {
Sujith2660b812009-02-09 13:27:26 +05302923 if (ah->txok_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002924 mask |= AR_IMR_TXOK;
Sujith2660b812009-02-09 13:27:26 +05302925 if (ah->txdesc_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002926 mask |= AR_IMR_TXDESC;
Sujith2660b812009-02-09 13:27:26 +05302927 if (ah->txerr_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002928 mask |= AR_IMR_TXERR;
Sujith2660b812009-02-09 13:27:26 +05302929 if (ah->txeol_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002930 mask |= AR_IMR_TXEOL;
2931 }
2932 if (ints & ATH9K_INT_RX) {
2933 mask |= AR_IMR_RXERR;
Sujith2660b812009-02-09 13:27:26 +05302934 if (ah->intr_mitigation)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002935 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
2936 else
2937 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
Sujith60b67f52008-08-07 10:52:38 +05302938 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002939 mask |= AR_IMR_GENTMR;
2940 }
2941
2942 if (ints & (ATH9K_INT_BMISC)) {
2943 mask |= AR_IMR_BCNMISC;
2944 if (ints & ATH9K_INT_TIM)
2945 mask2 |= AR_IMR_S2_TIM;
2946 if (ints & ATH9K_INT_DTIM)
2947 mask2 |= AR_IMR_S2_DTIM;
2948 if (ints & ATH9K_INT_DTIMSYNC)
2949 mask2 |= AR_IMR_S2_DTIMSYNC;
2950 if (ints & ATH9K_INT_CABEND)
2951 mask2 |= (AR_IMR_S2_CABEND);
2952 }
2953
2954 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
2955 mask |= AR_IMR_BCNMISC;
2956 if (ints & ATH9K_INT_GTT)
2957 mask2 |= AR_IMR_S2_GTT;
2958 if (ints & ATH9K_INT_CST)
2959 mask2 |= AR_IMR_S2_CST;
2960 }
2961
Sujith04bd4632008-11-28 22:18:05 +05302962 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002963 REG_WRITE(ah, AR_IMR, mask);
2964 mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
2965 AR_IMR_S2_DTIM |
2966 AR_IMR_S2_DTIMSYNC |
2967 AR_IMR_S2_CABEND |
2968 AR_IMR_S2_CABTO |
2969 AR_IMR_S2_TSFOOR |
2970 AR_IMR_S2_GTT | AR_IMR_S2_CST);
2971 REG_WRITE(ah, AR_IMR_S2, mask | mask2);
Sujith2660b812009-02-09 13:27:26 +05302972 ah->mask_reg = ints;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002973
Sujith60b67f52008-08-07 10:52:38 +05302974 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002975 if (ints & ATH9K_INT_TIM_TIMER)
2976 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
2977 else
2978 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
2979 }
2980
2981 if (ints & ATH9K_INT_GLOBAL) {
Sujith04bd4632008-11-28 22:18:05 +05302982 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002983 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
2984 if (!AR_SREV_9100(ah)) {
2985 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
2986 AR_INTR_MAC_IRQ);
2987 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
2988
2989
2990 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
2991 AR_INTR_SYNC_DEFAULT);
2992 REG_WRITE(ah, AR_INTR_SYNC_MASK,
2993 AR_INTR_SYNC_DEFAULT);
2994 }
2995 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
2996 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2997 }
2998
2999 return omask;
3000}
3001
Sujithf1dc5602008-10-29 10:16:30 +05303002/*******************/
3003/* Beacon Handling */
3004/*******************/
3005
Sujithcbe61d82009-02-09 13:27:12 +05303006void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003007{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003008 int flags = 0;
3009
Sujith2660b812009-02-09 13:27:26 +05303010 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003011
Sujith2660b812009-02-09 13:27:26 +05303012 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08003013 case NL80211_IFTYPE_STATION:
3014 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003015 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3016 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
3017 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
3018 flags |= AR_TBTT_TIMER_EN;
3019 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003020 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003021 REG_SET_BIT(ah, AR_TXCFG,
3022 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
3023 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
3024 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05303025 (ah->atim_window ? ah->
3026 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003027 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08003028 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003029 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3030 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
3031 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303032 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303033 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003034 REG_WRITE(ah, AR_NEXT_SWBA,
3035 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303036 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303037 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003038 flags |=
3039 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
3040 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003041 default:
3042 DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
3043 "%s: unsupported opmode: %d\n",
Sujith2660b812009-02-09 13:27:26 +05303044 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08003045 return;
3046 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003047 }
3048
3049 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3050 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3051 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
3052 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
3053
3054 beacon_period &= ~ATH9K_BEACON_ENA;
3055 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
3056 beacon_period &= ~ATH9K_BEACON_RESET_TSF;
3057 ath9k_hw_reset_tsf(ah);
3058 }
3059
3060 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
3061}
3062
Sujithcbe61d82009-02-09 13:27:12 +05303063void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303064 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003065{
3066 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05303067 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003068
3069 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
3070
3071 REG_WRITE(ah, AR_BEACON_PERIOD,
3072 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3073 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
3074 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3075
3076 REG_RMW_FIELD(ah, AR_RSSI_THR,
3077 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
3078
3079 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
3080
3081 if (bs->bs_sleepduration > beaconintval)
3082 beaconintval = bs->bs_sleepduration;
3083
3084 dtimperiod = bs->bs_dtimperiod;
3085 if (bs->bs_sleepduration > dtimperiod)
3086 dtimperiod = bs->bs_sleepduration;
3087
3088 if (beaconintval == dtimperiod)
3089 nextTbtt = bs->bs_nextdtim;
3090 else
3091 nextTbtt = bs->bs_nexttbtt;
3092
Sujith04bd4632008-11-28 22:18:05 +05303093 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
3094 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
3095 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
3096 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003097
3098 REG_WRITE(ah, AR_NEXT_DTIM,
3099 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
3100 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3101
3102 REG_WRITE(ah, AR_SLEEP1,
3103 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
3104 | AR_SLEEP1_ASSUME_DTIM);
3105
Sujith60b67f52008-08-07 10:52:38 +05303106 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003107 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
3108 else
3109 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3110
3111 REG_WRITE(ah, AR_SLEEP2,
3112 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3113
3114 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
3115 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3116
3117 REG_SET_BIT(ah, AR_TIMER_MODE,
3118 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
3119 AR_DTIM_TIMER_EN);
3120
3121}
3122
Sujithf1dc5602008-10-29 10:16:30 +05303123/*******************/
3124/* HW Capabilities */
3125/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003126
Sujithcbe61d82009-02-09 13:27:12 +05303127bool ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003128{
Sujith2660b812009-02-09 13:27:26 +05303129 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +05303130 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003131
Sujithf74df6f2009-02-09 13:27:24 +05303132 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Sujithd6bad492009-02-09 13:27:08 +05303133 ah->regulatory.current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303134
Sujithf74df6f2009-02-09 13:27:24 +05303135 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05303136 if (AR_SREV_9285_10_OR_LATER(ah))
3137 eeval |= AR9285_RDEXT_DEFAULT;
Sujithd6bad492009-02-09 13:27:08 +05303138 ah->regulatory.current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303139
Sujithf74df6f2009-02-09 13:27:24 +05303140 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05303141
Sujith2660b812009-02-09 13:27:26 +05303142 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05303143 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Sujithd6bad492009-02-09 13:27:08 +05303144 if (ah->regulatory.current_rd == 0x64 ||
3145 ah->regulatory.current_rd == 0x65)
3146 ah->regulatory.current_rd += 5;
3147 else if (ah->regulatory.current_rd == 0x41)
3148 ah->regulatory.current_rd = 0x43;
Sujithf1dc5602008-10-29 10:16:30 +05303149 DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
Sujithd6bad492009-02-09 13:27:08 +05303150 "regdomain mapped to 0x%x\n", ah->regulatory.current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003151 }
Sujithdc2222a2008-08-14 13:26:55 +05303152
Sujithf74df6f2009-02-09 13:27:24 +05303153 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Sujithf1dc5602008-10-29 10:16:30 +05303154 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003155
Sujithf1dc5602008-10-29 10:16:30 +05303156 if (eeval & AR5416_OPFLAGS_11A) {
3157 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303158 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303159 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
3160 set_bit(ATH9K_MODE_11NA_HT20,
3161 pCap->wireless_modes);
3162 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
3163 set_bit(ATH9K_MODE_11NA_HT40PLUS,
3164 pCap->wireless_modes);
3165 set_bit(ATH9K_MODE_11NA_HT40MINUS,
3166 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003167 }
3168 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003169 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003170
Sujithf1dc5602008-10-29 10:16:30 +05303171 if (eeval & AR5416_OPFLAGS_11G) {
3172 set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
3173 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303174 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303175 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
3176 set_bit(ATH9K_MODE_11NG_HT20,
3177 pCap->wireless_modes);
3178 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
3179 set_bit(ATH9K_MODE_11NG_HT40PLUS,
3180 pCap->wireless_modes);
3181 set_bit(ATH9K_MODE_11NG_HT40MINUS,
3182 pCap->wireless_modes);
3183 }
3184 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003185 }
Sujithf1dc5602008-10-29 10:16:30 +05303186
Sujithf74df6f2009-02-09 13:27:24 +05303187 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Sujith2660b812009-02-09 13:27:26 +05303188 if ((ah->is_pciexpress)
Sujithf1dc5602008-10-29 10:16:30 +05303189 || (eeval & AR5416_OPFLAGS_11A)) {
3190 pCap->rx_chainmask =
Sujithf74df6f2009-02-09 13:27:24 +05303191 ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05303192 } else {
3193 pCap->rx_chainmask =
3194 (ath9k_hw_gpio_get(ah, 0)) ? 0x5 : 0x7;
3195 }
3196
Sujithd535a422009-02-09 13:27:06 +05303197 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05303198 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05303199
3200 pCap->low_2ghz_chan = 2312;
3201 pCap->high_2ghz_chan = 2732;
3202
3203 pCap->low_5ghz_chan = 4920;
3204 pCap->high_5ghz_chan = 6100;
3205
3206 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
3207 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
3208 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3209
3210 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
3211 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
3212 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3213
3214 pCap->hw_caps |= ATH9K_HW_CAP_CHAN_SPREAD;
3215
Sujith2660b812009-02-09 13:27:26 +05303216 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05303217 pCap->hw_caps |= ATH9K_HW_CAP_HT;
3218 else
3219 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3220
3221 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
3222 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
3223 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
3224 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3225
3226 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
3227 pCap->total_queues =
3228 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
3229 else
3230 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3231
3232 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
3233 pCap->keycache_size =
3234 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
3235 else
3236 pCap->keycache_size = AR_KEYTABLE_SIZE;
3237
3238 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
3239 pCap->num_mr_retries = 4;
3240 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3241
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303242 if (AR_SREV_9285_10_OR_LATER(ah))
3243 pCap->num_gpio_pins = AR9285_NUM_GPIO;
3244 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303245 pCap->num_gpio_pins = AR928X_NUM_GPIO;
3246 else
3247 pCap->num_gpio_pins = AR_NUM_GPIO;
3248
3249 if (AR_SREV_9280_10_OR_LATER(ah)) {
3250 pCap->hw_caps |= ATH9K_HW_CAP_WOW;
3251 pCap->hw_caps |= ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
3252 } else {
3253 pCap->hw_caps &= ~ATH9K_HW_CAP_WOW;
3254 pCap->hw_caps &= ~ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
3255 }
3256
3257 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
3258 pCap->hw_caps |= ATH9K_HW_CAP_CST;
3259 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
3260 } else {
3261 pCap->rts_aggr_limit = (8 * 1024);
3262 }
3263
3264 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
3265
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303266#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05303267 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
3268 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
3269 ah->rfkill_gpio =
3270 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
3271 ah->rfkill_polarity =
3272 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05303273
3274 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3275 }
3276#endif
3277
Sujithd535a422009-02-09 13:27:06 +05303278 if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
3279 (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
3280 (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
3281 (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
3282 (ah->hw_version.macVersion == AR_SREV_VERSION_9280))
Sujithf1dc5602008-10-29 10:16:30 +05303283 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3284 else
3285 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
3286
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303287 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303288 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
3289 else
3290 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3291
Sujithd6bad492009-02-09 13:27:08 +05303292 if (ah->regulatory.current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05303293 pCap->reg_cap =
3294 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3295 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
3296 AR_EEPROM_EEREGCAP_EN_KK_U2 |
3297 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3298 } else {
3299 pCap->reg_cap =
3300 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3301 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3302 }
3303
3304 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
3305
3306 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303307 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303308 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303309 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303310
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +05303311 if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303312 pCap->hw_caps |= ATH9K_HW_CAP_BT_COEX;
Sujith2660b812009-02-09 13:27:26 +05303313 ah->btactive_gpio = 6;
3314 ah->wlanactive_gpio = 5;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303315 }
3316
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003317 return true;
3318}
3319
Sujithcbe61d82009-02-09 13:27:12 +05303320bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303321 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003322{
Sujith2660b812009-02-09 13:27:26 +05303323 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003324
Sujithf1dc5602008-10-29 10:16:30 +05303325 switch (type) {
3326 case ATH9K_CAP_CIPHER:
3327 switch (capability) {
3328 case ATH9K_CIPHER_AES_CCM:
3329 case ATH9K_CIPHER_AES_OCB:
3330 case ATH9K_CIPHER_TKIP:
3331 case ATH9K_CIPHER_WEP:
3332 case ATH9K_CIPHER_MIC:
3333 case ATH9K_CIPHER_CLR:
3334 return true;
3335 default:
3336 return false;
3337 }
3338 case ATH9K_CAP_TKIP_MIC:
3339 switch (capability) {
3340 case 0:
3341 return true;
3342 case 1:
Sujith2660b812009-02-09 13:27:26 +05303343 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303344 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
3345 false;
3346 }
3347 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05303348 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05303349 false : true;
3350 case ATH9K_CAP_WME_TKIPMIC:
3351 return 0;
3352 case ATH9K_CAP_PHYCOUNTERS:
Sujith2660b812009-02-09 13:27:26 +05303353 return ah->has_hw_phycounters ? 0 : -ENXIO;
Sujithf1dc5602008-10-29 10:16:30 +05303354 case ATH9K_CAP_DIVERSITY:
3355 return (REG_READ(ah, AR_PHY_CCK_DETECT) &
3356 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
3357 true : false;
3358 case ATH9K_CAP_PHYDIAG:
3359 return true;
3360 case ATH9K_CAP_MCAST_KEYSRCH:
3361 switch (capability) {
3362 case 0:
3363 return true;
3364 case 1:
3365 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
3366 return false;
3367 } else {
Sujith2660b812009-02-09 13:27:26 +05303368 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303369 AR_STA_ID1_MCAST_KSRCH) ? true :
3370 false;
3371 }
3372 }
3373 return false;
3374 case ATH9K_CAP_TSF_ADJUST:
Sujith2660b812009-02-09 13:27:26 +05303375 return (ah->misc_mode & AR_PCU_TX_ADD_TSF) ?
Sujithf1dc5602008-10-29 10:16:30 +05303376 true : false;
3377 case ATH9K_CAP_RFSILENT:
3378 if (capability == 3)
3379 return false;
3380 case ATH9K_CAP_ANT_CFG_2GHZ:
3381 *result = pCap->num_antcfg_2ghz;
3382 return true;
3383 case ATH9K_CAP_ANT_CFG_5GHZ:
3384 *result = pCap->num_antcfg_5ghz;
3385 return true;
3386 case ATH9K_CAP_TXPOW:
3387 switch (capability) {
3388 case 0:
3389 return 0;
3390 case 1:
Sujithd6bad492009-02-09 13:27:08 +05303391 *result = ah->regulatory.power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05303392 return 0;
3393 case 2:
Sujithd6bad492009-02-09 13:27:08 +05303394 *result = ah->regulatory.max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05303395 return 0;
3396 case 3:
Sujithd6bad492009-02-09 13:27:08 +05303397 *result = ah->regulatory.tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05303398 return 0;
3399 }
3400 return false;
3401 default:
3402 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003403 }
Sujithf1dc5602008-10-29 10:16:30 +05303404}
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003405
Sujithcbe61d82009-02-09 13:27:12 +05303406bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303407 u32 capability, u32 setting, int *status)
3408{
Sujithf1dc5602008-10-29 10:16:30 +05303409 u32 v;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003410
Sujithf1dc5602008-10-29 10:16:30 +05303411 switch (type) {
3412 case ATH9K_CAP_TKIP_MIC:
3413 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303414 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05303415 AR_STA_ID1_CRPT_MIC_ENABLE;
3416 else
Sujith2660b812009-02-09 13:27:26 +05303417 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05303418 ~AR_STA_ID1_CRPT_MIC_ENABLE;
3419 return true;
3420 case ATH9K_CAP_DIVERSITY:
3421 v = REG_READ(ah, AR_PHY_CCK_DETECT);
3422 if (setting)
3423 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3424 else
3425 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3426 REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
3427 return true;
3428 case ATH9K_CAP_MCAST_KEYSRCH:
3429 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303430 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303431 else
Sujith2660b812009-02-09 13:27:26 +05303432 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303433 return true;
3434 case ATH9K_CAP_TSF_ADJUST:
3435 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303436 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Sujithf1dc5602008-10-29 10:16:30 +05303437 else
Sujith2660b812009-02-09 13:27:26 +05303438 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Sujithf1dc5602008-10-29 10:16:30 +05303439 return true;
3440 default:
3441 return false;
3442 }
3443}
3444
3445/****************************/
3446/* GPIO / RFKILL / Antennae */
3447/****************************/
3448
Sujithcbe61d82009-02-09 13:27:12 +05303449static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303450 u32 gpio, u32 type)
3451{
3452 int addr;
3453 u32 gpio_shift, tmp;
3454
3455 if (gpio > 11)
3456 addr = AR_GPIO_OUTPUT_MUX3;
3457 else if (gpio > 5)
3458 addr = AR_GPIO_OUTPUT_MUX2;
3459 else
3460 addr = AR_GPIO_OUTPUT_MUX1;
3461
3462 gpio_shift = (gpio % 6) * 5;
3463
3464 if (AR_SREV_9280_20_OR_LATER(ah)
3465 || (addr != AR_GPIO_OUTPUT_MUX1)) {
3466 REG_RMW(ah, addr, (type << gpio_shift),
3467 (0x1f << gpio_shift));
3468 } else {
3469 tmp = REG_READ(ah, addr);
3470 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
3471 tmp &= ~(0x1f << gpio_shift);
3472 tmp |= (type << gpio_shift);
3473 REG_WRITE(ah, addr, tmp);
3474 }
3475}
3476
Sujithcbe61d82009-02-09 13:27:12 +05303477void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303478{
3479 u32 gpio_shift;
3480
Sujith2660b812009-02-09 13:27:26 +05303481 ASSERT(gpio < ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05303482
3483 gpio_shift = gpio << 1;
3484
3485 REG_RMW(ah,
3486 AR_GPIO_OE_OUT,
3487 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
3488 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3489}
3490
Sujithcbe61d82009-02-09 13:27:12 +05303491u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303492{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303493#define MS_REG_READ(x, y) \
3494 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
3495
Sujith2660b812009-02-09 13:27:26 +05303496 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05303497 return 0xffffffff;
3498
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303499 if (AR_SREV_9285_10_OR_LATER(ah))
3500 return MS_REG_READ(AR9285, gpio) != 0;
3501 else if (AR_SREV_9280_10_OR_LATER(ah))
3502 return MS_REG_READ(AR928X, gpio) != 0;
3503 else
3504 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05303505}
3506
Sujithcbe61d82009-02-09 13:27:12 +05303507void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05303508 u32 ah_signal_type)
3509{
3510 u32 gpio_shift;
3511
3512 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3513
3514 gpio_shift = 2 * gpio;
3515
3516 REG_RMW(ah,
3517 AR_GPIO_OE_OUT,
3518 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
3519 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3520}
3521
Sujithcbe61d82009-02-09 13:27:12 +05303522void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05303523{
3524 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
3525 AR_GPIO_BIT(gpio));
3526}
3527
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303528#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujithcbe61d82009-02-09 13:27:12 +05303529void ath9k_enable_rfkill(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303530{
3531 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3532 AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
3533
3534 REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
3535 AR_GPIO_INPUT_MUX2_RFSILENT);
3536
Sujith2660b812009-02-09 13:27:26 +05303537 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05303538 REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
3539}
3540#endif
3541
Sujithcbe61d82009-02-09 13:27:12 +05303542u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303543{
3544 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3545}
3546
Sujithcbe61d82009-02-09 13:27:12 +05303547void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05303548{
3549 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3550}
3551
Sujithcbe61d82009-02-09 13:27:12 +05303552bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303553 enum ath9k_ant_setting settings,
3554 struct ath9k_channel *chan,
3555 u8 *tx_chainmask,
3556 u8 *rx_chainmask,
3557 u8 *antenna_cfgd)
3558{
Sujithf1dc5602008-10-29 10:16:30 +05303559 static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3560
3561 if (AR_SREV_9280(ah)) {
3562 if (!tx_chainmask_cfg) {
3563
3564 tx_chainmask_cfg = *tx_chainmask;
3565 rx_chainmask_cfg = *rx_chainmask;
3566 }
3567
3568 switch (settings) {
3569 case ATH9K_ANT_FIXED_A:
3570 *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3571 *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3572 *antenna_cfgd = true;
3573 break;
3574 case ATH9K_ANT_FIXED_B:
Sujith2660b812009-02-09 13:27:26 +05303575 if (ah->caps.tx_chainmask >
Sujithf1dc5602008-10-29 10:16:30 +05303576 ATH9K_ANTENNA1_CHAINMASK) {
3577 *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3578 }
3579 *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3580 *antenna_cfgd = true;
3581 break;
3582 case ATH9K_ANT_VARIABLE:
3583 *tx_chainmask = tx_chainmask_cfg;
3584 *rx_chainmask = rx_chainmask_cfg;
3585 *antenna_cfgd = true;
3586 break;
3587 default:
3588 break;
3589 }
3590 } else {
Sujith2660b812009-02-09 13:27:26 +05303591 ah->diversity_control = settings;
Sujithf1dc5602008-10-29 10:16:30 +05303592 }
3593
3594 return true;
3595}
3596
3597/*********************/
3598/* General Operation */
3599/*********************/
3600
Sujithcbe61d82009-02-09 13:27:12 +05303601u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303602{
3603 u32 bits = REG_READ(ah, AR_RX_FILTER);
3604 u32 phybits = REG_READ(ah, AR_PHY_ERR);
3605
3606 if (phybits & AR_PHY_ERR_RADAR)
3607 bits |= ATH9K_RX_FILTER_PHYRADAR;
3608 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
3609 bits |= ATH9K_RX_FILTER_PHYERR;
3610
3611 return bits;
3612}
3613
Sujithcbe61d82009-02-09 13:27:12 +05303614void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05303615{
3616 u32 phybits;
3617
3618 REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
3619 phybits = 0;
3620 if (bits & ATH9K_RX_FILTER_PHYRADAR)
3621 phybits |= AR_PHY_ERR_RADAR;
3622 if (bits & ATH9K_RX_FILTER_PHYERR)
3623 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
3624 REG_WRITE(ah, AR_PHY_ERR, phybits);
3625
3626 if (phybits)
3627 REG_WRITE(ah, AR_RXCFG,
3628 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
3629 else
3630 REG_WRITE(ah, AR_RXCFG,
3631 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
3632}
3633
Sujithcbe61d82009-02-09 13:27:12 +05303634bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303635{
3636 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
3637}
3638
Sujithcbe61d82009-02-09 13:27:12 +05303639bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303640{
3641 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
3642 return false;
3643
3644 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3645}
3646
Sujithcbe61d82009-02-09 13:27:12 +05303647bool ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05303648{
Sujith2660b812009-02-09 13:27:26 +05303649 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08003650 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05303651
Sujithd6bad492009-02-09 13:27:08 +05303652 ah->regulatory.power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05303653
Sujithf74df6f2009-02-09 13:27:24 +05303654 if (ah->eep_ops->set_txpower(ah, chan,
3655 ath9k_regd_get_ctl(ah, chan),
3656 channel->max_antenna_gain * 2,
3657 channel->max_power * 2,
3658 min((u32) MAX_RATE_POWER,
3659 (u32) ah->regulatory.power_limit)) != 0)
Sujithf1dc5602008-10-29 10:16:30 +05303660 return false;
3661
3662 return true;
3663}
3664
Sujithcbe61d82009-02-09 13:27:12 +05303665void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05303666{
Sujithba52da52009-02-09 13:27:10 +05303667 memcpy(ah->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05303668}
3669
Sujithcbe61d82009-02-09 13:27:12 +05303670void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303671{
Sujith2660b812009-02-09 13:27:26 +05303672 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05303673}
3674
Sujithcbe61d82009-02-09 13:27:12 +05303675void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05303676{
3677 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
3678 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3679}
3680
Sujithba52da52009-02-09 13:27:10 +05303681void ath9k_hw_setbssidmask(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05303682{
Sujithba52da52009-02-09 13:27:10 +05303683 REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
3684 REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Sujithf1dc5602008-10-29 10:16:30 +05303685}
3686
Sujithba52da52009-02-09 13:27:10 +05303687void ath9k_hw_write_associd(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05303688{
Sujithba52da52009-02-09 13:27:10 +05303689 REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
3690 REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
3691 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05303692}
3693
Sujithcbe61d82009-02-09 13:27:12 +05303694u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303695{
3696 u64 tsf;
3697
3698 tsf = REG_READ(ah, AR_TSF_U32);
3699 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3700
3701 return tsf;
3702}
3703
Sujithcbe61d82009-02-09 13:27:12 +05303704void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003705{
3706 REG_WRITE(ah, AR_TSF_L32, 0x00000000);
3707 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3708 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
3709}
3710
Sujithcbe61d82009-02-09 13:27:12 +05303711void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303712{
3713 int count;
3714
3715 count = 0;
3716 while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
3717 count++;
3718 if (count > 10) {
3719 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05303720 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Sujithf1dc5602008-10-29 10:16:30 +05303721 break;
3722 }
3723 udelay(10);
3724 }
3725 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003726}
3727
Sujithcbe61d82009-02-09 13:27:12 +05303728bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003729{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003730 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303731 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003732 else
Sujith2660b812009-02-09 13:27:26 +05303733 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Sujithf1dc5602008-10-29 10:16:30 +05303734
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003735 return true;
3736}
3737
Sujithcbe61d82009-02-09 13:27:12 +05303738bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003739{
Sujithf1dc5602008-10-29 10:16:30 +05303740 if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
Sujith04bd4632008-11-28 22:18:05 +05303741 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05303742 ah->slottime = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05303743 return false;
3744 } else {
3745 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05303746 ah->slottime = us;
Sujithf1dc5602008-10-29 10:16:30 +05303747 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003748 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003749}
3750
Sujithcbe61d82009-02-09 13:27:12 +05303751void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003752{
Sujithf1dc5602008-10-29 10:16:30 +05303753 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003754
Sujithf1dc5602008-10-29 10:16:30 +05303755 if (mode == ATH9K_HT_MACMODE_2040 &&
Sujith2660b812009-02-09 13:27:26 +05303756 !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05303757 macmode = AR_2040_JOINED_RX_CLEAR;
3758 else
3759 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003760
Sujithf1dc5602008-10-29 10:16:30 +05303761 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003762}
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303763
3764/***************************/
3765/* Bluetooth Coexistence */
3766/***************************/
3767
Sujithcbe61d82009-02-09 13:27:12 +05303768void ath9k_hw_btcoex_enable(struct ath_hw *ah)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303769{
3770 /* connect bt_active to baseband */
3771 REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3772 (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
3773 AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
3774
3775 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3776 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
3777
3778 /* Set input mux for bt_active to gpio pin */
3779 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
3780 AR_GPIO_INPUT_MUX1_BT_ACTIVE,
Sujith2660b812009-02-09 13:27:26 +05303781 ah->btactive_gpio);
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303782
3783 /* Configure the desired gpio port for input */
Sujith2660b812009-02-09 13:27:26 +05303784 ath9k_hw_cfg_gpio_input(ah, ah->btactive_gpio);
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303785
3786 /* Configure the desired GPIO port for TX_FRAME output */
Sujith2660b812009-02-09 13:27:26 +05303787 ath9k_hw_cfg_output(ah, ah->wlanactive_gpio,
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303788 AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
3789}