blob: 29a90e4d9bd9bff26d76dddeb7d9ac1a55931043 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070034#include <mach/msm_rtb.h>
Pratik Patel212ab362012-03-16 12:30:07 -070035#include <mach/qdss.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080036#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include "clock.h"
38#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080039#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053043#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070044#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045
46/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070047#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060049#define MSM_GSBI4_PHYS 0x16300000
50#define MSM_GSBI5_PHYS 0x1A200000
51#define MSM_GSBI6_PHYS 0x16500000
52#define MSM_GSBI7_PHYS 0x16600000
53
Kenneth Heitke748593a2011-07-15 15:45:11 -060054/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070055#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080057#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058
Harini Jayaramanc4c58692011-07-19 14:50:10 -060059/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080060#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060061#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
62#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
63#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
64#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
65#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
66#define MSM_QUP_SIZE SZ_4K
67
Kenneth Heitke36920d32011-07-20 16:44:30 -060068/* Address of SSBI CMD */
69#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
70#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
71#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060072
Hemant Kumarcaa09092011-07-30 00:26:33 -070073/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080074#define MSM_HSUSB1_PHYS 0x12500000
75#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070076
Manu Gautam91223e02011-11-08 15:27:22 +053077/* Address of HS USB3 */
78#define MSM_HSUSB3_PHYS 0x12520000
79#define MSM_HSUSB3_SIZE SZ_4K
80
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080081/* Address of HS USB4 */
82#define MSM_HSUSB4_PHYS 0x12530000
83#define MSM_HSUSB4_SIZE SZ_4K
84
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060085/* Address of PCIE20 PARF */
86#define PCIE20_PARF_PHYS 0x1b600000
87#define PCIE20_PARF_SIZE SZ_128
88
89/* Address of PCIE20 ELBI */
90#define PCIE20_ELBI_PHYS 0x1b502000
91#define PCIE20_ELBI_SIZE SZ_256
92
93/* Address of PCIE20 */
94#define PCIE20_PHYS 0x1b500000
95#define PCIE20_SIZE SZ_4K
96
97/* AXI address for PCIE device BAR resources */
98#define PCIE_AXI_BAR_PHYS 0x08000000
99#define PCIE_AXI_BAR_SIZE SZ_8M
100
101/* AXI address for PCIE device config space */
102#define PCIE_AXI_CONF_PHYS 0x08c00000
103#define PCIE_AXI_CONF_SIZE SZ_4K
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800104
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700105static struct msm_watchdog_pdata msm_watchdog_pdata = {
106 .pet_time = 10000,
107 .bark_time = 11000,
108 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800109 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700110};
111
112struct platform_device msm8064_device_watchdog = {
113 .name = "msm_watchdog",
114 .id = -1,
115 .dev = {
116 .platform_data = &msm_watchdog_pdata,
117 },
118};
119
Joel King0581896d2011-07-19 16:43:28 -0700120static struct resource msm_dmov_resource[] = {
121 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800122 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700123 .flags = IORESOURCE_IRQ,
124 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700125 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800126 .start = 0x18320000,
127 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700128 .flags = IORESOURCE_MEM,
129 },
130};
131
132static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800133 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700134 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700135};
136
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700137struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700138 .name = "msm_dmov",
139 .id = -1,
140 .resource = msm_dmov_resource,
141 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700142 .dev = {
143 .platform_data = &msm_dmov_pdata,
144 },
Joel King0581896d2011-07-19 16:43:28 -0700145};
146
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700147static struct resource resources_uart_gsbi1[] = {
148 {
149 .start = APQ8064_GSBI1_UARTDM_IRQ,
150 .end = APQ8064_GSBI1_UARTDM_IRQ,
151 .flags = IORESOURCE_IRQ,
152 },
153 {
154 .start = MSM_UART1DM_PHYS,
155 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
156 .name = "uartdm_resource",
157 .flags = IORESOURCE_MEM,
158 },
159 {
160 .start = MSM_GSBI1_PHYS,
161 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
162 .name = "gsbi_resource",
163 .flags = IORESOURCE_MEM,
164 },
165};
166
167struct platform_device apq8064_device_uart_gsbi1 = {
168 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800169 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700170 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
171 .resource = resources_uart_gsbi1,
172};
173
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700174static struct resource resources_uart_gsbi3[] = {
175 {
176 .start = GSBI3_UARTDM_IRQ,
177 .end = GSBI3_UARTDM_IRQ,
178 .flags = IORESOURCE_IRQ,
179 },
180 {
181 .start = MSM_UART3DM_PHYS,
182 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
183 .name = "uartdm_resource",
184 .flags = IORESOURCE_MEM,
185 },
186 {
187 .start = MSM_GSBI3_PHYS,
188 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
189 .name = "gsbi_resource",
190 .flags = IORESOURCE_MEM,
191 },
192};
193
194struct platform_device apq8064_device_uart_gsbi3 = {
195 .name = "msm_serial_hsl",
196 .id = 0,
197 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
198 .resource = resources_uart_gsbi3,
199};
200
Jing Lin04601f92012-02-05 15:36:07 -0800201static struct resource resources_qup_i2c_gsbi3[] = {
202 {
203 .name = "gsbi_qup_i2c_addr",
204 .start = MSM_GSBI3_PHYS,
205 .end = MSM_GSBI3_PHYS + 4 - 1,
206 .flags = IORESOURCE_MEM,
207 },
208 {
209 .name = "qup_phys_addr",
210 .start = MSM_GSBI3_QUP_PHYS,
211 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
212 .flags = IORESOURCE_MEM,
213 },
214 {
215 .name = "qup_err_intr",
216 .start = GSBI3_QUP_IRQ,
217 .end = GSBI3_QUP_IRQ,
218 .flags = IORESOURCE_IRQ,
219 },
220 {
221 .name = "i2c_clk",
222 .start = 9,
223 .end = 9,
224 .flags = IORESOURCE_IO,
225 },
226 {
227 .name = "i2c_sda",
228 .start = 8,
229 .end = 8,
230 .flags = IORESOURCE_IO,
231 },
232};
233
David Keitel3c40fc52012-02-09 17:53:52 -0800234static struct resource resources_qup_i2c_gsbi1[] = {
235 {
236 .name = "gsbi_qup_i2c_addr",
237 .start = MSM_GSBI1_PHYS,
238 .end = MSM_GSBI1_PHYS + 4 - 1,
239 .flags = IORESOURCE_MEM,
240 },
241 {
242 .name = "qup_phys_addr",
243 .start = MSM_GSBI1_QUP_PHYS,
244 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
245 .flags = IORESOURCE_MEM,
246 },
247 {
248 .name = "qup_err_intr",
249 .start = APQ8064_GSBI1_QUP_IRQ,
250 .end = APQ8064_GSBI1_QUP_IRQ,
251 .flags = IORESOURCE_IRQ,
252 },
253 {
254 .name = "i2c_clk",
255 .start = 21,
256 .end = 21,
257 .flags = IORESOURCE_IO,
258 },
259 {
260 .name = "i2c_sda",
261 .start = 20,
262 .end = 20,
263 .flags = IORESOURCE_IO,
264 },
265};
266
267struct platform_device apq8064_device_qup_i2c_gsbi1 = {
268 .name = "qup_i2c",
269 .id = 0,
270 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
271 .resource = resources_qup_i2c_gsbi1,
272};
273
Jing Lin04601f92012-02-05 15:36:07 -0800274struct platform_device apq8064_device_qup_i2c_gsbi3 = {
275 .name = "qup_i2c",
276 .id = 3,
277 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
278 .resource = resources_qup_i2c_gsbi3,
279};
280
Kenneth Heitke748593a2011-07-15 15:45:11 -0600281static struct resource resources_qup_i2c_gsbi4[] = {
282 {
283 .name = "gsbi_qup_i2c_addr",
284 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600285 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600286 .flags = IORESOURCE_MEM,
287 },
288 {
289 .name = "qup_phys_addr",
290 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600291 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600292 .flags = IORESOURCE_MEM,
293 },
294 {
295 .name = "qup_err_intr",
296 .start = GSBI4_QUP_IRQ,
297 .end = GSBI4_QUP_IRQ,
298 .flags = IORESOURCE_IRQ,
299 },
Kevin Chand07220e2012-02-13 15:52:22 -0800300 {
301 .name = "i2c_clk",
302 .start = 11,
303 .end = 11,
304 .flags = IORESOURCE_IO,
305 },
306 {
307 .name = "i2c_sda",
308 .start = 10,
309 .end = 10,
310 .flags = IORESOURCE_IO,
311 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600312};
313
314struct platform_device apq8064_device_qup_i2c_gsbi4 = {
315 .name = "qup_i2c",
316 .id = 4,
317 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
318 .resource = resources_qup_i2c_gsbi4,
319};
320
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700321static struct resource resources_qup_spi_gsbi5[] = {
322 {
323 .name = "spi_base",
324 .start = MSM_GSBI5_QUP_PHYS,
325 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
326 .flags = IORESOURCE_MEM,
327 },
328 {
329 .name = "gsbi_base",
330 .start = MSM_GSBI5_PHYS,
331 .end = MSM_GSBI5_PHYS + 4 - 1,
332 .flags = IORESOURCE_MEM,
333 },
334 {
335 .name = "spi_irq_in",
336 .start = GSBI5_QUP_IRQ,
337 .end = GSBI5_QUP_IRQ,
338 .flags = IORESOURCE_IRQ,
339 },
340};
341
342struct platform_device apq8064_device_qup_spi_gsbi5 = {
343 .name = "spi_qsd",
344 .id = 0,
345 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
346 .resource = resources_qup_spi_gsbi5,
347};
348
Joel King8f839b92012-04-01 14:37:46 -0700349static struct resource resources_qup_i2c_gsbi5[] = {
350 {
351 .name = "gsbi_qup_i2c_addr",
352 .start = MSM_GSBI5_PHYS,
353 .end = MSM_GSBI5_PHYS + 4 - 1,
354 .flags = IORESOURCE_MEM,
355 },
356 {
357 .name = "qup_phys_addr",
358 .start = MSM_GSBI5_QUP_PHYS,
359 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
360 .flags = IORESOURCE_MEM,
361 },
362 {
363 .name = "qup_err_intr",
364 .start = GSBI5_QUP_IRQ,
365 .end = GSBI5_QUP_IRQ,
366 .flags = IORESOURCE_IRQ,
367 },
368 {
369 .name = "i2c_clk",
370 .start = 54,
371 .end = 54,
372 .flags = IORESOURCE_IO,
373 },
374 {
375 .name = "i2c_sda",
376 .start = 53,
377 .end = 53,
378 .flags = IORESOURCE_IO,
379 },
380};
381
382struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
383 .name = "qup_i2c",
384 .id = 5,
385 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
386 .resource = resources_qup_i2c_gsbi5,
387};
388
Jin Hong4bbbfba2012-02-02 21:48:07 -0800389static struct resource resources_uart_gsbi7[] = {
390 {
391 .start = GSBI7_UARTDM_IRQ,
392 .end = GSBI7_UARTDM_IRQ,
393 .flags = IORESOURCE_IRQ,
394 },
395 {
396 .start = MSM_UART7DM_PHYS,
397 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
398 .name = "uartdm_resource",
399 .flags = IORESOURCE_MEM,
400 },
401 {
402 .start = MSM_GSBI7_PHYS,
403 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
404 .name = "gsbi_resource",
405 .flags = IORESOURCE_MEM,
406 },
407};
408
409struct platform_device apq8064_device_uart_gsbi7 = {
410 .name = "msm_serial_hsl",
411 .id = 0,
412 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
413 .resource = resources_uart_gsbi7,
414};
415
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800416struct platform_device apq_pcm = {
417 .name = "msm-pcm-dsp",
418 .id = -1,
419};
420
421struct platform_device apq_pcm_routing = {
422 .name = "msm-pcm-routing",
423 .id = -1,
424};
425
426struct platform_device apq_cpudai0 = {
427 .name = "msm-dai-q6",
428 .id = 0x4000,
429};
430
431struct platform_device apq_cpudai1 = {
432 .name = "msm-dai-q6",
433 .id = 0x4001,
434};
Santosh Mardieff9a742012-04-09 23:23:39 +0530435struct platform_device mpq_cpudai_sec_i2s_rx = {
436 .name = "msm-dai-q6",
437 .id = 4,
438};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800439struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800440 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800441 .id = 8,
442};
443
444struct platform_device apq_cpudai_bt_rx = {
445 .name = "msm-dai-q6",
446 .id = 0x3000,
447};
448
449struct platform_device apq_cpudai_bt_tx = {
450 .name = "msm-dai-q6",
451 .id = 0x3001,
452};
453
454struct platform_device apq_cpudai_fm_rx = {
455 .name = "msm-dai-q6",
456 .id = 0x3004,
457};
458
459struct platform_device apq_cpudai_fm_tx = {
460 .name = "msm-dai-q6",
461 .id = 0x3005,
462};
463
Helen Zeng8f925502012-03-05 16:50:17 -0800464struct platform_device apq_cpudai_slim_4_rx = {
465 .name = "msm-dai-q6",
466 .id = 0x4008,
467};
468
469struct platform_device apq_cpudai_slim_4_tx = {
470 .name = "msm-dai-q6",
471 .id = 0x4009,
472};
473
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800474/*
475 * Machine specific data for AUX PCM Interface
476 * which the driver will be unware of.
477 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800478struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800479 .clk = "pcm_clk",
480 .mode = AFE_PCM_CFG_MODE_PCM,
481 .sync = AFE_PCM_CFG_SYNC_INT,
482 .frame = AFE_PCM_CFG_FRM_256BPF,
483 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
484 .slot = 0,
485 .data = AFE_PCM_CFG_CDATAOE_MASTER,
486 .pcm_clk_rate = 2048000,
487};
488
489struct platform_device apq_cpudai_auxpcm_rx = {
490 .name = "msm-dai-q6",
491 .id = 2,
492 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800493 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800494 },
495};
496
497struct platform_device apq_cpudai_auxpcm_tx = {
498 .name = "msm-dai-q6",
499 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800500 .dev = {
501 .platform_data = &apq_auxpcm_pdata,
502 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800503};
504
Patrick Lai04baee942012-05-01 14:38:47 -0700505struct msm_mi2s_pdata mpq_mi2s_tx_data = {
506 .rx_sd_lines = 0,
507 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
508 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700509};
510
511struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700512 .name = "msm-dai-q6-mi2s",
513 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700514 .dev = {
515 .platform_data = &mpq_mi2s_tx_data,
516 },
517};
518
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800519struct platform_device apq_cpu_fe = {
520 .name = "msm-dai-fe",
521 .id = -1,
522};
523
524struct platform_device apq_stub_codec = {
525 .name = "msm-stub-codec",
526 .id = 1,
527};
528
529struct platform_device apq_voice = {
530 .name = "msm-pcm-voice",
531 .id = -1,
532};
533
534struct platform_device apq_voip = {
535 .name = "msm-voip-dsp",
536 .id = -1,
537};
538
539struct platform_device apq_lpa_pcm = {
540 .name = "msm-pcm-lpa",
541 .id = -1,
542};
543
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700544struct platform_device apq_compr_dsp = {
545 .name = "msm-compr-dsp",
546 .id = -1,
547};
548
549struct platform_device apq_multi_ch_pcm = {
550 .name = "msm-multi-ch-pcm-dsp",
551 .id = -1,
552};
553
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800554struct platform_device apq_pcm_hostless = {
555 .name = "msm-pcm-hostless",
556 .id = -1,
557};
558
559struct platform_device apq_cpudai_afe_01_rx = {
560 .name = "msm-dai-q6",
561 .id = 0xE0,
562};
563
564struct platform_device apq_cpudai_afe_01_tx = {
565 .name = "msm-dai-q6",
566 .id = 0xF0,
567};
568
569struct platform_device apq_cpudai_afe_02_rx = {
570 .name = "msm-dai-q6",
571 .id = 0xF1,
572};
573
574struct platform_device apq_cpudai_afe_02_tx = {
575 .name = "msm-dai-q6",
576 .id = 0xE1,
577};
578
579struct platform_device apq_pcm_afe = {
580 .name = "msm-pcm-afe",
581 .id = -1,
582};
583
Neema Shetty8427c262012-02-16 11:23:43 -0800584struct platform_device apq_cpudai_stub = {
585 .name = "msm-dai-stub",
586 .id = -1,
587};
588
Neema Shetty3c9d2862012-03-11 01:25:32 -0800589struct platform_device apq_cpudai_slimbus_1_rx = {
590 .name = "msm-dai-q6",
591 .id = 0x4002,
592};
593
594struct platform_device apq_cpudai_slimbus_1_tx = {
595 .name = "msm-dai-q6",
596 .id = 0x4003,
597};
598
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700599struct platform_device apq_cpudai_slimbus_2_tx = {
600 .name = "msm-dai-q6",
601 .id = 0x4005,
602};
603
Neema Shettyc9d86c32012-05-09 12:01:39 -0700604struct platform_device apq_cpudai_slimbus_3_rx = {
605 .name = "msm-dai-q6",
606 .id = 0x4006,
607};
608
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700609static struct resource resources_ssbi_pmic1[] = {
610 {
611 .start = MSM_PMIC1_SSBI_CMD_PHYS,
612 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
613 .flags = IORESOURCE_MEM,
614 },
615};
616
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600617#define LPASS_SLIMBUS_PHYS 0x28080000
618#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800619#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600620/* Board info for the slimbus slave device */
621static struct resource slimbus_res[] = {
622 {
623 .start = LPASS_SLIMBUS_PHYS,
624 .end = LPASS_SLIMBUS_PHYS + 8191,
625 .flags = IORESOURCE_MEM,
626 .name = "slimbus_physical",
627 },
628 {
629 .start = LPASS_SLIMBUS_BAM_PHYS,
630 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
631 .flags = IORESOURCE_MEM,
632 .name = "slimbus_bam_physical",
633 },
634 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800635 .start = LPASS_SLIMBUS_SLEW,
636 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
637 .flags = IORESOURCE_MEM,
638 .name = "slimbus_slew_reg",
639 },
640 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600641 .start = SLIMBUS0_CORE_EE1_IRQ,
642 .end = SLIMBUS0_CORE_EE1_IRQ,
643 .flags = IORESOURCE_IRQ,
644 .name = "slimbus_irq",
645 },
646 {
647 .start = SLIMBUS0_BAM_EE1_IRQ,
648 .end = SLIMBUS0_BAM_EE1_IRQ,
649 .flags = IORESOURCE_IRQ,
650 .name = "slimbus_bam_irq",
651 },
652};
653
654struct platform_device apq8064_slim_ctrl = {
655 .name = "msm_slim_ctrl",
656 .id = 1,
657 .num_resources = ARRAY_SIZE(slimbus_res),
658 .resource = slimbus_res,
659 .dev = {
660 .coherent_dma_mask = 0xffffffffULL,
661 },
662};
663
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700664struct platform_device apq8064_device_ssbi_pmic1 = {
665 .name = "msm_ssbi",
666 .id = 0,
667 .resource = resources_ssbi_pmic1,
668 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
669};
670
671static struct resource resources_ssbi_pmic2[] = {
672 {
673 .start = MSM_PMIC2_SSBI_CMD_PHYS,
674 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
675 .flags = IORESOURCE_MEM,
676 },
677};
678
679struct platform_device apq8064_device_ssbi_pmic2 = {
680 .name = "msm_ssbi",
681 .id = 1,
682 .resource = resources_ssbi_pmic2,
683 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
684};
685
686static struct resource resources_otg[] = {
687 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800688 .start = MSM_HSUSB1_PHYS,
689 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700690 .flags = IORESOURCE_MEM,
691 },
692 {
693 .start = USB1_HS_IRQ,
694 .end = USB1_HS_IRQ,
695 .flags = IORESOURCE_IRQ,
696 },
697};
698
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700699struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700700 .name = "msm_otg",
701 .id = -1,
702 .num_resources = ARRAY_SIZE(resources_otg),
703 .resource = resources_otg,
704 .dev = {
705 .coherent_dma_mask = 0xffffffff,
706 },
707};
708
709static struct resource resources_hsusb[] = {
710 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800711 .start = MSM_HSUSB1_PHYS,
712 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700713 .flags = IORESOURCE_MEM,
714 },
715 {
716 .start = USB1_HS_IRQ,
717 .end = USB1_HS_IRQ,
718 .flags = IORESOURCE_IRQ,
719 },
720};
721
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700722struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700723 .name = "msm_hsusb",
724 .id = -1,
725 .num_resources = ARRAY_SIZE(resources_hsusb),
726 .resource = resources_hsusb,
727 .dev = {
728 .coherent_dma_mask = 0xffffffff,
729 },
730};
731
Hemant Kumard86c4882012-01-24 19:39:37 -0800732static struct resource resources_hsusb_host[] = {
733 {
734 .start = MSM_HSUSB1_PHYS,
735 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
736 .flags = IORESOURCE_MEM,
737 },
738 {
739 .start = USB1_HS_IRQ,
740 .end = USB1_HS_IRQ,
741 .flags = IORESOURCE_IRQ,
742 },
743};
744
Hemant Kumara945b472012-01-25 15:08:06 -0800745static struct resource resources_hsic_host[] = {
746 {
747 .start = 0x12510000,
748 .end = 0x12510000 + SZ_4K - 1,
749 .flags = IORESOURCE_MEM,
750 },
751 {
752 .start = USB2_HSIC_IRQ,
753 .end = USB2_HSIC_IRQ,
754 .flags = IORESOURCE_IRQ,
755 },
756 {
757 .start = MSM_GPIO_TO_INT(49),
758 .end = MSM_GPIO_TO_INT(49),
759 .name = "peripheral_status_irq",
760 .flags = IORESOURCE_IRQ,
761 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800762 {
763 .start = MSM_GPIO_TO_INT(88),
764 .end = MSM_GPIO_TO_INT(88),
765 .name = "wakeup_irq",
766 .flags = IORESOURCE_IRQ,
767 },
Hemant Kumara945b472012-01-25 15:08:06 -0800768};
769
Hemant Kumard86c4882012-01-24 19:39:37 -0800770static u64 dma_mask = DMA_BIT_MASK(32);
771struct platform_device apq8064_device_hsusb_host = {
772 .name = "msm_hsusb_host",
773 .id = -1,
774 .num_resources = ARRAY_SIZE(resources_hsusb_host),
775 .resource = resources_hsusb_host,
776 .dev = {
777 .dma_mask = &dma_mask,
778 .coherent_dma_mask = 0xffffffff,
779 },
780};
781
Hemant Kumara945b472012-01-25 15:08:06 -0800782struct platform_device apq8064_device_hsic_host = {
783 .name = "msm_hsic_host",
784 .id = -1,
785 .num_resources = ARRAY_SIZE(resources_hsic_host),
786 .resource = resources_hsic_host,
787 .dev = {
788 .dma_mask = &dma_mask,
789 .coherent_dma_mask = DMA_BIT_MASK(32),
790 },
791};
792
Manu Gautam91223e02011-11-08 15:27:22 +0530793static struct resource resources_ehci_host3[] = {
794{
795 .start = MSM_HSUSB3_PHYS,
796 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
797 .flags = IORESOURCE_MEM,
798 },
799 {
800 .start = USB3_HS_IRQ,
801 .end = USB3_HS_IRQ,
802 .flags = IORESOURCE_IRQ,
803 },
804};
805
806struct platform_device apq8064_device_ehci_host3 = {
807 .name = "msm_ehci_host",
808 .id = 0,
809 .num_resources = ARRAY_SIZE(resources_ehci_host3),
810 .resource = resources_ehci_host3,
811 .dev = {
812 .dma_mask = &dma_mask,
813 .coherent_dma_mask = 0xffffffff,
814 },
815};
816
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800817static struct resource resources_ehci_host4[] = {
818{
819 .start = MSM_HSUSB4_PHYS,
820 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
821 .flags = IORESOURCE_MEM,
822 },
823 {
824 .start = USB4_HS_IRQ,
825 .end = USB4_HS_IRQ,
826 .flags = IORESOURCE_IRQ,
827 },
828};
829
830struct platform_device apq8064_device_ehci_host4 = {
831 .name = "msm_ehci_host",
832 .id = 1,
833 .num_resources = ARRAY_SIZE(resources_ehci_host4),
834 .resource = resources_ehci_host4,
835 .dev = {
836 .dma_mask = &dma_mask,
837 .coherent_dma_mask = 0xffffffff,
838 },
839};
840
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800841/* MSM Video core device */
842#ifdef CONFIG_MSM_BUS_SCALING
843static struct msm_bus_vectors vidc_init_vectors[] = {
844 {
845 .src = MSM_BUS_MASTER_VIDEO_ENC,
846 .dst = MSM_BUS_SLAVE_EBI_CH0,
847 .ab = 0,
848 .ib = 0,
849 },
850 {
851 .src = MSM_BUS_MASTER_VIDEO_DEC,
852 .dst = MSM_BUS_SLAVE_EBI_CH0,
853 .ab = 0,
854 .ib = 0,
855 },
856 {
857 .src = MSM_BUS_MASTER_AMPSS_M0,
858 .dst = MSM_BUS_SLAVE_EBI_CH0,
859 .ab = 0,
860 .ib = 0,
861 },
862 {
863 .src = MSM_BUS_MASTER_AMPSS_M0,
864 .dst = MSM_BUS_SLAVE_EBI_CH0,
865 .ab = 0,
866 .ib = 0,
867 },
868};
869static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
870 {
871 .src = MSM_BUS_MASTER_VIDEO_ENC,
872 .dst = MSM_BUS_SLAVE_EBI_CH0,
873 .ab = 54525952,
874 .ib = 436207616,
875 },
876 {
877 .src = MSM_BUS_MASTER_VIDEO_DEC,
878 .dst = MSM_BUS_SLAVE_EBI_CH0,
879 .ab = 72351744,
880 .ib = 289406976,
881 },
882 {
883 .src = MSM_BUS_MASTER_AMPSS_M0,
884 .dst = MSM_BUS_SLAVE_EBI_CH0,
885 .ab = 500000,
886 .ib = 1000000,
887 },
888 {
889 .src = MSM_BUS_MASTER_AMPSS_M0,
890 .dst = MSM_BUS_SLAVE_EBI_CH0,
891 .ab = 500000,
892 .ib = 1000000,
893 },
894};
895static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
896 {
897 .src = MSM_BUS_MASTER_VIDEO_ENC,
898 .dst = MSM_BUS_SLAVE_EBI_CH0,
899 .ab = 40894464,
900 .ib = 327155712,
901 },
902 {
903 .src = MSM_BUS_MASTER_VIDEO_DEC,
904 .dst = MSM_BUS_SLAVE_EBI_CH0,
905 .ab = 48234496,
906 .ib = 192937984,
907 },
908 {
909 .src = MSM_BUS_MASTER_AMPSS_M0,
910 .dst = MSM_BUS_SLAVE_EBI_CH0,
911 .ab = 500000,
912 .ib = 2000000,
913 },
914 {
915 .src = MSM_BUS_MASTER_AMPSS_M0,
916 .dst = MSM_BUS_SLAVE_EBI_CH0,
917 .ab = 500000,
918 .ib = 2000000,
919 },
920};
921static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
922 {
923 .src = MSM_BUS_MASTER_VIDEO_ENC,
924 .dst = MSM_BUS_SLAVE_EBI_CH0,
925 .ab = 163577856,
926 .ib = 1308622848,
927 },
928 {
929 .src = MSM_BUS_MASTER_VIDEO_DEC,
930 .dst = MSM_BUS_SLAVE_EBI_CH0,
931 .ab = 219152384,
932 .ib = 876609536,
933 },
934 {
935 .src = MSM_BUS_MASTER_AMPSS_M0,
936 .dst = MSM_BUS_SLAVE_EBI_CH0,
937 .ab = 1750000,
938 .ib = 3500000,
939 },
940 {
941 .src = MSM_BUS_MASTER_AMPSS_M0,
942 .dst = MSM_BUS_SLAVE_EBI_CH0,
943 .ab = 1750000,
944 .ib = 3500000,
945 },
946};
947static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
948 {
949 .src = MSM_BUS_MASTER_VIDEO_ENC,
950 .dst = MSM_BUS_SLAVE_EBI_CH0,
951 .ab = 121634816,
952 .ib = 973078528,
953 },
954 {
955 .src = MSM_BUS_MASTER_VIDEO_DEC,
956 .dst = MSM_BUS_SLAVE_EBI_CH0,
957 .ab = 155189248,
958 .ib = 620756992,
959 },
960 {
961 .src = MSM_BUS_MASTER_AMPSS_M0,
962 .dst = MSM_BUS_SLAVE_EBI_CH0,
963 .ab = 1750000,
964 .ib = 7000000,
965 },
966 {
967 .src = MSM_BUS_MASTER_AMPSS_M0,
968 .dst = MSM_BUS_SLAVE_EBI_CH0,
969 .ab = 1750000,
970 .ib = 7000000,
971 },
972};
973static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
974 {
975 .src = MSM_BUS_MASTER_VIDEO_ENC,
976 .dst = MSM_BUS_SLAVE_EBI_CH0,
977 .ab = 372244480,
978 .ib = 2560000000U,
979 },
980 {
981 .src = MSM_BUS_MASTER_VIDEO_DEC,
982 .dst = MSM_BUS_SLAVE_EBI_CH0,
983 .ab = 501219328,
984 .ib = 2560000000U,
985 },
986 {
987 .src = MSM_BUS_MASTER_AMPSS_M0,
988 .dst = MSM_BUS_SLAVE_EBI_CH0,
989 .ab = 2500000,
990 .ib = 5000000,
991 },
992 {
993 .src = MSM_BUS_MASTER_AMPSS_M0,
994 .dst = MSM_BUS_SLAVE_EBI_CH0,
995 .ab = 2500000,
996 .ib = 5000000,
997 },
998};
999static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1000 {
1001 .src = MSM_BUS_MASTER_VIDEO_ENC,
1002 .dst = MSM_BUS_SLAVE_EBI_CH0,
1003 .ab = 222298112,
1004 .ib = 2560000000U,
1005 },
1006 {
1007 .src = MSM_BUS_MASTER_VIDEO_DEC,
1008 .dst = MSM_BUS_SLAVE_EBI_CH0,
1009 .ab = 330301440,
1010 .ib = 2560000000U,
1011 },
1012 {
1013 .src = MSM_BUS_MASTER_AMPSS_M0,
1014 .dst = MSM_BUS_SLAVE_EBI_CH0,
1015 .ab = 2500000,
1016 .ib = 700000000,
1017 },
1018 {
1019 .src = MSM_BUS_MASTER_AMPSS_M0,
1020 .dst = MSM_BUS_SLAVE_EBI_CH0,
1021 .ab = 2500000,
1022 .ib = 10000000,
1023 },
1024};
1025
1026static struct msm_bus_paths vidc_bus_client_config[] = {
1027 {
1028 ARRAY_SIZE(vidc_init_vectors),
1029 vidc_init_vectors,
1030 },
1031 {
1032 ARRAY_SIZE(vidc_venc_vga_vectors),
1033 vidc_venc_vga_vectors,
1034 },
1035 {
1036 ARRAY_SIZE(vidc_vdec_vga_vectors),
1037 vidc_vdec_vga_vectors,
1038 },
1039 {
1040 ARRAY_SIZE(vidc_venc_720p_vectors),
1041 vidc_venc_720p_vectors,
1042 },
1043 {
1044 ARRAY_SIZE(vidc_vdec_720p_vectors),
1045 vidc_vdec_720p_vectors,
1046 },
1047 {
1048 ARRAY_SIZE(vidc_venc_1080p_vectors),
1049 vidc_venc_1080p_vectors,
1050 },
1051 {
1052 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1053 vidc_vdec_1080p_vectors,
1054 },
1055};
1056
1057static struct msm_bus_scale_pdata vidc_bus_client_data = {
1058 vidc_bus_client_config,
1059 ARRAY_SIZE(vidc_bus_client_config),
1060 .name = "vidc",
1061};
1062#endif
1063
1064
1065#define APQ8064_VIDC_BASE_PHYS 0x04400000
1066#define APQ8064_VIDC_BASE_SIZE 0x00100000
1067
1068static struct resource apq8064_device_vidc_resources[] = {
1069 {
1070 .start = APQ8064_VIDC_BASE_PHYS,
1071 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1072 .flags = IORESOURCE_MEM,
1073 },
1074 {
1075 .start = VCODEC_IRQ,
1076 .end = VCODEC_IRQ,
1077 .flags = IORESOURCE_IRQ,
1078 },
1079};
1080
1081struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1082#ifdef CONFIG_MSM_BUS_SCALING
1083 .vidc_bus_client_pdata = &vidc_bus_client_data,
1084#endif
1085#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1086 .memtype = ION_CP_MM_HEAP_ID,
1087 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001088 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001089#else
1090 .memtype = MEMTYPE_EBI1,
1091 .enable_ion = 0,
1092#endif
1093 .disable_dmx = 0,
1094 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001095 .cont_mode_dpb_count = 18,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001096};
1097
1098struct platform_device apq8064_msm_device_vidc = {
1099 .name = "msm_vidc",
1100 .id = 0,
1101 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1102 .resource = apq8064_device_vidc_resources,
1103 .dev = {
1104 .platform_data = &apq8064_vidc_platform_data,
1105 },
1106};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001107#define MSM_SDC1_BASE 0x12400000
1108#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1109#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1110#define MSM_SDC2_BASE 0x12140000
1111#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1112#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1113#define MSM_SDC3_BASE 0x12180000
1114#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1115#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1116#define MSM_SDC4_BASE 0x121C0000
1117#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1118#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1119
1120static struct resource resources_sdc1[] = {
1121 {
1122 .name = "core_mem",
1123 .flags = IORESOURCE_MEM,
1124 .start = MSM_SDC1_BASE,
1125 .end = MSM_SDC1_DML_BASE - 1,
1126 },
1127 {
1128 .name = "core_irq",
1129 .flags = IORESOURCE_IRQ,
1130 .start = SDC1_IRQ_0,
1131 .end = SDC1_IRQ_0
1132 },
1133#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1134 {
1135 .name = "sdcc_dml_addr",
1136 .start = MSM_SDC1_DML_BASE,
1137 .end = MSM_SDC1_BAM_BASE - 1,
1138 .flags = IORESOURCE_MEM,
1139 },
1140 {
1141 .name = "sdcc_bam_addr",
1142 .start = MSM_SDC1_BAM_BASE,
1143 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1144 .flags = IORESOURCE_MEM,
1145 },
1146 {
1147 .name = "sdcc_bam_irq",
1148 .start = SDC1_BAM_IRQ,
1149 .end = SDC1_BAM_IRQ,
1150 .flags = IORESOURCE_IRQ,
1151 },
1152#endif
1153};
1154
1155static struct resource resources_sdc2[] = {
1156 {
1157 .name = "core_mem",
1158 .flags = IORESOURCE_MEM,
1159 .start = MSM_SDC2_BASE,
1160 .end = MSM_SDC2_DML_BASE - 1,
1161 },
1162 {
1163 .name = "core_irq",
1164 .flags = IORESOURCE_IRQ,
1165 .start = SDC2_IRQ_0,
1166 .end = SDC2_IRQ_0
1167 },
1168#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1169 {
1170 .name = "sdcc_dml_addr",
1171 .start = MSM_SDC2_DML_BASE,
1172 .end = MSM_SDC2_BAM_BASE - 1,
1173 .flags = IORESOURCE_MEM,
1174 },
1175 {
1176 .name = "sdcc_bam_addr",
1177 .start = MSM_SDC2_BAM_BASE,
1178 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1179 .flags = IORESOURCE_MEM,
1180 },
1181 {
1182 .name = "sdcc_bam_irq",
1183 .start = SDC2_BAM_IRQ,
1184 .end = SDC2_BAM_IRQ,
1185 .flags = IORESOURCE_IRQ,
1186 },
1187#endif
1188};
1189
1190static struct resource resources_sdc3[] = {
1191 {
1192 .name = "core_mem",
1193 .flags = IORESOURCE_MEM,
1194 .start = MSM_SDC3_BASE,
1195 .end = MSM_SDC3_DML_BASE - 1,
1196 },
1197 {
1198 .name = "core_irq",
1199 .flags = IORESOURCE_IRQ,
1200 .start = SDC3_IRQ_0,
1201 .end = SDC3_IRQ_0
1202 },
1203#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1204 {
1205 .name = "sdcc_dml_addr",
1206 .start = MSM_SDC3_DML_BASE,
1207 .end = MSM_SDC3_BAM_BASE - 1,
1208 .flags = IORESOURCE_MEM,
1209 },
1210 {
1211 .name = "sdcc_bam_addr",
1212 .start = MSM_SDC3_BAM_BASE,
1213 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1214 .flags = IORESOURCE_MEM,
1215 },
1216 {
1217 .name = "sdcc_bam_irq",
1218 .start = SDC3_BAM_IRQ,
1219 .end = SDC3_BAM_IRQ,
1220 .flags = IORESOURCE_IRQ,
1221 },
1222#endif
1223};
1224
1225static struct resource resources_sdc4[] = {
1226 {
1227 .name = "core_mem",
1228 .flags = IORESOURCE_MEM,
1229 .start = MSM_SDC4_BASE,
1230 .end = MSM_SDC4_DML_BASE - 1,
1231 },
1232 {
1233 .name = "core_irq",
1234 .flags = IORESOURCE_IRQ,
1235 .start = SDC4_IRQ_0,
1236 .end = SDC4_IRQ_0
1237 },
1238#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1239 {
1240 .name = "sdcc_dml_addr",
1241 .start = MSM_SDC4_DML_BASE,
1242 .end = MSM_SDC4_BAM_BASE - 1,
1243 .flags = IORESOURCE_MEM,
1244 },
1245 {
1246 .name = "sdcc_bam_addr",
1247 .start = MSM_SDC4_BAM_BASE,
1248 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1249 .flags = IORESOURCE_MEM,
1250 },
1251 {
1252 .name = "sdcc_bam_irq",
1253 .start = SDC4_BAM_IRQ,
1254 .end = SDC4_BAM_IRQ,
1255 .flags = IORESOURCE_IRQ,
1256 },
1257#endif
1258};
1259
1260struct platform_device apq8064_device_sdc1 = {
1261 .name = "msm_sdcc",
1262 .id = 1,
1263 .num_resources = ARRAY_SIZE(resources_sdc1),
1264 .resource = resources_sdc1,
1265 .dev = {
1266 .coherent_dma_mask = 0xffffffff,
1267 },
1268};
1269
1270struct platform_device apq8064_device_sdc2 = {
1271 .name = "msm_sdcc",
1272 .id = 2,
1273 .num_resources = ARRAY_SIZE(resources_sdc2),
1274 .resource = resources_sdc2,
1275 .dev = {
1276 .coherent_dma_mask = 0xffffffff,
1277 },
1278};
1279
1280struct platform_device apq8064_device_sdc3 = {
1281 .name = "msm_sdcc",
1282 .id = 3,
1283 .num_resources = ARRAY_SIZE(resources_sdc3),
1284 .resource = resources_sdc3,
1285 .dev = {
1286 .coherent_dma_mask = 0xffffffff,
1287 },
1288};
1289
1290struct platform_device apq8064_device_sdc4 = {
1291 .name = "msm_sdcc",
1292 .id = 4,
1293 .num_resources = ARRAY_SIZE(resources_sdc4),
1294 .resource = resources_sdc4,
1295 .dev = {
1296 .coherent_dma_mask = 0xffffffff,
1297 },
1298};
1299
1300static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1301 &apq8064_device_sdc1,
1302 &apq8064_device_sdc2,
1303 &apq8064_device_sdc3,
1304 &apq8064_device_sdc4,
1305};
1306
1307int __init apq8064_add_sdcc(unsigned int controller,
1308 struct mmc_platform_data *plat)
1309{
1310 struct platform_device *pdev;
1311
1312 if (!plat)
1313 return 0;
1314 if (controller < 1 || controller > 4)
1315 return -EINVAL;
1316
1317 pdev = apq8064_sdcc_devices[controller-1];
1318 pdev->dev.platform_data = plat;
1319 return platform_device_register(pdev);
1320}
1321
Yan He06913ce2011-08-26 16:33:46 -07001322static struct resource resources_sps[] = {
1323 {
1324 .name = "pipe_mem",
1325 .start = 0x12800000,
1326 .end = 0x12800000 + 0x4000 - 1,
1327 .flags = IORESOURCE_MEM,
1328 },
1329 {
1330 .name = "bamdma_dma",
1331 .start = 0x12240000,
1332 .end = 0x12240000 + 0x1000 - 1,
1333 .flags = IORESOURCE_MEM,
1334 },
1335 {
1336 .name = "bamdma_bam",
1337 .start = 0x12244000,
1338 .end = 0x12244000 + 0x4000 - 1,
1339 .flags = IORESOURCE_MEM,
1340 },
1341 {
1342 .name = "bamdma_irq",
1343 .start = SPS_BAM_DMA_IRQ,
1344 .end = SPS_BAM_DMA_IRQ,
1345 .flags = IORESOURCE_IRQ,
1346 },
1347};
1348
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001349struct platform_device msm_bus_8064_sys_fabric = {
1350 .name = "msm_bus_fabric",
1351 .id = MSM_BUS_FAB_SYSTEM,
1352};
1353struct platform_device msm_bus_8064_apps_fabric = {
1354 .name = "msm_bus_fabric",
1355 .id = MSM_BUS_FAB_APPSS,
1356};
1357struct platform_device msm_bus_8064_mm_fabric = {
1358 .name = "msm_bus_fabric",
1359 .id = MSM_BUS_FAB_MMSS,
1360};
1361struct platform_device msm_bus_8064_sys_fpb = {
1362 .name = "msm_bus_fabric",
1363 .id = MSM_BUS_FAB_SYSTEM_FPB,
1364};
1365struct platform_device msm_bus_8064_cpss_fpb = {
1366 .name = "msm_bus_fabric",
1367 .id = MSM_BUS_FAB_CPSS_FPB,
1368};
1369
Yan He06913ce2011-08-26 16:33:46 -07001370static struct msm_sps_platform_data msm_sps_pdata = {
1371 .bamdma_restricted_pipes = 0x06,
1372};
1373
1374struct platform_device msm_device_sps_apq8064 = {
1375 .name = "msm_sps",
1376 .id = -1,
1377 .num_resources = ARRAY_SIZE(resources_sps),
1378 .resource = resources_sps,
1379 .dev.platform_data = &msm_sps_pdata,
1380};
1381
Eric Holmberg023d25c2012-03-01 12:27:55 -07001382static struct resource smd_resource[] = {
1383 {
1384 .name = "a9_m2a_0",
1385 .start = INT_A9_M2A_0,
1386 .flags = IORESOURCE_IRQ,
1387 },
1388 {
1389 .name = "a9_m2a_5",
1390 .start = INT_A9_M2A_5,
1391 .flags = IORESOURCE_IRQ,
1392 },
1393 {
1394 .name = "adsp_a11",
1395 .start = INT_ADSP_A11,
1396 .flags = IORESOURCE_IRQ,
1397 },
1398 {
1399 .name = "adsp_a11_smsm",
1400 .start = INT_ADSP_A11_SMSM,
1401 .flags = IORESOURCE_IRQ,
1402 },
1403 {
1404 .name = "dsps_a11",
1405 .start = INT_DSPS_A11,
1406 .flags = IORESOURCE_IRQ,
1407 },
1408 {
1409 .name = "dsps_a11_smsm",
1410 .start = INT_DSPS_A11_SMSM,
1411 .flags = IORESOURCE_IRQ,
1412 },
1413 {
1414 .name = "wcnss_a11",
1415 .start = INT_WCNSS_A11,
1416 .flags = IORESOURCE_IRQ,
1417 },
1418 {
1419 .name = "wcnss_a11_smsm",
1420 .start = INT_WCNSS_A11_SMSM,
1421 .flags = IORESOURCE_IRQ,
1422 },
1423};
1424
1425static struct smd_subsystem_config smd_config_list[] = {
1426 {
1427 .irq_config_id = SMD_MODEM,
1428 .subsys_name = "gss",
1429 .edge = SMD_APPS_MODEM,
1430
1431 .smd_int.irq_name = "a9_m2a_0",
1432 .smd_int.flags = IRQF_TRIGGER_RISING,
1433 .smd_int.irq_id = -1,
1434 .smd_int.device_name = "smd_dev",
1435 .smd_int.dev_id = 0,
1436 .smd_int.out_bit_pos = 1 << 3,
1437 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1438 .smd_int.out_offset = 0x8,
1439
1440 .smsm_int.irq_name = "a9_m2a_5",
1441 .smsm_int.flags = IRQF_TRIGGER_RISING,
1442 .smsm_int.irq_id = -1,
1443 .smsm_int.device_name = "smd_smsm",
1444 .smsm_int.dev_id = 0,
1445 .smsm_int.out_bit_pos = 1 << 4,
1446 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1447 .smsm_int.out_offset = 0x8,
1448 },
1449 {
1450 .irq_config_id = SMD_Q6,
1451 .subsys_name = "q6",
1452 .edge = SMD_APPS_QDSP,
1453
1454 .smd_int.irq_name = "adsp_a11",
1455 .smd_int.flags = IRQF_TRIGGER_RISING,
1456 .smd_int.irq_id = -1,
1457 .smd_int.device_name = "smd_dev",
1458 .smd_int.dev_id = 0,
1459 .smd_int.out_bit_pos = 1 << 15,
1460 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1461 .smd_int.out_offset = 0x8,
1462
1463 .smsm_int.irq_name = "adsp_a11_smsm",
1464 .smsm_int.flags = IRQF_TRIGGER_RISING,
1465 .smsm_int.irq_id = -1,
1466 .smsm_int.device_name = "smd_smsm",
1467 .smsm_int.dev_id = 0,
1468 .smsm_int.out_bit_pos = 1 << 14,
1469 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1470 .smsm_int.out_offset = 0x8,
1471 },
1472 {
1473 .irq_config_id = SMD_DSPS,
1474 .subsys_name = "dsps",
1475 .edge = SMD_APPS_DSPS,
1476
1477 .smd_int.irq_name = "dsps_a11",
1478 .smd_int.flags = IRQF_TRIGGER_RISING,
1479 .smd_int.irq_id = -1,
1480 .smd_int.device_name = "smd_dev",
1481 .smd_int.dev_id = 0,
1482 .smd_int.out_bit_pos = 1,
1483 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1484 .smd_int.out_offset = 0x4080,
1485
1486 .smsm_int.irq_name = "dsps_a11_smsm",
1487 .smsm_int.flags = IRQF_TRIGGER_RISING,
1488 .smsm_int.irq_id = -1,
1489 .smsm_int.device_name = "smd_smsm",
1490 .smsm_int.dev_id = 0,
1491 .smsm_int.out_bit_pos = 1,
1492 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1493 .smsm_int.out_offset = 0x4094,
1494 },
1495 {
1496 .irq_config_id = SMD_WCNSS,
1497 .subsys_name = "wcnss",
1498 .edge = SMD_APPS_WCNSS,
1499
1500 .smd_int.irq_name = "wcnss_a11",
1501 .smd_int.flags = IRQF_TRIGGER_RISING,
1502 .smd_int.irq_id = -1,
1503 .smd_int.device_name = "smd_dev",
1504 .smd_int.dev_id = 0,
1505 .smd_int.out_bit_pos = 1 << 25,
1506 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1507 .smd_int.out_offset = 0x8,
1508
1509 .smsm_int.irq_name = "wcnss_a11_smsm",
1510 .smsm_int.flags = IRQF_TRIGGER_RISING,
1511 .smsm_int.irq_id = -1,
1512 .smsm_int.device_name = "smd_smsm",
1513 .smsm_int.dev_id = 0,
1514 .smsm_int.out_bit_pos = 1 << 23,
1515 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1516 .smsm_int.out_offset = 0x8,
1517 },
1518};
1519
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001520static struct smd_subsystem_restart_config smd_ssr_config = {
1521 .disable_smsm_reset_handshake = 1,
1522};
1523
Eric Holmberg023d25c2012-03-01 12:27:55 -07001524static struct smd_platform smd_platform_data = {
1525 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1526 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001527 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001528};
1529
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001530struct platform_device msm_device_smd_apq8064 = {
1531 .name = "msm_smd",
1532 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001533 .resource = smd_resource,
1534 .num_resources = ARRAY_SIZE(smd_resource),
1535 .dev = {
1536 .platform_data = &smd_platform_data,
1537 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001538};
1539
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001540static struct resource resources_msm_pcie[] = {
1541 {
1542 .name = "parf",
1543 .start = PCIE20_PARF_PHYS,
1544 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1545 .flags = IORESOURCE_MEM,
1546 },
1547 {
1548 .name = "elbi",
1549 .start = PCIE20_ELBI_PHYS,
1550 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1551 .flags = IORESOURCE_MEM,
1552 },
1553 {
1554 .name = "pcie20",
1555 .start = PCIE20_PHYS,
1556 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1557 .flags = IORESOURCE_MEM,
1558 },
1559 {
1560 .name = "axi_bar",
1561 .start = PCIE_AXI_BAR_PHYS,
1562 .end = PCIE_AXI_BAR_PHYS + PCIE_AXI_BAR_SIZE - 1,
1563 .flags = IORESOURCE_MEM,
1564 },
1565 {
1566 .name = "axi_conf",
1567 .start = PCIE_AXI_CONF_PHYS,
1568 .end = PCIE_AXI_CONF_PHYS + PCIE_AXI_CONF_SIZE - 1,
1569 .flags = IORESOURCE_MEM,
1570 },
1571};
1572
1573struct platform_device msm_device_pcie = {
1574 .name = "msm_pcie",
1575 .id = -1,
1576 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1577 .resource = resources_msm_pcie,
1578};
1579
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001580#ifdef CONFIG_HW_RANDOM_MSM
1581/* PRNG device */
1582#define MSM_PRNG_PHYS 0x1A500000
1583static struct resource rng_resources = {
1584 .flags = IORESOURCE_MEM,
1585 .start = MSM_PRNG_PHYS,
1586 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1587};
1588
1589struct platform_device apq8064_device_rng = {
1590 .name = "msm_rng",
1591 .id = 0,
1592 .num_resources = 1,
1593 .resource = &rng_resources,
1594};
1595#endif
1596
Matt Wagantall292aace2012-01-26 19:12:34 -08001597static struct resource msm_gss_resources[] = {
1598 {
1599 .start = 0x10000000,
1600 .end = 0x10000000 + SZ_256 - 1,
1601 .flags = IORESOURCE_MEM,
1602 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001603 {
1604 .start = 0x10008000,
1605 .end = 0x10008000 + SZ_256 - 1,
1606 .flags = IORESOURCE_MEM,
1607 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001608};
1609
1610struct platform_device msm_gss = {
1611 .name = "pil_gss",
1612 .id = -1,
1613 .num_resources = ARRAY_SIZE(msm_gss_resources),
1614 .resource = msm_gss_resources,
1615};
1616
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001617static struct fs_driver_data gfx3d_fs_data = {
1618 .clks = (struct fs_clk_data[]){
1619 { .name = "core_clk", .reset_rate = 27000000 },
1620 { .name = "iface_clk" },
1621 { .name = "bus_clk" },
1622 { 0 }
1623 },
1624 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1625 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001626};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001627
1628static struct fs_driver_data ijpeg_fs_data = {
1629 .clks = (struct fs_clk_data[]){
1630 { .name = "core_clk" },
1631 { .name = "iface_clk" },
1632 { .name = "bus_clk" },
1633 { 0 }
1634 },
1635 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1636};
1637
1638static struct fs_driver_data rot_fs_data = {
1639 .clks = (struct fs_clk_data[]){
1640 { .name = "core_clk" },
1641 { .name = "iface_clk" },
1642 { .name = "bus_clk" },
1643 { 0 }
1644 },
1645 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
1646};
1647
1648static struct fs_driver_data ved_fs_data = {
1649 .clks = (struct fs_clk_data[]){
1650 { .name = "core_clk" },
1651 { .name = "iface_clk" },
1652 { .name = "bus_clk" },
1653 { 0 }
1654 },
1655 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
1656 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
1657};
1658
1659static struct fs_driver_data vfe_fs_data = {
1660 .clks = (struct fs_clk_data[]){
1661 { .name = "core_clk" },
1662 { .name = "iface_clk" },
1663 { .name = "bus_clk" },
1664 { 0 }
1665 },
1666 .bus_port0 = MSM_BUS_MASTER_VFE,
1667};
1668
1669static struct fs_driver_data vpe_fs_data = {
1670 .clks = (struct fs_clk_data[]){
1671 { .name = "core_clk" },
1672 { .name = "iface_clk" },
1673 { .name = "bus_clk" },
1674 { 0 }
1675 },
1676 .bus_port0 = MSM_BUS_MASTER_VPE,
1677};
1678
1679static struct fs_driver_data vcap_fs_data = {
1680 .clks = (struct fs_clk_data[]){
1681 { .name = "core_clk" },
1682 { .name = "iface_clk" },
1683 { .name = "bus_clk" },
1684 { 0 },
1685 },
1686 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
1687};
1688
1689struct platform_device *apq8064_footswitch[] __initdata = {
Matt Wagantall316f2fc2012-05-03 20:41:42 -07001690 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07001691 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Matt Wagantall5c922112012-05-03 19:25:28 -07001692 FS_8X60(FS_VFE, "fs_vfe", NULL, &vfe_fs_data),
1693 FS_8X60(FS_VPE, "fs_vpe", NULL, &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07001694 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07001695 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07001696 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001697};
1698unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08001699
Praveen Chidambaram78499012011-11-01 17:15:17 -06001700struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1701 .reg_base_addrs = {
1702 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1703 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1704 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1705 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1706 },
1707 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001708 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06001709 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001710 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1711 .ipc_rpm_val = 4,
1712 .target_id = {
1713 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1714 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1715 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1716 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1717 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1718 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1719 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1720 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1721 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1722 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1723 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1724 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1725 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1726 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1727 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1728 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1729 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1730 APPS_FABRIC_CFG_HALT, 2),
1731 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1732 APPS_FABRIC_CFG_CLKMOD, 3),
1733 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1734 APPS_FABRIC_CFG_IOCTL, 1),
1735 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1736 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1737 SYS_FABRIC_CFG_HALT, 2),
1738 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1739 SYS_FABRIC_CFG_CLKMOD, 3),
1740 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1741 SYS_FABRIC_CFG_IOCTL, 1),
1742 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1743 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1744 MMSS_FABRIC_CFG_HALT, 2),
1745 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1746 MMSS_FABRIC_CFG_CLKMOD, 3),
1747 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1748 MMSS_FABRIC_CFG_IOCTL, 1),
1749 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1750 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1751 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1752 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1753 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1754 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1755 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1756 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1757 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1758 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1759 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1760 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1761 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1762 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1763 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1764 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1765 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1766 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1767 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1768 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1769 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1770 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1771 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1772 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1773 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1774 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1775 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1776 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1777 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1778 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1779 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1780 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1781 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1782 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1783 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1784 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1785 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1786 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1787 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1788 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1789 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1790 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1791 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1792 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1793 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1794 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1795 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1796 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1797 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1798 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1799 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1800 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1801 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1802 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1803 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1804 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1805 },
1806 .target_status = {
1807 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1808 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1809 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1810 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1811 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1812 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1813 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1814 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1815 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1816 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1817 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1818 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1819 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1820 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1821 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1822 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1823 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1824 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1825 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1826 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1827 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1828 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1829 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1830 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1831 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1832 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1833 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1834 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1835 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1836 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1837 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1838 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1839 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1840 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1841 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1842 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1843 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1844 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1845 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1846 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1847 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1848 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1849 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1850 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1851 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1852 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1853 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1854 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1855 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1856 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1857 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1858 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1859 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1860 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1861 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1862 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1863 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1864 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1865 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1866 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1867 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1868 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1869 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1870 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1871 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1872 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1873 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1874 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1875 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1876 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1877 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1878 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1879 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1880 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1881 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1882 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1883 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1884 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1885 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1886 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1887 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1888 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1889 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1890 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1891 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1892 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1893 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1894 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1895 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1896 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1897 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1898 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1899 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1900 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1901 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1902 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1903 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1904 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1905 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1906 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1907 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1908 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1909 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1910 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1911 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1912 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1913 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1914 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1915 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1916 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1917 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1918 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1919 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1920 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1921 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1922 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1923 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1924 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1925 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1926 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1927 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1928 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1929 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1930 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1931 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1932 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1933 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1934 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1935 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1936 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1937 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1938 },
1939 .target_ctrl_id = {
1940 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1941 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1942 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1943 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1944 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1945 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1946 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1947 },
1948 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1949 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1950 .sel_last = MSM_RPM_8064_SEL_LAST,
1951 .ver = {3, 0, 0},
1952};
1953
1954struct platform_device apq8064_rpm_device = {
1955 .name = "msm_rpm",
1956 .id = -1,
1957};
1958
1959static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1960 .phys_addr_base = 0x0010D204,
1961 .phys_size = SZ_8K,
1962};
1963
1964struct platform_device apq8064_rpm_stat_device = {
1965 .name = "msm_rpm_stat",
1966 .id = -1,
1967 .dev = {
1968 .platform_data = &msm_rpm_stat_pdata,
1969 },
1970};
1971
1972static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1973 .phys_addr_base = 0x0010C000,
1974 .reg_offsets = {
1975 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1976 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1977 },
1978 .phys_size = SZ_8K,
1979 .log_len = 4096, /* log's buffer length in bytes */
1980 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1981};
1982
1983struct platform_device apq8064_rpm_log_device = {
1984 .name = "msm_rpm_log",
1985 .id = -1,
1986 .dev = {
1987 .platform_data = &msm_rpm_log_pdata,
1988 },
1989};
1990
Jin Hongd3024e62012-02-09 16:13:32 -08001991/* Sensors DSPS platform data */
1992
1993#define PPSS_REG_PHYS_BASE 0x12080000
1994
1995static struct dsps_clk_info dsps_clks[] = {};
1996static struct dsps_regulator_info dsps_regs[] = {};
1997
1998/*
1999 * Note: GPIOs field is intialized in run-time at the function
2000 * apq8064_init_dsps().
2001 */
2002
2003struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2004 .clks = dsps_clks,
2005 .clks_num = ARRAY_SIZE(dsps_clks),
2006 .gpios = NULL,
2007 .gpios_num = 0,
2008 .regs = dsps_regs,
2009 .regs_num = ARRAY_SIZE(dsps_regs),
2010 .dsps_pwr_ctl_en = 1,
2011 .signature = DSPS_SIGNATURE,
2012};
2013
2014static struct resource msm_dsps_resources[] = {
2015 {
2016 .start = PPSS_REG_PHYS_BASE,
2017 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2018 .name = "ppss_reg",
2019 .flags = IORESOURCE_MEM,
2020 },
2021
2022 {
2023 .start = PPSS_WDOG_TIMER_IRQ,
2024 .end = PPSS_WDOG_TIMER_IRQ,
2025 .name = "ppss_wdog",
2026 .flags = IORESOURCE_IRQ,
2027 },
2028};
2029
2030struct platform_device msm_dsps_device_8064 = {
2031 .name = "msm_dsps",
2032 .id = 0,
2033 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2034 .resource = msm_dsps_resources,
2035 .dev.platform_data = &msm_dsps_pdata_8064,
2036};
2037
Praveen Chidambaram78499012011-11-01 17:15:17 -06002038#ifdef CONFIG_MSM_MPM
2039static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2040 [1] = MSM_GPIO_TO_INT(26),
2041 [2] = MSM_GPIO_TO_INT(88),
2042 [4] = MSM_GPIO_TO_INT(73),
2043 [5] = MSM_GPIO_TO_INT(74),
2044 [6] = MSM_GPIO_TO_INT(75),
2045 [7] = MSM_GPIO_TO_INT(76),
2046 [8] = MSM_GPIO_TO_INT(77),
2047 [9] = MSM_GPIO_TO_INT(36),
2048 [10] = MSM_GPIO_TO_INT(84),
2049 [11] = MSM_GPIO_TO_INT(7),
2050 [12] = MSM_GPIO_TO_INT(11),
2051 [13] = MSM_GPIO_TO_INT(52),
2052 [14] = MSM_GPIO_TO_INT(15),
2053 [15] = MSM_GPIO_TO_INT(83),
2054 [16] = USB3_HS_IRQ,
2055 [19] = MSM_GPIO_TO_INT(61),
2056 [20] = MSM_GPIO_TO_INT(58),
2057 [23] = MSM_GPIO_TO_INT(65),
2058 [24] = MSM_GPIO_TO_INT(63),
2059 [25] = USB1_HS_IRQ,
2060 [27] = HDMI_IRQ,
2061 [29] = MSM_GPIO_TO_INT(22),
2062 [30] = MSM_GPIO_TO_INT(72),
2063 [31] = USB4_HS_IRQ,
2064 [33] = MSM_GPIO_TO_INT(44),
2065 [34] = MSM_GPIO_TO_INT(39),
2066 [35] = MSM_GPIO_TO_INT(19),
2067 [36] = MSM_GPIO_TO_INT(23),
2068 [37] = MSM_GPIO_TO_INT(41),
2069 [38] = MSM_GPIO_TO_INT(30),
2070 [41] = MSM_GPIO_TO_INT(42),
2071 [42] = MSM_GPIO_TO_INT(56),
2072 [43] = MSM_GPIO_TO_INT(55),
2073 [44] = MSM_GPIO_TO_INT(50),
2074 [45] = MSM_GPIO_TO_INT(49),
2075 [46] = MSM_GPIO_TO_INT(47),
2076 [47] = MSM_GPIO_TO_INT(45),
2077 [48] = MSM_GPIO_TO_INT(38),
2078 [49] = MSM_GPIO_TO_INT(34),
2079 [50] = MSM_GPIO_TO_INT(32),
2080 [51] = MSM_GPIO_TO_INT(29),
2081 [52] = MSM_GPIO_TO_INT(18),
2082 [53] = MSM_GPIO_TO_INT(10),
2083 [54] = MSM_GPIO_TO_INT(81),
2084 [55] = MSM_GPIO_TO_INT(6),
2085};
2086
2087static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2088 TLMM_MSM_SUMMARY_IRQ,
2089 RPM_APCC_CPU0_GP_HIGH_IRQ,
2090 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2091 RPM_APCC_CPU0_GP_LOW_IRQ,
2092 RPM_APCC_CPU0_WAKE_UP_IRQ,
2093 RPM_APCC_CPU1_GP_HIGH_IRQ,
2094 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2095 RPM_APCC_CPU1_GP_LOW_IRQ,
2096 RPM_APCC_CPU1_WAKE_UP_IRQ,
2097 MSS_TO_APPS_IRQ_0,
2098 MSS_TO_APPS_IRQ_1,
2099 MSS_TO_APPS_IRQ_2,
2100 MSS_TO_APPS_IRQ_3,
2101 MSS_TO_APPS_IRQ_4,
2102 MSS_TO_APPS_IRQ_5,
2103 MSS_TO_APPS_IRQ_6,
2104 MSS_TO_APPS_IRQ_7,
2105 MSS_TO_APPS_IRQ_8,
2106 MSS_TO_APPS_IRQ_9,
2107 LPASS_SCSS_GP_LOW_IRQ,
2108 LPASS_SCSS_GP_MEDIUM_IRQ,
2109 LPASS_SCSS_GP_HIGH_IRQ,
2110 SPS_MTI_30,
2111 SPS_MTI_31,
2112 RIVA_APSS_SPARE_IRQ,
2113 RIVA_APPS_WLAN_SMSM_IRQ,
2114 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2115 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2116};
2117
2118struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2119 .irqs_m2a = msm_mpm_irqs_m2a,
2120 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2121 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2122 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2123 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2124 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2125 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2126 .mpm_apps_ipc_val = BIT(1),
2127 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2128
2129};
2130#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002131
2132#define MDM2AP_ERRFATAL 19
2133#define AP2MDM_ERRFATAL 18
2134#define MDM2AP_STATUS 49
2135#define AP2MDM_STATUS 48
2136#define AP2MDM_PMIC_RESET_N 27
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002137#define AP2MDM_WAKEUP 35
Joel Kingdacbc822012-01-25 13:30:57 -08002138
2139static struct resource mdm_resources[] = {
2140 {
2141 .start = MDM2AP_ERRFATAL,
2142 .end = MDM2AP_ERRFATAL,
2143 .name = "MDM2AP_ERRFATAL",
2144 .flags = IORESOURCE_IO,
2145 },
2146 {
2147 .start = AP2MDM_ERRFATAL,
2148 .end = AP2MDM_ERRFATAL,
2149 .name = "AP2MDM_ERRFATAL",
2150 .flags = IORESOURCE_IO,
2151 },
2152 {
2153 .start = MDM2AP_STATUS,
2154 .end = MDM2AP_STATUS,
2155 .name = "MDM2AP_STATUS",
2156 .flags = IORESOURCE_IO,
2157 },
2158 {
2159 .start = AP2MDM_STATUS,
2160 .end = AP2MDM_STATUS,
2161 .name = "AP2MDM_STATUS",
2162 .flags = IORESOURCE_IO,
2163 },
2164 {
2165 .start = AP2MDM_PMIC_RESET_N,
2166 .end = AP2MDM_PMIC_RESET_N,
2167 .name = "AP2MDM_PMIC_RESET_N",
2168 .flags = IORESOURCE_IO,
2169 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002170 {
2171 .start = AP2MDM_WAKEUP,
2172 .end = AP2MDM_WAKEUP,
2173 .name = "AP2MDM_WAKEUP",
2174 .flags = IORESOURCE_IO,
2175 },
Joel Kingdacbc822012-01-25 13:30:57 -08002176};
2177
2178struct platform_device mdm_8064_device = {
2179 .name = "mdm2_modem",
2180 .id = -1,
2181 .num_resources = ARRAY_SIZE(mdm_resources),
2182 .resource = mdm_resources,
2183};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002184
2185static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2186
2187struct platform_device apq8064_cpu_idle_device = {
2188 .name = "msm_cpu_idle",
2189 .id = -1,
2190 .dev = {
2191 .platform_data = &apq8064_LPM_latency,
2192 },
2193};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002194
2195static struct msm_dcvs_freq_entry apq8064_freq[] = {
2196 { 384000, 166981, 345600},
2197 { 702000, 213049, 632502},
2198 {1026000, 285712, 925613},
2199 {1242000, 383945, 1176550},
2200 {1458000, 419729, 1465478},
2201 {1512000, 434116, 1546674},
2202
2203};
2204
2205static struct msm_dcvs_core_info apq8064_core_info = {
2206 .freq_tbl = &apq8064_freq[0],
2207 .core_param = {
2208 .max_time_us = 100000,
2209 .num_freq = ARRAY_SIZE(apq8064_freq),
2210 },
2211 .algo_param = {
2212 .slack_time_us = 58000,
2213 .scale_slack_time = 0,
2214 .scale_slack_time_pct = 0,
2215 .disable_pc_threshold = 1458000,
2216 .em_window_size = 100000,
2217 .em_max_util_pct = 97,
2218 .ss_window_size = 1000000,
2219 .ss_util_pct = 95,
2220 .ss_iobusy_conv = 100,
2221 },
2222};
2223
2224struct platform_device apq8064_msm_gov_device = {
2225 .name = "msm_dcvs_gov",
2226 .id = -1,
2227 .dev = {
2228 .platform_data = &apq8064_core_info,
2229 },
2230};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002231
Terence Hampson2e1705f2012-04-11 19:55:29 -04002232#ifdef CONFIG_MSM_VCAP
2233#define VCAP_HW_BASE 0x05900000
2234
2235static struct msm_bus_vectors vcap_init_vectors[] = {
2236 {
2237 .src = MSM_BUS_MASTER_VIDEO_CAP,
2238 .dst = MSM_BUS_SLAVE_EBI_CH0,
2239 .ab = 0,
2240 .ib = 0,
2241 },
2242};
2243
2244
2245static struct msm_bus_vectors vcap_480_vectors[] = {
2246 {
2247 .src = MSM_BUS_MASTER_VIDEO_CAP,
2248 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002249 .ab = 1280 * 720 * 3 * 60,
2250 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002251 },
2252};
2253
2254static struct msm_bus_vectors vcap_720_vectors[] = {
2255 {
2256 .src = MSM_BUS_MASTER_VIDEO_CAP,
2257 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002258 .ab = 1280 * 720 * 3 * 60,
2259 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002260 },
2261};
2262
2263static struct msm_bus_vectors vcap_1080_vectors[] = {
2264 {
2265 .src = MSM_BUS_MASTER_VIDEO_CAP,
2266 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002267 .ab = 1920 * 1080 * 3 * 60,
2268 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002269 },
2270};
2271
2272static struct msm_bus_paths vcap_bus_usecases[] = {
2273 {
2274 ARRAY_SIZE(vcap_init_vectors),
2275 vcap_init_vectors,
2276 },
2277 {
2278 ARRAY_SIZE(vcap_480_vectors),
2279 vcap_480_vectors,
2280 },
2281 {
2282 ARRAY_SIZE(vcap_720_vectors),
2283 vcap_720_vectors,
2284 },
2285 {
2286 ARRAY_SIZE(vcap_1080_vectors),
2287 vcap_1080_vectors,
2288 },
2289};
2290
2291static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2292 vcap_bus_usecases,
2293 ARRAY_SIZE(vcap_bus_usecases),
2294};
2295
2296static struct resource msm_vcap_resources[] = {
2297 {
2298 .name = "vcap",
2299 .start = VCAP_HW_BASE,
2300 .end = VCAP_HW_BASE + SZ_1M - 1,
2301 .flags = IORESOURCE_MEM,
2302 },
2303 {
2304 .name = "vcap",
2305 .start = VCAP_VC,
2306 .end = VCAP_VC,
2307 .flags = IORESOURCE_IRQ,
2308 },
2309};
2310
2311static unsigned vcap_gpios[] = {
2312 2, 3, 4, 5, 6, 7, 8, 9, 10,
2313 11, 12, 13, 18, 19, 20, 21,
2314 22, 23, 24, 25, 26, 80, 82,
2315 83, 84, 85, 86, 87,
2316};
2317
2318static struct vcap_platform_data vcap_pdata = {
2319 .gpios = vcap_gpios,
2320 .num_gpios = ARRAY_SIZE(vcap_gpios),
2321 .bus_client_pdata = &vcap_axi_client_pdata
2322};
2323
2324struct platform_device msm8064_device_vcap = {
2325 .name = "msm_vcap",
2326 .id = 0,
2327 .resource = msm_vcap_resources,
2328 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2329 .dev = {
2330 .platform_data = &vcap_pdata,
2331 },
2332};
2333#endif
2334
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002335static struct resource msm_cache_erp_resources[] = {
2336 {
2337 .name = "l1_irq",
2338 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2339 .flags = IORESOURCE_IRQ,
2340 },
2341 {
2342 .name = "l2_irq",
2343 .start = APCC_QGICL2IRPTREQ,
2344 .flags = IORESOURCE_IRQ,
2345 }
2346};
2347
2348struct platform_device apq8064_device_cache_erp = {
2349 .name = "msm_cache_erp",
2350 .id = -1,
2351 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2352 .resource = msm_cache_erp_resources,
2353};
Pratik Patel212ab362012-03-16 12:30:07 -07002354
2355#define MSM_QDSS_PHYS_BASE 0x01A00000
2356#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2357
2358#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2359
2360static struct qdss_source msm_qdss_sources[] = {
2361 QDSS_SOURCE("msm_etm", 0x33),
2362 QDSS_SOURCE("msm_oxili", 0x80),
2363};
2364
2365static struct msm_qdss_platform_data qdss_pdata = {
2366 .src_table = msm_qdss_sources,
2367 .size = ARRAY_SIZE(msm_qdss_sources),
2368 .afamily = 1,
2369};
2370
2371struct platform_device apq8064_qdss_device = {
2372 .name = "msm_qdss",
2373 .id = -1,
2374 .dev = {
2375 .platform_data = &qdss_pdata,
2376 },
2377};
2378
2379static struct resource msm_etm_resources[] = {
2380 {
2381 .start = MSM_ETM_PHYS_BASE,
2382 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2383 .flags = IORESOURCE_MEM,
2384 },
2385};
2386
2387struct platform_device apq8064_etm_device = {
2388 .name = "msm_etm",
2389 .id = 0,
2390 .num_resources = ARRAY_SIZE(msm_etm_resources),
2391 .resource = msm_etm_resources,
2392};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002393
2394struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2395 /* Camera */
2396 {
2397 .name = "vpe_src",
2398 .domain = CAMERA_DOMAIN,
2399 },
2400 /* Camera */
2401 {
2402 .name = "vpe_dst",
2403 .domain = CAMERA_DOMAIN,
2404 },
2405 /* Camera */
2406 {
2407 .name = "vfe_imgwr",
2408 .domain = CAMERA_DOMAIN,
2409 },
2410 /* Camera */
2411 {
2412 .name = "vfe_misc",
2413 .domain = CAMERA_DOMAIN,
2414 },
2415 /* Camera */
2416 {
2417 .name = "ijpeg_src",
2418 .domain = CAMERA_DOMAIN,
2419 },
2420 /* Camera */
2421 {
2422 .name = "ijpeg_dst",
2423 .domain = CAMERA_DOMAIN,
2424 },
2425 /* Camera */
2426 {
2427 .name = "jpegd_src",
2428 .domain = CAMERA_DOMAIN,
2429 },
2430 /* Camera */
2431 {
2432 .name = "jpegd_dst",
2433 .domain = CAMERA_DOMAIN,
2434 },
2435 /* Rotator */
2436 {
2437 .name = "rot_src",
2438 .domain = ROTATOR_DOMAIN,
2439 },
2440 /* Rotator */
2441 {
2442 .name = "rot_dst",
2443 .domain = ROTATOR_DOMAIN,
2444 },
2445 /* Video */
2446 {
2447 .name = "vcodec_a_mm1",
2448 .domain = VIDEO_DOMAIN,
2449 },
2450 /* Video */
2451 {
2452 .name = "vcodec_b_mm2",
2453 .domain = VIDEO_DOMAIN,
2454 },
2455 /* Video */
2456 {
2457 .name = "vcodec_a_stream",
2458 .domain = VIDEO_DOMAIN,
2459 },
2460};
2461
2462static struct mem_pool apq8064_video_pools[] = {
2463 /*
2464 * Video hardware has the following requirements:
2465 * 1. All video addresses used by the video hardware must be at a higher
2466 * address than video firmware address.
2467 * 2. Video hardware can only access a range of 256MB from the base of
2468 * the video firmware.
2469 */
2470 [VIDEO_FIRMWARE_POOL] =
2471 /* Low addresses, intended for video firmware */
2472 {
2473 .paddr = SZ_128K,
2474 .size = SZ_16M - SZ_128K,
2475 },
2476 [VIDEO_MAIN_POOL] =
2477 /* Main video pool */
2478 {
2479 .paddr = SZ_16M,
2480 .size = SZ_256M - SZ_16M,
2481 },
2482 [GEN_POOL] =
2483 /* Remaining address space up to 2G */
2484 {
2485 .paddr = SZ_256M,
2486 .size = SZ_2G - SZ_256M,
2487 },
2488};
2489
2490static struct mem_pool apq8064_camera_pools[] = {
2491 [GEN_POOL] =
2492 /* One address space for camera */
2493 {
2494 .paddr = SZ_128K,
2495 .size = SZ_2G - SZ_128K,
2496 },
2497};
2498
2499static struct mem_pool apq8064_display_pools[] = {
2500 [GEN_POOL] =
2501 /* One address space for display */
2502 {
2503 .paddr = SZ_128K,
2504 .size = SZ_2G - SZ_128K,
2505 },
2506};
2507
2508static struct mem_pool apq8064_rotator_pools[] = {
2509 [GEN_POOL] =
2510 /* One address space for rotator */
2511 {
2512 .paddr = SZ_128K,
2513 .size = SZ_2G - SZ_128K,
2514 },
2515};
2516
2517static struct msm_iommu_domain apq8064_iommu_domains[] = {
2518 [VIDEO_DOMAIN] = {
2519 .iova_pools = apq8064_video_pools,
2520 .npools = ARRAY_SIZE(apq8064_video_pools),
2521 },
2522 [CAMERA_DOMAIN] = {
2523 .iova_pools = apq8064_camera_pools,
2524 .npools = ARRAY_SIZE(apq8064_camera_pools),
2525 },
2526 [DISPLAY_DOMAIN] = {
2527 .iova_pools = apq8064_display_pools,
2528 .npools = ARRAY_SIZE(apq8064_display_pools),
2529 },
2530 [ROTATOR_DOMAIN] = {
2531 .iova_pools = apq8064_rotator_pools,
2532 .npools = ARRAY_SIZE(apq8064_rotator_pools),
2533 },
2534};
2535
2536struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
2537 .domains = apq8064_iommu_domains,
2538 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
2539 .domain_names = apq8064_iommu_ctx_names,
2540 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
2541 .domain_alloc_flags = 0,
2542};
2543
2544struct platform_device apq8064_iommu_domain_device = {
2545 .name = "iommu_domains",
2546 .id = -1,
2547 .dev = {
2548 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07002549 }
2550};
2551
2552struct msm_rtb_platform_data apq8064_rtb_pdata = {
2553 .size = SZ_1M,
2554};
2555
2556static int __init msm_rtb_set_buffer_size(char *p)
2557{
2558 int s;
2559
2560 s = memparse(p, NULL);
2561 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
2562 return 0;
2563}
2564early_param("msm_rtb_size", msm_rtb_set_buffer_size);
2565
2566struct platform_device apq8064_rtb_device = {
2567 .name = "msm_rtb",
2568 .id = -1,
2569 .dev = {
2570 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002571 },
2572};