blob: 8f345de960cd7407a811ca0a4891348a0b4bc782 [file] [log] [blame]
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +11001/*
2 * Device Tree Source for AMCC Katmai eval board
3 *
4 * Copyright (c) 2006, 2007 IBM Corp.
5 * Benjamin Herrenschmidt <benh@kernel.crashing.org>
6 *
7 * Copyright (c) 2006, 2007 IBM Corp.
8 * Josh Boyer <jwboyer@linux.vnet.ibm.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without
12 * any warranty of any kind, whether express or implied.
13 */
14
David Gibson71f34972008-05-15 16:46:39 +100015/dts-v1/;
16
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110017/ {
18 #address-cells = <2>;
Stefan Roese59e1d492009-10-22 21:14:03 +000019 #size-cells = <2>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110020 model = "amcc,katmai";
21 compatible = "amcc,katmai";
David Gibson71f34972008-05-15 16:46:39 +100022 dcr-parent = <&{/cpus/cpu@0}>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110023
Stefan Roese8aaed982007-12-15 18:55:16 +110024 aliases {
25 ethernet0 = &EMAC0;
26 serial0 = &UART0;
27 serial1 = &UART1;
28 serial2 = &UART2;
29 };
30
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110031 cpus {
32 #address-cells = <1>;
33 #size-cells = <0>;
34
Josh Boyer72fda112007-12-06 13:20:05 -060035 cpu@0 {
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110036 device_type = "cpu";
Josh Boyer72fda112007-12-06 13:20:05 -060037 model = "PowerPC,440SPe";
David Gibson71f34972008-05-15 16:46:39 +100038 reg = <0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110039 clock-frequency = <0>; /* Filled in by zImage */
40 timebase-frequency = <0>; /* Filled in by zImage */
David Gibson71f34972008-05-15 16:46:39 +100041 i-cache-line-size = <32>;
42 d-cache-line-size = <32>;
43 i-cache-size = <32768>;
44 d-cache-size = <32768>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110045 dcr-controller;
46 dcr-access-method = "native";
47 };
48 };
49
50 memory {
51 device_type = "memory";
Stefan Roese59e1d492009-10-22 21:14:03 +000052 reg = <0x0 0x00000000 0x0 0x00000000>; /* Filled in by U-Boot */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110053 };
54
55 UIC0: interrupt-controller0 {
56 compatible = "ibm,uic-440spe","ibm,uic";
57 interrupt-controller;
58 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +100059 dcr-reg = <0x0c0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110060 #address-cells = <0>;
61 #size-cells = <0>;
62 #interrupt-cells = <2>;
63 };
64
65 UIC1: interrupt-controller1 {
66 compatible = "ibm,uic-440spe","ibm,uic";
67 interrupt-controller;
68 cell-index = <1>;
David Gibson71f34972008-05-15 16:46:39 +100069 dcr-reg = <0x0d0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110070 #address-cells = <0>;
71 #size-cells = <0>;
72 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100073 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110074 interrupt-parent = <&UIC0>;
75 };
76
77 UIC2: interrupt-controller2 {
78 compatible = "ibm,uic-440spe","ibm,uic";
79 interrupt-controller;
80 cell-index = <2>;
David Gibson71f34972008-05-15 16:46:39 +100081 dcr-reg = <0x0e0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110082 #address-cells = <0>;
83 #size-cells = <0>;
84 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100085 interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110086 interrupt-parent = <&UIC0>;
87 };
88
89 UIC3: interrupt-controller3 {
90 compatible = "ibm,uic-440spe","ibm,uic";
91 interrupt-controller;
92 cell-index = <3>;
David Gibson71f34972008-05-15 16:46:39 +100093 dcr-reg = <0x0f0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110094 #address-cells = <0>;
95 #size-cells = <0>;
96 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100097 interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110098 interrupt-parent = <&UIC0>;
99 };
100
101 SDR0: sdr {
102 compatible = "ibm,sdr-440spe";
David Gibson71f34972008-05-15 16:46:39 +1000103 dcr-reg = <0x00e 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100104 };
105
106 CPR0: cpr {
107 compatible = "ibm,cpr-440spe";
David Gibson71f34972008-05-15 16:46:39 +1000108 dcr-reg = <0x00c 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100109 };
110
Anatolij Gustschin070bae12009-12-11 03:39:53 +0000111 MQ0: mq {
112 compatible = "ibm,mq-440spe";
113 dcr-reg = <0x040 0x020>;
114 };
115
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100116 plb {
117 compatible = "ibm,plb-440spe", "ibm,plb-440gp", "ibm,plb4";
118 #address-cells = <2>;
119 #size-cells = <1>;
Stefan Roese59e1d492009-10-22 21:14:03 +0000120 /* addr-child addr-parent size */
Anatolij Gustschin070bae12009-12-11 03:39:53 +0000121 ranges = <0x4 0x00100000 0x4 0x00100000 0x00001000
122 0x4 0x00200000 0x4 0x00200000 0x00000400
123 0x4 0xe0000000 0x4 0xe0000000 0x20000000
Stefan Roese59e1d492009-10-22 21:14:03 +0000124 0xc 0x00000000 0xc 0x00000000 0x20000000
125 0xd 0x00000000 0xd 0x00000000 0x80000000
126 0xd 0x80000000 0xd 0x80000000 0x80000000
127 0xe 0x00000000 0xe 0x00000000 0x80000000
128 0xe 0x80000000 0xe 0x80000000 0x80000000
129 0xf 0x00000000 0xf 0x00000000 0x80000000
130 0xf 0x80000000 0xf 0x80000000 0x80000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100131 clock-frequency = <0>; /* Filled in by zImage */
132
133 SDRAM0: sdram {
134 compatible = "ibm,sdram-440spe", "ibm,sdram-405gp";
David Gibson71f34972008-05-15 16:46:39 +1000135 dcr-reg = <0x010 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100136 };
137
138 MAL0: mcmal {
139 compatible = "ibm,mcmal-440spe", "ibm,mcmal2";
David Gibson71f34972008-05-15 16:46:39 +1000140 dcr-reg = <0x180 0x062>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100141 num-tx-chans = <2>;
142 num-rx-chans = <1>;
143 interrupt-parent = <&MAL0>;
David Gibson71f34972008-05-15 16:46:39 +1000144 interrupts = <0x0 0x1 0x2 0x3 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100145 #interrupt-cells = <1>;
146 #address-cells = <0>;
147 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000148 interrupt-map = </*TXEOB*/ 0x0 &UIC1 0x6 0x4
149 /*RXEOB*/ 0x1 &UIC1 0x7 0x4
150 /*SERR*/ 0x2 &UIC1 0x1 0x4
151 /*TXDE*/ 0x3 &UIC1 0x2 0x4
152 /*RXDE*/ 0x4 &UIC1 0x3 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100153 };
154
155 POB0: opb {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100156 compatible = "ibm,opb-440spe", "ibm,opb-440gp", "ibm,opb";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100157 #address-cells = <1>;
158 #size-cells = <1>;
David Gibson71f34972008-05-15 16:46:39 +1000159 ranges = <0x00000000 0x00000004 0xe0000000 0x20000000>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100160 clock-frequency = <0>; /* Filled in by zImage */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100161
162 EBC0: ebc {
163 compatible = "ibm,ebc-440spe", "ibm,ebc-440gp", "ibm,ebc";
David Gibson71f34972008-05-15 16:46:39 +1000164 dcr-reg = <0x012 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100165 #address-cells = <2>;
166 #size-cells = <1>;
167 clock-frequency = <0>; /* Filled in by zImage */
David Gibson71f34972008-05-15 16:46:39 +1000168 interrupts = <0x5 0x1>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100169 interrupt-parent = <&UIC1>;
170 };
171
172 UART0: serial@10000200 {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100173 device_type = "serial";
174 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000175 reg = <0x10000200 0x00000008>;
176 virtual-reg = <0xa0000200>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100177 clock-frequency = <0>; /* Filled in by zImage */
David Gibson71f34972008-05-15 16:46:39 +1000178 current-speed = <115200>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100179 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000180 interrupts = <0x0 0x4>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100181 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100182
183 UART1: serial@10000300 {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100184 device_type = "serial";
185 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000186 reg = <0x10000300 0x00000008>;
187 virtual-reg = <0xa0000300>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100188 clock-frequency = <0>;
189 current-speed = <0>;
190 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000191 interrupts = <0x1 0x4>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100192 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100193
194
195 UART2: serial@10000600 {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100196 device_type = "serial";
197 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000198 reg = <0x10000600 0x00000008>;
199 virtual-reg = <0xa0000600>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100200 clock-frequency = <0>;
201 current-speed = <0>;
202 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000203 interrupts = <0x5 0x4>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100204 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100205
206 IIC0: i2c@10000400 {
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100207 compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000208 reg = <0x10000400 0x00000014>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100209 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000210 interrupts = <0x2 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100211 };
212
213 IIC1: i2c@10000500 {
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100214 compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000215 reg = <0x10000500 0x00000014>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100216 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000217 interrupts = <0x3 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100218 };
219
220 EMAC0: ethernet@10000800 {
David Gibson71f34972008-05-15 16:46:39 +1000221 linux,network-index = <0x0>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100222 device_type = "network";
223 compatible = "ibm,emac-440spe", "ibm,emac4";
224 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000225 interrupts = <0x1c 0x4 0x1d 0x4>;
Grant Erickson05781cc2008-07-08 08:03:11 +1000226 reg = <0x10000800 0x00000074>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100227 local-mac-address = [000000000000];
228 mal-device = <&MAL0>;
229 mal-tx-channel = <0>;
230 mal-rx-channel = <0>;
231 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000232 max-frame-size = <9000>;
233 rx-fifo-size = <4096>;
234 tx-fifo-size = <2048>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100235 phy-mode = "gmii";
David Gibson71f34972008-05-15 16:46:39 +1000236 phy-map = <0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100237 has-inverted-stacr-oc;
238 has-new-stacr-staopc;
239 };
240 };
241
242 PCIX0: pci@c0ec00000 {
243 device_type = "pci";
244 #interrupt-cells = <1>;
245 #size-cells = <2>;
246 #address-cells = <3>;
247 compatible = "ibm,plb-pcix-440spe", "ibm,plb-pcix";
248 primary;
249 large-inbound-windows;
250 enable-msi-hole;
David Gibson71f34972008-05-15 16:46:39 +1000251 reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
252 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
253 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
254 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
255 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100256
257 /* Outbound ranges, one memory and one IO,
258 * later cannot be changed
259 */
David Gibson71f34972008-05-15 16:46:39 +1000260 ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
261 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100262
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000263 /* Inbound 4GB range starting at 0 */
264 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100265
266 /* This drives busses 0 to 0xf */
David Gibson71f34972008-05-15 16:46:39 +1000267 bus-range = <0x0 0xf>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100268
269 /*
270 * On Katmai, the following PCI-X interrupts signals
271 * have to be enabled via jumpers (only INTA is
272 * enabled per default):
273 *
274 * INTB: J3: 1-2
275 * INTC: J2: 1-2
276 * INTD: J1: 1-2
277 */
David Gibson71f34972008-05-15 16:46:39 +1000278 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100279 interrupt-map = <
280 /* IDSEL 1 */
David Gibson71f34972008-05-15 16:46:39 +1000281 0x800 0x0 0x0 0x1 &UIC1 0x14 0x8
282 0x800 0x0 0x0 0x2 &UIC1 0x13 0x8
283 0x800 0x0 0x0 0x3 &UIC1 0x12 0x8
284 0x800 0x0 0x0 0x4 &UIC1 0x11 0x8
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100285 >;
286 };
287
288 PCIE0: pciex@d00000000 {
289 device_type = "pci";
290 #interrupt-cells = <1>;
291 #size-cells = <2>;
292 #address-cells = <3>;
Stefan Roeseaccf5ef2007-12-21 15:39:38 +1100293 compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100294 primary;
David Gibson71f34972008-05-15 16:46:39 +1000295 port = <0x0>; /* port number */
296 reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
297 0x0000000c 0x10000000 0x00001000>; /* Registers */
298 dcr-reg = <0x100 0x020>;
299 sdr-base = <0x300>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100300
301 /* Outbound ranges, one memory and one IO,
302 * later cannot be changed
303 */
David Gibson71f34972008-05-15 16:46:39 +1000304 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
305 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100306
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000307 /* Inbound 4GB range starting at 0 */
308 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100309
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000310 /* This drives busses 0x10 to 0x1f */
David Gibson71f34972008-05-15 16:46:39 +1000311 bus-range = <0x10 0x1f>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100312
313 /* Legacy interrupts (note the weird polarity, the bridge seems
314 * to invert PCIe legacy interrupts).
315 * We are de-swizzling here because the numbers are actually for
316 * port of the root complex virtual P2P bridge. But I want
317 * to avoid putting a node for it in the tree, so the numbers
318 * below are basically de-swizzled numbers.
319 * The real slot is on idsel 0, so the swizzling is 1:1
320 */
David Gibson71f34972008-05-15 16:46:39 +1000321 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100322 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000323 0x0 0x0 0x0 0x1 &UIC3 0x0 0x4 /* swizzled int A */
324 0x0 0x0 0x0 0x2 &UIC3 0x1 0x4 /* swizzled int B */
325 0x0 0x0 0x0 0x3 &UIC3 0x2 0x4 /* swizzled int C */
326 0x0 0x0 0x0 0x4 &UIC3 0x3 0x4 /* swizzled int D */>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100327 };
328
329 PCIE1: pciex@d20000000 {
330 device_type = "pci";
331 #interrupt-cells = <1>;
332 #size-cells = <2>;
333 #address-cells = <3>;
Stefan Roeseaccf5ef2007-12-21 15:39:38 +1100334 compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100335 primary;
David Gibson71f34972008-05-15 16:46:39 +1000336 port = <0x1>; /* port number */
337 reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
338 0x0000000c 0x10001000 0x00001000>; /* Registers */
339 dcr-reg = <0x120 0x020>;
340 sdr-base = <0x340>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100341
342 /* Outbound ranges, one memory and one IO,
343 * later cannot be changed
344 */
David Gibson71f34972008-05-15 16:46:39 +1000345 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
346 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100347
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000348 /* Inbound 4GB range starting at 0 */
349 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100350
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000351 /* This drives busses 0x20 to 0x2f */
David Gibson71f34972008-05-15 16:46:39 +1000352 bus-range = <0x20 0x2f>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100353
354 /* Legacy interrupts (note the weird polarity, the bridge seems
355 * to invert PCIe legacy interrupts).
356 * We are de-swizzling here because the numbers are actually for
357 * port of the root complex virtual P2P bridge. But I want
358 * to avoid putting a node for it in the tree, so the numbers
359 * below are basically de-swizzled numbers.
360 * The real slot is on idsel 0, so the swizzling is 1:1
361 */
David Gibson71f34972008-05-15 16:46:39 +1000362 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100363 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000364 0x0 0x0 0x0 0x1 &UIC3 0x4 0x4 /* swizzled int A */
365 0x0 0x0 0x0 0x2 &UIC3 0x5 0x4 /* swizzled int B */
366 0x0 0x0 0x0 0x3 &UIC3 0x6 0x4 /* swizzled int C */
367 0x0 0x0 0x0 0x4 &UIC3 0x7 0x4 /* swizzled int D */>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100368 };
369
370 PCIE2: pciex@d40000000 {
371 device_type = "pci";
372 #interrupt-cells = <1>;
373 #size-cells = <2>;
374 #address-cells = <3>;
Stefan Roeseaccf5ef2007-12-21 15:39:38 +1100375 compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100376 primary;
David Gibson71f34972008-05-15 16:46:39 +1000377 port = <0x2>; /* port number */
378 reg = <0x0000000d 0x40000000 0x20000000 /* Config space access */
379 0x0000000c 0x10002000 0x00001000>; /* Registers */
380 dcr-reg = <0x140 0x020>;
381 sdr-base = <0x370>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100382
383 /* Outbound ranges, one memory and one IO,
384 * later cannot be changed
385 */
David Gibson71f34972008-05-15 16:46:39 +1000386 ranges = <0x02000000 0x00000000 0x80000000 0x0000000f 0x00000000 0x00000000 0x80000000
387 0x01000000 0x00000000 0x00000000 0x0000000f 0x80020000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100388
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000389 /* Inbound 4GB range starting at 0 */
390 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100391
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000392 /* This drives busses 0x30 to 0x3f */
David Gibson71f34972008-05-15 16:46:39 +1000393 bus-range = <0x30 0x3f>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100394
395 /* Legacy interrupts (note the weird polarity, the bridge seems
396 * to invert PCIe legacy interrupts).
397 * We are de-swizzling here because the numbers are actually for
398 * port of the root complex virtual P2P bridge. But I want
399 * to avoid putting a node for it in the tree, so the numbers
400 * below are basically de-swizzled numbers.
401 * The real slot is on idsel 0, so the swizzling is 1:1
402 */
David Gibson71f34972008-05-15 16:46:39 +1000403 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100404 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000405 0x0 0x0 0x0 0x1 &UIC3 0x8 0x4 /* swizzled int A */
406 0x0 0x0 0x0 0x2 &UIC3 0x9 0x4 /* swizzled int B */
407 0x0 0x0 0x0 0x3 &UIC3 0xa 0x4 /* swizzled int C */
408 0x0 0x0 0x0 0x4 &UIC3 0xb 0x4 /* swizzled int D */>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100409 };
Anatolij Gustschin070bae12009-12-11 03:39:53 +0000410
411 I2O: i2o@400100000 {
412 compatible = "ibm,i2o-440spe";
413 reg = <0x00000004 0x00100000 0x100>;
414 dcr-reg = <0x060 0x020>;
415 };
416
417 DMA0: dma0@400100100 {
418 compatible = "ibm,dma-440spe";
419 cell-index = <0>;
420 reg = <0x00000004 0x00100100 0x100>;
421 dcr-reg = <0x060 0x020>;
422 interrupt-parent = <&DMA0>;
423 interrupts = <0 1>;
424 #interrupt-cells = <1>;
425 #address-cells = <0>;
426 #size-cells = <0>;
427 interrupt-map = <
428 0 &UIC0 0x14 4
429 1 &UIC1 0x16 4>;
430 };
431
432 DMA1: dma1@400100200 {
433 compatible = "ibm,dma-440spe";
434 cell-index = <1>;
435 reg = <0x00000004 0x00100200 0x100>;
436 dcr-reg = <0x060 0x020>;
437 interrupt-parent = <&DMA1>;
438 interrupts = <0 1>;
439 #interrupt-cells = <1>;
440 #address-cells = <0>;
441 #size-cells = <0>;
442 interrupt-map = <
443 0 &UIC0 0x16 4
444 1 &UIC1 0x16 4>;
445 };
446
447 xor-accel@400200000 {
448 compatible = "amcc,xor-accelerator";
449 reg = <0x00000004 0x00200000 0x400>;
450 interrupt-parent = <&UIC1>;
451 interrupts = <0x1f 4>;
452 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100453 };
454
455 chosen {
456 linux,stdout-path = "/plb/opb/serial@10000200";
457 };
458};