blob: 0c76578e99112e54a69c927fb0712631a65ab9bd [file] [log] [blame]
Chris Leech0bbd5f42006-05-23 17:35:34 -07001/*
Maciej Sosnowski211a22c2009-02-26 11:05:43 +01002 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
Chris Leech0bbd5f42006-05-23 17:35:34 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef IOATDMA_H
22#define IOATDMA_H
23
24#include <linux/dmaengine.h>
Dan Williams584ec222009-07-28 14:32:12 -070025#include "hw.h"
Dan Williams09c8a5b2009-09-08 12:01:49 -070026#include "registers.h"
Chris Leech0bbd5f42006-05-23 17:35:34 -070027#include <linux/init.h>
28#include <linux/dmapool.h>
29#include <linux/cache.h>
David S. Miller57c651f2006-05-23 17:39:49 -070030#include <linux/pci_ids.h>
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -070031#include <net/tcp.h>
Chris Leech0bbd5f42006-05-23 17:35:34 -070032
Dan Williams3208ca52009-09-10 11:27:36 -070033#define IOAT_DMA_VERSION "4.00"
Shannon Nelson5149fd02007-10-18 03:07:13 -070034
Chris Leech0bbd5f42006-05-23 17:35:34 -070035#define IOAT_LOW_COMPLETION_MASK 0xffffffc0
Shannon Nelson7bb67c12007-11-14 16:59:51 -080036#define IOAT_DMA_DCA_ANY_CPU ~0
37
Dan Williams1f27adc2009-09-08 17:29:02 -070038#define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
39#define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
Dan Williamsbc3c7022009-07-28 14:33:42 -070040#define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, txd)
41#define to_dev(ioat_chan) (&(ioat_chan)->device->pdev->dev)
Dan Williams1f27adc2009-09-08 17:29:02 -070042
43#define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
44
Dan Williams1f27adc2009-09-08 17:29:02 -070045/*
46 * workaround for IOAT ver.3.0 null descriptor issue
47 * (channel returns error when size is 0)
48 */
49#define NULL_DESC_BUFFER_SIZE 1
50
Chris Leech0bbd5f42006-05-23 17:35:34 -070051/**
Shannon Nelson8ab89562007-10-16 01:27:39 -070052 * struct ioatdma_device - internal representation of a IOAT device
Chris Leech0bbd5f42006-05-23 17:35:34 -070053 * @pdev: PCI-Express device
54 * @reg_base: MMIO register space base address
55 * @dma_pool: for allocating DMA descriptors
56 * @common: embedded struct dma_device
Shannon Nelson8ab89562007-10-16 01:27:39 -070057 * @version: version of ioatdma device
Shannon Nelson7bb67c12007-11-14 16:59:51 -080058 * @msix_entries: irq handlers
59 * @idx: per channel data
Dan Williamsf2427e22009-07-28 14:42:38 -070060 * @dca: direct cache access context
61 * @intr_quirk: interrupt setup quirk (for ioat_v1 devices)
Dan Williams5cbafa62009-08-26 13:01:44 -070062 * @enumerate_channels: hw version specific channel enumeration
Dan Williamsa6d52d72009-12-19 15:36:02 -070063 * @reset_hw: hw version specific channel (re)initialization
Dan Williamsaa4d72a2010-03-03 21:21:13 -070064 * @cleanup_fn: select between the v2 and v3 cleanup routines
Dan Williamsbf40a682009-09-08 17:42:55 -070065 * @timer_fn: select between the v2 and v3 timer watchdog routines
Dan Williams9de6fc72009-09-08 17:42:58 -070066 * @self_test: hardware version specific self test for each supported op type
Dan Williamsbf40a682009-09-08 17:42:55 -070067 *
68 * Note: the v3 cleanup routine supports raid operations
Chris Leech0bbd5f42006-05-23 17:35:34 -070069 */
Shannon Nelson8ab89562007-10-16 01:27:39 -070070struct ioatdma_device {
Chris Leech0bbd5f42006-05-23 17:35:34 -070071 struct pci_dev *pdev;
Al Viro47b16532006-10-10 22:45:47 +010072 void __iomem *reg_base;
Chris Leech0bbd5f42006-05-23 17:35:34 -070073 struct pci_pool *dma_pool;
74 struct pci_pool *completion_pool;
Chris Leech0bbd5f42006-05-23 17:35:34 -070075 struct dma_device common;
Shannon Nelson8ab89562007-10-16 01:27:39 -070076 u8 version;
Shannon Nelson3e037452007-10-16 01:27:40 -070077 struct msix_entry msix_entries[4];
Dan Williamsdcbc8532009-07-28 14:44:50 -070078 struct ioat_chan_common *idx[4];
Dan Williamsf2427e22009-07-28 14:42:38 -070079 struct dca_provider *dca;
80 void (*intr_quirk)(struct ioatdma_device *device);
Dan Williams5cbafa62009-08-26 13:01:44 -070081 int (*enumerate_channels)(struct ioatdma_device *device);
Dan Williamsa6d52d72009-12-19 15:36:02 -070082 int (*reset_hw)(struct ioat_chan_common *chan);
Dan Williamsaa4d72a2010-03-03 21:21:13 -070083 void (*cleanup_fn)(unsigned long data);
Dan Williamsbf40a682009-09-08 17:42:55 -070084 void (*timer_fn)(unsigned long data);
Dan Williams9de6fc72009-09-08 17:42:58 -070085 int (*self_test)(struct ioatdma_device *device);
Chris Leech0bbd5f42006-05-23 17:35:34 -070086};
87
Dan Williamsdcbc8532009-07-28 14:44:50 -070088struct ioat_chan_common {
Dan Williams09c8a5b2009-09-08 12:01:49 -070089 struct dma_chan common;
Al Viro47b16532006-10-10 22:45:47 +010090 void __iomem *reg_base;
Chris Leech0bbd5f42006-05-23 17:35:34 -070091 unsigned long last_completion;
Chris Leech0bbd5f42006-05-23 17:35:34 -070092 spinlock_t cleanup_lock;
Dan Williamsdcbc8532009-07-28 14:44:50 -070093 dma_cookie_t completed_cookie;
Dan Williams09c8a5b2009-09-08 12:01:49 -070094 unsigned long state;
95 #define IOAT_COMPLETION_PENDING 0
96 #define IOAT_COMPLETION_ACK 1
97 #define IOAT_RESET_PENDING 2
Dan Williams5669e312009-09-08 17:42:56 -070098 #define IOAT_KOBJ_INIT_FAIL 3
Dan Williams074cc472010-05-01 15:22:55 -070099 #define IOAT_RESHAPE_PENDING 4
Dan Williams09c8a5b2009-09-08 12:01:49 -0700100 struct timer_list timer;
101 #define COMPLETION_TIMEOUT msecs_to_jiffies(100)
Dan Williamsa3092182009-09-08 12:02:01 -0700102 #define IDLE_TIMEOUT msecs_to_jiffies(2000)
Dan Williams09c8a5b2009-09-08 12:01:49 -0700103 #define RESET_DELAY msecs_to_jiffies(100)
Shannon Nelson8ab89562007-10-16 01:27:39 -0700104 struct ioatdma_device *device;
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700105 dma_addr_t completion_dma;
106 u64 *completion;
Shannon Nelson3e037452007-10-16 01:27:40 -0700107 struct tasklet_struct cleanup_task;
Dan Williams5669e312009-09-08 17:42:56 -0700108 struct kobject kobj;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700109};
110
Dan Williams5669e312009-09-08 17:42:56 -0700111struct ioat_sysfs_entry {
112 struct attribute attr;
113 ssize_t (*show)(struct dma_chan *, char *);
114};
Dan Williams5cbafa62009-08-26 13:01:44 -0700115
Dan Williamsdcbc8532009-07-28 14:44:50 -0700116/**
117 * struct ioat_dma_chan - internal representation of a DMA channel
118 */
119struct ioat_dma_chan {
120 struct ioat_chan_common base;
121
122 size_t xfercap; /* XFERCAP register value expanded out */
123
124 spinlock_t desc_lock;
125 struct list_head free_desc;
126 struct list_head used_desc;
127
128 int pending;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700129 u16 desccount;
Dan Williams5669e312009-09-08 17:42:56 -0700130 u16 active;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700131};
132
133static inline struct ioat_chan_common *to_chan_common(struct dma_chan *c)
134{
135 return container_of(c, struct ioat_chan_common, common);
136}
137
138static inline struct ioat_dma_chan *to_ioat_chan(struct dma_chan *c)
139{
140 struct ioat_chan_common *chan = to_chan_common(c);
141
142 return container_of(chan, struct ioat_dma_chan, base);
143}
144
Dan Williams5cbafa62009-08-26 13:01:44 -0700145/**
146 * ioat_is_complete - poll the status of an ioat transaction
147 * @c: channel handle
148 * @cookie: transaction identifier
149 * @done: if set, updated with last completed transaction
150 * @used: if set, updated with last used transaction
151 */
152static inline enum dma_status
153ioat_is_complete(struct dma_chan *c, dma_cookie_t cookie,
154 dma_cookie_t *done, dma_cookie_t *used)
155{
156 struct ioat_chan_common *chan = to_chan_common(c);
157 dma_cookie_t last_used;
158 dma_cookie_t last_complete;
159
160 last_used = c->cookie;
161 last_complete = chan->completed_cookie;
Dan Williams5cbafa62009-08-26 13:01:44 -0700162
163 if (done)
164 *done = last_complete;
165 if (used)
166 *used = last_used;
167
168 return dma_async_is_complete(cookie, last_complete, last_used);
169}
170
Chris Leech0bbd5f42006-05-23 17:35:34 -0700171/* wrapper around hardware descriptor format + additional software fields */
172
173/**
174 * struct ioat_desc_sw - wrapper around hardware descriptor
Dan Williams2aec0482009-09-08 17:42:54 -0700175 * @hw: hardware DMA descriptor (for memcpy)
Dan Williams7405f742007-01-02 11:10:43 -0700176 * @node: this descriptor will either be on the free list,
Dan Williamsea259682009-09-08 17:53:02 -0700177 * or attached to a transaction list (tx_list)
Dan Williamsbc3c7022009-07-28 14:33:42 -0700178 * @txd: the generic software descriptor for all engines
Dan Williams6df91832009-09-08 12:00:55 -0700179 * @id: identifier for debug
Chris Leech0bbd5f42006-05-23 17:35:34 -0700180 */
Chris Leech0bbd5f42006-05-23 17:35:34 -0700181struct ioat_desc_sw {
182 struct ioat_dma_descriptor *hw;
183 struct list_head node;
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700184 size_t len;
Dan Williamsea259682009-09-08 17:53:02 -0700185 struct list_head tx_list;
Dan Williamsbc3c7022009-07-28 14:33:42 -0700186 struct dma_async_tx_descriptor txd;
Dan Williams6df91832009-09-08 12:00:55 -0700187 #ifdef DEBUG
188 int id;
189 #endif
Chris Leech0bbd5f42006-05-23 17:35:34 -0700190};
191
Dan Williams6df91832009-09-08 12:00:55 -0700192#ifdef DEBUG
193#define set_desc_id(desc, i) ((desc)->id = (i))
194#define desc_id(desc) ((desc)->id)
195#else
196#define set_desc_id(desc, i)
197#define desc_id(desc) (0)
198#endif
199
200static inline void
201__dump_desc_dbg(struct ioat_chan_common *chan, struct ioat_dma_descriptor *hw,
202 struct dma_async_tx_descriptor *tx, int id)
203{
204 struct device *dev = to_dev(chan);
205
206 dev_dbg(dev, "desc[%d]: (%#llx->%#llx) cookie: %d flags: %#x"
207 " ctl: %#x (op: %d int_en: %d compl: %d)\n", id,
208 (unsigned long long) tx->phys,
209 (unsigned long long) hw->next, tx->cookie, tx->flags,
210 hw->ctl, hw->ctl_f.op, hw->ctl_f.int_en, hw->ctl_f.compl_write);
211}
212
213#define dump_desc_dbg(c, d) \
214 ({ if (d) __dump_desc_dbg(&c->base, d->hw, &d->txd, desc_id(d)); 0; })
215
Dan Williamsf2427e22009-07-28 14:42:38 -0700216static inline void ioat_set_tcp_copy_break(unsigned long copybreak)
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -0700217{
218 #ifdef CONFIG_NET_DMA
Dan Williamsf2427e22009-07-28 14:42:38 -0700219 sysctl_tcp_dma_copybreak = copybreak;
Maciej Sosnowski16a37ac2008-07-22 17:30:57 -0700220 #endif
221}
222
Dan Williams5cbafa62009-08-26 13:01:44 -0700223static inline struct ioat_chan_common *
224ioat_chan_by_index(struct ioatdma_device *device, int index)
225{
226 return device->idx[index];
227}
228
Dan Williams09c8a5b2009-09-08 12:01:49 -0700229static inline u64 ioat_chansts(struct ioat_chan_common *chan)
230{
231 u8 ver = chan->device->version;
232 u64 status;
233 u32 status_lo;
234
235 /* We need to read the low address first as this causes the
236 * chipset to latch the upper bits for the subsequent read
237 */
238 status_lo = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_LOW(ver));
239 status = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_HIGH(ver));
240 status <<= 32;
241 status |= status_lo;
242
243 return status;
244}
245
246static inline void ioat_start(struct ioat_chan_common *chan)
247{
248 u8 ver = chan->device->version;
249
250 writeb(IOAT_CHANCMD_START, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
251}
252
253static inline u64 ioat_chansts_to_addr(u64 status)
254{
255 return status & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
256}
257
258static inline u32 ioat_chanerr(struct ioat_chan_common *chan)
259{
260 return readl(chan->reg_base + IOAT_CHANERR_OFFSET);
261}
262
263static inline void ioat_suspend(struct ioat_chan_common *chan)
264{
265 u8 ver = chan->device->version;
266
267 writeb(IOAT_CHANCMD_SUSPEND, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
268}
269
Dan Williamsa6d52d72009-12-19 15:36:02 -0700270static inline void ioat_reset(struct ioat_chan_common *chan)
271{
272 u8 ver = chan->device->version;
273
274 writeb(IOAT_CHANCMD_RESET, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
275}
276
277static inline bool ioat_reset_pending(struct ioat_chan_common *chan)
278{
279 u8 ver = chan->device->version;
280 u8 cmd;
281
282 cmd = readb(chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
283 return (cmd & IOAT_CHANCMD_RESET) == IOAT_CHANCMD_RESET;
284}
285
Dan Williams09c8a5b2009-09-08 12:01:49 -0700286static inline void ioat_set_chainaddr(struct ioat_dma_chan *ioat, u64 addr)
287{
288 struct ioat_chan_common *chan = &ioat->base;
289
290 writel(addr & 0x00000000FFFFFFFF,
291 chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
292 writel(addr >> 32,
293 chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
294}
295
296static inline bool is_ioat_active(unsigned long status)
297{
298 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_ACTIVE);
299}
300
301static inline bool is_ioat_idle(unsigned long status)
302{
303 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_DONE);
304}
305
306static inline bool is_ioat_halted(unsigned long status)
307{
308 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_HALTED);
309}
310
311static inline bool is_ioat_suspended(unsigned long status)
312{
313 return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_SUSPENDED);
314}
315
316/* channel was fatally programmed */
317static inline bool is_ioat_bug(unsigned long err)
318{
Dan Williamsb57014d2009-11-19 17:10:07 -0700319 return !!err;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700320}
321
Dan Williamsbf40a682009-09-08 17:42:55 -0700322static inline void ioat_unmap(struct pci_dev *pdev, dma_addr_t addr, size_t len,
323 int direction, enum dma_ctrl_flags flags, bool dst)
324{
325 if ((dst && (flags & DMA_COMPL_DEST_UNMAP_SINGLE)) ||
326 (!dst && (flags & DMA_COMPL_SRC_UNMAP_SINGLE)))
327 pci_unmap_single(pdev, addr, len, direction);
328 else
329 pci_unmap_page(pdev, addr, len, direction);
330}
331
Dan Williams345d8522009-09-08 12:01:30 -0700332int __devinit ioat_probe(struct ioatdma_device *device);
333int __devinit ioat_register(struct ioatdma_device *device);
334int __devinit ioat1_dma_probe(struct ioatdma_device *dev, int dca);
Dan Williams9de6fc72009-09-08 17:42:58 -0700335int __devinit ioat_dma_self_test(struct ioatdma_device *device);
Dan Williams345d8522009-09-08 12:01:30 -0700336void __devexit ioat_dma_remove(struct ioatdma_device *device);
337struct dca_provider * __devinit ioat_dca_init(struct pci_dev *pdev,
338 void __iomem *iobase);
Dan Williams5cbafa62009-08-26 13:01:44 -0700339unsigned long ioat_get_current_completion(struct ioat_chan_common *chan);
340void ioat_init_channel(struct ioatdma_device *device,
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700341 struct ioat_chan_common *chan, int idx);
342enum dma_status ioat_is_dma_complete(struct dma_chan *c, dma_cookie_t cookie,
343 dma_cookie_t *done, dma_cookie_t *used);
Dan Williams5cbafa62009-08-26 13:01:44 -0700344void ioat_dma_unmap(struct ioat_chan_common *chan, enum dma_ctrl_flags flags,
345 size_t len, struct ioat_dma_descriptor *hw);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700346bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
347 unsigned long *phys_complete);
Dan Williams5669e312009-09-08 17:42:56 -0700348void ioat_kobject_add(struct ioatdma_device *device, struct kobj_type *type);
349void ioat_kobject_del(struct ioatdma_device *device);
Emese Revfy52cf25d2010-01-19 02:58:23 +0100350extern const struct sysfs_ops ioat_sysfs_ops;
Dan Williams5669e312009-09-08 17:42:56 -0700351extern struct ioat_sysfs_entry ioat_version_attr;
352extern struct ioat_sysfs_entry ioat_cap_attr;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700353#endif /* IOATDMA_H */