blob: 9f6ea7d7ae09114540ce7f65ef1db4a4b1a786f7 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef MIPI_DSI_H
15#define MIPI_DSI_H
16
17#include <mach/scm-io.h>
18#include <linux/list.h>
19
20#ifdef BIT
21#undef BIT
22#endif
23
24#define BIT(x) (1<<(x))
25
26#define MMSS_CC_BASE_PHY 0x04000000 /* mmss clcok control */
27#define MMSS_SFPB_BASE_PHY 0x05700000 /* mmss SFPB CFG */
28#define MMSS_SERDES_BASE_PHY 0x04f01000 /* mmss (De)Serializer CFG */
29
30#define MIPI_DSI_BASE mipi_dsi_base
31
32#define MIPI_OUTP(addr, data) writel((data), (addr))
33#define MIPI_INP(addr) readl(addr)
34
35#ifdef CONFIG_MSM_SECURE_IO
36#define MIPI_OUTP_SECURE(addr, data) secure_writel((data), (addr))
37#define MIPI_INP_SECURE(addr) secure_readl(addr)
38#else
39#define MIPI_OUTP_SECURE(addr, data) writel((data), (addr))
40#define MIPI_INP_SECURE(addr) readl(addr)
41#endif
42
43#define MIPI_DSI_PRIM 1
44#define MIPI_DSI_SECD 2
45
46#define MIPI_DSI_PANEL_VGA 0
47#define MIPI_DSI_PANEL_WVGA 1
48#define MIPI_DSI_PANEL_WVGA_PT 2
49#define MIPI_DSI_PANEL_FWVGA_PT 3
Amir Samuelovb84120b2011-09-03 17:49:43 +030050#define MIPI_DSI_PANEL_WXGA 4
51
52#define DSI_PANEL_MAX 4
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053
54enum { /* mipi dsi panel */
55 DSI_VIDEO_MODE,
56 DSI_CMD_MODE,
57};
58
59enum {
60 ST_DSI_CLK_OFF,
61 ST_DSI_SUSPEND,
62 ST_DSI_RESUME,
63 ST_DSI_PLAYING,
64 ST_DSI_NUM
65};
66
67enum {
68 EV_DSI_UPDATE,
69 EV_DSI_DONE,
70 EV_DSI_TOUT,
71 EV_DSI_NUM
72};
73
74enum {
75 LANDSCAPE = 1,
76 PORTRAIT = 2,
77};
78
Ravishangar Kalyanam07d19c32011-09-01 11:22:35 -070079enum dsi_trigger_type {
80 DSI_CMD_MODE_DMA,
81 DSI_CMD_MODE_MDP,
82};
83
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084#define DSI_NON_BURST_SYNCH_PULSE 0
85#define DSI_NON_BURST_SYNCH_EVENT 1
86#define DSI_BURST_MODE 2
87
88
89#define DSI_RGB_SWAP_RGB 0
90#define DSI_RGB_SWAP_RBG 1
91#define DSI_RGB_SWAP_BGR 2
92#define DSI_RGB_SWAP_BRG 3
93#define DSI_RGB_SWAP_GRB 4
94#define DSI_RGB_SWAP_GBR 5
95
96#define DSI_VIDEO_DST_FORMAT_RGB565 0
97#define DSI_VIDEO_DST_FORMAT_RGB666 1
98#define DSI_VIDEO_DST_FORMAT_RGB666_LOOSE 2
99#define DSI_VIDEO_DST_FORMAT_RGB888 3
100
101#define DSI_CMD_DST_FORMAT_RGB111 0
102#define DSI_CMD_DST_FORMAT_RGB332 3
103#define DSI_CMD_DST_FORMAT_RGB444 4
104#define DSI_CMD_DST_FORMAT_RGB565 6
105#define DSI_CMD_DST_FORMAT_RGB666 7
106#define DSI_CMD_DST_FORMAT_RGB888 8
107
108#define DSI_INTR_ERROR_MASK BIT(25)
109#define DSI_INTR_ERROR BIT(24)
110#define DSI_INTR_VIDEO_DONE_MASK BIT(17)
111#define DSI_INTR_VIDEO_DONE BIT(16)
112#define DSI_INTR_CMD_MDP_DONE_MASK BIT(9)
113#define DSI_INTR_CMD_MDP_DONE BIT(8)
114#define DSI_INTR_CMD_DMA_DONE_MASK BIT(1)
115#define DSI_INTR_CMD_DMA_DONE BIT(0)
116
117#define DSI_CMD_TRIGGER_NONE 0x0 /* mdp trigger */
118#define DSI_CMD_TRIGGER_TE 0x02
119#define DSI_CMD_TRIGGER_SW 0x04
120#define DSI_CMD_TRIGGER_SW_SEOF 0x05 /* cmd dma only */
121#define DSI_CMD_TRIGGER_SW_TE 0x06
122
123extern struct device dsi_dev;
124extern int mipi_dsi_clk_on;
125extern u32 dsi_irq;
126
127extern void __iomem *periph_base;
128extern char *mmss_cc_base; /* mutimedia sub system clock control */
129extern char *mmss_sfpb_base; /* mutimedia sub system sfpb */
130
131struct dsiphy_pll_divider_config {
132 u32 clk_rate;
133 u32 fb_divider;
134 u32 ref_divider_ratio;
135 u32 bit_clk_divider; /* oCLK1 */
136 u32 byte_clk_divider; /* oCLK2 */
137 u32 dsi_clk_divider; /* oCLK3 */
138};
139
140extern struct dsiphy_pll_divider_config pll_divider_config;
141
142struct dsi_clk_mnd_table {
143 uint8 lanes;
144 uint8 bpp;
145 uint8 dsiclk_div;
146 uint8 dsiclk_m;
147 uint8 dsiclk_n;
148 uint8 dsiclk_d;
149 uint8 pclk_m;
150 uint8 pclk_n;
151 uint8 pclk_d;
152};
153
154static const struct dsi_clk_mnd_table mnd_table[] = {
155 { 1, 2, 8, 1, 1, 0, 1, 2, 1},
156 { 1, 3, 8, 1, 1, 0, 1, 3, 2},
157 { 2, 2, 4, 1, 1, 0, 1, 2, 1},
158 { 2, 3, 4, 1, 1, 0, 1, 3, 2},
159 { 3, 2, 1, 3, 8, 4, 3, 16, 8},
160 { 3, 3, 1, 3, 8, 4, 1, 8, 4},
161 { 4, 2, 2, 1, 1, 0, 1, 2, 1},
162 { 4, 3, 2, 1, 1, 0, 1, 3, 2},
163};
164
165struct dsi_clk_desc {
166 uint32 src;
167 uint32 m;
168 uint32 n;
169 uint32 d;
170 uint32 mnd_mode;
171 uint32 pre_div_func;
172};
173
174#define DSI_HOST_HDR_SIZE 4
175#define DSI_HDR_LAST BIT(31)
176#define DSI_HDR_LONG_PKT BIT(30)
177#define DSI_HDR_BTA BIT(29)
178#define DSI_HDR_VC(vc) (((vc) & 0x03) << 22)
179#define DSI_HDR_DTYPE(dtype) (((dtype) & 0x03f) << 16)
180#define DSI_HDR_DATA2(data) (((data) & 0x0ff) << 8)
181#define DSI_HDR_DATA1(data) ((data) & 0x0ff)
182#define DSI_HDR_WC(wc) ((wc) & 0x0ffff)
183
184#define DSI_BUF_SIZE 1024
185#define MIPI_DSI_MRPS 0x04 /* Maximum Return Packet Size */
186
187#define MIPI_DSI_LEN 8 /* 4 x 4 - 6 - 2, bytes dcs header+crc-align */
188
189struct dsi_buf {
190 uint32 *hdr; /* dsi host header */
191 char *start; /* buffer start addr */
192 char *end; /* buffer end addr */
193 int size; /* size of buffer */
194 char *data; /* buffer */
195 int len; /* data length */
196 dma_addr_t dmap; /* mapped dma addr */
197};
198
199/* dcs read/write */
200#define DTYPE_DCS_WRITE 0x05 /* short write, 0 parameter */
201#define DTYPE_DCS_WRITE1 0x15 /* short write, 1 parameter */
202#define DTYPE_DCS_READ 0x06 /* read */
203#define DTYPE_DCS_LWRITE 0x39 /* long write */
204
205/* generic read/write */
206#define DTYPE_GEN_WRITE 0x03 /* short write, 0 parameter */
207#define DTYPE_GEN_WRITE1 0x13 /* short write, 1 parameter */
208#define DTYPE_GEN_WRITE2 0x23 /* short write, 2 parameter */
209#define DTYPE_GEN_LWRITE 0x29 /* long write */
210#define DTYPE_GEN_READ 0x04 /* long read, 0 parameter */
211#define DTYPE_GEN_READ1 0x14 /* long read, 1 parameter */
212#define DTYPE_GEN_READ2 0x24 /* long read, 2 parameter */
213
214#define DTYPE_TEAR_ON 0x35 /* set tear on */
215#define DTYPE_MAX_PKTSIZE 0x37 /* set max packet size */
216#define DTYPE_NULL_PKT 0x09 /* null packet, no data */
217#define DTYPE_BLANK_PKT 0x19 /* blankiing packet, no data */
218
219#define DTYPE_CM_ON 0x02 /* color mode off */
220#define DTYPE_CM_OFF 0x12 /* color mode on */
221#define DTYPE_PERIPHERAL_OFF 0x22
222#define DTYPE_PERIPHERAL_ON 0x32
223
224
225struct dsi_cmd_desc {
226 int dtype;
227 int last;
228 int vc;
229 int ack; /* ask ACK from peripheral */
230 int wait;
231 int dlen;
232 char *payload;
233};
234
235
236typedef void (*kickoff_act)(void *);
237
238struct dsi_kickoff_action {
239 struct list_head act_entry;
240 kickoff_act action;
241 void *data;
242};
243
244
245char *mipi_dsi_buf_reserve_hdr(struct dsi_buf *dp, int hlen);
246char *mipi_dsi_buf_init(struct dsi_buf *dp);
247void mipi_dsi_init(void);
248int mipi_dsi_buf_alloc(struct dsi_buf *, int size);
249int mipi_dsi_cmd_dma_add(struct dsi_buf *dp, struct dsi_cmd_desc *cm);
250int mipi_dsi_cmds_tx(struct msm_fb_data_type *mfd,
251 struct dsi_buf *dp, struct dsi_cmd_desc *cmds, int cnt);
252
253int mipi_dsi_cmd_dma_tx(struct dsi_buf *dp);
254int mipi_dsi_cmd_reg_tx(uint32 data);
255int mipi_dsi_cmds_rx(struct msm_fb_data_type *mfd,
256 struct dsi_buf *tp, struct dsi_buf *rp,
257 struct dsi_cmd_desc *cmds, int len);
258int mipi_dsi_cmd_dma_rx(struct dsi_buf *tp, int rlen);
259void mipi_dsi_host_init(struct mipi_panel_info *pinfo);
260void mipi_dsi_op_mode_config(int mode);
261void mipi_dsi_cmd_mode_ctrl(int enable);
262void mdp4_dsi_cmd_trigger(void);
263void mipi_dsi_cmd_mdp_sw_trigger(void);
264void mipi_dsi_cmd_bta_sw_trigger(void);
265void mipi_dsi_ack_err_status(void);
266void mipi_dsi_set_tear_on(struct msm_fb_data_type *mfd);
267void mipi_dsi_set_tear_off(struct msm_fb_data_type *mfd);
268void mipi_dsi_clk_enable(void);
269void mipi_dsi_clk_disable(void);
270void mipi_dsi_pre_kickoff_action(void);
271void mipi_dsi_post_kickoff_action(void);
272void mipi_dsi_pre_kickoff_add(struct dsi_kickoff_action *act);
273void mipi_dsi_post_kickoff_add(struct dsi_kickoff_action *act);
274void mipi_dsi_pre_kickoff_del(struct dsi_kickoff_action *act);
275void mipi_dsi_post_kickoff_del(struct dsi_kickoff_action *act);
kuogee hsieh4d3c7792011-07-25 11:02:24 -0700276void mipi_dsi_controller_cfg(int enable);
277void mipi_dsi_sw_reset(void);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700278
279irqreturn_t mipi_dsi_isr(int irq, void *ptr);
280
281void mipi_set_tx_power_mode(int mode);
282void mipi_dsi_phy_ctrl(int on);
283void mipi_dsi_phy_init(int panel_ndx, struct msm_panel_info const *panel_info,
284 int target_type);
285int mipi_dsi_clk_div_config(uint8 bpp, uint8 lanes,
286 uint32 *expected_dsi_pclk);
287void mipi_dsi_clk_init(struct device *dev);
288void mipi_dsi_clk_deinit(struct device *dev);
Nagamalleswararao Ganji2ca30352011-06-24 18:16:23 -0700289void mipi_dsi_ahb_ctrl(u32 enable);
290void mipi_dsi_turn_on_clks(void);
291void mipi_dsi_turn_off_clks(void);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700292
293#ifdef CONFIG_FB_MSM_MDP303
294void update_lane_config(struct msm_panel_info *pinfo);
295#endif
296
297#endif /* MIPI_DSI_H */