blob: c58557790585dfe6a0d56dba70fabb3764a3e2c6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel AGPGART routines.
3 */
4
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/module.h>
6#include <linux/pci.h>
7#include <linux/init.h>
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02008#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/pagemap.h>
10#include <linux/agp_backend.h>
11#include "agp.h"
12
Carlos Martíne914a362008-01-24 10:34:09 +100013#define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
14#define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
Eric Anholt65c25aa2006-09-06 11:57:18 -040015#define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
16#define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
Zhenyu Wang9119f852008-01-23 15:49:26 +100017#define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
18#define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
Eric Anholt65c25aa2006-09-06 11:57:18 -040019#define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
20#define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
21#define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
22#define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
Wang Zhenyu4598af32007-04-09 08:51:36 +080023#define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
24#define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
Zhenyu Wangdde47872007-07-26 09:18:09 +080025#define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
Wang Zhenyuc8eebfd2007-05-31 11:34:06 +080026#define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
Zhenyu Wangdde47872007-07-26 09:18:09 +080027#define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
Wang Zhenyudf80b142007-05-31 11:51:12 +080028#define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
Shaohua Li21778322009-02-23 15:19:16 +080029#define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
30#define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
31#define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
32#define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
Wang Zhenyu874808c62007-06-06 11:16:25 +080033#define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
34#define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
35#define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
36#define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
37#define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
38#define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
Zhenyu Wang99d32bd2008-07-30 12:26:50 -070039#define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
40#define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100041#define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
42#define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
43#define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
44#define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
45#define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
46#define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080047#define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
48#define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
Zhenyu Wang32cb0552009-06-05 15:38:36 +080049#define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
50#define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
51#define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
Zhenyu Wang07fb6112009-08-13 18:57:29 +080052#define PCI_DEVICE_ID_INTEL_IGDNG_MA_HB 0x0062
Zhenyu Wang32cb0552009-06-05 15:38:36 +080053#define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
Eric Anholt65c25aa2006-09-06 11:57:18 -040054
Dave Airlief011ae72008-01-25 11:23:04 +100055/* cover 915 and 945 variants */
56#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
57 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
58 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
59 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
60 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
61 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
62
Eric Anholt65c25aa2006-09-06 11:57:18 -040063#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
Dave Airlief011ae72008-01-25 11:23:04 +100064 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
65 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
66 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
67 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070068 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040069
Wang Zhenyu874808c62007-06-06 11:16:25 +080070#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
71 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
Shaohua Li21778322009-02-23 15:19:16 +080072 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
73 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
74 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
75
76#define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
77 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040078
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100079#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
80 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070081 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080082 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
Zhenyu Wang32cb0552009-06-05 15:38:36 +080083 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
84 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
Zhenyu Wang07fb6112009-08-13 18:57:29 +080085 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB || \
86 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_MA_HB)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100087
Thomas Hellstroma030ce42007-01-23 10:33:43 +010088extern int agp_memory_reserved;
89
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091/* Intel 815 register */
92#define INTEL_815_APCONT 0x51
93#define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
94
95/* Intel i820 registers */
96#define INTEL_I820_RDCR 0x51
97#define INTEL_I820_ERRSTS 0xc8
98
99/* Intel i840 registers */
100#define INTEL_I840_MCHCFG 0x50
101#define INTEL_I840_ERRSTS 0xc8
102
103/* Intel i850 registers */
104#define INTEL_I850_MCHCFG 0x50
105#define INTEL_I850_ERRSTS 0xc8
106
107/* intel 915G registers */
108#define I915_GMADDR 0x18
109#define I915_MMADDR 0x10
110#define I915_PTEADDR 0x1C
111#define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
112#define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000113#define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
114#define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
115#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
116#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
117#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
118#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
119
Dave Airlie6c00a612007-10-29 18:06:10 +1000120#define I915_IFPADDR 0x60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Eric Anholt65c25aa2006-09-06 11:57:18 -0400122/* Intel 965G registers */
123#define I965_MSAC 0x62
Dave Airlie6c00a612007-10-29 18:06:10 +1000124#define I965_IFPADDR 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126/* Intel 7505 registers */
127#define INTEL_I7505_APSIZE 0x74
128#define INTEL_I7505_NCAPID 0x60
129#define INTEL_I7505_NISTAT 0x6c
130#define INTEL_I7505_ATTBASE 0x78
131#define INTEL_I7505_ERRSTS 0x42
132#define INTEL_I7505_AGPCTRL 0x70
133#define INTEL_I7505_MCHCFG 0x50
134
Dave Jonese5524f32007-02-22 18:41:28 -0500135static const struct aper_size_info_fixed intel_i810_sizes[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136{
137 {64, 16384, 4},
138 /* The 32M mode still requires a 64k gatt */
139 {32, 8192, 4}
140};
141
142#define AGP_DCACHE_MEMORY 1
143#define AGP_PHYS_MEMORY 2
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100144#define INTEL_AGP_CACHED_MEMORY 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146static struct gatt_mask intel_i810_masks[] =
147{
148 {.mask = I810_PTE_VALID, .type = 0},
149 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100150 {.mask = I810_PTE_VALID, .type = 0},
151 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
152 .type = INTEL_AGP_CACHED_MEMORY}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153};
154
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800155static struct _intel_private {
156 struct pci_dev *pcidev; /* device one */
157 u8 __iomem *registers;
158 u32 __iomem *gtt; /* I915G */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 int num_dcache_entries;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800160 /* gtt_entries is the number of gtt entries that are already mapped
161 * to stolen memory. Stolen memory is larger than the memory mapped
162 * through gtt_entries, as it includes some reserved space for the BIOS
163 * popup and for the GTT.
164 */
165 int gtt_entries; /* i830+ */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000166 union {
167 void __iomem *i9xx_flush_page;
168 void *i8xx_flush_page;
169 };
170 struct page *i8xx_page;
Dave Airlie6c00a612007-10-29 18:06:10 +1000171 struct resource ifp_resource;
Dave Airlie4d64dd92008-01-23 15:34:29 +1000172 int resource_valid;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800173} intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175static int intel_i810_fetch_size(void)
176{
177 u32 smram_miscc;
178 struct aper_size_info_fixed *values;
179
180 pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
181 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
182
183 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700184 dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 return 0;
186 }
187 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
188 agp_bridge->previous_size =
189 agp_bridge->current_size = (void *) (values + 1);
190 agp_bridge->aperture_size_idx = 1;
191 return values[1].size;
192 } else {
193 agp_bridge->previous_size =
194 agp_bridge->current_size = (void *) (values);
195 agp_bridge->aperture_size_idx = 0;
196 return values[0].size;
197 }
198
199 return 0;
200}
201
202static int intel_i810_configure(void)
203{
204 struct aper_size_info_fixed *current_size;
205 u32 temp;
206 int i;
207
208 current_size = A_SIZE_FIX(agp_bridge->current_size);
209
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800210 if (!intel_private.registers) {
211 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Dave Jonese4ac5e42007-02-04 17:37:42 -0500212 temp &= 0xfff80000;
213
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800214 intel_private.registers = ioremap(temp, 128 * 4096);
215 if (!intel_private.registers) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700216 dev_err(&intel_private.pcidev->dev,
217 "can't remap memory\n");
Dave Jonese4ac5e42007-02-04 17:37:42 -0500218 return -ENOMEM;
219 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 }
221
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800222 if ((readl(intel_private.registers+I810_DRAM_CTL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
224 /* This will need to be dynamically assigned */
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700225 dev_info(&intel_private.pcidev->dev,
226 "detected 4MB dedicated video ram\n");
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800227 intel_private.num_dcache_entries = 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800229 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800231 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
232 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 if (agp_bridge->driver->needs_scratch_page) {
235 for (i = 0; i < current_size->num_entries; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800236 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 }
Keith Packard44d49442008-10-14 17:18:45 -0700238 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 }
240 global_cache_flush();
241 return 0;
242}
243
244static void intel_i810_cleanup(void)
245{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800246 writel(0, intel_private.registers+I810_PGETBL_CTL);
247 readl(intel_private.registers); /* PCI Posting. */
248 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249}
250
251static void intel_i810_tlbflush(struct agp_memory *mem)
252{
253 return;
254}
255
256static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
257{
258 return;
259}
260
261/* Exists to support ARGB cursors */
Dave Airlie07613ba2009-06-12 14:11:41 +1000262static struct page *i8xx_alloc_pages(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263{
Dave Airlief011ae72008-01-25 11:23:04 +1000264 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Linus Torvalds66c669b2006-11-22 14:55:29 -0800266 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 if (page == NULL)
268 return NULL;
269
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100270 if (set_pages_uc(page, 4) < 0) {
271 set_pages_wb(page, 4);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100272 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 return NULL;
274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 get_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 atomic_inc(&agp_bridge->current_memory_agp);
Dave Airlie07613ba2009-06-12 14:11:41 +1000277 return page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278}
279
Dave Airlie07613ba2009-06-12 14:11:41 +1000280static void i8xx_destroy_pages(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281{
Dave Airlie07613ba2009-06-12 14:11:41 +1000282 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 return;
284
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100285 set_pages_wb(page, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 put_page(page);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100287 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 atomic_dec(&agp_bridge->current_memory_agp);
289}
290
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100291static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
292 int type)
293{
294 if (type < AGP_USER_TYPES)
295 return type;
296 else if (type == AGP_USER_CACHED_MEMORY)
297 return INTEL_AGP_CACHED_MEMORY;
298 else
299 return 0;
300}
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
303 int type)
304{
305 int i, j, num_entries;
306 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100307 int ret = -EINVAL;
308 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100310 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100311 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 temp = agp_bridge->current_size;
314 num_entries = A_SIZE_FIX(temp)->num_entries;
315
Dave Jones6a92a4e2006-02-28 00:54:25 -0500316 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100317 goto out_err;
318
Dave Jones6a92a4e2006-02-28 00:54:25 -0500319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100321 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
322 ret = -EBUSY;
323 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 }
326
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100327 if (type != mem->type)
328 goto out_err;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100329
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100330 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
331
332 switch (mask_type) {
333 case AGP_DCACHE_MEMORY:
334 if (!mem->is_flushed)
335 global_cache_flush();
336 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
337 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800338 intel_private.registers+I810_PTE_BASE+(i*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100339 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800340 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100341 break;
342 case AGP_PHYS_MEMORY:
343 case AGP_NORMAL_MEMORY:
344 if (!mem->is_flushed)
345 global_cache_flush();
346 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
347 writel(agp_bridge->driver->mask_memory(agp_bridge,
Dave Airlie07613ba2009-06-12 14:11:41 +1000348 mem->pages[i],
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100349 mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800350 intel_private.registers+I810_PTE_BASE+(j*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100351 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800352 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100353 break;
354 default:
355 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100359out:
360 ret = 0;
361out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000362 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100363 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364}
365
366static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
367 int type)
368{
369 int i;
370
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100371 if (mem->page_count == 0)
372 return 0;
373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800375 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800377 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 agp_bridge->driver->tlb_flush(mem);
380 return 0;
381}
382
383/*
384 * The i810/i830 requires a physical address to program its mouse
385 * pointer into hardware.
386 * However the Xserver still writes to it through the agp aperture.
387 */
388static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
389{
390 struct agp_memory *new;
Dave Airlie07613ba2009-06-12 14:11:41 +1000391 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 switch (pg_count) {
Dave Airlie07613ba2009-06-12 14:11:41 +1000394 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 break;
396 case 4:
397 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000398 page = i8xx_alloc_pages();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 break;
400 default:
401 return NULL;
402 }
403
Dave Airlie07613ba2009-06-12 14:11:41 +1000404 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 return NULL;
406
407 new = agp_create_memory(pg_count);
408 if (new == NULL)
409 return NULL;
410
Dave Airlie07613ba2009-06-12 14:11:41 +1000411 new->pages[0] = page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 if (pg_count == 4) {
413 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000414 new->pages[1] = new->pages[0] + 1;
415 new->pages[2] = new->pages[1] + 1;
416 new->pages[3] = new->pages[2] + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 }
418 new->page_count = pg_count;
419 new->num_scratch_pages = pg_count;
420 new->type = AGP_PHYS_MEMORY;
Dave Airlie07613ba2009-06-12 14:11:41 +1000421 new->physical = page_to_phys(new->pages[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 return new;
423}
424
425static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
426{
427 struct agp_memory *new;
428
429 if (type == AGP_DCACHE_MEMORY) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800430 if (pg_count != intel_private.num_dcache_entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 return NULL;
432
433 new = agp_create_memory(1);
434 if (new == NULL)
435 return NULL;
436
437 new->type = AGP_DCACHE_MEMORY;
438 new->page_count = pg_count;
439 new->num_scratch_pages = 0;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100440 agp_free_page_array(new);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 return new;
442 }
443 if (type == AGP_PHYS_MEMORY)
444 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 return NULL;
446}
447
448static void intel_i810_free_by_type(struct agp_memory *curr)
449{
450 agp_free_key(curr->key);
Dave Jones6a92a4e2006-02-28 00:54:25 -0500451 if (curr->type == AGP_PHYS_MEMORY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 if (curr->page_count == 4)
Dave Airlie07613ba2009-06-12 14:11:41 +1000453 i8xx_destroy_pages(curr->pages[0]);
Alan Hourihane88d51962005-11-06 23:35:34 -0800454 else {
Dave Airlie07613ba2009-06-12 14:11:41 +1000455 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000456 AGP_PAGE_DESTROY_UNMAP);
Dave Airlie07613ba2009-06-12 14:11:41 +1000457 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000458 AGP_PAGE_DESTROY_FREE);
Alan Hourihane88d51962005-11-06 23:35:34 -0800459 }
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100460 agp_free_page_array(curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 }
462 kfree(curr);
463}
464
465static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
Dave Airlie07613ba2009-06-12 14:11:41 +1000466 struct page *page, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467{
Dave Airlie07613ba2009-06-12 14:11:41 +1000468 unsigned long addr = phys_to_gart(page_to_phys(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 /* Type checking must be done elsewhere */
470 return addr | bridge->driver->masks[type].mask;
471}
472
473static struct aper_size_info_fixed intel_i830_sizes[] =
474{
475 {128, 32768, 5},
476 /* The 64M mode still requires a 128k gatt */
477 {64, 16384, 5},
478 {256, 65536, 6},
Eric Anholt65c25aa2006-09-06 11:57:18 -0400479 {512, 131072, 7},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480};
481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482static void intel_i830_init_gtt_entries(void)
483{
484 u16 gmch_ctrl;
485 int gtt_entries;
486 u8 rdct;
487 int local = 0;
488 static const int ddt[4] = { 0, 16, 32, 64 };
Eric Anholtc41e0de2006-12-19 12:57:24 -0800489 int size; /* reserved space (in kb) at the top of stolen memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Dave Airlief011ae72008-01-25 11:23:04 +1000491 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Eric Anholtc41e0de2006-12-19 12:57:24 -0800493 if (IS_I965) {
494 u32 pgetbl_ctl;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800495 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
Eric Anholtc41e0de2006-12-19 12:57:24 -0800496
Eric Anholtc41e0de2006-12-19 12:57:24 -0800497 /* The 965 has a field telling us the size of the GTT,
498 * which may be larger than what is necessary to map the
499 * aperture.
500 */
501 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
502 case I965_PGETBL_SIZE_128KB:
503 size = 128;
504 break;
505 case I965_PGETBL_SIZE_256KB:
506 size = 256;
507 break;
508 case I965_PGETBL_SIZE_512KB:
509 size = 512;
510 break;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +1000511 case I965_PGETBL_SIZE_1MB:
512 size = 1024;
513 break;
514 case I965_PGETBL_SIZE_2MB:
515 size = 2048;
516 break;
517 case I965_PGETBL_SIZE_1_5MB:
518 size = 1024 + 512;
519 break;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800520 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700521 dev_info(&intel_private.pcidev->dev,
522 "unknown page table size, assuming 512KB\n");
Eric Anholtc41e0de2006-12-19 12:57:24 -0800523 size = 512;
524 }
525 size += 4; /* add in BIOS popup space */
Shaohua Li21778322009-02-23 15:19:16 +0800526 } else if (IS_G33 && !IS_IGD) {
Wang Zhenyu874808c62007-06-06 11:16:25 +0800527 /* G33's GTT size defined in gmch_ctrl */
528 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
529 case G33_PGETBL_SIZE_1M:
530 size = 1024;
531 break;
532 case G33_PGETBL_SIZE_2M:
533 size = 2048;
534 break;
535 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700536 dev_info(&agp_bridge->dev->dev,
537 "unknown page table size 0x%x, assuming 512KB\n",
Wang Zhenyu874808c62007-06-06 11:16:25 +0800538 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
539 size = 512;
540 }
541 size += 4;
Shaohua Li21778322009-02-23 15:19:16 +0800542 } else if (IS_G4X || IS_IGD) {
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000543 /* On 4 series hardware, GTT stolen is separate from graphics
Eric Anholt82e14a62008-10-14 11:28:58 -0700544 * stolen, ignore it in stolen gtt entries counting. However,
545 * 4KB of the stolen memory doesn't get mapped to the GTT.
546 */
547 size = 4;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800548 } else {
549 /* On previous hardware, the GTT size was just what was
550 * required to map the aperture.
551 */
552 size = agp_bridge->driver->fetch_size() + 4;
553 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
555 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
556 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
557 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
558 case I830_GMCH_GMS_STOLEN_512:
559 gtt_entries = KB(512) - KB(size);
560 break;
561 case I830_GMCH_GMS_STOLEN_1024:
562 gtt_entries = MB(1) - KB(size);
563 break;
564 case I830_GMCH_GMS_STOLEN_8192:
565 gtt_entries = MB(8) - KB(size);
566 break;
567 case I830_GMCH_GMS_LOCAL:
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800568 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
570 MB(ddt[I830_RDRAM_DDT(rdct)]);
571 local = 1;
572 break;
573 default:
574 gtt_entries = 0;
575 break;
576 }
577 } else {
Dave Airliee67aa272007-09-18 22:46:35 -0700578 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 case I855_GMCH_GMS_STOLEN_1M:
580 gtt_entries = MB(1) - KB(size);
581 break;
582 case I855_GMCH_GMS_STOLEN_4M:
583 gtt_entries = MB(4) - KB(size);
584 break;
585 case I855_GMCH_GMS_STOLEN_8M:
586 gtt_entries = MB(8) - KB(size);
587 break;
588 case I855_GMCH_GMS_STOLEN_16M:
589 gtt_entries = MB(16) - KB(size);
590 break;
591 case I855_GMCH_GMS_STOLEN_32M:
592 gtt_entries = MB(32) - KB(size);
593 break;
594 case I915_GMCH_GMS_STOLEN_48M:
595 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000596 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 gtt_entries = MB(48) - KB(size);
598 else
599 gtt_entries = 0;
600 break;
601 case I915_GMCH_GMS_STOLEN_64M:
602 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000603 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 gtt_entries = MB(64) - KB(size);
605 else
606 gtt_entries = 0;
Wang Zhenyu874808c62007-06-06 11:16:25 +0800607 break;
608 case G33_GMCH_GMS_STOLEN_128M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000609 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800610 gtt_entries = MB(128) - KB(size);
611 else
612 gtt_entries = 0;
613 break;
614 case G33_GMCH_GMS_STOLEN_256M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000615 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800616 gtt_entries = MB(256) - KB(size);
617 else
618 gtt_entries = 0;
619 break;
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000620 case INTEL_GMCH_GMS_STOLEN_96M:
621 if (IS_I965 || IS_G4X)
622 gtt_entries = MB(96) - KB(size);
623 else
624 gtt_entries = 0;
625 break;
626 case INTEL_GMCH_GMS_STOLEN_160M:
627 if (IS_I965 || IS_G4X)
628 gtt_entries = MB(160) - KB(size);
629 else
630 gtt_entries = 0;
631 break;
632 case INTEL_GMCH_GMS_STOLEN_224M:
633 if (IS_I965 || IS_G4X)
634 gtt_entries = MB(224) - KB(size);
635 else
636 gtt_entries = 0;
637 break;
638 case INTEL_GMCH_GMS_STOLEN_352M:
639 if (IS_I965 || IS_G4X)
640 gtt_entries = MB(352) - KB(size);
641 else
642 gtt_entries = 0;
643 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 default:
645 gtt_entries = 0;
646 break;
647 }
648 }
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700649 if (gtt_entries > 0) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700650 dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 gtt_entries / KB(1), local ? "local" : "stolen");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700652 gtt_entries /= KB(4);
653 } else {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700654 dev_info(&agp_bridge->dev->dev,
655 "no pre-allocated video memory detected\n");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700656 gtt_entries = 0;
657 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800659 intel_private.gtt_entries = gtt_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660}
661
Dave Airlie2162e6a2007-11-21 16:36:31 +1000662static void intel_i830_fini_flush(void)
663{
664 kunmap(intel_private.i8xx_page);
665 intel_private.i8xx_flush_page = NULL;
666 unmap_page_from_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000667
668 __free_page(intel_private.i8xx_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000669 intel_private.i8xx_page = NULL;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000670}
671
672static void intel_i830_setup_flush(void)
673{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000674 /* return if we've already set the flush mechanism up */
675 if (intel_private.i8xx_page)
676 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000677
678 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
Dave Airlief011ae72008-01-25 11:23:04 +1000679 if (!intel_private.i8xx_page)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000680 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000681
682 /* make page uncached */
683 map_page_into_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000684
685 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
686 if (!intel_private.i8xx_flush_page)
687 intel_i830_fini_flush();
688}
689
690static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
691{
692 unsigned int *pg = intel_private.i8xx_flush_page;
693 int i;
694
Dave Airlief011ae72008-01-25 11:23:04 +1000695 for (i = 0; i < 256; i += 2)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000696 *(pg + i) = i;
Dave Airlief011ae72008-01-25 11:23:04 +1000697
Dave Airlie2162e6a2007-11-21 16:36:31 +1000698 wmb();
699}
700
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701/* The intel i830 automatically initializes the agp aperture during POST.
702 * Use the memory already set aside for in the GTT.
703 */
704static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
705{
706 int page_order;
707 struct aper_size_info_fixed *size;
708 int num_entries;
709 u32 temp;
710
711 size = agp_bridge->current_size;
712 page_order = size->page_order;
713 num_entries = size->num_entries;
714 agp_bridge->gatt_table_real = NULL;
715
Dave Airlief011ae72008-01-25 11:23:04 +1000716 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 temp &= 0xfff80000;
718
Dave Airlief011ae72008-01-25 11:23:04 +1000719 intel_private.registers = ioremap(temp, 128 * 4096);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800720 if (!intel_private.registers)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 return -ENOMEM;
722
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800723 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 global_cache_flush(); /* FIXME: ?? */
725
726 /* we have to call this as early as possible after the MMIO base address is known */
727 intel_i830_init_gtt_entries();
728
729 agp_bridge->gatt_table = NULL;
730
731 agp_bridge->gatt_bus_addr = temp;
732
733 return 0;
734}
735
736/* Return the gatt table to a sane state. Use the top of stolen
737 * memory for the GTT.
738 */
739static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
740{
741 return 0;
742}
743
744static int intel_i830_fetch_size(void)
745{
746 u16 gmch_ctrl;
747 struct aper_size_info_fixed *values;
748
749 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
750
751 if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
752 agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
753 /* 855GM/852GM/865G has 128MB aperture size */
754 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
755 agp_bridge->aperture_size_idx = 0;
756 return values[0].size;
757 }
758
Dave Airlief011ae72008-01-25 11:23:04 +1000759 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
761 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
762 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
763 agp_bridge->aperture_size_idx = 0;
764 return values[0].size;
765 } else {
766 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
767 agp_bridge->aperture_size_idx = 1;
768 return values[1].size;
769 }
770
771 return 0;
772}
773
774static int intel_i830_configure(void)
775{
776 struct aper_size_info_fixed *current_size;
777 u32 temp;
778 u16 gmch_ctrl;
779 int i;
780
781 current_size = A_SIZE_FIX(agp_bridge->current_size);
782
Dave Airlief011ae72008-01-25 11:23:04 +1000783 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
785
Dave Airlief011ae72008-01-25 11:23:04 +1000786 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +1000788 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800790 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
791 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
793 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800794 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
795 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 }
Keith Packard44d49442008-10-14 17:18:45 -0700797 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 }
799
800 global_cache_flush();
Dave Airlie2162e6a2007-11-21 16:36:31 +1000801
802 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 return 0;
804}
805
806static void intel_i830_cleanup(void)
807{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800808 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809}
810
Dave Airlief011ae72008-01-25 11:23:04 +1000811static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
812 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813{
Dave Airlief011ae72008-01-25 11:23:04 +1000814 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100816 int ret = -EINVAL;
817 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100819 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100820 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100821
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 temp = agp_bridge->current_size;
823 num_entries = A_SIZE_FIX(temp)->num_entries;
824
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800825 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700826 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
827 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
828 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700830 dev_info(&intel_private.pcidev->dev,
831 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100832 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 }
834
835 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100836 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
838 /* The i830 can't check the GTT for entries since its read only,
839 * depend on the caller to make the correct offset decisions.
840 */
841
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100842 if (type != mem->type)
843 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100845 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
846
847 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
848 mask_type != INTEL_AGP_CACHED_MEMORY)
849 goto out_err;
850
851 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100852 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
854 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
855 writel(agp_bridge->driver->mask_memory(agp_bridge,
Dave Airlie07613ba2009-06-12 14:11:41 +1000856 mem->pages[i], mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800857 intel_private.registers+I810_PTE_BASE+(j*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800859 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100861
862out:
863 ret = 0;
864out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000865 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100866 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867}
868
Dave Airlief011ae72008-01-25 11:23:04 +1000869static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
870 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
872 int i;
873
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100874 if (mem->page_count == 0)
875 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800877 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700878 dev_info(&intel_private.pcidev->dev,
879 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 return -EINVAL;
881 }
882
883 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800884 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800886 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 agp_bridge->driver->tlb_flush(mem);
889 return 0;
890}
891
Dave Airlief011ae72008-01-25 11:23:04 +1000892static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893{
894 if (type == AGP_PHYS_MEMORY)
895 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 /* always return NULL for other allocation types for now */
897 return NULL;
898}
899
Dave Airlie6c00a612007-10-29 18:06:10 +1000900static int intel_alloc_chipset_flush_resource(void)
901{
902 int ret;
903 ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
904 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
905 pcibios_align_resource, agp_bridge->dev);
Dave Airlie6c00a612007-10-29 18:06:10 +1000906
Dave Airlie2162e6a2007-11-21 16:36:31 +1000907 return ret;
Dave Airlie6c00a612007-10-29 18:06:10 +1000908}
909
910static void intel_i915_setup_chipset_flush(void)
911{
912 int ret;
913 u32 temp;
914
915 pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
916 if (!(temp & 0x1)) {
917 intel_alloc_chipset_flush_resource();
Dave Airlie4d64dd92008-01-23 15:34:29 +1000918 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +1000919 pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
920 } else {
921 temp &= ~1;
922
Dave Airlie4d64dd92008-01-23 15:34:29 +1000923 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +1000924 intel_private.ifp_resource.start = temp;
925 intel_private.ifp_resource.end = temp + PAGE_SIZE;
926 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000927 /* some BIOSes reserve this area in a pnp some don't */
928 if (ret)
929 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +1000930 }
931}
932
933static void intel_i965_g33_setup_chipset_flush(void)
934{
935 u32 temp_hi, temp_lo;
936 int ret;
937
938 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
939 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
940
941 if (!(temp_lo & 0x1)) {
942
943 intel_alloc_chipset_flush_resource();
944
Dave Airlie4d64dd92008-01-23 15:34:29 +1000945 intel_private.resource_valid = 1;
Andrew Morton1fa4db72007-11-29 10:00:48 +1000946 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
947 upper_32_bits(intel_private.ifp_resource.start));
Dave Airlie6c00a612007-10-29 18:06:10 +1000948 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Dave Airlie6c00a612007-10-29 18:06:10 +1000949 } else {
950 u64 l64;
Dave Airlief011ae72008-01-25 11:23:04 +1000951
Dave Airlie6c00a612007-10-29 18:06:10 +1000952 temp_lo &= ~0x1;
953 l64 = ((u64)temp_hi << 32) | temp_lo;
954
Dave Airlie4d64dd92008-01-23 15:34:29 +1000955 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +1000956 intel_private.ifp_resource.start = l64;
957 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
958 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000959 /* some BIOSes reserve this area in a pnp some don't */
960 if (ret)
961 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +1000962 }
963}
964
Dave Airlie2162e6a2007-11-21 16:36:31 +1000965static void intel_i9xx_setup_flush(void)
966{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000967 /* return if already configured */
968 if (intel_private.ifp_resource.start)
969 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000970
Dave Airlie4d64dd92008-01-23 15:34:29 +1000971 /* setup a resource for this object */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000972 intel_private.ifp_resource.name = "Intel Flush Page";
973 intel_private.ifp_resource.flags = IORESOURCE_MEM;
974
975 /* Setup chipset flush for 915 */
Zhenyu Wang7d15ddf2008-06-20 11:48:06 +1000976 if (IS_I965 || IS_G33 || IS_G4X) {
Dave Airlie2162e6a2007-11-21 16:36:31 +1000977 intel_i965_g33_setup_chipset_flush();
978 } else {
979 intel_i915_setup_chipset_flush();
980 }
981
982 if (intel_private.ifp_resource.start) {
983 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
984 if (!intel_private.i9xx_flush_page)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700985 dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
Dave Airlie2162e6a2007-11-21 16:36:31 +1000986 }
987}
988
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989static int intel_i915_configure(void)
990{
991 struct aper_size_info_fixed *current_size;
992 u32 temp;
993 u16 gmch_ctrl;
994 int i;
995
996 current_size = A_SIZE_FIX(agp_bridge->current_size);
997
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800998 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999
1000 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1001
Dave Airlief011ae72008-01-25 11:23:04 +10001002 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +10001004 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001006 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1007 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
1009 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001010 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
1011 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 }
Keith Packard44d49442008-10-14 17:18:45 -07001013 readl(intel_private.gtt+i-1); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 }
1015
1016 global_cache_flush();
Dave Airlie6c00a612007-10-29 18:06:10 +10001017
Dave Airlie2162e6a2007-11-21 16:36:31 +10001018 intel_i9xx_setup_flush();
Dave Airlief011ae72008-01-25 11:23:04 +10001019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 return 0;
1021}
1022
1023static void intel_i915_cleanup(void)
1024{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001025 if (intel_private.i9xx_flush_page)
1026 iounmap(intel_private.i9xx_flush_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001027 if (intel_private.resource_valid)
1028 release_resource(&intel_private.ifp_resource);
1029 intel_private.ifp_resource.start = 0;
1030 intel_private.resource_valid = 0;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001031 iounmap(intel_private.gtt);
1032 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033}
1034
Dave Airlie6c00a612007-10-29 18:06:10 +10001035static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1036{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001037 if (intel_private.i9xx_flush_page)
1038 writel(1, intel_private.i9xx_flush_page);
Dave Airlie6c00a612007-10-29 18:06:10 +10001039}
1040
Dave Airlief011ae72008-01-25 11:23:04 +10001041static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1042 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
Dave Airlief011ae72008-01-25 11:23:04 +10001044 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001046 int ret = -EINVAL;
1047 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001049 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001050 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 temp = agp_bridge->current_size;
1053 num_entries = A_SIZE_FIX(temp)->num_entries;
1054
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001055 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001056 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1057 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1058 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001060 dev_info(&intel_private.pcidev->dev,
1061 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001062 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064
1065 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001066 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001068 /* The i915 can't check the GTT for entries since its read only,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 * depend on the caller to make the correct offset decisions.
1070 */
1071
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001072 if (type != mem->type)
1073 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001075 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1076
1077 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1078 mask_type != INTEL_AGP_CACHED_MEMORY)
1079 goto out_err;
1080
1081 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001082 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
1084 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1085 writel(agp_bridge->driver->mask_memory(agp_bridge,
Dave Airlie07613ba2009-06-12 14:11:41 +10001086 mem->pages[i], mask_type), intel_private.gtt+j);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 }
1088
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001089 readl(intel_private.gtt+j-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001091
1092 out:
1093 ret = 0;
1094 out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001095 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001096 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097}
1098
Dave Airlief011ae72008-01-25 11:23:04 +10001099static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1100 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101{
1102 int i;
1103
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001104 if (mem->page_count == 0)
1105 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001107 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001108 dev_info(&intel_private.pcidev->dev,
1109 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 return -EINVAL;
1111 }
1112
Dave Airlief011ae72008-01-25 11:23:04 +10001113 for (i = pg_start; i < (mem->page_count + pg_start); i++)
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001114 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Dave Airlief011ae72008-01-25 11:23:04 +10001115
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001116 readl(intel_private.gtt+i-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 agp_bridge->driver->tlb_flush(mem);
1119 return 0;
1120}
1121
Eric Anholtc41e0de2006-12-19 12:57:24 -08001122/* Return the aperture size by just checking the resource length. The effect
1123 * described in the spec of the MSAC registers is just changing of the
1124 * resource size.
1125 */
1126static int intel_i9xx_fetch_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127{
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02001128 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
Eric Anholtc41e0de2006-12-19 12:57:24 -08001129 int aper_size; /* size in megabytes */
1130 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001132 aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
Eric Anholtc41e0de2006-12-19 12:57:24 -08001134 for (i = 0; i < num_sizes; i++) {
1135 if (aper_size == intel_i830_sizes[i].size) {
1136 agp_bridge->current_size = intel_i830_sizes + i;
1137 agp_bridge->previous_size = agp_bridge->current_size;
1138 return aper_size;
1139 }
1140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Eric Anholtc41e0de2006-12-19 12:57:24 -08001142 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143}
1144
1145/* The intel i915 automatically initializes the agp aperture during POST.
1146 * Use the memory already set aside for in the GTT.
1147 */
1148static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1149{
1150 int page_order;
1151 struct aper_size_info_fixed *size;
1152 int num_entries;
1153 u32 temp, temp2;
Zhenyu Wang47406222007-09-11 15:23:58 -07001154 int gtt_map_size = 256 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
1156 size = agp_bridge->current_size;
1157 page_order = size->page_order;
1158 num_entries = size->num_entries;
1159 agp_bridge->gatt_table_real = NULL;
1160
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001161 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Dave Airlief011ae72008-01-25 11:23:04 +10001162 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163
Zhenyu Wang47406222007-09-11 15:23:58 -07001164 if (IS_G33)
1165 gtt_map_size = 1024 * 1024; /* 1M on G33 */
1166 intel_private.gtt = ioremap(temp2, gtt_map_size);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001167 if (!intel_private.gtt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 return -ENOMEM;
1169
1170 temp &= 0xfff80000;
1171
Dave Airlief011ae72008-01-25 11:23:04 +10001172 intel_private.registers = ioremap(temp, 128 * 4096);
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001173 if (!intel_private.registers) {
1174 iounmap(intel_private.gtt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 return -ENOMEM;
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001176 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001178 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 global_cache_flush(); /* FIXME: ? */
1180
1181 /* we have to call this as early as possible after the MMIO base address is known */
1182 intel_i830_init_gtt_entries();
1183
1184 agp_bridge->gatt_table = NULL;
1185
1186 agp_bridge->gatt_bus_addr = temp;
1187
1188 return 0;
1189}
Linus Torvalds7d915a32006-11-22 09:37:54 -08001190
1191/*
1192 * The i965 supports 36-bit physical addresses, but to keep
1193 * the format of the GTT the same, the bits that don't fit
1194 * in a 32-bit word are shifted down to bits 4..7.
1195 *
1196 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1197 * is always zero on 32-bit architectures, so no need to make
1198 * this conditional.
1199 */
1200static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
Dave Airlie07613ba2009-06-12 14:11:41 +10001201 struct page *page, int type)
Linus Torvalds7d915a32006-11-22 09:37:54 -08001202{
Pierre Willenbrock0b7af262009-06-19 18:31:47 +02001203 dma_addr_t addr = phys_to_gart(page_to_phys(page));
Linus Torvalds7d915a32006-11-22 09:37:54 -08001204 /* Shift high bits down */
1205 addr |= (addr >> 28) & 0xf0;
1206
1207 /* Type checking must be done elsewhere */
1208 return addr | bridge->driver->masks[type].mask;
1209}
1210
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001211static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1212{
1213 switch (agp_bridge->dev->device) {
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07001214 case PCI_DEVICE_ID_INTEL_GM45_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001215 case PCI_DEVICE_ID_INTEL_IGD_E_HB:
1216 case PCI_DEVICE_ID_INTEL_Q45_HB:
1217 case PCI_DEVICE_ID_INTEL_G45_HB:
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08001218 case PCI_DEVICE_ID_INTEL_G41_HB:
Zhenyu Wang32cb0552009-06-05 15:38:36 +08001219 case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
1220 case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
Zhenyu Wang07fb6112009-08-13 18:57:29 +08001221 case PCI_DEVICE_ID_INTEL_IGDNG_MA_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001222 *gtt_offset = *gtt_size = MB(2);
1223 break;
1224 default:
1225 *gtt_offset = *gtt_size = KB(512);
1226 }
1227}
1228
Eric Anholt65c25aa2006-09-06 11:57:18 -04001229/* The intel i965 automatically initializes the agp aperture during POST.
Eric Anholtc41e0de2006-12-19 12:57:24 -08001230 * Use the memory already set aside for in the GTT.
1231 */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001232static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1233{
Dave Airlie62c96b92008-06-19 14:27:53 +10001234 int page_order;
1235 struct aper_size_info_fixed *size;
1236 int num_entries;
1237 u32 temp;
1238 int gtt_offset, gtt_size;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001239
Dave Airlie62c96b92008-06-19 14:27:53 +10001240 size = agp_bridge->current_size;
1241 page_order = size->page_order;
1242 num_entries = size->num_entries;
1243 agp_bridge->gatt_table_real = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001244
Dave Airlie62c96b92008-06-19 14:27:53 +10001245 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001246
Dave Airlie62c96b92008-06-19 14:27:53 +10001247 temp &= 0xfff00000;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001248
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001249 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001250
Dave Airlie62c96b92008-06-19 14:27:53 +10001251 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001252
Dave Airlie62c96b92008-06-19 14:27:53 +10001253 if (!intel_private.gtt)
1254 return -ENOMEM;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +10001255
Dave Airlie62c96b92008-06-19 14:27:53 +10001256 intel_private.registers = ioremap(temp, 128 * 4096);
1257 if (!intel_private.registers) {
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001258 iounmap(intel_private.gtt);
1259 return -ENOMEM;
1260 }
Eric Anholt65c25aa2006-09-06 11:57:18 -04001261
Dave Airlie62c96b92008-06-19 14:27:53 +10001262 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1263 global_cache_flush(); /* FIXME: ? */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001264
Dave Airlie62c96b92008-06-19 14:27:53 +10001265 /* we have to call this as early as possible after the MMIO base address is known */
1266 intel_i830_init_gtt_entries();
Eric Anholt65c25aa2006-09-06 11:57:18 -04001267
Dave Airlie62c96b92008-06-19 14:27:53 +10001268 agp_bridge->gatt_table = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001269
Dave Airlie62c96b92008-06-19 14:27:53 +10001270 agp_bridge->gatt_bus_addr = temp;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001271
Dave Airlie62c96b92008-06-19 14:27:53 +10001272 return 0;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001273}
1274
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
1276static int intel_fetch_size(void)
1277{
1278 int i;
1279 u16 temp;
1280 struct aper_size_info_16 *values;
1281
1282 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
1283 values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
1284
1285 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1286 if (temp == values[i].size_value) {
1287 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
1288 agp_bridge->aperture_size_idx = i;
1289 return values[i].size;
1290 }
1291 }
1292
1293 return 0;
1294}
1295
1296static int __intel_8xx_fetch_size(u8 temp)
1297{
1298 int i;
1299 struct aper_size_info_8 *values;
1300
1301 values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
1302
1303 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1304 if (temp == values[i].size_value) {
1305 agp_bridge->previous_size =
1306 agp_bridge->current_size = (void *) (values + i);
1307 agp_bridge->aperture_size_idx = i;
1308 return values[i].size;
1309 }
1310 }
1311 return 0;
1312}
1313
1314static int intel_8xx_fetch_size(void)
1315{
1316 u8 temp;
1317
1318 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1319 return __intel_8xx_fetch_size(temp);
1320}
1321
1322static int intel_815_fetch_size(void)
1323{
1324 u8 temp;
1325
1326 /* Intel 815 chipsets have a _weird_ APSIZE register with only
1327 * one non-reserved bit, so mask the others out ... */
1328 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1329 temp &= (1 << 3);
1330
1331 return __intel_8xx_fetch_size(temp);
1332}
1333
1334static void intel_tlbflush(struct agp_memory *mem)
1335{
1336 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
1337 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1338}
1339
1340
1341static void intel_8xx_tlbflush(struct agp_memory *mem)
1342{
1343 u32 temp;
1344 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1345 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
1346 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1347 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
1348}
1349
1350
1351static void intel_cleanup(void)
1352{
1353 u16 temp;
1354 struct aper_size_info_16 *previous_size;
1355
1356 previous_size = A_SIZE_16(agp_bridge->previous_size);
1357 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1358 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1359 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1360}
1361
1362
1363static void intel_8xx_cleanup(void)
1364{
1365 u16 temp;
1366 struct aper_size_info_8 *previous_size;
1367
1368 previous_size = A_SIZE_8(agp_bridge->previous_size);
1369 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1370 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1371 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1372}
1373
1374
1375static int intel_configure(void)
1376{
1377 u32 temp;
1378 u16 temp2;
1379 struct aper_size_info_16 *current_size;
1380
1381 current_size = A_SIZE_16(agp_bridge->current_size);
1382
1383 /* aperture size */
1384 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1385
1386 /* address to map to */
1387 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1388 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1389
1390 /* attbase - aperture base */
1391 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1392
1393 /* agpctrl */
1394 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1395
1396 /* paccfg/nbxcfg */
1397 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1398 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
1399 (temp2 & ~(1 << 10)) | (1 << 9));
1400 /* clear any possible error conditions */
1401 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
1402 return 0;
1403}
1404
1405static int intel_815_configure(void)
1406{
1407 u32 temp, addr;
1408 u8 temp2;
1409 struct aper_size_info_8 *current_size;
1410
1411 /* attbase - aperture base */
1412 /* the Intel 815 chipset spec. says that bits 29-31 in the
1413 * ATTBASE register are reserved -> try not to write them */
1414 if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001415 dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 return -EINVAL;
1417 }
1418
1419 current_size = A_SIZE_8(agp_bridge->current_size);
1420
1421 /* aperture size */
1422 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1423 current_size->size_value);
1424
1425 /* address to map to */
1426 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1427 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1428
1429 pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
1430 addr &= INTEL_815_ATTBASE_MASK;
1431 addr |= agp_bridge->gatt_bus_addr;
1432 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
1433
1434 /* agpctrl */
1435 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1436
1437 /* apcont */
1438 pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
1439 pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
1440
1441 /* clear any possible error conditions */
1442 /* Oddness : this chipset seems to have no ERRSTS register ! */
1443 return 0;
1444}
1445
1446static void intel_820_tlbflush(struct agp_memory *mem)
1447{
1448 return;
1449}
1450
1451static void intel_820_cleanup(void)
1452{
1453 u8 temp;
1454 struct aper_size_info_8 *previous_size;
1455
1456 previous_size = A_SIZE_8(agp_bridge->previous_size);
1457 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
1458 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
1459 temp & ~(1 << 1));
1460 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1461 previous_size->size_value);
1462}
1463
1464
1465static int intel_820_configure(void)
1466{
1467 u32 temp;
1468 u8 temp2;
1469 struct aper_size_info_8 *current_size;
1470
1471 current_size = A_SIZE_8(agp_bridge->current_size);
1472
1473 /* aperture size */
1474 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1475
1476 /* address to map to */
1477 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1478 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1479
1480 /* attbase - aperture base */
1481 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1482
1483 /* agpctrl */
1484 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1485
1486 /* global enable aperture access */
1487 /* This flag is not accessed through MCHCFG register as in */
1488 /* i850 chipset. */
1489 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
1490 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
1491 /* clear any possible AGP-related error conditions */
1492 pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
1493 return 0;
1494}
1495
1496static int intel_840_configure(void)
1497{
1498 u32 temp;
1499 u16 temp2;
1500 struct aper_size_info_8 *current_size;
1501
1502 current_size = A_SIZE_8(agp_bridge->current_size);
1503
1504 /* aperture size */
1505 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1506
1507 /* address to map to */
1508 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1509 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1510
1511 /* attbase - aperture base */
1512 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1513
1514 /* agpctrl */
1515 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1516
1517 /* mcgcfg */
1518 pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
1519 pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
1520 /* clear any possible error conditions */
1521 pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
1522 return 0;
1523}
1524
1525static int intel_845_configure(void)
1526{
1527 u32 temp;
1528 u8 temp2;
1529 struct aper_size_info_8 *current_size;
1530
1531 current_size = A_SIZE_8(agp_bridge->current_size);
1532
1533 /* aperture size */
1534 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1535
Matthew Garrettb0825482005-07-29 14:03:39 -07001536 if (agp_bridge->apbase_config != 0) {
1537 pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
1538 agp_bridge->apbase_config);
1539 } else {
1540 /* address to map to */
1541 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1542 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1543 agp_bridge->apbase_config = temp;
1544 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
1546 /* attbase - aperture base */
1547 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1548
1549 /* agpctrl */
1550 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1551
1552 /* agpm */
1553 pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
1554 pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
1555 /* clear any possible error conditions */
1556 pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
Dave Airlie2162e6a2007-11-21 16:36:31 +10001557
1558 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 return 0;
1560}
1561
1562static int intel_850_configure(void)
1563{
1564 u32 temp;
1565 u16 temp2;
1566 struct aper_size_info_8 *current_size;
1567
1568 current_size = A_SIZE_8(agp_bridge->current_size);
1569
1570 /* aperture size */
1571 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1572
1573 /* address to map to */
1574 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1575 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1576
1577 /* attbase - aperture base */
1578 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1579
1580 /* agpctrl */
1581 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1582
1583 /* mcgcfg */
1584 pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
1585 pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
1586 /* clear any possible AGP-related error conditions */
1587 pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
1588 return 0;
1589}
1590
1591static int intel_860_configure(void)
1592{
1593 u32 temp;
1594 u16 temp2;
1595 struct aper_size_info_8 *current_size;
1596
1597 current_size = A_SIZE_8(agp_bridge->current_size);
1598
1599 /* aperture size */
1600 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1601
1602 /* address to map to */
1603 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1604 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1605
1606 /* attbase - aperture base */
1607 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1608
1609 /* agpctrl */
1610 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1611
1612 /* mcgcfg */
1613 pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
1614 pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
1615 /* clear any possible AGP-related error conditions */
1616 pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
1617 return 0;
1618}
1619
1620static int intel_830mp_configure(void)
1621{
1622 u32 temp;
1623 u16 temp2;
1624 struct aper_size_info_8 *current_size;
1625
1626 current_size = A_SIZE_8(agp_bridge->current_size);
1627
1628 /* aperture size */
1629 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1630
1631 /* address to map to */
1632 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1633 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1634
1635 /* attbase - aperture base */
1636 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1637
1638 /* agpctrl */
1639 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1640
1641 /* gmch */
1642 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1643 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
1644 /* clear any possible AGP-related error conditions */
1645 pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
1646 return 0;
1647}
1648
1649static int intel_7505_configure(void)
1650{
1651 u32 temp;
1652 u16 temp2;
1653 struct aper_size_info_8 *current_size;
1654
1655 current_size = A_SIZE_8(agp_bridge->current_size);
1656
1657 /* aperture size */
1658 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1659
1660 /* address to map to */
1661 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1662 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1663
1664 /* attbase - aperture base */
1665 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1666
1667 /* agpctrl */
1668 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1669
1670 /* mchcfg */
1671 pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
1672 pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
1673
1674 return 0;
1675}
1676
1677/* Setup function */
Dave Jonese5524f32007-02-22 18:41:28 -05001678static const struct gatt_mask intel_generic_masks[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679{
1680 {.mask = 0x00000017, .type = 0}
1681};
1682
Dave Jonese5524f32007-02-22 18:41:28 -05001683static const struct aper_size_info_8 intel_815_sizes[2] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684{
1685 {64, 16384, 4, 0},
1686 {32, 8192, 3, 8},
1687};
1688
Dave Jonese5524f32007-02-22 18:41:28 -05001689static const struct aper_size_info_8 intel_8xx_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690{
1691 {256, 65536, 6, 0},
1692 {128, 32768, 5, 32},
1693 {64, 16384, 4, 48},
1694 {32, 8192, 3, 56},
1695 {16, 4096, 2, 60},
1696 {8, 2048, 1, 62},
1697 {4, 1024, 0, 63}
1698};
1699
Dave Jonese5524f32007-02-22 18:41:28 -05001700static const struct aper_size_info_16 intel_generic_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701{
1702 {256, 65536, 6, 0},
1703 {128, 32768, 5, 32},
1704 {64, 16384, 4, 48},
1705 {32, 8192, 3, 56},
1706 {16, 4096, 2, 60},
1707 {8, 2048, 1, 62},
1708 {4, 1024, 0, 63}
1709};
1710
Dave Jonese5524f32007-02-22 18:41:28 -05001711static const struct aper_size_info_8 intel_830mp_sizes[4] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712{
1713 {256, 65536, 6, 0},
1714 {128, 32768, 5, 32},
1715 {64, 16384, 4, 48},
1716 {32, 8192, 3, 56}
1717};
1718
Dave Jonese5524f32007-02-22 18:41:28 -05001719static const struct agp_bridge_driver intel_generic_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 .owner = THIS_MODULE,
1721 .aperture_sizes = intel_generic_sizes,
1722 .size_type = U16_APER_SIZE,
1723 .num_aperture_sizes = 7,
1724 .configure = intel_configure,
1725 .fetch_size = intel_fetch_size,
1726 .cleanup = intel_cleanup,
1727 .tlb_flush = intel_tlbflush,
1728 .mask_memory = agp_generic_mask_memory,
1729 .masks = intel_generic_masks,
1730 .agp_enable = agp_generic_enable,
1731 .cache_flush = global_cache_flush,
1732 .create_gatt_table = agp_generic_create_gatt_table,
1733 .free_gatt_table = agp_generic_free_gatt_table,
1734 .insert_memory = agp_generic_insert_memory,
1735 .remove_memory = agp_generic_remove_memory,
1736 .alloc_by_type = agp_generic_alloc_by_type,
1737 .free_by_type = agp_generic_free_by_type,
1738 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001739 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001741 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001742 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743};
1744
Dave Jonese5524f32007-02-22 18:41:28 -05001745static const struct agp_bridge_driver intel_810_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 .owner = THIS_MODULE,
1747 .aperture_sizes = intel_i810_sizes,
1748 .size_type = FIXED_APER_SIZE,
1749 .num_aperture_sizes = 2,
Joe Perchesc7258012008-03-26 14:10:02 -07001750 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 .configure = intel_i810_configure,
1752 .fetch_size = intel_i810_fetch_size,
1753 .cleanup = intel_i810_cleanup,
1754 .tlb_flush = intel_i810_tlbflush,
1755 .mask_memory = intel_i810_mask_memory,
1756 .masks = intel_i810_masks,
1757 .agp_enable = intel_i810_agp_enable,
1758 .cache_flush = global_cache_flush,
1759 .create_gatt_table = agp_generic_create_gatt_table,
1760 .free_gatt_table = agp_generic_free_gatt_table,
1761 .insert_memory = intel_i810_insert_entries,
1762 .remove_memory = intel_i810_remove_entries,
1763 .alloc_by_type = intel_i810_alloc_by_type,
1764 .free_by_type = intel_i810_free_by_type,
1765 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001766 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001768 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001769 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770};
1771
Dave Jonese5524f32007-02-22 18:41:28 -05001772static const struct agp_bridge_driver intel_815_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 .owner = THIS_MODULE,
1774 .aperture_sizes = intel_815_sizes,
1775 .size_type = U8_APER_SIZE,
1776 .num_aperture_sizes = 2,
1777 .configure = intel_815_configure,
1778 .fetch_size = intel_815_fetch_size,
1779 .cleanup = intel_8xx_cleanup,
1780 .tlb_flush = intel_8xx_tlbflush,
1781 .mask_memory = agp_generic_mask_memory,
1782 .masks = intel_generic_masks,
1783 .agp_enable = agp_generic_enable,
1784 .cache_flush = global_cache_flush,
1785 .create_gatt_table = agp_generic_create_gatt_table,
1786 .free_gatt_table = agp_generic_free_gatt_table,
1787 .insert_memory = agp_generic_insert_memory,
1788 .remove_memory = agp_generic_remove_memory,
1789 .alloc_by_type = agp_generic_alloc_by_type,
1790 .free_by_type = agp_generic_free_by_type,
1791 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001792 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001794 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10001795 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796};
1797
Dave Jonese5524f32007-02-22 18:41:28 -05001798static const struct agp_bridge_driver intel_830_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 .owner = THIS_MODULE,
1800 .aperture_sizes = intel_i830_sizes,
1801 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04001802 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07001803 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 .configure = intel_i830_configure,
1805 .fetch_size = intel_i830_fetch_size,
1806 .cleanup = intel_i830_cleanup,
1807 .tlb_flush = intel_i810_tlbflush,
1808 .mask_memory = intel_i810_mask_memory,
1809 .masks = intel_i810_masks,
1810 .agp_enable = intel_i810_agp_enable,
1811 .cache_flush = global_cache_flush,
1812 .create_gatt_table = intel_i830_create_gatt_table,
1813 .free_gatt_table = intel_i830_free_gatt_table,
1814 .insert_memory = intel_i830_insert_entries,
1815 .remove_memory = intel_i830_remove_entries,
1816 .alloc_by_type = intel_i830_alloc_by_type,
1817 .free_by_type = intel_i810_free_by_type,
1818 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001819 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001821 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001822 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10001823 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824};
1825
Dave Jonese5524f32007-02-22 18:41:28 -05001826static const struct agp_bridge_driver intel_820_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 .owner = THIS_MODULE,
1828 .aperture_sizes = intel_8xx_sizes,
1829 .size_type = U8_APER_SIZE,
1830 .num_aperture_sizes = 7,
1831 .configure = intel_820_configure,
1832 .fetch_size = intel_8xx_fetch_size,
1833 .cleanup = intel_820_cleanup,
1834 .tlb_flush = intel_820_tlbflush,
1835 .mask_memory = agp_generic_mask_memory,
1836 .masks = intel_generic_masks,
1837 .agp_enable = agp_generic_enable,
1838 .cache_flush = global_cache_flush,
1839 .create_gatt_table = agp_generic_create_gatt_table,
1840 .free_gatt_table = agp_generic_free_gatt_table,
1841 .insert_memory = agp_generic_insert_memory,
1842 .remove_memory = agp_generic_remove_memory,
1843 .alloc_by_type = agp_generic_alloc_by_type,
1844 .free_by_type = agp_generic_free_by_type,
1845 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001846 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001848 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001849 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850};
1851
Dave Jonese5524f32007-02-22 18:41:28 -05001852static const struct agp_bridge_driver intel_830mp_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853 .owner = THIS_MODULE,
1854 .aperture_sizes = intel_830mp_sizes,
1855 .size_type = U8_APER_SIZE,
1856 .num_aperture_sizes = 4,
1857 .configure = intel_830mp_configure,
1858 .fetch_size = intel_8xx_fetch_size,
1859 .cleanup = intel_8xx_cleanup,
1860 .tlb_flush = intel_8xx_tlbflush,
1861 .mask_memory = agp_generic_mask_memory,
1862 .masks = intel_generic_masks,
1863 .agp_enable = agp_generic_enable,
1864 .cache_flush = global_cache_flush,
1865 .create_gatt_table = agp_generic_create_gatt_table,
1866 .free_gatt_table = agp_generic_free_gatt_table,
1867 .insert_memory = agp_generic_insert_memory,
1868 .remove_memory = agp_generic_remove_memory,
1869 .alloc_by_type = agp_generic_alloc_by_type,
1870 .free_by_type = agp_generic_free_by_type,
1871 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001872 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001874 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001875 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876};
1877
Dave Jonese5524f32007-02-22 18:41:28 -05001878static const struct agp_bridge_driver intel_840_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 .owner = THIS_MODULE,
1880 .aperture_sizes = intel_8xx_sizes,
1881 .size_type = U8_APER_SIZE,
1882 .num_aperture_sizes = 7,
1883 .configure = intel_840_configure,
1884 .fetch_size = intel_8xx_fetch_size,
1885 .cleanup = intel_8xx_cleanup,
1886 .tlb_flush = intel_8xx_tlbflush,
1887 .mask_memory = agp_generic_mask_memory,
1888 .masks = intel_generic_masks,
1889 .agp_enable = agp_generic_enable,
1890 .cache_flush = global_cache_flush,
1891 .create_gatt_table = agp_generic_create_gatt_table,
1892 .free_gatt_table = agp_generic_free_gatt_table,
1893 .insert_memory = agp_generic_insert_memory,
1894 .remove_memory = agp_generic_remove_memory,
1895 .alloc_by_type = agp_generic_alloc_by_type,
1896 .free_by_type = agp_generic_free_by_type,
1897 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001898 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001900 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001901 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902};
1903
Dave Jonese5524f32007-02-22 18:41:28 -05001904static const struct agp_bridge_driver intel_845_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 .owner = THIS_MODULE,
1906 .aperture_sizes = intel_8xx_sizes,
1907 .size_type = U8_APER_SIZE,
1908 .num_aperture_sizes = 7,
1909 .configure = intel_845_configure,
1910 .fetch_size = intel_8xx_fetch_size,
1911 .cleanup = intel_8xx_cleanup,
1912 .tlb_flush = intel_8xx_tlbflush,
1913 .mask_memory = agp_generic_mask_memory,
1914 .masks = intel_generic_masks,
1915 .agp_enable = agp_generic_enable,
1916 .cache_flush = global_cache_flush,
1917 .create_gatt_table = agp_generic_create_gatt_table,
1918 .free_gatt_table = agp_generic_free_gatt_table,
1919 .insert_memory = agp_generic_insert_memory,
1920 .remove_memory = agp_generic_remove_memory,
1921 .alloc_by_type = agp_generic_alloc_by_type,
1922 .free_by_type = agp_generic_free_by_type,
1923 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001924 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001926 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001927 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10001928 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929};
1930
Dave Jonese5524f32007-02-22 18:41:28 -05001931static const struct agp_bridge_driver intel_850_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 .owner = THIS_MODULE,
1933 .aperture_sizes = intel_8xx_sizes,
1934 .size_type = U8_APER_SIZE,
1935 .num_aperture_sizes = 7,
1936 .configure = intel_850_configure,
1937 .fetch_size = intel_8xx_fetch_size,
1938 .cleanup = intel_8xx_cleanup,
1939 .tlb_flush = intel_8xx_tlbflush,
1940 .mask_memory = agp_generic_mask_memory,
1941 .masks = intel_generic_masks,
1942 .agp_enable = agp_generic_enable,
1943 .cache_flush = global_cache_flush,
1944 .create_gatt_table = agp_generic_create_gatt_table,
1945 .free_gatt_table = agp_generic_free_gatt_table,
1946 .insert_memory = agp_generic_insert_memory,
1947 .remove_memory = agp_generic_remove_memory,
1948 .alloc_by_type = agp_generic_alloc_by_type,
1949 .free_by_type = agp_generic_free_by_type,
1950 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001951 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001953 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001954 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955};
1956
Dave Jonese5524f32007-02-22 18:41:28 -05001957static const struct agp_bridge_driver intel_860_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 .owner = THIS_MODULE,
1959 .aperture_sizes = intel_8xx_sizes,
1960 .size_type = U8_APER_SIZE,
1961 .num_aperture_sizes = 7,
1962 .configure = intel_860_configure,
1963 .fetch_size = intel_8xx_fetch_size,
1964 .cleanup = intel_8xx_cleanup,
1965 .tlb_flush = intel_8xx_tlbflush,
1966 .mask_memory = agp_generic_mask_memory,
1967 .masks = intel_generic_masks,
1968 .agp_enable = agp_generic_enable,
1969 .cache_flush = global_cache_flush,
1970 .create_gatt_table = agp_generic_create_gatt_table,
1971 .free_gatt_table = agp_generic_free_gatt_table,
1972 .insert_memory = agp_generic_insert_memory,
1973 .remove_memory = agp_generic_remove_memory,
1974 .alloc_by_type = agp_generic_alloc_by_type,
1975 .free_by_type = agp_generic_free_by_type,
1976 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001977 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001979 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001980 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981};
1982
Dave Jonese5524f32007-02-22 18:41:28 -05001983static const struct agp_bridge_driver intel_915_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 .owner = THIS_MODULE,
1985 .aperture_sizes = intel_i830_sizes,
1986 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04001987 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07001988 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989 .configure = intel_i915_configure,
Eric Anholtc41e0de2006-12-19 12:57:24 -08001990 .fetch_size = intel_i9xx_fetch_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991 .cleanup = intel_i915_cleanup,
1992 .tlb_flush = intel_i810_tlbflush,
1993 .mask_memory = intel_i810_mask_memory,
1994 .masks = intel_i810_masks,
1995 .agp_enable = intel_i810_agp_enable,
1996 .cache_flush = global_cache_flush,
1997 .create_gatt_table = intel_i915_create_gatt_table,
1998 .free_gatt_table = intel_i830_free_gatt_table,
1999 .insert_memory = intel_i915_insert_entries,
2000 .remove_memory = intel_i915_remove_entries,
2001 .alloc_by_type = intel_i830_alloc_by_type,
2002 .free_by_type = intel_i810_free_by_type,
2003 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002004 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002006 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002007 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002008 .chipset_flush = intel_i915_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009};
2010
Dave Jonese5524f32007-02-22 18:41:28 -05002011static const struct agp_bridge_driver intel_i965_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002012 .owner = THIS_MODULE,
2013 .aperture_sizes = intel_i830_sizes,
2014 .size_type = FIXED_APER_SIZE,
2015 .num_aperture_sizes = 4,
2016 .needs_scratch_page = true,
Dave Airlie0e480e52008-06-19 14:57:31 +10002017 .configure = intel_i915_configure,
2018 .fetch_size = intel_i9xx_fetch_size,
Dave Airlie62c96b92008-06-19 14:27:53 +10002019 .cleanup = intel_i915_cleanup,
2020 .tlb_flush = intel_i810_tlbflush,
2021 .mask_memory = intel_i965_mask_memory,
2022 .masks = intel_i810_masks,
2023 .agp_enable = intel_i810_agp_enable,
2024 .cache_flush = global_cache_flush,
2025 .create_gatt_table = intel_i965_create_gatt_table,
2026 .free_gatt_table = intel_i830_free_gatt_table,
2027 .insert_memory = intel_i915_insert_entries,
2028 .remove_memory = intel_i915_remove_entries,
2029 .alloc_by_type = intel_i830_alloc_by_type,
2030 .free_by_type = intel_i810_free_by_type,
2031 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002032 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002033 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002034 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002035 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002036 .chipset_flush = intel_i915_chipset_flush,
Eric Anholt65c25aa2006-09-06 11:57:18 -04002037};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038
Dave Jonese5524f32007-02-22 18:41:28 -05002039static const struct agp_bridge_driver intel_7505_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 .owner = THIS_MODULE,
2041 .aperture_sizes = intel_8xx_sizes,
2042 .size_type = U8_APER_SIZE,
2043 .num_aperture_sizes = 7,
2044 .configure = intel_7505_configure,
2045 .fetch_size = intel_8xx_fetch_size,
2046 .cleanup = intel_8xx_cleanup,
2047 .tlb_flush = intel_8xx_tlbflush,
2048 .mask_memory = agp_generic_mask_memory,
2049 .masks = intel_generic_masks,
2050 .agp_enable = agp_generic_enable,
2051 .cache_flush = global_cache_flush,
2052 .create_gatt_table = agp_generic_create_gatt_table,
2053 .free_gatt_table = agp_generic_free_gatt_table,
2054 .insert_memory = agp_generic_insert_memory,
2055 .remove_memory = agp_generic_remove_memory,
2056 .alloc_by_type = agp_generic_alloc_by_type,
2057 .free_by_type = agp_generic_free_by_type,
2058 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002059 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002061 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002062 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063};
2064
Wang Zhenyu874808c62007-06-06 11:16:25 +08002065static const struct agp_bridge_driver intel_g33_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002066 .owner = THIS_MODULE,
2067 .aperture_sizes = intel_i830_sizes,
2068 .size_type = FIXED_APER_SIZE,
2069 .num_aperture_sizes = 4,
2070 .needs_scratch_page = true,
2071 .configure = intel_i915_configure,
2072 .fetch_size = intel_i9xx_fetch_size,
2073 .cleanup = intel_i915_cleanup,
2074 .tlb_flush = intel_i810_tlbflush,
2075 .mask_memory = intel_i965_mask_memory,
2076 .masks = intel_i810_masks,
2077 .agp_enable = intel_i810_agp_enable,
2078 .cache_flush = global_cache_flush,
2079 .create_gatt_table = intel_i915_create_gatt_table,
2080 .free_gatt_table = intel_i830_free_gatt_table,
2081 .insert_memory = intel_i915_insert_entries,
2082 .remove_memory = intel_i915_remove_entries,
2083 .alloc_by_type = intel_i830_alloc_by_type,
2084 .free_by_type = intel_i810_free_by_type,
2085 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002086 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002087 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002088 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002089 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002090 .chipset_flush = intel_i915_chipset_flush,
Wang Zhenyu874808c62007-06-06 11:16:25 +08002091};
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002092
2093static int find_gmch(u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094{
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002095 struct pci_dev *gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002097 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
2098 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
2099 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
Dave Airlief011ae72008-01-25 11:23:04 +10002100 device, gmch_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 }
2102
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002103 if (!gmch_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 return 0;
2105
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002106 intel_private.pcidev = gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 return 1;
2108}
2109
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002110/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
2111 * driver and gmch_driver must be non-null, and find_gmch will determine
2112 * which one should be used if a gmch_chip_id is present.
2113 */
2114static const struct intel_driver_description {
2115 unsigned int chip_id;
2116 unsigned int gmch_chip_id;
Wang Zhenyu88889852007-06-14 10:01:04 +08002117 unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002118 char *name;
2119 const struct agp_bridge_driver *driver;
2120 const struct agp_bridge_driver *gmch_driver;
2121} intel_agp_chipsets[] = {
Wang Zhenyu88889852007-06-14 10:01:04 +08002122 { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
2123 { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
2124 { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
2125 { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002126 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002127 { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002128 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002129 { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002130 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002131 { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
2132 &intel_815_driver, &intel_810_driver },
2133 { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
2134 { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
2135 { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002136 &intel_830mp_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002137 { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
2138 { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
2139 { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002140 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002141 { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
Stefan Husemann347486b2009-04-13 14:40:10 -07002142 { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
2143 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002144 { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
2145 { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002146 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002147 { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
2148 { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002149 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002150 { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
Carlos Martíne914a362008-01-24 10:34:09 +10002151 { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
2152 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002153 { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002154 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002155 { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002156 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002157 { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002158 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002159 { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002160 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002161 { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002162 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002163 { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002164 NULL, &intel_i965_driver },
Zhenyu Wang9119f852008-01-23 15:49:26 +10002165 { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002166 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002167 { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002168 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002169 { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002170 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002171 { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002172 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002173 { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002174 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002175 { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
2176 { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
2177 { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002178 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002179 { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002180 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002181 { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002182 NULL, &intel_g33_driver },
Shaohua Li21778322009-02-23 15:19:16 +08002183 { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
2184 NULL, &intel_g33_driver },
2185 { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
2186 NULL, &intel_g33_driver },
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002187 { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
Eric Anholtb854b2a2008-12-22 18:56:27 -08002188 "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002189 { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
2190 "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
2191 { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
2192 "Q45/Q43", NULL, &intel_i965_driver },
2193 { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
2194 "G45/G43", NULL, &intel_i965_driver },
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002195 { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
2196 "G41", NULL, &intel_i965_driver },
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002197 { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
2198 "IGDNG/D", NULL, &intel_i965_driver },
2199 { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
2200 "IGDNG/M", NULL, &intel_i965_driver },
Zhenyu Wang07fb6112009-08-13 18:57:29 +08002201 { PCI_DEVICE_ID_INTEL_IGDNG_MA_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
2202 "IGDNG/MA", NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002203 { 0, 0, 0, NULL, NULL, NULL }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002204};
2205
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206static int __devinit agp_intel_probe(struct pci_dev *pdev,
2207 const struct pci_device_id *ent)
2208{
2209 struct agp_bridge_data *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 u8 cap_ptr = 0;
2211 struct resource *r;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002212 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
2214 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
2215
2216 bridge = agp_alloc_bridge();
2217 if (!bridge)
2218 return -ENOMEM;
2219
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002220 for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
2221 /* In case that multiple models of gfx chip may
2222 stand on same host bridge type, this can be
2223 sure we detect the right IGD. */
Wang Zhenyu88889852007-06-14 10:01:04 +08002224 if (pdev->device == intel_agp_chipsets[i].chip_id) {
2225 if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
2226 find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
2227 bridge->driver =
2228 intel_agp_chipsets[i].gmch_driver;
2229 break;
2230 } else if (intel_agp_chipsets[i].multi_gmch_chip) {
2231 continue;
2232 } else {
2233 bridge->driver = intel_agp_chipsets[i].driver;
2234 break;
2235 }
2236 }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002237 }
2238
2239 if (intel_agp_chipsets[i].name == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002241 dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
2242 pdev->vendor, pdev->device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 agp_put_bridge(bridge);
2244 return -ENODEV;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002245 }
2246
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002247 if (bridge->driver == NULL) {
Wang Zhenyu47d46372007-06-21 13:43:18 +08002248 /* bridge has no AGP and no IGD detected */
2249 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002250 dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
2251 intel_agp_chipsets[i].gmch_chip_id);
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002252 agp_put_bridge(bridge);
2253 return -ENODEV;
Dave Airlief011ae72008-01-25 11:23:04 +10002254 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255
2256 bridge->dev = pdev;
2257 bridge->capndx = cap_ptr;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002258 bridge->dev_private_data = &intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002260 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261
2262 /*
2263 * The following fixes the case where the BIOS has "forgotten" to
2264 * provide an address range for the GART.
2265 * 20030610 - hamish@zot.org
2266 */
2267 r = &pdev->resource[0];
2268 if (!r->start && r->end) {
Dave Jones6a92a4e2006-02-28 00:54:25 -05002269 if (pci_assign_resource(pdev, 0)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002270 dev_err(&pdev->dev, "can't assign resource 0\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 agp_put_bridge(bridge);
2272 return -ENODEV;
2273 }
2274 }
2275
2276 /*
2277 * If the device has not been properly setup, the following will catch
2278 * the problem and should stop the system from crashing.
2279 * 20030610 - hamish@zot.org
2280 */
2281 if (pci_enable_device(pdev)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002282 dev_err(&pdev->dev, "can't enable PCI device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 agp_put_bridge(bridge);
2284 return -ENODEV;
2285 }
2286
2287 /* Fill in the mode register */
2288 if (cap_ptr) {
2289 pci_read_config_dword(pdev,
2290 bridge->capndx+PCI_AGP_STATUS,
2291 &bridge->mode);
2292 }
2293
2294 pci_set_drvdata(pdev, bridge);
2295 return agp_add_bridge(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296}
2297
2298static void __devexit agp_intel_remove(struct pci_dev *pdev)
2299{
2300 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2301
2302 agp_remove_bridge(bridge);
2303
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002304 if (intel_private.pcidev)
2305 pci_dev_put(intel_private.pcidev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306
2307 agp_put_bridge(bridge);
2308}
2309
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002310#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311static int agp_intel_resume(struct pci_dev *pdev)
2312{
2313 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
Keith Packarda8c84df2008-07-31 15:48:07 +10002314 int ret_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315
2316 pci_restore_state(pdev);
2317
Wang Zhenyu4b953202007-01-17 11:07:54 +08002318 /* We should restore our graphics device's config space,
2319 * as host bridge (00:00) resumes before graphics device (02:00),
2320 * then our access to its pci space can work right.
2321 */
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002322 if (intel_private.pcidev)
2323 pci_restore_state(intel_private.pcidev);
Wang Zhenyu4b953202007-01-17 11:07:54 +08002324
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 if (bridge->driver == &intel_generic_driver)
2326 intel_configure();
2327 else if (bridge->driver == &intel_850_driver)
2328 intel_850_configure();
2329 else if (bridge->driver == &intel_845_driver)
2330 intel_845_configure();
2331 else if (bridge->driver == &intel_830mp_driver)
2332 intel_830mp_configure();
2333 else if (bridge->driver == &intel_915_driver)
2334 intel_i915_configure();
2335 else if (bridge->driver == &intel_830_driver)
2336 intel_i830_configure();
2337 else if (bridge->driver == &intel_810_driver)
2338 intel_i810_configure();
Dave Jones08da3f42006-09-10 21:09:26 -04002339 else if (bridge->driver == &intel_i965_driver)
2340 intel_i915_configure();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341
Keith Packarda8c84df2008-07-31 15:48:07 +10002342 ret_val = agp_rebind_memory();
2343 if (ret_val != 0)
2344 return ret_val;
2345
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 return 0;
2347}
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002348#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349
2350static struct pci_device_id agp_intel_pci_table[] = {
2351#define ID(x) \
2352 { \
2353 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
2354 .class_mask = ~0, \
2355 .vendor = PCI_VENDOR_ID_INTEL, \
2356 .device = x, \
2357 .subvendor = PCI_ANY_ID, \
2358 .subdevice = PCI_ANY_ID, \
2359 }
2360 ID(PCI_DEVICE_ID_INTEL_82443LX_0),
2361 ID(PCI_DEVICE_ID_INTEL_82443BX_0),
2362 ID(PCI_DEVICE_ID_INTEL_82443GX_0),
2363 ID(PCI_DEVICE_ID_INTEL_82810_MC1),
2364 ID(PCI_DEVICE_ID_INTEL_82810_MC3),
2365 ID(PCI_DEVICE_ID_INTEL_82810E_MC),
2366 ID(PCI_DEVICE_ID_INTEL_82815_MC),
2367 ID(PCI_DEVICE_ID_INTEL_82820_HB),
2368 ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
2369 ID(PCI_DEVICE_ID_INTEL_82830_HB),
2370 ID(PCI_DEVICE_ID_INTEL_82840_HB),
2371 ID(PCI_DEVICE_ID_INTEL_82845_HB),
2372 ID(PCI_DEVICE_ID_INTEL_82845G_HB),
2373 ID(PCI_DEVICE_ID_INTEL_82850_HB),
Stefan Husemann347486b2009-04-13 14:40:10 -07002374 ID(PCI_DEVICE_ID_INTEL_82854_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375 ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
2376 ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
2377 ID(PCI_DEVICE_ID_INTEL_82860_HB),
2378 ID(PCI_DEVICE_ID_INTEL_82865_HB),
2379 ID(PCI_DEVICE_ID_INTEL_82875_HB),
2380 ID(PCI_DEVICE_ID_INTEL_7505_0),
2381 ID(PCI_DEVICE_ID_INTEL_7205_0),
Carlos Martíne914a362008-01-24 10:34:09 +10002382 ID(PCI_DEVICE_ID_INTEL_E7221_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383 ID(PCI_DEVICE_ID_INTEL_82915G_HB),
2384 ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
Alan Hourihaned0de98f2005-05-31 19:50:49 +01002385 ID(PCI_DEVICE_ID_INTEL_82945G_HB),
Alan Hourihane3b0e8ea2006-01-19 14:08:40 +00002386 ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002387 ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
Shaohua Li21778322009-02-23 15:19:16 +08002388 ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
2389 ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002390 ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
Zhenyu Wang9119f852008-01-23 15:49:26 +10002391 ID(PCI_DEVICE_ID_INTEL_82G35_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002392 ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
2393 ID(PCI_DEVICE_ID_INTEL_82965G_HB),
Wang Zhenyu4598af32007-04-09 08:51:36 +08002394 ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002395 ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
Wang Zhenyu874808c62007-06-06 11:16:25 +08002396 ID(PCI_DEVICE_ID_INTEL_G33_HB),
2397 ID(PCI_DEVICE_ID_INTEL_Q35_HB),
2398 ID(PCI_DEVICE_ID_INTEL_Q33_HB),
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002399 ID(PCI_DEVICE_ID_INTEL_GM45_HB),
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002400 ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
2401 ID(PCI_DEVICE_ID_INTEL_Q45_HB),
2402 ID(PCI_DEVICE_ID_INTEL_G45_HB),
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002403 ID(PCI_DEVICE_ID_INTEL_G41_HB),
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002404 ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
2405 ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
Zhenyu Wang07fb6112009-08-13 18:57:29 +08002406 ID(PCI_DEVICE_ID_INTEL_IGDNG_MA_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407 { }
2408};
2409
2410MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
2411
2412static struct pci_driver agp_intel_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413 .name = "agpgart-intel",
2414 .id_table = agp_intel_pci_table,
2415 .probe = agp_intel_probe,
2416 .remove = __devexit_p(agp_intel_remove),
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002417#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 .resume = agp_intel_resume,
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002419#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420};
2421
2422static int __init agp_intel_init(void)
2423{
2424 if (agp_off)
2425 return -EINVAL;
2426 return pci_register_driver(&agp_intel_pci_driver);
2427}
2428
2429static void __exit agp_intel_cleanup(void)
2430{
2431 pci_unregister_driver(&agp_intel_pci_driver);
2432}
2433
2434module_init(agp_intel_init);
2435module_exit(agp_intel_cleanup);
2436
Dave Jonesf4432c52008-10-20 13:31:45 -04002437MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438MODULE_LICENSE("GPL and additional rights");