Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * "High Precision Event Timer" based timekeeping. |
| 3 | * |
| 4 | * Copyright (c) 1991,1992,1995 Linus Torvalds |
| 5 | * Copyright (c) 1994 Alan Modra |
| 6 | * Copyright (c) 1995 Markus Kuhn |
| 7 | * Copyright (c) 1996 Ingo Molnar |
| 8 | * Copyright (c) 1998 Andrea Arcangeli |
Vojtech Pavlik | 2f82bde | 2006-06-26 13:58:38 +0200 | [diff] [blame] | 9 | * Copyright (c) 2002,2006 Vojtech Pavlik |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | * Copyright (c) 2003 Andi Kleen |
| 11 | * RTC support code taken from arch/i386/kernel/timers/time_hpet.c |
| 12 | */ |
| 13 | |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 14 | #include <linux/clockchips.h> |
Thomas Gleixner | 081e10b | 2008-01-30 13:30:27 +0100 | [diff] [blame^] | 15 | #include <linux/init.h> |
| 16 | #include <linux/interrupt.h> |
| 17 | #include <linux/module.h> |
| 18 | #include <linux/time.h> |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 19 | |
Thomas Gleixner | 28318da | 2007-07-21 17:11:18 +0200 | [diff] [blame] | 20 | #include <asm/i8253.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <asm/hpet.h> |
Joerg Roedel | 6b37f5a | 2007-05-02 19:27:06 +0200 | [diff] [blame] | 22 | #include <asm/nmi.h> |
Andi Kleen | 2aae950 | 2007-07-21 17:10:01 +0200 | [diff] [blame] | 23 | #include <asm/vgtod.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | volatile unsigned long __jiffies __section_jiffies = INITIAL_JIFFIES; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | unsigned long profile_pc(struct pt_regs *regs) |
| 28 | { |
| 29 | unsigned long pc = instruction_pointer(regs); |
| 30 | |
Andi Kleen | 31679f3 | 2006-09-26 10:52:28 +0200 | [diff] [blame] | 31 | /* Assume the lock function has either no stack frame or a copy |
| 32 | of eflags from PUSHF |
| 33 | Eflags always has bits 22 and up cleared unlike kernel addresses. */ |
Andi Kleen | d5a2601 | 2006-07-28 14:44:42 +0200 | [diff] [blame] | 34 | if (!user_mode(regs) && in_lock_functions(pc)) { |
Andi Kleen | 31679f3 | 2006-09-26 10:52:28 +0200 | [diff] [blame] | 35 | unsigned long *sp = (unsigned long *)regs->rsp; |
| 36 | if (sp[0] >> 22) |
| 37 | return sp[0]; |
| 38 | if (sp[1] >> 22) |
| 39 | return sp[1]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | } |
| 41 | return pc; |
| 42 | } |
| 43 | EXPORT_SYMBOL(profile_pc); |
| 44 | |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 45 | static irqreturn_t timer_event_interrupt(int irq, void *dev_id) |
| 46 | { |
Thomas Gleixner | 4e77ae3 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 47 | add_pda(irq0_irqs, 1); |
| 48 | |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 49 | global_clock_event->event_handler(global_clock_event); |
| 50 | |
| 51 | return IRQ_HANDLED; |
| 52 | } |
| 53 | |
Joerg Roedel | 6b37f5a | 2007-05-02 19:27:06 +0200 | [diff] [blame] | 54 | /* calibrate_cpu is used on systems with fixed rate TSCs to determine |
| 55 | * processor frequency */ |
| 56 | #define TICK_COUNT 100000000 |
| 57 | static unsigned int __init tsc_calibrate_cpu_khz(void) |
| 58 | { |
Thomas Gleixner | 2618f86 | 2007-07-21 17:10:18 +0200 | [diff] [blame] | 59 | int tsc_start, tsc_now; |
| 60 | int i, no_ctr_free; |
| 61 | unsigned long evntsel3 = 0, pmc3 = 0, pmc_now = 0; |
| 62 | unsigned long flags; |
Joerg Roedel | 6b37f5a | 2007-05-02 19:27:06 +0200 | [diff] [blame] | 63 | |
Thomas Gleixner | 2618f86 | 2007-07-21 17:10:18 +0200 | [diff] [blame] | 64 | for (i = 0; i < 4; i++) |
| 65 | if (avail_to_resrv_perfctr_nmi_bit(i)) |
| 66 | break; |
| 67 | no_ctr_free = (i == 4); |
| 68 | if (no_ctr_free) { |
| 69 | i = 3; |
| 70 | rdmsrl(MSR_K7_EVNTSEL3, evntsel3); |
| 71 | wrmsrl(MSR_K7_EVNTSEL3, 0); |
| 72 | rdmsrl(MSR_K7_PERFCTR3, pmc3); |
| 73 | } else { |
| 74 | reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i); |
| 75 | reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i); |
| 76 | } |
| 77 | local_irq_save(flags); |
| 78 | /* start meauring cycles, incrementing from 0 */ |
| 79 | wrmsrl(MSR_K7_PERFCTR0 + i, 0); |
| 80 | wrmsrl(MSR_K7_EVNTSEL0 + i, 1 << 22 | 3 << 16 | 0x76); |
| 81 | rdtscl(tsc_start); |
| 82 | do { |
| 83 | rdmsrl(MSR_K7_PERFCTR0 + i, pmc_now); |
| 84 | tsc_now = get_cycles_sync(); |
| 85 | } while ((tsc_now - tsc_start) < TICK_COUNT); |
Joerg Roedel | 6b37f5a | 2007-05-02 19:27:06 +0200 | [diff] [blame] | 86 | |
Thomas Gleixner | 2618f86 | 2007-07-21 17:10:18 +0200 | [diff] [blame] | 87 | local_irq_restore(flags); |
| 88 | if (no_ctr_free) { |
| 89 | wrmsrl(MSR_K7_EVNTSEL3, 0); |
| 90 | wrmsrl(MSR_K7_PERFCTR3, pmc3); |
| 91 | wrmsrl(MSR_K7_EVNTSEL3, evntsel3); |
| 92 | } else { |
| 93 | release_perfctr_nmi(MSR_K7_PERFCTR0 + i); |
| 94 | release_evntsel_nmi(MSR_K7_EVNTSEL0 + i); |
| 95 | } |
Joerg Roedel | 6b37f5a | 2007-05-02 19:27:06 +0200 | [diff] [blame] | 96 | |
Thomas Gleixner | 2618f86 | 2007-07-21 17:10:18 +0200 | [diff] [blame] | 97 | return pmc_now * tsc_khz / (tsc_now - tsc_start); |
Joerg Roedel | 6b37f5a | 2007-05-02 19:27:06 +0200 | [diff] [blame] | 98 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | static struct irqaction irq0 = { |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 101 | .handler = timer_event_interrupt, |
Venki Pallipadi | 5fa3a24 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 102 | .flags = IRQF_DISABLED | IRQF_IRQPOLL | IRQF_NOBALANCING, |
Bernhard Walle | e6d828f | 2007-05-08 00:35:28 -0700 | [diff] [blame] | 103 | .mask = CPU_MASK_NONE, |
Thomas Gleixner | 2618f86 | 2007-07-21 17:10:18 +0200 | [diff] [blame] | 104 | .name = "timer" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | }; |
| 106 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 107 | void __init time_init(void) |
| 108 | { |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 109 | if (!hpet_enable()) |
| 110 | setup_pit_timer(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 112 | setup_irq(0, &irq0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | |
Thomas Gleixner | d371698 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 114 | tsc_calibrate(); |
| 115 | |
Joerg Roedel | 6b37f5a | 2007-05-02 19:27:06 +0200 | [diff] [blame] | 116 | cpu_khz = tsc_khz; |
| 117 | if (cpu_has(&boot_cpu_data, X86_FEATURE_CONSTANT_TSC) && |
| 118 | boot_cpu_data.x86_vendor == X86_VENDOR_AMD && |
| 119 | boot_cpu_data.x86 == 16) |
| 120 | cpu_khz = tsc_calibrate_cpu_khz(); |
| 121 | |
Andi Kleen | 312df5f | 2005-05-16 21:53:28 -0700 | [diff] [blame] | 122 | if (unsynchronized_tsc()) |
john stultz | 5a90cf2 | 2007-05-02 19:27:08 +0200 | [diff] [blame] | 123 | mark_tsc_unstable("TSCs unsynchronized"); |
Vojtech Pavlik | a670fad | 2006-09-26 10:52:28 +0200 | [diff] [blame] | 124 | |
john stultz | 2d0c87c | 2007-02-16 01:28:18 -0800 | [diff] [blame] | 125 | if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP)) |
Vojtech Pavlik | c08c820 | 2006-09-26 10:52:28 +0200 | [diff] [blame] | 126 | vgetcpu_mode = VGETCPU_RDTSCP; |
| 127 | else |
| 128 | vgetcpu_mode = VGETCPU_LSL; |
| 129 | |
Vojtech Pavlik | a670fad | 2006-09-26 10:52:28 +0200 | [diff] [blame] | 130 | printk(KERN_INFO "time.c: Detected %d.%03d MHz processor.\n", |
| 131 | cpu_khz / 1000, cpu_khz % 1000); |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 132 | init_tsc_clocksource(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 133 | } |