blob: 85b5b6310accd1af4100b73054bcaf345619d086 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995 Linus Torvalds
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
4
5/*
6 * This file handles the architecture-dependent parts of initialization
7 */
8
9#include <linux/errno.h>
10#include <linux/sched.h>
11#include <linux/kernel.h>
12#include <linux/mm.h>
13#include <linux/stddef.h>
14#include <linux/unistd.h>
15#include <linux/ptrace.h>
16#include <linux/slab.h>
17#include <linux/user.h>
18#include <linux/a.out.h>
Jon Smirl894673e2006-07-10 04:44:13 -070019#include <linux/screen_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/ioport.h>
21#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/initrd.h>
24#include <linux/highmem.h>
25#include <linux/bootmem.h>
26#include <linux/module.h>
27#include <asm/processor.h>
28#include <linux/console.h>
29#include <linux/seq_file.h>
Vivek Goyalaac04b32006-01-09 20:51:47 -080030#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/root_dev.h>
32#include <linux/pci.h>
33#include <linux/acpi.h>
34#include <linux/kallsyms.h>
35#include <linux/edd.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070036#include <linux/mmzone.h>
Eric W. Biederman5f5609d2005-06-25 14:58:04 -070037#include <linux/kexec.h>
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -080038#include <linux/cpufreq.h>
Andi Kleene9928672006-01-11 22:43:33 +010039#include <linux/dmi.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010040#include <linux/dma-mapping.h>
Andi Kleen681558f2006-03-25 16:29:46 +010041#include <linux/ctype.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/mtrr.h>
44#include <asm/uaccess.h>
45#include <asm/system.h>
46#include <asm/io.h>
47#include <asm/smp.h>
48#include <asm/msr.h>
49#include <asm/desc.h>
50#include <video/edid.h>
51#include <asm/e820.h>
52#include <asm/dma.h>
53#include <asm/mpspec.h>
54#include <asm/mmu_context.h>
55#include <asm/bootsetup.h>
56#include <asm/proto.h>
57#include <asm/setup.h>
58#include <asm/mach_apic.h>
59#include <asm/numa.h>
Andi Kleen2bc04142005-11-05 17:25:53 +010060#include <asm/sections.h>
Andi Kleenf2d3efe2006-03-25 16:30:22 +010061#include <asm/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63/*
64 * Machine setup..
65 */
66
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070067struct cpuinfo_x86 boot_cpu_data __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020068EXPORT_SYMBOL(boot_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70unsigned long mmu_cr4_features;
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/* Boot loader ID as an integer, for the benefit of proc_dointvec */
73int bootloader_type;
74
75unsigned long saved_video_mode;
76
Andi Kleenf039b752007-05-02 19:27:12 +020077int force_mwait __cpuinitdata;
78
Andi Kleenf2d3efe2006-03-25 16:30:22 +010079/*
80 * Early DMI memory
81 */
82int dmi_alloc_index;
83char dmi_alloc_data[DMI_MAX_DATA];
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085/*
86 * Setup options
87 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088struct screen_info screen_info;
Andi Kleen2ee60e172006-06-26 13:59:44 +020089EXPORT_SYMBOL(screen_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090struct sys_desc_table_struct {
91 unsigned short length;
92 unsigned char table[0];
93};
94
95struct edid_info edid_info;
Antonino A. Daplasba707102006-06-26 00:26:37 -070096EXPORT_SYMBOL_GPL(edid_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98extern int root_mountflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Alon Bar-Levadf48852007-02-12 00:54:25 -0800100char __initdata command_line[COMMAND_LINE_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102struct resource standard_io_resources[] = {
103 { .name = "dma1", .start = 0x00, .end = 0x1f,
104 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
105 { .name = "pic1", .start = 0x20, .end = 0x21,
106 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
107 { .name = "timer0", .start = 0x40, .end = 0x43,
108 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
109 { .name = "timer1", .start = 0x50, .end = 0x53,
110 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
111 { .name = "keyboard", .start = 0x60, .end = 0x6f,
112 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
113 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
114 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
115 { .name = "pic2", .start = 0xa0, .end = 0xa1,
116 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
117 { .name = "dma2", .start = 0xc0, .end = 0xdf,
118 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
119 { .name = "fpu", .start = 0xf0, .end = 0xff,
120 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
121};
122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
124
125struct resource data_resource = {
126 .name = "Kernel data",
127 .start = 0,
128 .end = 0,
129 .flags = IORESOURCE_RAM,
130};
131struct resource code_resource = {
132 .name = "Kernel code",
133 .start = 0,
134 .end = 0,
135 .flags = IORESOURCE_RAM,
136};
137
Vivek Goyalaac04b32006-01-09 20:51:47 -0800138#ifdef CONFIG_PROC_VMCORE
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200139/* elfcorehdr= specifies the location of elf core header
140 * stored by the crashed kernel. This option will be passed
141 * by kexec loader to the capture kernel.
142 */
143static int __init setup_elfcorehdr(char *arg)
144{
145 char *end;
146 if (!arg)
147 return -EINVAL;
148 elfcorehdr_addr = memparse(arg, &end);
149 return end > arg ? 0 : -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200151early_param("elfcorehdr", setup_elfcorehdr);
152#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Matt Tolentino2b976902005-06-23 00:08:06 -0700154#ifndef CONFIG_NUMA
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700155static void __init
156contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700158 unsigned long bootmap_size, bootmap;
159
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700160 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
161 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
162 if (bootmap == -1L)
163 panic("Cannot find bootmem map of size %ld\n",bootmap_size);
164 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
Mel Gorman5cb248a2006-09-27 01:49:52 -0700165 e820_register_active_regions(0, start_pfn, end_pfn);
166 free_bootmem_with_active_regions(0, end_pfn);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700167 reserve_bootmem(bootmap, bootmap_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168}
169#endif
170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
172struct edd edd;
173#ifdef CONFIG_EDD_MODULE
174EXPORT_SYMBOL(edd);
175#endif
176/**
177 * copy_edd() - Copy the BIOS EDD information
178 * from boot_params into a safe place.
179 *
180 */
181static inline void copy_edd(void)
182{
183 memcpy(edd.mbr_signature, EDD_MBR_SIGNATURE, sizeof(edd.mbr_signature));
184 memcpy(edd.edd_info, EDD_BUF, sizeof(edd.edd_info));
185 edd.mbr_signature_nr = EDD_MBR_SIG_NR;
186 edd.edd_info_nr = EDD_NR;
187}
188#else
189static inline void copy_edd(void)
190{
191}
192#endif
193
194#define EBDA_ADDR_POINTER 0x40E
Andi Kleenac71d122006-05-08 15:17:28 +0200195
196unsigned __initdata ebda_addr;
197unsigned __initdata ebda_size;
198
199static void discover_ebda(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200{
Andi Kleenac71d122006-05-08 15:17:28 +0200201 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 * there is a real-mode segmented pointer pointing to the
203 * 4K EBDA area at 0x40E
204 */
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200205 ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
Andi Kleenac71d122006-05-08 15:17:28 +0200206 ebda_addr <<= 4;
207
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200208 ebda_size = *(unsigned short *)__va(ebda_addr);
Andi Kleenac71d122006-05-08 15:17:28 +0200209
210 /* Round EBDA up to pages */
211 if (ebda_size == 0)
212 ebda_size = 1;
213 ebda_size <<= 10;
214 ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
215 if (ebda_size > 64*1024)
216 ebda_size = 64*1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
219void __init setup_arch(char **cmdline_p)
220{
Alon Bar-Levadf48852007-02-12 00:54:25 -0800221 printk(KERN_INFO "Command line: %s\n", boot_command_line);
Andi Kleen43c85c92006-09-26 10:52:32 +0200222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 ROOT_DEV = old_decode_dev(ORIG_ROOT_DEV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 screen_info = SCREEN_INFO;
225 edid_info = EDID_INFO;
226 saved_video_mode = SAVED_VIDEO_MODE;
227 bootloader_type = LOADER_TYPE;
228
229#ifdef CONFIG_BLK_DEV_RAM
230 rd_image_start = RAMDISK_FLAGS & RAMDISK_IMAGE_START_MASK;
231 rd_prompt = ((RAMDISK_FLAGS & RAMDISK_PROMPT_FLAG) != 0);
232 rd_doload = ((RAMDISK_FLAGS & RAMDISK_LOAD_FLAG) != 0);
233#endif
234 setup_memory_region();
235 copy_edd();
236
237 if (!MOUNT_ROOT_RDONLY)
238 root_mountflags &= ~MS_RDONLY;
239 init_mm.start_code = (unsigned long) &_text;
240 init_mm.end_code = (unsigned long) &_etext;
241 init_mm.end_data = (unsigned long) &_edata;
242 init_mm.brk = (unsigned long) &_end;
243
Linus Torvaldse3ebadd2007-05-07 08:44:24 -0700244 code_resource.start = virt_to_phys(&_text);
245 code_resource.end = virt_to_phys(&_etext)-1;
246 data_resource.start = virt_to_phys(&_etext);
247 data_resource.end = virt_to_phys(&_edata)-1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 early_identify_cpu(&boot_cpu_data);
250
Alon Bar-Levadf48852007-02-12 00:54:25 -0800251 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200252 *cmdline_p = command_line;
253
254 parse_early_param();
255
256 finish_e820_parsing();
Andi Kleen9ca33eb2006-09-26 10:52:32 +0200257
Mel Gorman5cb248a2006-09-27 01:49:52 -0700258 e820_register_active_regions(0, 0, -1UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 /*
260 * partially used pages are not usable - thus
261 * we are rounding upwards:
262 */
263 end_pfn = e820_end_of_ram();
Jan Beulichcaff0712006-09-26 10:52:31 +0200264 num_physpages = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266 check_efer();
267
Andi Kleenac71d122006-05-08 15:17:28 +0200268 discover_ebda();
269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
271
Andi Kleenf2d3efe2006-03-25 16:30:22 +0100272 dmi_scan_machine();
273
Len Brown888ba6c2005-08-24 12:07:20 -0400274#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 /*
276 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
277 * Call this early for SRAT node setup.
278 */
279 acpi_boot_table_init();
280#endif
281
Jan Beulichcaff0712006-09-26 10:52:31 +0200282 /* How many end-of-memory variables you have, grandma! */
283 max_low_pfn = end_pfn;
284 max_pfn = end_pfn;
285 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
286
Mel Gorman5cb248a2006-09-27 01:49:52 -0700287 /* Remove active ranges so rediscovery with NUMA-awareness happens */
288 remove_all_active_ranges();
289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290#ifdef CONFIG_ACPI_NUMA
291 /*
292 * Parse SRAT to discover nodes.
293 */
294 acpi_numa_init();
295#endif
296
Matt Tolentino2b976902005-06-23 00:08:06 -0700297#ifdef CONFIG_NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 numa_initmem_init(0, end_pfn);
299#else
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700300 contig_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301#endif
302
303 /* Reserve direct mapping */
304 reserve_bootmem_generic(table_start << PAGE_SHIFT,
305 (table_end - table_start) << PAGE_SHIFT);
306
307 /* reserve kernel */
Andi Kleenceee8822006-08-30 19:37:12 +0200308 reserve_bootmem_generic(__pa_symbol(&_text),
309 __pa_symbol(&_end) - __pa_symbol(&_text));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311 /*
312 * reserve physical page 0 - it's a special BIOS page on many boxes,
313 * enabling clean reboots, SMP operation, laptop functions.
314 */
315 reserve_bootmem_generic(0, PAGE_SIZE);
316
317 /* reserve ebda region */
Andi Kleenac71d122006-05-08 15:17:28 +0200318 if (ebda_addr)
319 reserve_bootmem_generic(ebda_addr, ebda_size);
Amul Shah076422d2007-02-13 13:26:19 +0100320#ifdef CONFIG_NUMA
321 /* reserve nodemap region */
322 if (nodemap_addr)
323 reserve_bootmem_generic(nodemap_addr, nodemap_size);
324#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 /* Reserve SMP trampoline */
Vivek Goyal90b1c202007-05-02 19:27:07 +0200328 reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329#endif
330
Len Brown673d5b42007-07-28 03:33:16 -0400331#ifdef CONFIG_ACPI_SLEEP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 /*
333 * Reserve low memory region for sleep support.
334 */
335 acpi_reserve_bootmem();
336#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 /*
338 * Find and reserve possible boot-time SMP configuration:
339 */
340 find_smp_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341#ifdef CONFIG_BLK_DEV_INITRD
342 if (LOADER_TYPE && INITRD_START) {
343 if (INITRD_START + INITRD_SIZE <= (end_pfn << PAGE_SHIFT)) {
344 reserve_bootmem_generic(INITRD_START, INITRD_SIZE);
Henry Nestler19e5d9c2006-12-06 20:37:45 -0800345 initrd_start = INITRD_START + PAGE_OFFSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 initrd_end = initrd_start+INITRD_SIZE;
347 }
348 else {
349 printk(KERN_ERR "initrd extends beyond end of memory "
350 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
351 (unsigned long)(INITRD_START + INITRD_SIZE),
352 (unsigned long)(end_pfn << PAGE_SHIFT));
353 initrd_start = 0;
354 }
355 }
356#endif
Eric W. Biederman5f5609d2005-06-25 14:58:04 -0700357#ifdef CONFIG_KEXEC
358 if (crashk_res.start != crashk_res.end) {
Amul Shah00212fe2006-06-25 05:49:31 -0700359 reserve_bootmem_generic(crashk_res.start,
Eric W. Biederman5f5609d2005-06-25 14:58:04 -0700360 crashk_res.end - crashk_res.start + 1);
361 }
362#endif
Eric W. Biederman0d317fb2005-08-06 13:47:36 -0600363
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 paging_init();
365
Andi Kleenf157cbb2006-09-26 10:52:41 +0200366#ifdef CONFIG_PCI
Andi Kleendfa46982006-09-26 10:52:30 +0200367 early_quirks();
Andi Kleenf157cbb2006-09-26 10:52:41 +0200368#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Ashok Raj51f62e12006-03-25 16:29:28 +0100370 /*
371 * set this early, so we dont allocate cpu0
372 * if MADT list doesnt list BSP first
373 * mpparse.c/MP_processor_info() allocates logical cpu numbers.
374 */
375 cpu_set(0, cpu_present_map);
Len Brown888ba6c2005-08-24 12:07:20 -0400376#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 /*
378 * Read APIC and some other early information from ACPI tables.
379 */
380 acpi_boot_init();
381#endif
382
Ravikiran Thirumalai05b3cbd2006-01-11 22:45:36 +0100383 init_cpu_to_node();
384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 /*
386 * get boot-time SMP configuration:
387 */
388 if (smp_found_config)
389 get_smp_config();
390 init_apic_mappings();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 /*
Andi Kleenfc986db2007-02-13 13:26:24 +0100393 * We trust e820 completely. No explicit ROM probing in memory.
394 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 e820_reserve_resources();
Rafael J. Wysockie8eff5a2006-09-25 23:32:46 -0700396 e820_mark_nosave_regions();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 {
399 unsigned i;
400 /* request I/O space for devices used on all i[345]86 PCs */
Andi Kleen9d0ef4f2006-09-30 01:47:55 +0200401 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 request_resource(&ioport_resource, &standard_io_resources[i]);
403 }
404
Andi Kleena1e97782005-04-16 15:25:12 -0700405 e820_setup_gap();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407#ifdef CONFIG_VT
408#if defined(CONFIG_VGA_CONSOLE)
409 conswitchp = &vga_con;
410#elif defined(CONFIG_DUMMY_CONSOLE)
411 conswitchp = &dummy_con;
412#endif
413#endif
414}
415
Ashok Raje6982c62005-06-25 14:54:58 -0700416static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
418 unsigned int *v;
419
Andi Kleenebfcaa92005-04-16 15:25:18 -0700420 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 return 0;
422
423 v = (unsigned int *) c->x86_model_id;
424 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
425 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
426 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
427 c->x86_model_id[48] = 0;
428 return 1;
429}
430
431
Ashok Raje6982c62005-06-25 14:54:58 -0700432static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433{
434 unsigned int n, dummy, eax, ebx, ecx, edx;
435
Andi Kleenebfcaa92005-04-16 15:25:18 -0700436 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438 if (n >= 0x80000005) {
439 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
440 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
441 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
442 c->x86_cache_size=(ecx>>24)+(edx>>24);
443 /* On K8 L1 TLB is inclusive, so don't count it */
444 c->x86_tlbsize = 0;
445 }
446
447 if (n >= 0x80000006) {
448 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
449 ecx = cpuid_ecx(0x80000006);
450 c->x86_cache_size = ecx >> 16;
451 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
452
453 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
454 c->x86_cache_size, ecx & 0xFF);
455 }
456
457 if (n >= 0x80000007)
458 cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
459 if (n >= 0x80000008) {
460 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
461 c->x86_virt_bits = (eax >> 8) & 0xff;
462 c->x86_phys_bits = eax & 0xff;
463 }
464}
465
Andi Kleen3f098c22005-09-12 18:49:24 +0200466#ifdef CONFIG_NUMA
467static int nearby_node(int apicid)
468{
469 int i;
470 for (i = apicid - 1; i >= 0; i--) {
471 int node = apicid_to_node[i];
472 if (node != NUMA_NO_NODE && node_online(node))
473 return node;
474 }
475 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
476 int node = apicid_to_node[i];
477 if (node != NUMA_NO_NODE && node_online(node))
478 return node;
479 }
480 return first_node(node_online_map); /* Shouldn't happen */
481}
482#endif
483
Andi Kleen63518642005-04-16 15:25:16 -0700484/*
485 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
486 * Assumes number of cores is a power of two.
487 */
488static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
489{
490#ifdef CONFIG_SMP
Andi Kleenb41e2932005-05-20 14:27:55 -0700491 unsigned bits;
Andi Kleen3f098c22005-09-12 18:49:24 +0200492#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200493 int cpu = smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200494 int node = 0;
Ravikiran G Thirumalai60c1bc82006-03-25 16:30:04 +0100495 unsigned apicid = hard_smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200496#endif
Andi Kleenfaee9a52006-06-26 13:56:10 +0200497 unsigned ecx = cpuid_ecx(0x80000008);
Andi Kleenb41e2932005-05-20 14:27:55 -0700498
Andi Kleenfaee9a52006-06-26 13:56:10 +0200499 c->x86_max_cores = (ecx & 0xff) + 1;
500
501 /* CPU telling us the core id bits shift? */
502 bits = (ecx >> 12) & 0xF;
503
504 /* Otherwise recompute */
505 if (bits == 0) {
506 while ((1 << bits) < c->x86_max_cores)
507 bits++;
508 }
Andi Kleenb41e2932005-05-20 14:27:55 -0700509
510 /* Low order bits define the core id (index of core in socket) */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200511 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
Andi Kleenb41e2932005-05-20 14:27:55 -0700512 /* Convert the APIC ID into the socket ID */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200513 c->phys_proc_id = phys_pkg_id(bits);
Andi Kleen63518642005-04-16 15:25:16 -0700514
515#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200516 node = c->phys_proc_id;
Andi Kleen3f098c22005-09-12 18:49:24 +0200517 if (apicid_to_node[apicid] != NUMA_NO_NODE)
518 node = apicid_to_node[apicid];
519 if (!node_online(node)) {
520 /* Two possibilities here:
521 - The CPU is missing memory and no node was created.
522 In that case try picking one from a nearby CPU
523 - The APIC IDs differ from the HyperTransport node IDs
524 which the K8 northbridge parsing fills in.
525 Assume they are all increased by a constant offset,
526 but in the same order as the HT nodeids.
527 If that doesn't result in a usable node fall back to the
528 path for the previous case. */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200529 int ht_nodeid = apicid - (cpu_data[0].phys_proc_id << bits);
Andi Kleen3f098c22005-09-12 18:49:24 +0200530 if (ht_nodeid >= 0 &&
531 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
532 node = apicid_to_node[ht_nodeid];
533 /* Pick a nearby node */
534 if (!node_online(node))
535 node = nearby_node(apicid);
536 }
Andi Kleen69d81fc2005-11-05 17:25:53 +0100537 numa_set_node(cpu, node);
Andi Kleena1586082005-05-16 21:53:21 -0700538
Rohit Sethe42f9432006-06-26 13:59:14 +0200539 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleen3f098c22005-09-12 18:49:24 +0200540#endif
Andi Kleen63518642005-04-16 15:25:16 -0700541#endif
542}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200544#define ENABLE_C1E_MASK 0x18000000
545#define CPUID_PROCESSOR_SIGNATURE 1
546#define CPUID_XFAM 0x0ff00000
547#define CPUID_XFAM_K8 0x00000000
548#define CPUID_XFAM_10H 0x00100000
549#define CPUID_XFAM_11H 0x00200000
550#define CPUID_XMOD 0x000f0000
551#define CPUID_XMOD_REV_F 0x00040000
552
553/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
554static __cpuinit int amd_apic_timer_broken(void)
555{
556 u32 lo, hi;
557 u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
558 switch (eax & CPUID_XFAM) {
559 case CPUID_XFAM_K8:
560 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
561 break;
562 case CPUID_XFAM_10H:
563 case CPUID_XFAM_11H:
564 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
565 if (lo & ENABLE_C1E_MASK)
566 return 1;
567 break;
568 default:
569 /* err on the side of caution */
570 return 1;
571 }
572 return 0;
573}
574
Magnus Dammed775042006-09-26 10:52:36 +0200575static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576{
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100577 unsigned level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700579#ifdef CONFIG_SMP
580 unsigned long value;
581
Andi Kleen7d318d72005-09-29 22:05:55 +0200582 /*
583 * Disable TLB flush filter by setting HWCR.FFDIS on K8
584 * bit 6 of msr C001_0015
585 *
586 * Errata 63 for SH-B3 steppings
587 * Errata 122 for all steppings (F+ have it disabled by default)
588 */
589 if (c->x86 == 15) {
590 rdmsrl(MSR_K8_HWCR, value);
591 value |= 1 << 6;
592 wrmsrl(MSR_K8_HWCR, value);
593 }
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700594#endif
595
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
597 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
598 clear_bit(0*32+31, &c->x86_capability);
599
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100600 /* On C+ stepping K8 rep microcode works well for copy/memset */
601 level = cpuid_eax(1);
602 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58))
603 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen5b74e3a2007-07-21 17:09:57 +0200604 if (c->x86 == 0x10)
605 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100606
Andi Kleen18bd0572006-04-20 02:36:45 +0200607 /* Enable workaround for FXSAVE leak */
608 if (c->x86 >= 6)
609 set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
610
Rohit Sethe42f9432006-06-26 13:59:14 +0200611 level = get_model_name(c);
612 if (!level) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 switch (c->x86) {
614 case 15:
615 /* Should distinguish Models here, but this is only
616 a fallback anyways. */
617 strcpy(c->x86_model_id, "Hammer");
618 break;
619 }
620 }
621 display_cacheinfo(c);
622
Andi Kleen130951c2006-01-11 22:42:02 +0100623 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
624 if (c->x86_power & (1<<8))
625 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
626
Andi Kleenfaee9a52006-06-26 13:56:10 +0200627 /* Multi core CPU? */
628 if (c->extended_cpuid_level >= 0x80000008)
Andi Kleen63518642005-04-16 15:25:16 -0700629 amd_detect_cmp(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
Andi Kleen67cddd92007-07-21 17:10:03 +0200631 if (c->extended_cpuid_level >= 0x80000006 &&
632 (cpuid_edx(0x80000006) & 0xf000))
633 num_cache_leaves = 4;
634 else
635 num_cache_leaves = 3;
Andi Kleen20493362006-09-26 10:52:41 +0200636
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200637 if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
638 set_bit(X86_FEATURE_K8, &c->x86_capability);
639
Andi Kleen61677962006-12-07 02:14:12 +0100640 /* RDTSC can be speculated around */
641 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Andi Kleenf039b752007-05-02 19:27:12 +0200642
643 /* Family 10 doesn't support C states in MWAIT so don't use it */
644 if (c->x86 == 0x10 && !force_mwait)
645 clear_bit(X86_FEATURE_MWAIT, &c->x86_capability);
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200646
647 if (amd_apic_timer_broken())
648 disable_apic_timer = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649}
650
Ashok Raje6982c62005-06-25 14:54:58 -0700651static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652{
653#ifdef CONFIG_SMP
654 u32 eax, ebx, ecx, edx;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100655 int index_msb, core_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100656
657 cpuid(1, &eax, &ebx, &ecx, &edx);
658
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100659
Rohit Sethe42f9432006-06-26 13:59:14 +0200660 if (!cpu_has(c, X86_FEATURE_HT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 return;
Rohit Sethe42f9432006-06-26 13:59:14 +0200662 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
663 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 smp_num_siblings = (ebx & 0xff0000) >> 16;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 if (smp_num_siblings == 1) {
668 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100669 } else if (smp_num_siblings > 1 ) {
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 if (smp_num_siblings > NR_CPUS) {
672 printk(KERN_WARNING "CPU: Unsupported number of the siblings %d", smp_num_siblings);
673 smp_num_siblings = 1;
674 return;
675 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100676
677 index_msb = get_count_order(smp_num_siblings);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200678 c->phys_proc_id = phys_pkg_id(index_msb);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700679
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100680 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700681
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100682 index_msb = get_count_order(smp_num_siblings) ;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700683
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100684 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700685
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200686 c->cpu_core_id = phys_pkg_id(index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100687 ((1 << core_bits) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 }
Rohit Sethe42f9432006-06-26 13:59:14 +0200689out:
690 if ((c->x86_max_cores * smp_num_siblings) > 1) {
691 printk(KERN_INFO "CPU: Physical Processor ID: %d\n", c->phys_proc_id);
692 printk(KERN_INFO "CPU: Processor Core ID: %d\n", c->cpu_core_id);
693 }
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695#endif
696}
697
Andi Kleen3dd9d512005-04-16 15:25:15 -0700698/*
699 * find out the number of processor cores on the die
700 */
Ashok Raje6982c62005-06-25 14:54:58 -0700701static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700702{
Rohit Seth2bbc4192006-06-26 13:58:02 +0200703 unsigned int eax, t;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700704
705 if (c->cpuid_level < 4)
706 return 1;
707
Rohit Seth2bbc4192006-06-26 13:58:02 +0200708 cpuid_count(4, 0, &eax, &t, &t, &t);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700709
710 if (eax & 0x1f)
711 return ((eax >> 26) + 1);
712 else
713 return 1;
714}
715
Andi Kleendf0cc262005-09-12 18:49:24 +0200716static void srat_detect_node(void)
717{
718#ifdef CONFIG_NUMA
Ravikiran G Thirumalaiddea7be2005-10-03 10:36:28 -0700719 unsigned node;
Andi Kleendf0cc262005-09-12 18:49:24 +0200720 int cpu = smp_processor_id();
Rohit Sethe42f9432006-06-26 13:59:14 +0200721 int apicid = hard_smp_processor_id();
Andi Kleendf0cc262005-09-12 18:49:24 +0200722
723 /* Don't do the funky fallback heuristics the AMD version employs
724 for now. */
Rohit Sethe42f9432006-06-26 13:59:14 +0200725 node = apicid_to_node[apicid];
Andi Kleendf0cc262005-09-12 18:49:24 +0200726 if (node == NUMA_NO_NODE)
Daniel Yeisley0d015322006-05-30 22:47:57 +0200727 node = first_node(node_online_map);
Andi Kleen69d81fc2005-11-05 17:25:53 +0100728 numa_set_node(cpu, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200729
Andi Kleenc31fbb12006-09-26 10:52:33 +0200730 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200731#endif
732}
733
Ashok Raje6982c62005-06-25 14:54:58 -0700734static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735{
736 /* Cache sizes */
737 unsigned n;
738
739 init_intel_cacheinfo(c);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200740 if (c->cpuid_level > 9 ) {
741 unsigned eax = cpuid_eax(10);
742 /* Check for version and the number of counters */
743 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
744 set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
745 }
746
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100747 if (cpu_has_ds) {
748 unsigned int l1, l2;
749 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
Stephane Eranianee58fad2006-12-07 02:14:11 +0100750 if (!(l1 & (1<<11)))
751 set_bit(X86_FEATURE_BTS, c->x86_capability);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100752 if (!(l1 & (1<<12)))
753 set_bit(X86_FEATURE_PEBS, c->x86_capability);
754 }
755
Andi Kleenebfcaa92005-04-16 15:25:18 -0700756 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 if (n >= 0x80000008) {
758 unsigned eax = cpuid_eax(0x80000008);
759 c->x86_virt_bits = (eax >> 8) & 0xff;
760 c->x86_phys_bits = eax & 0xff;
Shaohua Liaf9c1422005-11-05 17:25:54 +0100761 /* CPUID workaround for Intel 0F34 CPU */
762 if (c->x86_vendor == X86_VENDOR_INTEL &&
763 c->x86 == 0xF && c->x86_model == 0x3 &&
764 c->x86_mask == 0x4)
765 c->x86_phys_bits = 36;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 }
767
768 if (c->x86 == 15)
769 c->x86_cache_alignment = c->x86_clflush_size * 2;
Andi Kleen39b3a792006-01-11 22:42:45 +0100770 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
771 (c->x86 == 0x6 && c->x86_model >= 0x0e))
Andi Kleenc29601e2005-04-16 15:25:05 -0700772 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
Andi Kleen27fbe5b2006-09-26 10:52:41 +0200773 if (c->x86 == 6)
774 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Arjan van de Venf3d73702006-12-07 02:14:12 +0100775 if (c->x86 == 15)
776 set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
777 else
778 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100779 c->x86_max_cores = intel_num_cpu_cores(c);
Andi Kleendf0cc262005-09-12 18:49:24 +0200780
781 srat_detect_node();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782}
783
Adrian Bunk672289e2005-09-10 00:27:21 -0700784static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
786 char *v = c->x86_vendor_id;
787
788 if (!strcmp(v, "AuthenticAMD"))
789 c->x86_vendor = X86_VENDOR_AMD;
790 else if (!strcmp(v, "GenuineIntel"))
791 c->x86_vendor = X86_VENDOR_INTEL;
792 else
793 c->x86_vendor = X86_VENDOR_UNKNOWN;
794}
795
796struct cpu_model_info {
797 int vendor;
798 int family;
799 char *model_names[16];
800};
801
802/* Do some early cpuid on the boot CPU to get some parameter that are
803 needed before check_bugs. Everything advanced is in identify_cpu
804 below. */
Ashok Raje6982c62005-06-25 14:54:58 -0700805void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806{
807 u32 tfms;
808
809 c->loops_per_jiffy = loops_per_jiffy;
810 c->x86_cache_size = -1;
811 c->x86_vendor = X86_VENDOR_UNKNOWN;
812 c->x86_model = c->x86_mask = 0; /* So far unknown... */
813 c->x86_vendor_id[0] = '\0'; /* Unset */
814 c->x86_model_id[0] = '\0'; /* Unset */
815 c->x86_clflush_size = 64;
816 c->x86_cache_alignment = c->x86_clflush_size;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100817 c->x86_max_cores = 1;
Andi Kleenebfcaa92005-04-16 15:25:18 -0700818 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 memset(&c->x86_capability, 0, sizeof c->x86_capability);
820
821 /* Get vendor name */
822 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
823 (unsigned int *)&c->x86_vendor_id[0],
824 (unsigned int *)&c->x86_vendor_id[8],
825 (unsigned int *)&c->x86_vendor_id[4]);
826
827 get_cpu_vendor(c);
828
829 /* Initialize the standard set of capabilities */
830 /* Note that the vendor-specific code below might override */
831
832 /* Intel-defined flags: level 0x00000001 */
833 if (c->cpuid_level >= 0x00000001) {
834 __u32 misc;
835 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
836 &c->x86_capability[0]);
837 c->x86 = (tfms >> 8) & 0xf;
838 c->x86_model = (tfms >> 4) & 0xf;
839 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100840 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100842 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 if (c->x86_capability[0] & (1<<19))
845 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 } else {
847 /* Have CPUID level 0 only - unheard of */
848 c->x86 = 4;
849 }
Andi Kleena1586082005-05-16 21:53:21 -0700850
851#ifdef CONFIG_SMP
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200852 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleena1586082005-05-16 21:53:21 -0700853#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854}
855
856/*
857 * This does the hard work of actually picking apart the CPU stuff...
858 */
Ashok Raje6982c62005-06-25 14:54:58 -0700859void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860{
861 int i;
862 u32 xlvl;
863
864 early_identify_cpu(c);
865
866 /* AMD-defined flags: level 0x80000001 */
867 xlvl = cpuid_eax(0x80000000);
Andi Kleenebfcaa92005-04-16 15:25:18 -0700868 c->extended_cpuid_level = xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 if ((xlvl & 0xffff0000) == 0x80000000) {
870 if (xlvl >= 0x80000001) {
871 c->x86_capability[1] = cpuid_edx(0x80000001);
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700872 c->x86_capability[6] = cpuid_ecx(0x80000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 }
874 if (xlvl >= 0x80000004)
875 get_model_name(c); /* Default name */
876 }
877
878 /* Transmeta-defined flags: level 0x80860001 */
879 xlvl = cpuid_eax(0x80860000);
880 if ((xlvl & 0xffff0000) == 0x80860000) {
881 /* Don't set x86_cpuid_level here for now to not confuse. */
882 if (xlvl >= 0x80860001)
883 c->x86_capability[2] = cpuid_edx(0x80860001);
884 }
885
Venki Pallipadi1d679532007-07-11 12:18:32 -0700886 init_scattered_cpuid_features(c);
887
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800888 c->apicid = phys_pkg_id(0);
889
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 /*
891 * Vendor-specific initialization. In this section we
892 * canonicalize the feature flags, meaning if there are
893 * features a certain CPU supports which CPUID doesn't
894 * tell us, CPUID claiming incorrect flags, or other bugs,
895 * we handle them here.
896 *
897 * At the end of this section, c->x86_capability better
898 * indicate the features this CPU genuinely supports!
899 */
900 switch (c->x86_vendor) {
901 case X86_VENDOR_AMD:
902 init_amd(c);
903 break;
904
905 case X86_VENDOR_INTEL:
906 init_intel(c);
907 break;
908
909 case X86_VENDOR_UNKNOWN:
910 default:
911 display_cacheinfo(c);
912 break;
913 }
914
915 select_idle_routine(c);
916 detect_ht(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
918 /*
919 * On SMP, boot_cpu_data holds the common feature set between
920 * all CPUs; so make sure that we indicate which features are
921 * common between the CPUs. The first time this routine gets
922 * executed, c == &boot_cpu_data.
923 */
924 if (c != &boot_cpu_data) {
925 /* AND the already accumulated flags with these */
926 for (i = 0 ; i < NCAPINTS ; i++)
927 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
928 }
929
930#ifdef CONFIG_X86_MCE
931 mcheck_init(c);
932#endif
Andi Kleen8bd99482007-05-11 11:23:20 +0200933 if (c != &boot_cpu_data)
Shaohua Li3b520b22005-07-07 17:56:38 -0700934 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935#ifdef CONFIG_NUMA
Andi Kleen3019e8e2005-07-28 21:15:28 -0700936 numa_add_cpu(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937#endif
938}
939
940
Ashok Raje6982c62005-06-25 14:54:58 -0700941void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942{
943 if (c->x86_model_id[0])
944 printk("%s", c->x86_model_id);
945
946 if (c->x86_mask || c->cpuid_level >= 0)
947 printk(" stepping %02x\n", c->x86_mask);
948 else
949 printk("\n");
950}
951
952/*
953 * Get CPU information for use by the procfs.
954 */
955
956static int show_cpuinfo(struct seq_file *m, void *v)
957{
958 struct cpuinfo_x86 *c = v;
959
960 /*
961 * These flag bits must match the definitions in <asm/cpufeature.h>.
962 * NULL means this bit is undefined or reserved; either way it doesn't
963 * have meaning as far as Linux is concerned. Note that it's important
964 * to realize there is a difference between this table and CPUID -- if
965 * applications want to get the raw CPUID data, they should access
966 * /dev/cpu/<cpu_nr>/cpuid instead.
967 */
968 static char *x86_cap_flags[] = {
969 /* Intel-defined */
970 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
971 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
972 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
H. Peter Anvinec481532007-07-11 12:18:29 -0700973 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974
975 /* AMD-defined */
Zwane Mwaikambo3c3b73b2005-05-01 08:58:51 -0700976 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
978 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +0100979 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
980 "3dnowext", "3dnow",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
982 /* Transmeta-defined */
983 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
984 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
985 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
986 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
987
988 /* Other (Linux-defined) */
H. Peter Anvinec481532007-07-11 12:18:29 -0700989 "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
990 NULL, NULL, NULL, NULL,
991 "constant_tsc", "up", NULL, "arch_perfmon",
992 "pebs", "bts", NULL, "sync_rdtsc",
993 "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
995
996 /* Intel-defined (#2) */
Andi Kleen9d95dd82006-03-25 16:31:22 +0100997 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
Dave Jonesdcf10302006-09-26 10:52:42 +0200998 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +0100999 NULL, NULL, "dca", NULL, NULL, NULL, NULL, "popcnt",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1001
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001002 /* VIA/Cyrix/Centaur-defined */
1003 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
H. Peter Anvinec481532007-07-11 12:18:29 -07001004 "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001005 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1006 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1007
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 /* AMD-defined (#2) */
Andi Kleenf790cd32007-02-13 13:26:25 +01001009 "lahf_lm", "cmp_legacy", "svm", "extapic", "cr8_legacy",
1010 "altmovcr8", "abm", "sse4a",
1011 "misalignsse", "3dnowprefetch",
1012 "osvw", "ibs", NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001014 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Venki Pallipadi1d679532007-07-11 12:18:32 -07001015
1016 /* Auxiliary (Linux-defined) */
1017 "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1018 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1019 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1020 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 };
1022 static char *x86_power_flags[] = {
1023 "ts", /* temperature sensor */
1024 "fid", /* frequency id control */
1025 "vid", /* voltage id control */
1026 "ttp", /* thermal trip */
1027 "tm",
Andi Kleen3f98bc42006-01-11 22:42:51 +01001028 "stc",
Andi Kleenf790cd32007-02-13 13:26:25 +01001029 "100mhzsteps",
1030 "hwpstate",
Joerg Roedeld8243952007-05-02 19:27:09 +02001031 "", /* tsc invariant mapped to constant_tsc */
1032 /* nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 };
1034
1035
1036#ifdef CONFIG_SMP
1037 if (!cpu_online(c-cpu_data))
1038 return 0;
1039#endif
1040
1041 seq_printf(m,"processor\t: %u\n"
1042 "vendor_id\t: %s\n"
1043 "cpu family\t: %d\n"
1044 "model\t\t: %d\n"
1045 "model name\t: %s\n",
1046 (unsigned)(c-cpu_data),
1047 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1048 c->x86,
1049 (int)c->x86_model,
1050 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1051
1052 if (c->x86_mask || c->cpuid_level >= 0)
1053 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1054 else
1055 seq_printf(m, "stepping\t: unknown\n");
1056
1057 if (cpu_has(c,X86_FEATURE_TSC)) {
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001058 unsigned int freq = cpufreq_quick_get((unsigned)(c-cpu_data));
1059 if (!freq)
1060 freq = cpu_khz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001062 freq / 1000, (freq % 1000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064
1065 /* Cache size */
1066 if (c->x86_cache_size >= 0)
1067 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
1068
1069#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001070 if (smp_num_siblings * c->x86_max_cores > 1) {
Andi Kleendb468682005-04-16 15:24:51 -07001071 int cpu = c - cpu_data;
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001072 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
Mike Travis08357612007-10-16 01:24:04 -07001073 seq_printf(m, "siblings\t: %d\n",
1074 cpus_weight(per_cpu(cpu_core_map, cpu)));
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001075 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001076 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
Andi Kleendb468682005-04-16 15:24:51 -07001077 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078#endif
1079
1080 seq_printf(m,
1081 "fpu\t\t: yes\n"
1082 "fpu_exception\t: yes\n"
1083 "cpuid level\t: %d\n"
1084 "wp\t\t: yes\n"
1085 "flags\t\t:",
1086 c->cpuid_level);
1087
1088 {
1089 int i;
1090 for ( i = 0 ; i < 32*NCAPINTS ; i++ )
Akinobu Mita3d1712c2006-03-24 03:15:11 -08001091 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 seq_printf(m, " %s", x86_cap_flags[i]);
1093 }
1094
1095 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1096 c->loops_per_jiffy/(500000/HZ),
1097 (c->loops_per_jiffy/(5000/HZ)) % 100);
1098
1099 if (c->x86_tlbsize > 0)
1100 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1101 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1102 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1103
1104 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
1105 c->x86_phys_bits, c->x86_virt_bits);
1106
1107 seq_printf(m, "power management:");
1108 {
1109 unsigned i;
1110 for (i = 0; i < 32; i++)
1111 if (c->x86_power & (1 << i)) {
Andi Kleen3f98bc42006-01-11 22:42:51 +01001112 if (i < ARRAY_SIZE(x86_power_flags) &&
1113 x86_power_flags[i])
1114 seq_printf(m, "%s%s",
1115 x86_power_flags[i][0]?" ":"",
1116 x86_power_flags[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 else
1118 seq_printf(m, " [%d]", i);
1119 }
1120 }
Andi Kleen3dd9d512005-04-16 15:25:15 -07001121
Siddha, Suresh Bd31ddaa2005-04-16 15:25:20 -07001122 seq_printf(m, "\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 return 0;
1125}
1126
1127static void *c_start(struct seq_file *m, loff_t *pos)
1128{
1129 return *pos < NR_CPUS ? cpu_data + *pos : NULL;
1130}
1131
1132static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1133{
1134 ++*pos;
1135 return c_start(m, pos);
1136}
1137
1138static void c_stop(struct seq_file *m, void *v)
1139{
1140}
1141
1142struct seq_operations cpuinfo_op = {
1143 .start =c_start,
1144 .next = c_next,
1145 .stop = c_stop,
1146 .show = show_cpuinfo,
1147};