blob: 5463924a00d6b6544569d5d4f997f8d20d5f1762 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070024
25#include "clock-local2.h"
26#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070027#include "clock-rpm.h"
28#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070029
30enum {
31 GCC_BASE,
32 MMSS_BASE,
33 LPASS_BASE,
34 MSS_BASE,
35 N_BASES,
36};
37
38static void __iomem *virt_bases[N_BASES];
39
40#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
41#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
42#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
43#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
44
45#define GPLL0_MODE_REG 0x0000
46#define GPLL0_L_REG 0x0004
47#define GPLL0_M_REG 0x0008
48#define GPLL0_N_REG 0x000C
49#define GPLL0_USER_CTL_REG 0x0010
50#define GPLL0_CONFIG_CTL_REG 0x0014
51#define GPLL0_TEST_CTL_REG 0x0018
52#define GPLL0_STATUS_REG 0x001C
53
54#define GPLL1_MODE_REG 0x0040
55#define GPLL1_L_REG 0x0044
56#define GPLL1_M_REG 0x0048
57#define GPLL1_N_REG 0x004C
58#define GPLL1_USER_CTL_REG 0x0050
59#define GPLL1_CONFIG_CTL_REG 0x0054
60#define GPLL1_TEST_CTL_REG 0x0058
61#define GPLL1_STATUS_REG 0x005C
62
63#define MMPLL0_MODE_REG 0x0000
64#define MMPLL0_L_REG 0x0004
65#define MMPLL0_M_REG 0x0008
66#define MMPLL0_N_REG 0x000C
67#define MMPLL0_USER_CTL_REG 0x0010
68#define MMPLL0_CONFIG_CTL_REG 0x0014
69#define MMPLL0_TEST_CTL_REG 0x0018
70#define MMPLL0_STATUS_REG 0x001C
71
72#define MMPLL1_MODE_REG 0x0040
73#define MMPLL1_L_REG 0x0044
74#define MMPLL1_M_REG 0x0048
75#define MMPLL1_N_REG 0x004C
76#define MMPLL1_USER_CTL_REG 0x0050
77#define MMPLL1_CONFIG_CTL_REG 0x0054
78#define MMPLL1_TEST_CTL_REG 0x0058
79#define MMPLL1_STATUS_REG 0x005C
80
81#define MMPLL3_MODE_REG 0x0080
82#define MMPLL3_L_REG 0x0084
83#define MMPLL3_M_REG 0x0088
84#define MMPLL3_N_REG 0x008C
85#define MMPLL3_USER_CTL_REG 0x0090
86#define MMPLL3_CONFIG_CTL_REG 0x0094
87#define MMPLL3_TEST_CTL_REG 0x0098
88#define MMPLL3_STATUS_REG 0x009C
89
90#define LPAPLL_MODE_REG 0x0000
91#define LPAPLL_L_REG 0x0004
92#define LPAPLL_M_REG 0x0008
93#define LPAPLL_N_REG 0x000C
94#define LPAPLL_USER_CTL_REG 0x0010
95#define LPAPLL_CONFIG_CTL_REG 0x0014
96#define LPAPLL_TEST_CTL_REG 0x0018
97#define LPAPLL_STATUS_REG 0x001C
98
99#define GCC_DEBUG_CLK_CTL_REG 0x1880
100#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
101#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
102#define GCC_XO_DIV4_CBCR_REG 0x10C8
103#define APCS_GPLL_ENA_VOTE_REG 0x1480
104#define MMSS_PLL_VOTE_APCS_REG 0x0100
105#define MMSS_DEBUG_CLK_CTL_REG 0x0900
106#define LPASS_DEBUG_CLK_CTL_REG 0x29000
107#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700108#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109
110#define USB30_MASTER_CMD_RCGR 0x03D4
111#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
112#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
113#define USB_HSIC_CMD_RCGR 0x0440
114#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
115#define USB_HS_SYSTEM_CMD_RCGR 0x0490
116#define SDCC1_APPS_CMD_RCGR 0x04D0
117#define SDCC2_APPS_CMD_RCGR 0x0510
118#define SDCC3_APPS_CMD_RCGR 0x0550
119#define SDCC4_APPS_CMD_RCGR 0x0590
120#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
121#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
122#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
123#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
124#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
125#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
126#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
127#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
128#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
129#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
130#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
131#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
132#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
133#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
134#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
135#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
136#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
137#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
138#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
139#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
140#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
141#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
142#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
143#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
144#define PDM2_CMD_RCGR 0x0CD0
145#define TSIF_REF_CMD_RCGR 0x0D90
146#define CE1_CMD_RCGR 0x1050
147#define CE2_CMD_RCGR 0x1090
148#define GP1_CMD_RCGR 0x1904
149#define GP2_CMD_RCGR 0x1944
150#define GP3_CMD_RCGR 0x1984
151#define LPAIF_SPKR_CMD_RCGR 0xA000
152#define LPAIF_PRI_CMD_RCGR 0xB000
153#define LPAIF_SEC_CMD_RCGR 0xC000
154#define LPAIF_TER_CMD_RCGR 0xD000
155#define LPAIF_QUAD_CMD_RCGR 0xE000
156#define LPAIF_PCM0_CMD_RCGR 0xF000
157#define LPAIF_PCM1_CMD_RCGR 0x10000
158#define RESAMPLER_CMD_RCGR 0x11000
159#define SLIMBUS_CMD_RCGR 0x12000
160#define LPAIF_PCMOE_CMD_RCGR 0x13000
161#define AHBFABRIC_CMD_RCGR 0x18000
162#define VCODEC0_CMD_RCGR 0x1000
163#define PCLK0_CMD_RCGR 0x2000
164#define PCLK1_CMD_RCGR 0x2020
165#define MDP_CMD_RCGR 0x2040
166#define EXTPCLK_CMD_RCGR 0x2060
167#define VSYNC_CMD_RCGR 0x2080
168#define EDPPIXEL_CMD_RCGR 0x20A0
169#define EDPLINK_CMD_RCGR 0x20C0
170#define EDPAUX_CMD_RCGR 0x20E0
171#define HDMI_CMD_RCGR 0x2100
172#define BYTE0_CMD_RCGR 0x2120
173#define BYTE1_CMD_RCGR 0x2140
174#define ESC0_CMD_RCGR 0x2160
175#define ESC1_CMD_RCGR 0x2180
176#define CSI0PHYTIMER_CMD_RCGR 0x3000
177#define CSI1PHYTIMER_CMD_RCGR 0x3030
178#define CSI2PHYTIMER_CMD_RCGR 0x3060
179#define CSI0_CMD_RCGR 0x3090
180#define CSI1_CMD_RCGR 0x3100
181#define CSI2_CMD_RCGR 0x3160
182#define CSI3_CMD_RCGR 0x31C0
183#define CCI_CMD_RCGR 0x3300
184#define MCLK0_CMD_RCGR 0x3360
185#define MCLK1_CMD_RCGR 0x3390
186#define MCLK2_CMD_RCGR 0x33C0
187#define MCLK3_CMD_RCGR 0x33F0
188#define MMSS_GP0_CMD_RCGR 0x3420
189#define MMSS_GP1_CMD_RCGR 0x3450
190#define JPEG0_CMD_RCGR 0x3500
191#define JPEG1_CMD_RCGR 0x3520
192#define JPEG2_CMD_RCGR 0x3540
193#define VFE0_CMD_RCGR 0x3600
194#define VFE1_CMD_RCGR 0x3620
195#define CPP_CMD_RCGR 0x3640
196#define GFX3D_CMD_RCGR 0x4000
197#define RBCPR_CMD_RCGR 0x4060
198#define AHB_CMD_RCGR 0x5000
199#define AXI_CMD_RCGR 0x5040
200#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700201#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700202
203#define MMSS_BCR 0x0240
204#define USB_30_BCR 0x03C0
205#define USB3_PHY_BCR 0x03FC
206#define USB_HS_HSIC_BCR 0x0400
207#define USB_HS_BCR 0x0480
208#define SDCC1_BCR 0x04C0
209#define SDCC2_BCR 0x0500
210#define SDCC3_BCR 0x0540
211#define SDCC4_BCR 0x0580
212#define BLSP1_BCR 0x05C0
213#define BLSP1_QUP1_BCR 0x0640
214#define BLSP1_UART1_BCR 0x0680
215#define BLSP1_QUP2_BCR 0x06C0
216#define BLSP1_UART2_BCR 0x0700
217#define BLSP1_QUP3_BCR 0x0740
218#define BLSP1_UART3_BCR 0x0780
219#define BLSP1_QUP4_BCR 0x07C0
220#define BLSP1_UART4_BCR 0x0800
221#define BLSP1_QUP5_BCR 0x0840
222#define BLSP1_UART5_BCR 0x0880
223#define BLSP1_QUP6_BCR 0x08C0
224#define BLSP1_UART6_BCR 0x0900
225#define BLSP2_BCR 0x0940
226#define BLSP2_QUP1_BCR 0x0980
227#define BLSP2_UART1_BCR 0x09C0
228#define BLSP2_QUP2_BCR 0x0A00
229#define BLSP2_UART2_BCR 0x0A40
230#define BLSP2_QUP3_BCR 0x0A80
231#define BLSP2_UART3_BCR 0x0AC0
232#define BLSP2_QUP4_BCR 0x0B00
233#define BLSP2_UART4_BCR 0x0B40
234#define BLSP2_QUP5_BCR 0x0B80
235#define BLSP2_UART5_BCR 0x0BC0
236#define BLSP2_QUP6_BCR 0x0C00
237#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700238#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700239#define PDM_BCR 0x0CC0
240#define PRNG_BCR 0x0D00
241#define BAM_DMA_BCR 0x0D40
242#define TSIF_BCR 0x0D80
243#define CE1_BCR 0x1040
244#define CE2_BCR 0x1080
245#define AUDIO_CORE_BCR 0x4000
246#define VENUS0_BCR 0x1020
247#define MDSS_BCR 0x2300
248#define CAMSS_PHY0_BCR 0x3020
249#define CAMSS_PHY1_BCR 0x3050
250#define CAMSS_PHY2_BCR 0x3080
251#define CAMSS_CSI0_BCR 0x30B0
252#define CAMSS_CSI0PHY_BCR 0x30C0
253#define CAMSS_CSI0RDI_BCR 0x30D0
254#define CAMSS_CSI0PIX_BCR 0x30E0
255#define CAMSS_CSI1_BCR 0x3120
256#define CAMSS_CSI1PHY_BCR 0x3130
257#define CAMSS_CSI1RDI_BCR 0x3140
258#define CAMSS_CSI1PIX_BCR 0x3150
259#define CAMSS_CSI2_BCR 0x3180
260#define CAMSS_CSI2PHY_BCR 0x3190
261#define CAMSS_CSI2RDI_BCR 0x31A0
262#define CAMSS_CSI2PIX_BCR 0x31B0
263#define CAMSS_CSI3_BCR 0x31E0
264#define CAMSS_CSI3PHY_BCR 0x31F0
265#define CAMSS_CSI3RDI_BCR 0x3200
266#define CAMSS_CSI3PIX_BCR 0x3210
267#define CAMSS_ISPIF_BCR 0x3220
268#define CAMSS_CCI_BCR 0x3340
269#define CAMSS_MCLK0_BCR 0x3380
270#define CAMSS_MCLK1_BCR 0x33B0
271#define CAMSS_MCLK2_BCR 0x33E0
272#define CAMSS_MCLK3_BCR 0x3410
273#define CAMSS_GP0_BCR 0x3440
274#define CAMSS_GP1_BCR 0x3470
275#define CAMSS_TOP_BCR 0x3480
276#define CAMSS_MICRO_BCR 0x3490
277#define CAMSS_JPEG_BCR 0x35A0
278#define CAMSS_VFE_BCR 0x36A0
279#define CAMSS_CSI_VFE0_BCR 0x3700
280#define CAMSS_CSI_VFE1_BCR 0x3710
281#define OCMEMNOC_BCR 0x50B0
282#define MMSSNOCAHB_BCR 0x5020
283#define MMSSNOCAXI_BCR 0x5060
284#define OXILI_GFX3D_CBCR 0x4028
285#define OXILICX_AHB_CBCR 0x403C
286#define OXILICX_AXI_CBCR 0x4038
287#define OXILI_BCR 0x4020
288#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700289#define LPASS_Q6SS_BCR 0x6000
290#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700291
292#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
293#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
294#define MMSS_NOC_CFG_AHB_CBCR 0x024C
295
296#define USB30_MASTER_CBCR 0x03C8
297#define USB30_MOCK_UTMI_CBCR 0x03D0
298#define USB_HSIC_AHB_CBCR 0x0408
299#define USB_HSIC_SYSTEM_CBCR 0x040C
300#define USB_HSIC_CBCR 0x0410
301#define USB_HSIC_IO_CAL_CBCR 0x0414
302#define USB_HS_SYSTEM_CBCR 0x0484
303#define USB_HS_AHB_CBCR 0x0488
304#define SDCC1_APPS_CBCR 0x04C4
305#define SDCC1_AHB_CBCR 0x04C8
306#define SDCC2_APPS_CBCR 0x0504
307#define SDCC2_AHB_CBCR 0x0508
308#define SDCC3_APPS_CBCR 0x0544
309#define SDCC3_AHB_CBCR 0x0548
310#define SDCC4_APPS_CBCR 0x0584
311#define SDCC4_AHB_CBCR 0x0588
312#define BLSP1_AHB_CBCR 0x05C4
313#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
314#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
315#define BLSP1_UART1_APPS_CBCR 0x0684
316#define BLSP1_UART1_SIM_CBCR 0x0688
317#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
318#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
319#define BLSP1_UART2_APPS_CBCR 0x0704
320#define BLSP1_UART2_SIM_CBCR 0x0708
321#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
322#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
323#define BLSP1_UART3_APPS_CBCR 0x0784
324#define BLSP1_UART3_SIM_CBCR 0x0788
325#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
326#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
327#define BLSP1_UART4_APPS_CBCR 0x0804
328#define BLSP1_UART4_SIM_CBCR 0x0808
329#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
330#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
331#define BLSP1_UART5_APPS_CBCR 0x0884
332#define BLSP1_UART5_SIM_CBCR 0x0888
333#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
334#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
335#define BLSP1_UART6_APPS_CBCR 0x0904
336#define BLSP1_UART6_SIM_CBCR 0x0908
337#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700338#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700339#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
340#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
341#define BLSP2_UART1_APPS_CBCR 0x09C4
342#define BLSP2_UART1_SIM_CBCR 0x09C8
343#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
344#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
345#define BLSP2_UART2_APPS_CBCR 0x0A44
346#define BLSP2_UART2_SIM_CBCR 0x0A48
347#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
348#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
349#define BLSP2_UART3_APPS_CBCR 0x0AC4
350#define BLSP2_UART3_SIM_CBCR 0x0AC8
351#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
352#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
353#define BLSP2_UART4_APPS_CBCR 0x0B44
354#define BLSP2_UART4_SIM_CBCR 0x0B48
355#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
356#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
357#define BLSP2_UART5_APPS_CBCR 0x0BC4
358#define BLSP2_UART5_SIM_CBCR 0x0BC8
359#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
360#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
361#define BLSP2_UART6_APPS_CBCR 0x0C44
362#define BLSP2_UART6_SIM_CBCR 0x0C48
363#define PDM_AHB_CBCR 0x0CC4
364#define PDM_XO4_CBCR 0x0CC8
365#define PDM2_CBCR 0x0CCC
366#define PRNG_AHB_CBCR 0x0D04
367#define BAM_DMA_AHB_CBCR 0x0D44
368#define TSIF_AHB_CBCR 0x0D84
369#define TSIF_REF_CBCR 0x0D88
370#define MSG_RAM_AHB_CBCR 0x0E44
371#define CE1_CBCR 0x1044
372#define CE1_AXI_CBCR 0x1048
373#define CE1_AHB_CBCR 0x104C
374#define CE2_CBCR 0x1084
375#define CE2_AXI_CBCR 0x1088
376#define CE2_AHB_CBCR 0x108C
377#define GCC_AHB_CBCR 0x10C0
378#define GP1_CBCR 0x1900
379#define GP2_CBCR 0x1940
380#define GP3_CBCR 0x1980
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
382#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
383#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
384#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
385#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
386#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
387#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
388#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
389#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
390#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
391#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
392#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
393#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
394#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
395#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
396#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
397#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
398#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
399#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
400#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
401#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
402#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
403#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
404#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
405#define VENUS0_VCODEC0_CBCR 0x1028
406#define VENUS0_AHB_CBCR 0x1030
407#define VENUS0_AXI_CBCR 0x1034
408#define VENUS0_OCMEMNOC_CBCR 0x1038
409#define MDSS_AHB_CBCR 0x2308
410#define MDSS_HDMI_AHB_CBCR 0x230C
411#define MDSS_AXI_CBCR 0x2310
412#define MDSS_PCLK0_CBCR 0x2314
413#define MDSS_PCLK1_CBCR 0x2318
414#define MDSS_MDP_CBCR 0x231C
415#define MDSS_MDP_LUT_CBCR 0x2320
416#define MDSS_EXTPCLK_CBCR 0x2324
417#define MDSS_VSYNC_CBCR 0x2328
418#define MDSS_EDPPIXEL_CBCR 0x232C
419#define MDSS_EDPLINK_CBCR 0x2330
420#define MDSS_EDPAUX_CBCR 0x2334
421#define MDSS_HDMI_CBCR 0x2338
422#define MDSS_BYTE0_CBCR 0x233C
423#define MDSS_BYTE1_CBCR 0x2340
424#define MDSS_ESC0_CBCR 0x2344
425#define MDSS_ESC1_CBCR 0x2348
426#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
427#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
428#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
429#define CAMSS_CSI0_CBCR 0x30B4
430#define CAMSS_CSI0_AHB_CBCR 0x30BC
431#define CAMSS_CSI0PHY_CBCR 0x30C4
432#define CAMSS_CSI0RDI_CBCR 0x30D4
433#define CAMSS_CSI0PIX_CBCR 0x30E4
434#define CAMSS_CSI1_CBCR 0x3124
435#define CAMSS_CSI1_AHB_CBCR 0x3128
436#define CAMSS_CSI1PHY_CBCR 0x3134
437#define CAMSS_CSI1RDI_CBCR 0x3144
438#define CAMSS_CSI1PIX_CBCR 0x3154
439#define CAMSS_CSI2_CBCR 0x3184
440#define CAMSS_CSI2_AHB_CBCR 0x3188
441#define CAMSS_CSI2PHY_CBCR 0x3194
442#define CAMSS_CSI2RDI_CBCR 0x31A4
443#define CAMSS_CSI2PIX_CBCR 0x31B4
444#define CAMSS_CSI3_CBCR 0x31E4
445#define CAMSS_CSI3_AHB_CBCR 0x31E8
446#define CAMSS_CSI3PHY_CBCR 0x31F4
447#define CAMSS_CSI3RDI_CBCR 0x3204
448#define CAMSS_CSI3PIX_CBCR 0x3214
449#define CAMSS_ISPIF_AHB_CBCR 0x3224
450#define CAMSS_CCI_CCI_CBCR 0x3344
451#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
452#define CAMSS_MCLK0_CBCR 0x3384
453#define CAMSS_MCLK1_CBCR 0x33B4
454#define CAMSS_MCLK2_CBCR 0x33E4
455#define CAMSS_MCLK3_CBCR 0x3414
456#define CAMSS_GP0_CBCR 0x3444
457#define CAMSS_GP1_CBCR 0x3474
458#define CAMSS_TOP_AHB_CBCR 0x3484
459#define CAMSS_MICRO_AHB_CBCR 0x3494
460#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
461#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
462#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
463#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
464#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
465#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
466#define CAMSS_VFE_VFE0_CBCR 0x36A8
467#define CAMSS_VFE_VFE1_CBCR 0x36AC
468#define CAMSS_VFE_CPP_CBCR 0x36B0
469#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
470#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
471#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
472#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
473#define CAMSS_CSI_VFE0_CBCR 0x3704
474#define CAMSS_CSI_VFE1_CBCR 0x3714
475#define MMSS_MMSSNOC_AXI_CBCR 0x506C
476#define MMSS_MMSSNOC_AHB_CBCR 0x5024
477#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
478#define MMSS_MISC_AHB_CBCR 0x502C
479#define MMSS_S0_AXI_CBCR 0x5064
480#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700481#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
482#define LPASS_Q6SS_XO_CBCR 0x26000
483#define MSS_XO_Q6_CBCR 0x108C
484#define MSS_BUS_Q6_CBCR 0x10A4
485#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700486
487#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
488#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
489
490/* Mux source select values */
491#define cxo_source_val 0
492#define gpll0_source_val 1
493#define gpll1_source_val 2
494#define gnd_source_val 5
495#define mmpll0_mm_source_val 1
496#define mmpll1_mm_source_val 2
497#define mmpll3_mm_source_val 3
498#define gpll0_mm_source_val 5
499#define cxo_mm_source_val 0
500#define mm_gnd_source_val 6
501#define gpll1_hsic_source_val 4
502#define cxo_lpass_source_val 0
503#define lpapll0_lpass_source_val 1
504#define gpll0_lpass_source_val 5
505#define edppll_270_mm_source_val 4
506#define edppll_350_mm_source_val 4
507#define dsipll_750_mm_source_val 1
508#define dsipll_250_mm_source_val 2
509#define hdmipll_297_mm_source_val 3
510
511#define F(f, s, div, m, n) \
512 { \
513 .freq_hz = (f), \
514 .src_clk = &s##_clk_src.c, \
515 .m_val = (m), \
516 .n_val = ~((n)-(m)), \
517 .d_val = ~(n),\
518 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
519 | BVAL(10, 8, s##_source_val), \
520 }
521
522#define F_MM(f, s, div, m, n) \
523 { \
524 .freq_hz = (f), \
525 .src_clk = &s##_clk_src.c, \
526 .m_val = (m), \
527 .n_val = ~((n)-(m)), \
528 .d_val = ~(n),\
529 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
530 | BVAL(10, 8, s##_mm_source_val), \
531 }
532
533#define F_MDSS(f, s, div, m, n) \
534 { \
535 .freq_hz = (f), \
536 .m_val = (m), \
537 .n_val = ~((n)-(m)), \
538 .d_val = ~(n),\
539 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
540 | BVAL(10, 8, s##_mm_source_val), \
541 }
542
543#define F_HSIC(f, s, div, m, n) \
544 { \
545 .freq_hz = (f), \
546 .src_clk = &s##_clk_src.c, \
547 .m_val = (m), \
548 .n_val = ~((n)-(m)), \
549 .d_val = ~(n),\
550 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
551 | BVAL(10, 8, s##_hsic_source_val), \
552 }
553
554#define F_LPASS(f, s, div, m, n) \
555 { \
556 .freq_hz = (f), \
557 .src_clk = &s##_clk_src.c, \
558 .m_val = (m), \
559 .n_val = ~((n)-(m)), \
560 .d_val = ~(n),\
561 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
562 | BVAL(10, 8, s##_lpass_source_val), \
563 }
564
565#define VDD_DIG_FMAX_MAP1(l1, f1) \
566 .vdd_class = &vdd_dig, \
567 .fmax[VDD_DIG_##l1] = (f1)
568#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
569 .vdd_class = &vdd_dig, \
570 .fmax[VDD_DIG_##l1] = (f1), \
571 .fmax[VDD_DIG_##l2] = (f2)
572#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
573 .vdd_class = &vdd_dig, \
574 .fmax[VDD_DIG_##l1] = (f1), \
575 .fmax[VDD_DIG_##l2] = (f2), \
576 .fmax[VDD_DIG_##l3] = (f3)
577
578enum vdd_dig_levels {
579 VDD_DIG_NONE,
580 VDD_DIG_LOW,
581 VDD_DIG_NOMINAL,
582 VDD_DIG_HIGH
583};
584
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700585static const int vdd_corner[] = {
586 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
587 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
588 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
589 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
590};
591
592static struct rpm_regulator *vdd_dig_reg;
593
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700594static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
595{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700596 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
597 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700598}
599
600static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
601
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700602#define RPM_MISC_CLK_TYPE 0x306b6c63
603#define RPM_BUS_CLK_TYPE 0x316b6c63
604#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700605
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700606#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700607#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700608
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700609#define PNOC_ID 0x0
610#define SNOC_ID 0x1
611#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700612#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700613
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700614#define BIMC_ID 0x0
615#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700616
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700617DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
618DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
619DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700620DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
621 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700622
623DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
624DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
625 NULL);
626
627DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
628 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700629DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700630
631static struct pll_vote_clk gpll0_clk_src = {
632 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700633 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
634 .status_mask = BIT(17),
635 .parent = &cxo_clk_src.c,
636 .base = &virt_bases[GCC_BASE],
637 .c = {
638 .rate = 600000000,
639 .dbg_name = "gpll0_clk_src",
640 .ops = &clk_ops_pll_vote,
641 .warned = true,
642 CLK_INIT(gpll0_clk_src.c),
643 },
644};
645
646static struct pll_vote_clk gpll1_clk_src = {
647 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
648 .en_mask = BIT(1),
649 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
650 .status_mask = BIT(17),
651 .parent = &cxo_clk_src.c,
652 .base = &virt_bases[GCC_BASE],
653 .c = {
654 .rate = 480000000,
655 .dbg_name = "gpll1_clk_src",
656 .ops = &clk_ops_pll_vote,
657 .warned = true,
658 CLK_INIT(gpll1_clk_src.c),
659 },
660};
661
662static struct pll_vote_clk lpapll0_clk_src = {
663 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
664 .en_mask = BIT(0),
665 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
666 .status_mask = BIT(17),
667 .parent = &cxo_clk_src.c,
668 .base = &virt_bases[LPASS_BASE],
669 .c = {
670 .rate = 491520000,
671 .dbg_name = "lpapll0_clk_src",
672 .ops = &clk_ops_pll_vote,
673 .warned = true,
674 CLK_INIT(lpapll0_clk_src.c),
675 },
676};
677
678static struct pll_vote_clk mmpll0_clk_src = {
679 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
680 .en_mask = BIT(0),
681 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
682 .status_mask = BIT(17),
683 .parent = &cxo_clk_src.c,
684 .base = &virt_bases[MMSS_BASE],
685 .c = {
686 .dbg_name = "mmpll0_clk_src",
687 .rate = 800000000,
688 .ops = &clk_ops_pll_vote,
689 .warned = true,
690 CLK_INIT(mmpll0_clk_src.c),
691 },
692};
693
694static struct pll_vote_clk mmpll1_clk_src = {
695 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
696 .en_mask = BIT(1),
697 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
698 .status_mask = BIT(17),
699 .parent = &cxo_clk_src.c,
700 .base = &virt_bases[MMSS_BASE],
701 .c = {
702 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700703 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700704 .ops = &clk_ops_pll_vote,
705 .warned = true,
706 CLK_INIT(mmpll1_clk_src.c),
707 },
708};
709
710static struct pll_clk mmpll3_clk_src = {
711 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
712 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
713 .parent = &cxo_clk_src.c,
714 .base = &virt_bases[MMSS_BASE],
715 .c = {
716 .dbg_name = "mmpll3_clk_src",
717 .rate = 1000000000,
718 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700719 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700720 CLK_INIT(mmpll3_clk_src.c),
721 },
722};
723
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700724static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
725static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
726static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
727static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
728static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
729static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
730
731static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
732static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
733static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
734static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
735static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
736
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530737static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
738static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
739static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
740static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
741
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700742static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
743 F(125000000, gpll0, 1, 5, 24),
744 F_END
745};
746
747static struct rcg_clk usb30_master_clk_src = {
748 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
749 .set_rate = set_rate_mnd,
750 .freq_tbl = ftbl_gcc_usb30_master_clk,
751 .current_freq = &rcg_dummy_freq,
752 .base = &virt_bases[GCC_BASE],
753 .c = {
754 .dbg_name = "usb30_master_clk_src",
755 .ops = &clk_ops_rcg_mnd,
756 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
757 CLK_INIT(usb30_master_clk_src.c),
758 },
759};
760
761static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
762 F( 960000, cxo, 10, 1, 2),
763 F( 4800000, cxo, 4, 0, 0),
764 F( 9600000, cxo, 2, 0, 0),
765 F(15000000, gpll0, 10, 1, 4),
766 F(19200000, cxo, 1, 0, 0),
767 F(25000000, gpll0, 12, 1, 2),
768 F(50000000, gpll0, 12, 0, 0),
769 F_END
770};
771
772static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
773 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
774 .set_rate = set_rate_mnd,
775 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
776 .current_freq = &rcg_dummy_freq,
777 .base = &virt_bases[GCC_BASE],
778 .c = {
779 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
780 .ops = &clk_ops_rcg_mnd,
781 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
782 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
783 },
784};
785
786static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
787 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
788 .set_rate = set_rate_mnd,
789 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
790 .current_freq = &rcg_dummy_freq,
791 .base = &virt_bases[GCC_BASE],
792 .c = {
793 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
794 .ops = &clk_ops_rcg_mnd,
795 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
796 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
797 },
798};
799
800static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
801 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
802 .set_rate = set_rate_mnd,
803 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
804 .current_freq = &rcg_dummy_freq,
805 .base = &virt_bases[GCC_BASE],
806 .c = {
807 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
808 .ops = &clk_ops_rcg_mnd,
809 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
810 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
811 },
812};
813
814static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
815 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
816 .set_rate = set_rate_mnd,
817 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
818 .current_freq = &rcg_dummy_freq,
819 .base = &virt_bases[GCC_BASE],
820 .c = {
821 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
822 .ops = &clk_ops_rcg_mnd,
823 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
824 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
825 },
826};
827
828static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
829 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
830 .set_rate = set_rate_mnd,
831 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
832 .current_freq = &rcg_dummy_freq,
833 .base = &virt_bases[GCC_BASE],
834 .c = {
835 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
836 .ops = &clk_ops_rcg_mnd,
837 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
838 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
839 },
840};
841
842static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
843 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
844 .set_rate = set_rate_mnd,
845 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
846 .current_freq = &rcg_dummy_freq,
847 .base = &virt_bases[GCC_BASE],
848 .c = {
849 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
850 .ops = &clk_ops_rcg_mnd,
851 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
852 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
853 },
854};
855
856static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
857 F( 3686400, gpll0, 1, 96, 15625),
858 F( 7372800, gpll0, 1, 192, 15625),
859 F(14745600, gpll0, 1, 384, 15625),
860 F(16000000, gpll0, 5, 2, 15),
861 F(19200000, cxo, 1, 0, 0),
862 F(24000000, gpll0, 5, 1, 5),
863 F(32000000, gpll0, 1, 4, 75),
864 F(40000000, gpll0, 15, 0, 0),
865 F(46400000, gpll0, 1, 29, 375),
866 F(48000000, gpll0, 12.5, 0, 0),
867 F(51200000, gpll0, 1, 32, 375),
868 F(56000000, gpll0, 1, 7, 75),
869 F(58982400, gpll0, 1, 1536, 15625),
870 F(60000000, gpll0, 10, 0, 0),
871 F_END
872};
873
874static struct rcg_clk blsp1_uart1_apps_clk_src = {
875 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
876 .set_rate = set_rate_mnd,
877 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
878 .current_freq = &rcg_dummy_freq,
879 .base = &virt_bases[GCC_BASE],
880 .c = {
881 .dbg_name = "blsp1_uart1_apps_clk_src",
882 .ops = &clk_ops_rcg_mnd,
883 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
884 CLK_INIT(blsp1_uart1_apps_clk_src.c),
885 },
886};
887
888static struct rcg_clk blsp1_uart2_apps_clk_src = {
889 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
890 .set_rate = set_rate_mnd,
891 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
892 .current_freq = &rcg_dummy_freq,
893 .base = &virt_bases[GCC_BASE],
894 .c = {
895 .dbg_name = "blsp1_uart2_apps_clk_src",
896 .ops = &clk_ops_rcg_mnd,
897 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
898 CLK_INIT(blsp1_uart2_apps_clk_src.c),
899 },
900};
901
902static struct rcg_clk blsp1_uart3_apps_clk_src = {
903 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
904 .set_rate = set_rate_mnd,
905 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
906 .current_freq = &rcg_dummy_freq,
907 .base = &virt_bases[GCC_BASE],
908 .c = {
909 .dbg_name = "blsp1_uart3_apps_clk_src",
910 .ops = &clk_ops_rcg_mnd,
911 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
912 CLK_INIT(blsp1_uart3_apps_clk_src.c),
913 },
914};
915
916static struct rcg_clk blsp1_uart4_apps_clk_src = {
917 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
918 .set_rate = set_rate_mnd,
919 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
920 .current_freq = &rcg_dummy_freq,
921 .base = &virt_bases[GCC_BASE],
922 .c = {
923 .dbg_name = "blsp1_uart4_apps_clk_src",
924 .ops = &clk_ops_rcg_mnd,
925 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
926 CLK_INIT(blsp1_uart4_apps_clk_src.c),
927 },
928};
929
930static struct rcg_clk blsp1_uart5_apps_clk_src = {
931 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
932 .set_rate = set_rate_mnd,
933 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
934 .current_freq = &rcg_dummy_freq,
935 .base = &virt_bases[GCC_BASE],
936 .c = {
937 .dbg_name = "blsp1_uart5_apps_clk_src",
938 .ops = &clk_ops_rcg_mnd,
939 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
940 CLK_INIT(blsp1_uart5_apps_clk_src.c),
941 },
942};
943
944static struct rcg_clk blsp1_uart6_apps_clk_src = {
945 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
946 .set_rate = set_rate_mnd,
947 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
948 .current_freq = &rcg_dummy_freq,
949 .base = &virt_bases[GCC_BASE],
950 .c = {
951 .dbg_name = "blsp1_uart6_apps_clk_src",
952 .ops = &clk_ops_rcg_mnd,
953 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
954 CLK_INIT(blsp1_uart6_apps_clk_src.c),
955 },
956};
957
958static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
959 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
960 .set_rate = set_rate_mnd,
961 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
962 .current_freq = &rcg_dummy_freq,
963 .base = &virt_bases[GCC_BASE],
964 .c = {
965 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
966 .ops = &clk_ops_rcg_mnd,
967 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
968 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
969 },
970};
971
972static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
973 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
974 .set_rate = set_rate_mnd,
975 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
976 .current_freq = &rcg_dummy_freq,
977 .base = &virt_bases[GCC_BASE],
978 .c = {
979 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
980 .ops = &clk_ops_rcg_mnd,
981 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
982 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
983 },
984};
985
986static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
987 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
988 .set_rate = set_rate_mnd,
989 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
990 .current_freq = &rcg_dummy_freq,
991 .base = &virt_bases[GCC_BASE],
992 .c = {
993 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
994 .ops = &clk_ops_rcg_mnd,
995 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
996 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
997 },
998};
999
1000static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1001 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1002 .set_rate = set_rate_mnd,
1003 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1004 .current_freq = &rcg_dummy_freq,
1005 .base = &virt_bases[GCC_BASE],
1006 .c = {
1007 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1008 .ops = &clk_ops_rcg_mnd,
1009 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1010 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1011 },
1012};
1013
1014static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1015 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1016 .set_rate = set_rate_mnd,
1017 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1018 .current_freq = &rcg_dummy_freq,
1019 .base = &virt_bases[GCC_BASE],
1020 .c = {
1021 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1022 .ops = &clk_ops_rcg_mnd,
1023 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1024 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1025 },
1026};
1027
1028static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1029 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1030 .set_rate = set_rate_mnd,
1031 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1032 .current_freq = &rcg_dummy_freq,
1033 .base = &virt_bases[GCC_BASE],
1034 .c = {
1035 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1036 .ops = &clk_ops_rcg_mnd,
1037 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1038 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1039 },
1040};
1041
1042static struct rcg_clk blsp2_uart1_apps_clk_src = {
1043 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1044 .set_rate = set_rate_mnd,
1045 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1046 .current_freq = &rcg_dummy_freq,
1047 .base = &virt_bases[GCC_BASE],
1048 .c = {
1049 .dbg_name = "blsp2_uart1_apps_clk_src",
1050 .ops = &clk_ops_rcg_mnd,
1051 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1052 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1053 },
1054};
1055
1056static struct rcg_clk blsp2_uart2_apps_clk_src = {
1057 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1058 .set_rate = set_rate_mnd,
1059 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1060 .current_freq = &rcg_dummy_freq,
1061 .base = &virt_bases[GCC_BASE],
1062 .c = {
1063 .dbg_name = "blsp2_uart2_apps_clk_src",
1064 .ops = &clk_ops_rcg_mnd,
1065 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1066 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1067 },
1068};
1069
1070static struct rcg_clk blsp2_uart3_apps_clk_src = {
1071 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1072 .set_rate = set_rate_mnd,
1073 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1074 .current_freq = &rcg_dummy_freq,
1075 .base = &virt_bases[GCC_BASE],
1076 .c = {
1077 .dbg_name = "blsp2_uart3_apps_clk_src",
1078 .ops = &clk_ops_rcg_mnd,
1079 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1080 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1081 },
1082};
1083
1084static struct rcg_clk blsp2_uart4_apps_clk_src = {
1085 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1086 .set_rate = set_rate_mnd,
1087 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1088 .current_freq = &rcg_dummy_freq,
1089 .base = &virt_bases[GCC_BASE],
1090 .c = {
1091 .dbg_name = "blsp2_uart4_apps_clk_src",
1092 .ops = &clk_ops_rcg_mnd,
1093 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1094 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1095 },
1096};
1097
1098static struct rcg_clk blsp2_uart5_apps_clk_src = {
1099 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1100 .set_rate = set_rate_mnd,
1101 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1102 .current_freq = &rcg_dummy_freq,
1103 .base = &virt_bases[GCC_BASE],
1104 .c = {
1105 .dbg_name = "blsp2_uart5_apps_clk_src",
1106 .ops = &clk_ops_rcg_mnd,
1107 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1108 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1109 },
1110};
1111
1112static struct rcg_clk blsp2_uart6_apps_clk_src = {
1113 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1114 .set_rate = set_rate_mnd,
1115 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1116 .current_freq = &rcg_dummy_freq,
1117 .base = &virt_bases[GCC_BASE],
1118 .c = {
1119 .dbg_name = "blsp2_uart6_apps_clk_src",
1120 .ops = &clk_ops_rcg_mnd,
1121 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1122 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1123 },
1124};
1125
1126static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1127 F( 50000000, gpll0, 12, 0, 0),
1128 F(100000000, gpll0, 6, 0, 0),
1129 F_END
1130};
1131
1132static struct rcg_clk ce1_clk_src = {
1133 .cmd_rcgr_reg = CE1_CMD_RCGR,
1134 .set_rate = set_rate_hid,
1135 .freq_tbl = ftbl_gcc_ce1_clk,
1136 .current_freq = &rcg_dummy_freq,
1137 .base = &virt_bases[GCC_BASE],
1138 .c = {
1139 .dbg_name = "ce1_clk_src",
1140 .ops = &clk_ops_rcg,
1141 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1142 CLK_INIT(ce1_clk_src.c),
1143 },
1144};
1145
1146static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1147 F( 50000000, gpll0, 12, 0, 0),
1148 F(100000000, gpll0, 6, 0, 0),
1149 F_END
1150};
1151
1152static struct rcg_clk ce2_clk_src = {
1153 .cmd_rcgr_reg = CE2_CMD_RCGR,
1154 .set_rate = set_rate_hid,
1155 .freq_tbl = ftbl_gcc_ce2_clk,
1156 .current_freq = &rcg_dummy_freq,
1157 .base = &virt_bases[GCC_BASE],
1158 .c = {
1159 .dbg_name = "ce2_clk_src",
1160 .ops = &clk_ops_rcg,
1161 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1162 CLK_INIT(ce2_clk_src.c),
1163 },
1164};
1165
1166static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1167 F(19200000, cxo, 1, 0, 0),
1168 F_END
1169};
1170
1171static struct rcg_clk gp1_clk_src = {
1172 .cmd_rcgr_reg = GP1_CMD_RCGR,
1173 .set_rate = set_rate_mnd,
1174 .freq_tbl = ftbl_gcc_gp_clk,
1175 .current_freq = &rcg_dummy_freq,
1176 .base = &virt_bases[GCC_BASE],
1177 .c = {
1178 .dbg_name = "gp1_clk_src",
1179 .ops = &clk_ops_rcg_mnd,
1180 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1181 CLK_INIT(gp1_clk_src.c),
1182 },
1183};
1184
1185static struct rcg_clk gp2_clk_src = {
1186 .cmd_rcgr_reg = GP2_CMD_RCGR,
1187 .set_rate = set_rate_mnd,
1188 .freq_tbl = ftbl_gcc_gp_clk,
1189 .current_freq = &rcg_dummy_freq,
1190 .base = &virt_bases[GCC_BASE],
1191 .c = {
1192 .dbg_name = "gp2_clk_src",
1193 .ops = &clk_ops_rcg_mnd,
1194 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1195 CLK_INIT(gp2_clk_src.c),
1196 },
1197};
1198
1199static struct rcg_clk gp3_clk_src = {
1200 .cmd_rcgr_reg = GP3_CMD_RCGR,
1201 .set_rate = set_rate_mnd,
1202 .freq_tbl = ftbl_gcc_gp_clk,
1203 .current_freq = &rcg_dummy_freq,
1204 .base = &virt_bases[GCC_BASE],
1205 .c = {
1206 .dbg_name = "gp3_clk_src",
1207 .ops = &clk_ops_rcg_mnd,
1208 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1209 CLK_INIT(gp3_clk_src.c),
1210 },
1211};
1212
1213static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1214 F(60000000, gpll0, 10, 0, 0),
1215 F_END
1216};
1217
1218static struct rcg_clk pdm2_clk_src = {
1219 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1220 .set_rate = set_rate_hid,
1221 .freq_tbl = ftbl_gcc_pdm2_clk,
1222 .current_freq = &rcg_dummy_freq,
1223 .base = &virt_bases[GCC_BASE],
1224 .c = {
1225 .dbg_name = "pdm2_clk_src",
1226 .ops = &clk_ops_rcg,
1227 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1228 CLK_INIT(pdm2_clk_src.c),
1229 },
1230};
1231
1232static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1233 F( 144000, cxo, 16, 3, 25),
1234 F( 400000, cxo, 12, 1, 4),
1235 F( 20000000, gpll0, 15, 1, 2),
1236 F( 25000000, gpll0, 12, 1, 2),
1237 F( 50000000, gpll0, 12, 0, 0),
1238 F(100000000, gpll0, 6, 0, 0),
1239 F(200000000, gpll0, 3, 0, 0),
1240 F_END
1241};
1242
1243static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1244 F( 144000, cxo, 16, 3, 25),
1245 F( 400000, cxo, 12, 1, 4),
1246 F( 20000000, gpll0, 15, 1, 2),
1247 F( 25000000, gpll0, 12, 1, 2),
1248 F( 50000000, gpll0, 12, 0, 0),
1249 F(100000000, gpll0, 6, 0, 0),
1250 F_END
1251};
1252
1253static struct rcg_clk sdcc1_apps_clk_src = {
1254 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1255 .set_rate = set_rate_mnd,
1256 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1257 .current_freq = &rcg_dummy_freq,
1258 .base = &virt_bases[GCC_BASE],
1259 .c = {
1260 .dbg_name = "sdcc1_apps_clk_src",
1261 .ops = &clk_ops_rcg_mnd,
1262 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1263 CLK_INIT(sdcc1_apps_clk_src.c),
1264 },
1265};
1266
1267static struct rcg_clk sdcc2_apps_clk_src = {
1268 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1269 .set_rate = set_rate_mnd,
1270 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1271 .current_freq = &rcg_dummy_freq,
1272 .base = &virt_bases[GCC_BASE],
1273 .c = {
1274 .dbg_name = "sdcc2_apps_clk_src",
1275 .ops = &clk_ops_rcg_mnd,
1276 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1277 CLK_INIT(sdcc2_apps_clk_src.c),
1278 },
1279};
1280
1281static struct rcg_clk sdcc3_apps_clk_src = {
1282 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1283 .set_rate = set_rate_mnd,
1284 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1285 .current_freq = &rcg_dummy_freq,
1286 .base = &virt_bases[GCC_BASE],
1287 .c = {
1288 .dbg_name = "sdcc3_apps_clk_src",
1289 .ops = &clk_ops_rcg_mnd,
1290 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1291 CLK_INIT(sdcc3_apps_clk_src.c),
1292 },
1293};
1294
1295static struct rcg_clk sdcc4_apps_clk_src = {
1296 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1297 .set_rate = set_rate_mnd,
1298 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1299 .current_freq = &rcg_dummy_freq,
1300 .base = &virt_bases[GCC_BASE],
1301 .c = {
1302 .dbg_name = "sdcc4_apps_clk_src",
1303 .ops = &clk_ops_rcg_mnd,
1304 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1305 CLK_INIT(sdcc4_apps_clk_src.c),
1306 },
1307};
1308
1309static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1310 F(105000, cxo, 2, 1, 91),
1311 F_END
1312};
1313
1314static struct rcg_clk tsif_ref_clk_src = {
1315 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1316 .set_rate = set_rate_mnd,
1317 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1318 .current_freq = &rcg_dummy_freq,
1319 .base = &virt_bases[GCC_BASE],
1320 .c = {
1321 .dbg_name = "tsif_ref_clk_src",
1322 .ops = &clk_ops_rcg_mnd,
1323 VDD_DIG_FMAX_MAP1(LOW, 105500),
1324 CLK_INIT(tsif_ref_clk_src.c),
1325 },
1326};
1327
1328static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1329 F(60000000, gpll0, 10, 0, 0),
1330 F_END
1331};
1332
1333static struct rcg_clk usb30_mock_utmi_clk_src = {
1334 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1335 .set_rate = set_rate_hid,
1336 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1337 .current_freq = &rcg_dummy_freq,
1338 .base = &virt_bases[GCC_BASE],
1339 .c = {
1340 .dbg_name = "usb30_mock_utmi_clk_src",
1341 .ops = &clk_ops_rcg,
1342 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1343 CLK_INIT(usb30_mock_utmi_clk_src.c),
1344 },
1345};
1346
1347static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1348 F(75000000, gpll0, 8, 0, 0),
1349 F_END
1350};
1351
1352static struct rcg_clk usb_hs_system_clk_src = {
1353 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1354 .set_rate = set_rate_hid,
1355 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1356 .current_freq = &rcg_dummy_freq,
1357 .base = &virt_bases[GCC_BASE],
1358 .c = {
1359 .dbg_name = "usb_hs_system_clk_src",
1360 .ops = &clk_ops_rcg,
1361 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1362 CLK_INIT(usb_hs_system_clk_src.c),
1363 },
1364};
1365
1366static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1367 F_HSIC(480000000, gpll1, 1, 0, 0),
1368 F_END
1369};
1370
1371static struct rcg_clk usb_hsic_clk_src = {
1372 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1373 .set_rate = set_rate_hid,
1374 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1375 .current_freq = &rcg_dummy_freq,
1376 .base = &virt_bases[GCC_BASE],
1377 .c = {
1378 .dbg_name = "usb_hsic_clk_src",
1379 .ops = &clk_ops_rcg,
1380 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1381 CLK_INIT(usb_hsic_clk_src.c),
1382 },
1383};
1384
1385static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1386 F(9600000, cxo, 2, 0, 0),
1387 F_END
1388};
1389
1390static struct rcg_clk usb_hsic_io_cal_clk_src = {
1391 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1392 .set_rate = set_rate_hid,
1393 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1394 .current_freq = &rcg_dummy_freq,
1395 .base = &virt_bases[GCC_BASE],
1396 .c = {
1397 .dbg_name = "usb_hsic_io_cal_clk_src",
1398 .ops = &clk_ops_rcg,
1399 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1400 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1401 },
1402};
1403
1404static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1405 F(75000000, gpll0, 8, 0, 0),
1406 F_END
1407};
1408
1409static struct rcg_clk usb_hsic_system_clk_src = {
1410 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1411 .set_rate = set_rate_hid,
1412 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1413 .current_freq = &rcg_dummy_freq,
1414 .base = &virt_bases[GCC_BASE],
1415 .c = {
1416 .dbg_name = "usb_hsic_system_clk_src",
1417 .ops = &clk_ops_rcg,
1418 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1419 CLK_INIT(usb_hsic_system_clk_src.c),
1420 },
1421};
1422
1423static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1424 .cbcr_reg = BAM_DMA_AHB_CBCR,
1425 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1426 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001427 .base = &virt_bases[GCC_BASE],
1428 .c = {
1429 .dbg_name = "gcc_bam_dma_ahb_clk",
1430 .ops = &clk_ops_vote,
1431 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1432 },
1433};
1434
1435static struct local_vote_clk gcc_blsp1_ahb_clk = {
1436 .cbcr_reg = BLSP1_AHB_CBCR,
1437 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1438 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001439 .base = &virt_bases[GCC_BASE],
1440 .c = {
1441 .dbg_name = "gcc_blsp1_ahb_clk",
1442 .ops = &clk_ops_vote,
1443 CLK_INIT(gcc_blsp1_ahb_clk.c),
1444 },
1445};
1446
1447static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1448 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1449 .parent = &cxo_clk_src.c,
1450 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001451 .base = &virt_bases[GCC_BASE],
1452 .c = {
1453 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1454 .ops = &clk_ops_branch,
1455 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1456 },
1457};
1458
1459static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1460 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1461 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001462 .base = &virt_bases[GCC_BASE],
1463 .c = {
1464 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1465 .ops = &clk_ops_branch,
1466 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1467 },
1468};
1469
1470static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1471 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1472 .parent = &cxo_clk_src.c,
1473 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001474 .base = &virt_bases[GCC_BASE],
1475 .c = {
1476 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1477 .ops = &clk_ops_branch,
1478 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1479 },
1480};
1481
1482static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1483 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1484 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001485 .base = &virt_bases[GCC_BASE],
1486 .c = {
1487 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1488 .ops = &clk_ops_branch,
1489 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1490 },
1491};
1492
1493static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1494 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1495 .parent = &cxo_clk_src.c,
1496 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001497 .base = &virt_bases[GCC_BASE],
1498 .c = {
1499 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1500 .ops = &clk_ops_branch,
1501 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1502 },
1503};
1504
1505static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1506 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1507 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001508 .base = &virt_bases[GCC_BASE],
1509 .c = {
1510 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1511 .ops = &clk_ops_branch,
1512 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1513 },
1514};
1515
1516static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1517 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1518 .parent = &cxo_clk_src.c,
1519 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001520 .base = &virt_bases[GCC_BASE],
1521 .c = {
1522 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1523 .ops = &clk_ops_branch,
1524 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1525 },
1526};
1527
1528static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1529 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1530 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001531 .base = &virt_bases[GCC_BASE],
1532 .c = {
1533 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1534 .ops = &clk_ops_branch,
1535 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1536 },
1537};
1538
1539static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1540 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1541 .parent = &cxo_clk_src.c,
1542 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001543 .base = &virt_bases[GCC_BASE],
1544 .c = {
1545 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1546 .ops = &clk_ops_branch,
1547 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1548 },
1549};
1550
1551static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1552 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1553 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001554 .base = &virt_bases[GCC_BASE],
1555 .c = {
1556 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1557 .ops = &clk_ops_branch,
1558 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1559 },
1560};
1561
1562static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1563 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1564 .parent = &cxo_clk_src.c,
1565 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001566 .base = &virt_bases[GCC_BASE],
1567 .c = {
1568 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1569 .ops = &clk_ops_branch,
1570 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1571 },
1572};
1573
1574static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1575 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1576 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001577 .base = &virt_bases[GCC_BASE],
1578 .c = {
1579 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1580 .ops = &clk_ops_branch,
1581 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1582 },
1583};
1584
1585static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1586 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1587 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001588 .base = &virt_bases[GCC_BASE],
1589 .c = {
1590 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1591 .ops = &clk_ops_branch,
1592 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1593 },
1594};
1595
1596static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1597 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1598 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001599 .base = &virt_bases[GCC_BASE],
1600 .c = {
1601 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1602 .ops = &clk_ops_branch,
1603 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1604 },
1605};
1606
1607static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1608 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1609 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001610 .base = &virt_bases[GCC_BASE],
1611 .c = {
1612 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1613 .ops = &clk_ops_branch,
1614 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1615 },
1616};
1617
1618static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1619 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1620 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001621 .base = &virt_bases[GCC_BASE],
1622 .c = {
1623 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1624 .ops = &clk_ops_branch,
1625 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1626 },
1627};
1628
1629static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1630 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1631 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001632 .base = &virt_bases[GCC_BASE],
1633 .c = {
1634 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1635 .ops = &clk_ops_branch,
1636 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1637 },
1638};
1639
1640static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1641 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1642 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001643 .base = &virt_bases[GCC_BASE],
1644 .c = {
1645 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1646 .ops = &clk_ops_branch,
1647 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1648 },
1649};
1650
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001651static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1652 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1653 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1654 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001655 .base = &virt_bases[GCC_BASE],
1656 .c = {
1657 .dbg_name = "gcc_boot_rom_ahb_clk",
1658 .ops = &clk_ops_vote,
1659 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1660 },
1661};
1662
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001663static struct local_vote_clk gcc_blsp2_ahb_clk = {
1664 .cbcr_reg = BLSP2_AHB_CBCR,
1665 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1666 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001667 .base = &virt_bases[GCC_BASE],
1668 .c = {
1669 .dbg_name = "gcc_blsp2_ahb_clk",
1670 .ops = &clk_ops_vote,
1671 CLK_INIT(gcc_blsp2_ahb_clk.c),
1672 },
1673};
1674
1675static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1676 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1677 .parent = &cxo_clk_src.c,
1678 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001679 .base = &virt_bases[GCC_BASE],
1680 .c = {
1681 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1682 .ops = &clk_ops_branch,
1683 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1684 },
1685};
1686
1687static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1688 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1689 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001690 .base = &virt_bases[GCC_BASE],
1691 .c = {
1692 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1693 .ops = &clk_ops_branch,
1694 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1695 },
1696};
1697
1698static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1699 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1700 .parent = &cxo_clk_src.c,
1701 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001702 .base = &virt_bases[GCC_BASE],
1703 .c = {
1704 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1705 .ops = &clk_ops_branch,
1706 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1707 },
1708};
1709
1710static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1711 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1712 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001713 .base = &virt_bases[GCC_BASE],
1714 .c = {
1715 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1716 .ops = &clk_ops_branch,
1717 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1718 },
1719};
1720
1721static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1722 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1723 .parent = &cxo_clk_src.c,
1724 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001725 .base = &virt_bases[GCC_BASE],
1726 .c = {
1727 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1728 .ops = &clk_ops_branch,
1729 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1730 },
1731};
1732
1733static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1734 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1735 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001736 .base = &virt_bases[GCC_BASE],
1737 .c = {
1738 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1739 .ops = &clk_ops_branch,
1740 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1741 },
1742};
1743
1744static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1745 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1746 .parent = &cxo_clk_src.c,
1747 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001748 .base = &virt_bases[GCC_BASE],
1749 .c = {
1750 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1751 .ops = &clk_ops_branch,
1752 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1753 },
1754};
1755
1756static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1757 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1758 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001759 .base = &virt_bases[GCC_BASE],
1760 .c = {
1761 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1762 .ops = &clk_ops_branch,
1763 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1764 },
1765};
1766
1767static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1768 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1769 .parent = &cxo_clk_src.c,
1770 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001771 .base = &virt_bases[GCC_BASE],
1772 .c = {
1773 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1774 .ops = &clk_ops_branch,
1775 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1776 },
1777};
1778
1779static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1780 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1781 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001782 .base = &virt_bases[GCC_BASE],
1783 .c = {
1784 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1785 .ops = &clk_ops_branch,
1786 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1787 },
1788};
1789
1790static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1791 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1792 .parent = &cxo_clk_src.c,
1793 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001794 .base = &virt_bases[GCC_BASE],
1795 .c = {
1796 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1797 .ops = &clk_ops_branch,
1798 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1799 },
1800};
1801
1802static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1803 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1804 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001805 .base = &virt_bases[GCC_BASE],
1806 .c = {
1807 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1808 .ops = &clk_ops_branch,
1809 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1810 },
1811};
1812
1813static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1814 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1815 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001816 .base = &virt_bases[GCC_BASE],
1817 .c = {
1818 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1819 .ops = &clk_ops_branch,
1820 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1821 },
1822};
1823
1824static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1825 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1826 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001827 .base = &virt_bases[GCC_BASE],
1828 .c = {
1829 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1830 .ops = &clk_ops_branch,
1831 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1832 },
1833};
1834
1835static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1836 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1837 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001838 .base = &virt_bases[GCC_BASE],
1839 .c = {
1840 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1841 .ops = &clk_ops_branch,
1842 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1843 },
1844};
1845
1846static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1847 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1848 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001849 .base = &virt_bases[GCC_BASE],
1850 .c = {
1851 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1852 .ops = &clk_ops_branch,
1853 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1854 },
1855};
1856
1857static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1858 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1859 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001860 .base = &virt_bases[GCC_BASE],
1861 .c = {
1862 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1863 .ops = &clk_ops_branch,
1864 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1865 },
1866};
1867
1868static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1869 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1870 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001871 .base = &virt_bases[GCC_BASE],
1872 .c = {
1873 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1874 .ops = &clk_ops_branch,
1875 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1876 },
1877};
1878
1879static struct local_vote_clk gcc_ce1_clk = {
1880 .cbcr_reg = CE1_CBCR,
1881 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1882 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001883 .base = &virt_bases[GCC_BASE],
1884 .c = {
1885 .dbg_name = "gcc_ce1_clk",
1886 .ops = &clk_ops_vote,
1887 CLK_INIT(gcc_ce1_clk.c),
1888 },
1889};
1890
1891static struct local_vote_clk gcc_ce1_ahb_clk = {
1892 .cbcr_reg = CE1_AHB_CBCR,
1893 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1894 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001895 .base = &virt_bases[GCC_BASE],
1896 .c = {
1897 .dbg_name = "gcc_ce1_ahb_clk",
1898 .ops = &clk_ops_vote,
1899 CLK_INIT(gcc_ce1_ahb_clk.c),
1900 },
1901};
1902
1903static struct local_vote_clk gcc_ce1_axi_clk = {
1904 .cbcr_reg = CE1_AXI_CBCR,
1905 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1906 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001907 .base = &virt_bases[GCC_BASE],
1908 .c = {
1909 .dbg_name = "gcc_ce1_axi_clk",
1910 .ops = &clk_ops_vote,
1911 CLK_INIT(gcc_ce1_axi_clk.c),
1912 },
1913};
1914
1915static struct local_vote_clk gcc_ce2_clk = {
1916 .cbcr_reg = CE2_CBCR,
1917 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1918 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001919 .base = &virt_bases[GCC_BASE],
1920 .c = {
1921 .dbg_name = "gcc_ce2_clk",
1922 .ops = &clk_ops_vote,
1923 CLK_INIT(gcc_ce2_clk.c),
1924 },
1925};
1926
1927static struct local_vote_clk gcc_ce2_ahb_clk = {
1928 .cbcr_reg = CE2_AHB_CBCR,
1929 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1930 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001931 .base = &virt_bases[GCC_BASE],
1932 .c = {
1933 .dbg_name = "gcc_ce1_ahb_clk",
1934 .ops = &clk_ops_vote,
1935 CLK_INIT(gcc_ce1_ahb_clk.c),
1936 },
1937};
1938
1939static struct local_vote_clk gcc_ce2_axi_clk = {
1940 .cbcr_reg = CE2_AXI_CBCR,
1941 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1942 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001943 .base = &virt_bases[GCC_BASE],
1944 .c = {
1945 .dbg_name = "gcc_ce1_axi_clk",
1946 .ops = &clk_ops_vote,
1947 CLK_INIT(gcc_ce2_axi_clk.c),
1948 },
1949};
1950
1951static struct branch_clk gcc_gp1_clk = {
1952 .cbcr_reg = GP1_CBCR,
1953 .parent = &gp1_clk_src.c,
1954 .base = &virt_bases[GCC_BASE],
1955 .c = {
1956 .dbg_name = "gcc_gp1_clk",
1957 .ops = &clk_ops_branch,
1958 CLK_INIT(gcc_gp1_clk.c),
1959 },
1960};
1961
1962static struct branch_clk gcc_gp2_clk = {
1963 .cbcr_reg = GP2_CBCR,
1964 .parent = &gp2_clk_src.c,
1965 .base = &virt_bases[GCC_BASE],
1966 .c = {
1967 .dbg_name = "gcc_gp2_clk",
1968 .ops = &clk_ops_branch,
1969 CLK_INIT(gcc_gp2_clk.c),
1970 },
1971};
1972
1973static struct branch_clk gcc_gp3_clk = {
1974 .cbcr_reg = GP3_CBCR,
1975 .parent = &gp3_clk_src.c,
1976 .base = &virt_bases[GCC_BASE],
1977 .c = {
1978 .dbg_name = "gcc_gp3_clk",
1979 .ops = &clk_ops_branch,
1980 CLK_INIT(gcc_gp3_clk.c),
1981 },
1982};
1983
1984static struct branch_clk gcc_pdm2_clk = {
1985 .cbcr_reg = PDM2_CBCR,
1986 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001987 .base = &virt_bases[GCC_BASE],
1988 .c = {
1989 .dbg_name = "gcc_pdm2_clk",
1990 .ops = &clk_ops_branch,
1991 CLK_INIT(gcc_pdm2_clk.c),
1992 },
1993};
1994
1995static struct branch_clk gcc_pdm_ahb_clk = {
1996 .cbcr_reg = PDM_AHB_CBCR,
1997 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001998 .base = &virt_bases[GCC_BASE],
1999 .c = {
2000 .dbg_name = "gcc_pdm_ahb_clk",
2001 .ops = &clk_ops_branch,
2002 CLK_INIT(gcc_pdm_ahb_clk.c),
2003 },
2004};
2005
2006static struct local_vote_clk gcc_prng_ahb_clk = {
2007 .cbcr_reg = PRNG_AHB_CBCR,
2008 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2009 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002010 .base = &virt_bases[GCC_BASE],
2011 .c = {
2012 .dbg_name = "gcc_prng_ahb_clk",
2013 .ops = &clk_ops_vote,
2014 CLK_INIT(gcc_prng_ahb_clk.c),
2015 },
2016};
2017
2018static struct branch_clk gcc_sdcc1_ahb_clk = {
2019 .cbcr_reg = SDCC1_AHB_CBCR,
2020 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002021 .base = &virt_bases[GCC_BASE],
2022 .c = {
2023 .dbg_name = "gcc_sdcc1_ahb_clk",
2024 .ops = &clk_ops_branch,
2025 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2026 },
2027};
2028
2029static struct branch_clk gcc_sdcc1_apps_clk = {
2030 .cbcr_reg = SDCC1_APPS_CBCR,
2031 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002032 .base = &virt_bases[GCC_BASE],
2033 .c = {
2034 .dbg_name = "gcc_sdcc1_apps_clk",
2035 .ops = &clk_ops_branch,
2036 CLK_INIT(gcc_sdcc1_apps_clk.c),
2037 },
2038};
2039
2040static struct branch_clk gcc_sdcc2_ahb_clk = {
2041 .cbcr_reg = SDCC2_AHB_CBCR,
2042 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002043 .base = &virt_bases[GCC_BASE],
2044 .c = {
2045 .dbg_name = "gcc_sdcc2_ahb_clk",
2046 .ops = &clk_ops_branch,
2047 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2048 },
2049};
2050
2051static struct branch_clk gcc_sdcc2_apps_clk = {
2052 .cbcr_reg = SDCC2_APPS_CBCR,
2053 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002054 .base = &virt_bases[GCC_BASE],
2055 .c = {
2056 .dbg_name = "gcc_sdcc2_apps_clk",
2057 .ops = &clk_ops_branch,
2058 CLK_INIT(gcc_sdcc2_apps_clk.c),
2059 },
2060};
2061
2062static struct branch_clk gcc_sdcc3_ahb_clk = {
2063 .cbcr_reg = SDCC3_AHB_CBCR,
2064 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002065 .base = &virt_bases[GCC_BASE],
2066 .c = {
2067 .dbg_name = "gcc_sdcc3_ahb_clk",
2068 .ops = &clk_ops_branch,
2069 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2070 },
2071};
2072
2073static struct branch_clk gcc_sdcc3_apps_clk = {
2074 .cbcr_reg = SDCC3_APPS_CBCR,
2075 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002076 .base = &virt_bases[GCC_BASE],
2077 .c = {
2078 .dbg_name = "gcc_sdcc3_apps_clk",
2079 .ops = &clk_ops_branch,
2080 CLK_INIT(gcc_sdcc3_apps_clk.c),
2081 },
2082};
2083
2084static struct branch_clk gcc_sdcc4_ahb_clk = {
2085 .cbcr_reg = SDCC4_AHB_CBCR,
2086 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002087 .base = &virt_bases[GCC_BASE],
2088 .c = {
2089 .dbg_name = "gcc_sdcc4_ahb_clk",
2090 .ops = &clk_ops_branch,
2091 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2092 },
2093};
2094
2095static struct branch_clk gcc_sdcc4_apps_clk = {
2096 .cbcr_reg = SDCC4_APPS_CBCR,
2097 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002098 .base = &virt_bases[GCC_BASE],
2099 .c = {
2100 .dbg_name = "gcc_sdcc4_apps_clk",
2101 .ops = &clk_ops_branch,
2102 CLK_INIT(gcc_sdcc4_apps_clk.c),
2103 },
2104};
2105
2106static struct branch_clk gcc_tsif_ahb_clk = {
2107 .cbcr_reg = TSIF_AHB_CBCR,
2108 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002109 .base = &virt_bases[GCC_BASE],
2110 .c = {
2111 .dbg_name = "gcc_tsif_ahb_clk",
2112 .ops = &clk_ops_branch,
2113 CLK_INIT(gcc_tsif_ahb_clk.c),
2114 },
2115};
2116
2117static struct branch_clk gcc_tsif_ref_clk = {
2118 .cbcr_reg = TSIF_REF_CBCR,
2119 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002120 .base = &virt_bases[GCC_BASE],
2121 .c = {
2122 .dbg_name = "gcc_tsif_ref_clk",
2123 .ops = &clk_ops_branch,
2124 CLK_INIT(gcc_tsif_ref_clk.c),
2125 },
2126};
2127
2128static struct branch_clk gcc_usb30_master_clk = {
2129 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002130 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002131 .parent = &usb30_master_clk_src.c,
2132 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002133 .base = &virt_bases[GCC_BASE],
2134 .c = {
2135 .dbg_name = "gcc_usb30_master_clk",
2136 .ops = &clk_ops_branch,
2137 CLK_INIT(gcc_usb30_master_clk.c),
2138 },
2139};
2140
2141static struct branch_clk gcc_usb30_mock_utmi_clk = {
2142 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2143 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002144 .base = &virt_bases[GCC_BASE],
2145 .c = {
2146 .dbg_name = "gcc_usb30_mock_utmi_clk",
2147 .ops = &clk_ops_branch,
2148 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2149 },
2150};
2151
2152static struct branch_clk gcc_usb_hs_ahb_clk = {
2153 .cbcr_reg = USB_HS_AHB_CBCR,
2154 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002155 .base = &virt_bases[GCC_BASE],
2156 .c = {
2157 .dbg_name = "gcc_usb_hs_ahb_clk",
2158 .ops = &clk_ops_branch,
2159 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2160 },
2161};
2162
2163static struct branch_clk gcc_usb_hs_system_clk = {
2164 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002165 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002166 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002167 .base = &virt_bases[GCC_BASE],
2168 .c = {
2169 .dbg_name = "gcc_usb_hs_system_clk",
2170 .ops = &clk_ops_branch,
2171 CLK_INIT(gcc_usb_hs_system_clk.c),
2172 },
2173};
2174
2175static struct branch_clk gcc_usb_hsic_ahb_clk = {
2176 .cbcr_reg = USB_HSIC_AHB_CBCR,
2177 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002178 .base = &virt_bases[GCC_BASE],
2179 .c = {
2180 .dbg_name = "gcc_usb_hsic_ahb_clk",
2181 .ops = &clk_ops_branch,
2182 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2183 },
2184};
2185
2186static struct branch_clk gcc_usb_hsic_clk = {
2187 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002188 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002189 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002190 .base = &virt_bases[GCC_BASE],
2191 .c = {
2192 .dbg_name = "gcc_usb_hsic_clk",
2193 .ops = &clk_ops_branch,
2194 CLK_INIT(gcc_usb_hsic_clk.c),
2195 },
2196};
2197
2198static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2199 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2200 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002201 .base = &virt_bases[GCC_BASE],
2202 .c = {
2203 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2204 .ops = &clk_ops_branch,
2205 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2206 },
2207};
2208
2209static struct branch_clk gcc_usb_hsic_system_clk = {
2210 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2211 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002212 .base = &virt_bases[GCC_BASE],
2213 .c = {
2214 .dbg_name = "gcc_usb_hsic_system_clk",
2215 .ops = &clk_ops_branch,
2216 CLK_INIT(gcc_usb_hsic_system_clk.c),
2217 },
2218};
2219
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002220struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2221 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2222 .has_sibling = 1,
2223 .base = &virt_bases[GCC_BASE],
2224 .c = {
2225 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2226 .ops = &clk_ops_branch,
2227 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2228 },
2229};
2230
2231struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2232 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2233 .has_sibling = 1,
2234 .base = &virt_bases[GCC_BASE],
2235 .c = {
2236 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2237 .ops = &clk_ops_branch,
2238 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2239 },
2240};
2241
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002242static struct branch_clk gcc_mss_cfg_ahb_clk = {
2243 .cbcr_reg = MSS_CFG_AHB_CBCR,
2244 .has_sibling = 1,
2245 .base = &virt_bases[GCC_BASE],
2246 .c = {
2247 .dbg_name = "gcc_mss_cfg_ahb_clk",
2248 .ops = &clk_ops_branch,
2249 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2250 },
2251};
2252
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002253static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002254 F_MM( 19200000, cxo, 1, 0, 0),
2255 F_MM(150000000, gpll0, 4, 0, 0),
2256 F_MM(282000000, mmpll1, 3, 0, 0),
2257 F_MM(320000000, mmpll1, 2.5, 0, 0),
2258 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002259 F_END
2260};
2261
2262static struct rcg_clk axi_clk_src = {
2263 .cmd_rcgr_reg = 0x5040,
2264 .set_rate = set_rate_hid,
2265 .freq_tbl = ftbl_mmss_axi_clk,
2266 .current_freq = &rcg_dummy_freq,
2267 .base = &virt_bases[MMSS_BASE],
2268 .c = {
2269 .dbg_name = "axi_clk_src",
2270 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002271 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2272 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002273 CLK_INIT(axi_clk_src.c),
2274 },
2275};
2276
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002277static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2278 F_MM( 19200000, cxo, 1, 0, 0),
2279 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002280 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002281 F_MM(400000000, mmpll0, 2, 0, 0),
2282 F_END
2283};
2284
2285struct rcg_clk ocmemnoc_clk_src = {
2286 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2287 .set_rate = set_rate_hid,
2288 .freq_tbl = ftbl_ocmemnoc_clk,
2289 .current_freq = &rcg_dummy_freq,
2290 .base = &virt_bases[MMSS_BASE],
2291 .c = {
2292 .dbg_name = "ocmemnoc_clk_src",
2293 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002294 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002295 HIGH, 400000000),
2296 CLK_INIT(ocmemnoc_clk_src.c),
2297 },
2298};
2299
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002300static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2301 F_MM(100000000, gpll0, 6, 0, 0),
2302 F_MM(200000000, mmpll0, 4, 0, 0),
2303 F_END
2304};
2305
2306static struct rcg_clk csi0_clk_src = {
2307 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2308 .set_rate = set_rate_hid,
2309 .freq_tbl = ftbl_camss_csi0_3_clk,
2310 .current_freq = &rcg_dummy_freq,
2311 .base = &virt_bases[MMSS_BASE],
2312 .c = {
2313 .dbg_name = "csi0_clk_src",
2314 .ops = &clk_ops_rcg,
2315 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2316 CLK_INIT(csi0_clk_src.c),
2317 },
2318};
2319
2320static struct rcg_clk csi1_clk_src = {
2321 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2322 .set_rate = set_rate_hid,
2323 .freq_tbl = ftbl_camss_csi0_3_clk,
2324 .current_freq = &rcg_dummy_freq,
2325 .base = &virt_bases[MMSS_BASE],
2326 .c = {
2327 .dbg_name = "csi1_clk_src",
2328 .ops = &clk_ops_rcg,
2329 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2330 CLK_INIT(csi1_clk_src.c),
2331 },
2332};
2333
2334static struct rcg_clk csi2_clk_src = {
2335 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2336 .set_rate = set_rate_hid,
2337 .freq_tbl = ftbl_camss_csi0_3_clk,
2338 .current_freq = &rcg_dummy_freq,
2339 .base = &virt_bases[MMSS_BASE],
2340 .c = {
2341 .dbg_name = "csi2_clk_src",
2342 .ops = &clk_ops_rcg,
2343 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2344 CLK_INIT(csi2_clk_src.c),
2345 },
2346};
2347
2348static struct rcg_clk csi3_clk_src = {
2349 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2350 .set_rate = set_rate_hid,
2351 .freq_tbl = ftbl_camss_csi0_3_clk,
2352 .current_freq = &rcg_dummy_freq,
2353 .base = &virt_bases[MMSS_BASE],
2354 .c = {
2355 .dbg_name = "csi3_clk_src",
2356 .ops = &clk_ops_rcg,
2357 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2358 CLK_INIT(csi3_clk_src.c),
2359 },
2360};
2361
2362static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2363 F_MM( 37500000, gpll0, 16, 0, 0),
2364 F_MM( 50000000, gpll0, 12, 0, 0),
2365 F_MM( 60000000, gpll0, 10, 0, 0),
2366 F_MM( 80000000, gpll0, 7.5, 0, 0),
2367 F_MM(100000000, gpll0, 6, 0, 0),
2368 F_MM(109090000, gpll0, 5.5, 0, 0),
2369 F_MM(150000000, gpll0, 4, 0, 0),
2370 F_MM(200000000, gpll0, 3, 0, 0),
2371 F_MM(228570000, mmpll0, 3.5, 0, 0),
2372 F_MM(266670000, mmpll0, 3, 0, 0),
2373 F_MM(320000000, mmpll0, 2.5, 0, 0),
2374 F_END
2375};
2376
2377static struct rcg_clk vfe0_clk_src = {
2378 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2379 .set_rate = set_rate_hid,
2380 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2381 .current_freq = &rcg_dummy_freq,
2382 .base = &virt_bases[MMSS_BASE],
2383 .c = {
2384 .dbg_name = "vfe0_clk_src",
2385 .ops = &clk_ops_rcg,
2386 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2387 HIGH, 320000000),
2388 CLK_INIT(vfe0_clk_src.c),
2389 },
2390};
2391
2392static struct rcg_clk vfe1_clk_src = {
2393 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2394 .set_rate = set_rate_hid,
2395 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2396 .current_freq = &rcg_dummy_freq,
2397 .base = &virt_bases[MMSS_BASE],
2398 .c = {
2399 .dbg_name = "vfe1_clk_src",
2400 .ops = &clk_ops_rcg,
2401 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2402 HIGH, 320000000),
2403 CLK_INIT(vfe1_clk_src.c),
2404 },
2405};
2406
2407static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2408 F_MM( 37500000, gpll0, 16, 0, 0),
2409 F_MM( 60000000, gpll0, 10, 0, 0),
2410 F_MM( 75000000, gpll0, 8, 0, 0),
2411 F_MM( 85710000, gpll0, 7, 0, 0),
2412 F_MM(100000000, gpll0, 6, 0, 0),
2413 F_MM(133330000, mmpll0, 6, 0, 0),
2414 F_MM(160000000, mmpll0, 5, 0, 0),
2415 F_MM(200000000, mmpll0, 4, 0, 0),
2416 F_MM(266670000, mmpll0, 3, 0, 0),
2417 F_MM(320000000, mmpll0, 2.5, 0, 0),
2418 F_END
2419};
2420
2421static struct rcg_clk mdp_clk_src = {
2422 .cmd_rcgr_reg = MDP_CMD_RCGR,
2423 .set_rate = set_rate_hid,
2424 .freq_tbl = ftbl_mdss_mdp_clk,
2425 .current_freq = &rcg_dummy_freq,
2426 .base = &virt_bases[MMSS_BASE],
2427 .c = {
2428 .dbg_name = "mdp_clk_src",
2429 .ops = &clk_ops_rcg,
2430 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2431 HIGH, 320000000),
2432 CLK_INIT(mdp_clk_src.c),
2433 },
2434};
2435
2436static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2437 F_MM(19200000, cxo, 1, 0, 0),
2438 F_END
2439};
2440
2441static struct rcg_clk cci_clk_src = {
2442 .cmd_rcgr_reg = CCI_CMD_RCGR,
2443 .set_rate = set_rate_hid,
2444 .freq_tbl = ftbl_camss_cci_cci_clk,
2445 .current_freq = &rcg_dummy_freq,
2446 .base = &virt_bases[MMSS_BASE],
2447 .c = {
2448 .dbg_name = "cci_clk_src",
2449 .ops = &clk_ops_rcg,
2450 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2451 CLK_INIT(cci_clk_src.c),
2452 },
2453};
2454
2455static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2456 F_MM( 10000, cxo, 16, 1, 120),
2457 F_MM( 20000, cxo, 16, 1, 50),
2458 F_MM( 6000000, gpll0, 10, 1, 10),
2459 F_MM(12000000, gpll0, 10, 1, 5),
2460 F_MM(13000000, gpll0, 10, 13, 60),
2461 F_MM(24000000, gpll0, 5, 1, 5),
2462 F_END
2463};
2464
2465static struct rcg_clk mmss_gp0_clk_src = {
2466 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2467 .set_rate = set_rate_mnd,
2468 .freq_tbl = ftbl_camss_gp0_1_clk,
2469 .current_freq = &rcg_dummy_freq,
2470 .base = &virt_bases[MMSS_BASE],
2471 .c = {
2472 .dbg_name = "mmss_gp0_clk_src",
2473 .ops = &clk_ops_rcg_mnd,
2474 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2475 CLK_INIT(mmss_gp0_clk_src.c),
2476 },
2477};
2478
2479static struct rcg_clk mmss_gp1_clk_src = {
2480 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2481 .set_rate = set_rate_mnd,
2482 .freq_tbl = ftbl_camss_gp0_1_clk,
2483 .current_freq = &rcg_dummy_freq,
2484 .base = &virt_bases[MMSS_BASE],
2485 .c = {
2486 .dbg_name = "mmss_gp1_clk_src",
2487 .ops = &clk_ops_rcg_mnd,
2488 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2489 CLK_INIT(mmss_gp1_clk_src.c),
2490 },
2491};
2492
2493static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2494 F_MM( 75000000, gpll0, 8, 0, 0),
2495 F_MM(150000000, gpll0, 4, 0, 0),
2496 F_MM(200000000, gpll0, 3, 0, 0),
2497 F_MM(228570000, mmpll0, 3.5, 0, 0),
2498 F_MM(266670000, mmpll0, 3, 0, 0),
2499 F_MM(320000000, mmpll0, 2.5, 0, 0),
2500 F_END
2501};
2502
2503static struct rcg_clk jpeg0_clk_src = {
2504 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2505 .set_rate = set_rate_hid,
2506 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2507 .current_freq = &rcg_dummy_freq,
2508 .base = &virt_bases[MMSS_BASE],
2509 .c = {
2510 .dbg_name = "jpeg0_clk_src",
2511 .ops = &clk_ops_rcg,
2512 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2513 HIGH, 320000000),
2514 CLK_INIT(jpeg0_clk_src.c),
2515 },
2516};
2517
2518static struct rcg_clk jpeg1_clk_src = {
2519 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2520 .set_rate = set_rate_hid,
2521 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2522 .current_freq = &rcg_dummy_freq,
2523 .base = &virt_bases[MMSS_BASE],
2524 .c = {
2525 .dbg_name = "jpeg1_clk_src",
2526 .ops = &clk_ops_rcg,
2527 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2528 HIGH, 320000000),
2529 CLK_INIT(jpeg1_clk_src.c),
2530 },
2531};
2532
2533static struct rcg_clk jpeg2_clk_src = {
2534 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2535 .set_rate = set_rate_hid,
2536 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2537 .current_freq = &rcg_dummy_freq,
2538 .base = &virt_bases[MMSS_BASE],
2539 .c = {
2540 .dbg_name = "jpeg2_clk_src",
2541 .ops = &clk_ops_rcg,
2542 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2543 HIGH, 320000000),
2544 CLK_INIT(jpeg2_clk_src.c),
2545 },
2546};
2547
2548static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2549 F_MM(66670000, gpll0, 9, 0, 0),
2550 F_END
2551};
2552
2553static struct rcg_clk mclk0_clk_src = {
2554 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2555 .set_rate = set_rate_hid,
2556 .freq_tbl = ftbl_camss_mclk0_3_clk,
2557 .current_freq = &rcg_dummy_freq,
2558 .base = &virt_bases[MMSS_BASE],
2559 .c = {
2560 .dbg_name = "mclk0_clk_src",
2561 .ops = &clk_ops_rcg,
2562 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2563 CLK_INIT(mclk0_clk_src.c),
2564 },
2565};
2566
2567static struct rcg_clk mclk1_clk_src = {
2568 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2569 .set_rate = set_rate_hid,
2570 .freq_tbl = ftbl_camss_mclk0_3_clk,
2571 .current_freq = &rcg_dummy_freq,
2572 .base = &virt_bases[MMSS_BASE],
2573 .c = {
2574 .dbg_name = "mclk1_clk_src",
2575 .ops = &clk_ops_rcg,
2576 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2577 CLK_INIT(mclk1_clk_src.c),
2578 },
2579};
2580
2581static struct rcg_clk mclk2_clk_src = {
2582 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2583 .set_rate = set_rate_hid,
2584 .freq_tbl = ftbl_camss_mclk0_3_clk,
2585 .current_freq = &rcg_dummy_freq,
2586 .base = &virt_bases[MMSS_BASE],
2587 .c = {
2588 .dbg_name = "mclk2_clk_src",
2589 .ops = &clk_ops_rcg,
2590 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2591 CLK_INIT(mclk2_clk_src.c),
2592 },
2593};
2594
2595static struct rcg_clk mclk3_clk_src = {
2596 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2597 .set_rate = set_rate_hid,
2598 .freq_tbl = ftbl_camss_mclk0_3_clk,
2599 .current_freq = &rcg_dummy_freq,
2600 .base = &virt_bases[MMSS_BASE],
2601 .c = {
2602 .dbg_name = "mclk3_clk_src",
2603 .ops = &clk_ops_rcg,
2604 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2605 CLK_INIT(mclk3_clk_src.c),
2606 },
2607};
2608
2609static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2610 F_MM(100000000, gpll0, 6, 0, 0),
2611 F_MM(200000000, mmpll0, 4, 0, 0),
2612 F_END
2613};
2614
2615static struct rcg_clk csi0phytimer_clk_src = {
2616 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2617 .set_rate = set_rate_hid,
2618 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2619 .current_freq = &rcg_dummy_freq,
2620 .base = &virt_bases[MMSS_BASE],
2621 .c = {
2622 .dbg_name = "csi0phytimer_clk_src",
2623 .ops = &clk_ops_rcg,
2624 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2625 CLK_INIT(csi0phytimer_clk_src.c),
2626 },
2627};
2628
2629static struct rcg_clk csi1phytimer_clk_src = {
2630 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2631 .set_rate = set_rate_hid,
2632 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2633 .current_freq = &rcg_dummy_freq,
2634 .base = &virt_bases[MMSS_BASE],
2635 .c = {
2636 .dbg_name = "csi1phytimer_clk_src",
2637 .ops = &clk_ops_rcg,
2638 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2639 CLK_INIT(csi1phytimer_clk_src.c),
2640 },
2641};
2642
2643static struct rcg_clk csi2phytimer_clk_src = {
2644 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2645 .set_rate = set_rate_hid,
2646 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2647 .current_freq = &rcg_dummy_freq,
2648 .base = &virt_bases[MMSS_BASE],
2649 .c = {
2650 .dbg_name = "csi2phytimer_clk_src",
2651 .ops = &clk_ops_rcg,
2652 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2653 CLK_INIT(csi2phytimer_clk_src.c),
2654 },
2655};
2656
2657static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2658 F_MM(150000000, gpll0, 4, 0, 0),
2659 F_MM(266670000, mmpll0, 3, 0, 0),
2660 F_MM(320000000, mmpll0, 2.5, 0, 0),
2661 F_END
2662};
2663
2664static struct rcg_clk cpp_clk_src = {
2665 .cmd_rcgr_reg = CPP_CMD_RCGR,
2666 .set_rate = set_rate_hid,
2667 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2668 .current_freq = &rcg_dummy_freq,
2669 .base = &virt_bases[MMSS_BASE],
2670 .c = {
2671 .dbg_name = "cpp_clk_src",
2672 .ops = &clk_ops_rcg,
2673 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2674 HIGH, 320000000),
2675 CLK_INIT(cpp_clk_src.c),
2676 },
2677};
2678
2679static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2680 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2681 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2682 F_END
2683};
2684
2685static struct rcg_clk byte0_clk_src = {
2686 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2687 .set_rate = set_rate_hid,
2688 .freq_tbl = ftbl_mdss_byte0_1_clk,
2689 .current_freq = &rcg_dummy_freq,
2690 .base = &virt_bases[MMSS_BASE],
2691 .c = {
2692 .dbg_name = "byte0_clk_src",
2693 .ops = &clk_ops_rcg,
2694 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2695 HIGH, 188000000),
2696 CLK_INIT(byte0_clk_src.c),
2697 },
2698};
2699
2700static struct rcg_clk byte1_clk_src = {
2701 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2702 .set_rate = set_rate_hid,
2703 .freq_tbl = ftbl_mdss_byte0_1_clk,
2704 .current_freq = &rcg_dummy_freq,
2705 .base = &virt_bases[MMSS_BASE],
2706 .c = {
2707 .dbg_name = "byte1_clk_src",
2708 .ops = &clk_ops_rcg,
2709 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2710 HIGH, 188000000),
2711 CLK_INIT(byte1_clk_src.c),
2712 },
2713};
2714
2715static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2716 F_MM(19200000, cxo, 1, 0, 0),
2717 F_END
2718};
2719
2720static struct rcg_clk edpaux_clk_src = {
2721 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2722 .set_rate = set_rate_hid,
2723 .freq_tbl = ftbl_mdss_edpaux_clk,
2724 .current_freq = &rcg_dummy_freq,
2725 .base = &virt_bases[MMSS_BASE],
2726 .c = {
2727 .dbg_name = "edpaux_clk_src",
2728 .ops = &clk_ops_rcg,
2729 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2730 CLK_INIT(edpaux_clk_src.c),
2731 },
2732};
2733
2734static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2735 F_MDSS(135000000, edppll_270, 2, 0, 0),
2736 F_MDSS(270000000, edppll_270, 11, 0, 0),
2737 F_END
2738};
2739
2740static struct rcg_clk edplink_clk_src = {
2741 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2742 .set_rate = set_rate_hid,
2743 .freq_tbl = ftbl_mdss_edplink_clk,
2744 .current_freq = &rcg_dummy_freq,
2745 .base = &virt_bases[MMSS_BASE],
2746 .c = {
2747 .dbg_name = "edplink_clk_src",
2748 .ops = &clk_ops_rcg,
2749 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2750 CLK_INIT(edplink_clk_src.c),
2751 },
2752};
2753
2754static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2755 F_MDSS(175000000, edppll_350, 2, 0, 0),
2756 F_MDSS(350000000, edppll_350, 11, 0, 0),
2757 F_END
2758};
2759
2760static struct rcg_clk edppixel_clk_src = {
2761 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2762 .set_rate = set_rate_mnd,
2763 .freq_tbl = ftbl_mdss_edppixel_clk,
2764 .current_freq = &rcg_dummy_freq,
2765 .base = &virt_bases[MMSS_BASE],
2766 .c = {
2767 .dbg_name = "edppixel_clk_src",
2768 .ops = &clk_ops_rcg_mnd,
2769 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2770 CLK_INIT(edppixel_clk_src.c),
2771 },
2772};
2773
2774static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2775 F_MM(19200000, cxo, 1, 0, 0),
2776 F_END
2777};
2778
2779static struct rcg_clk esc0_clk_src = {
2780 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2781 .set_rate = set_rate_hid,
2782 .freq_tbl = ftbl_mdss_esc0_1_clk,
2783 .current_freq = &rcg_dummy_freq,
2784 .base = &virt_bases[MMSS_BASE],
2785 .c = {
2786 .dbg_name = "esc0_clk_src",
2787 .ops = &clk_ops_rcg,
2788 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2789 CLK_INIT(esc0_clk_src.c),
2790 },
2791};
2792
2793static struct rcg_clk esc1_clk_src = {
2794 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2795 .set_rate = set_rate_hid,
2796 .freq_tbl = ftbl_mdss_esc0_1_clk,
2797 .current_freq = &rcg_dummy_freq,
2798 .base = &virt_bases[MMSS_BASE],
2799 .c = {
2800 .dbg_name = "esc1_clk_src",
2801 .ops = &clk_ops_rcg,
2802 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2803 CLK_INIT(esc1_clk_src.c),
2804 },
2805};
2806
2807static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2808 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2809 F_END
2810};
2811
2812static struct rcg_clk extpclk_clk_src = {
2813 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2814 .set_rate = set_rate_hid,
2815 .freq_tbl = ftbl_mdss_extpclk_clk,
2816 .current_freq = &rcg_dummy_freq,
2817 .base = &virt_bases[MMSS_BASE],
2818 .c = {
2819 .dbg_name = "extpclk_clk_src",
2820 .ops = &clk_ops_rcg,
2821 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2822 CLK_INIT(extpclk_clk_src.c),
2823 },
2824};
2825
2826static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2827 F_MDSS(19200000, cxo, 1, 0, 0),
2828 F_END
2829};
2830
2831static struct rcg_clk hdmi_clk_src = {
2832 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2833 .set_rate = set_rate_hid,
2834 .freq_tbl = ftbl_mdss_hdmi_clk,
2835 .current_freq = &rcg_dummy_freq,
2836 .base = &virt_bases[MMSS_BASE],
2837 .c = {
2838 .dbg_name = "hdmi_clk_src",
2839 .ops = &clk_ops_rcg,
2840 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2841 CLK_INIT(hdmi_clk_src.c),
2842 },
2843};
2844
2845static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2846 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2847 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2848 F_END
2849};
2850
2851static struct rcg_clk pclk0_clk_src = {
2852 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2853 .set_rate = set_rate_mnd,
2854 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2855 .current_freq = &rcg_dummy_freq,
2856 .base = &virt_bases[MMSS_BASE],
2857 .c = {
2858 .dbg_name = "pclk0_clk_src",
2859 .ops = &clk_ops_rcg_mnd,
2860 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2861 CLK_INIT(pclk0_clk_src.c),
2862 },
2863};
2864
2865static struct rcg_clk pclk1_clk_src = {
2866 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2867 .set_rate = set_rate_mnd,
2868 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2869 .current_freq = &rcg_dummy_freq,
2870 .base = &virt_bases[MMSS_BASE],
2871 .c = {
2872 .dbg_name = "pclk1_clk_src",
2873 .ops = &clk_ops_rcg_mnd,
2874 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2875 CLK_INIT(pclk1_clk_src.c),
2876 },
2877};
2878
2879static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2880 F_MDSS(19200000, cxo, 1, 0, 0),
2881 F_END
2882};
2883
2884static struct rcg_clk vsync_clk_src = {
2885 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2886 .set_rate = set_rate_hid,
2887 .freq_tbl = ftbl_mdss_vsync_clk,
2888 .current_freq = &rcg_dummy_freq,
2889 .base = &virt_bases[MMSS_BASE],
2890 .c = {
2891 .dbg_name = "vsync_clk_src",
2892 .ops = &clk_ops_rcg,
2893 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2894 CLK_INIT(vsync_clk_src.c),
2895 },
2896};
2897
2898static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2899 F_MM( 50000000, gpll0, 12, 0, 0),
2900 F_MM(100000000, gpll0, 6, 0, 0),
2901 F_MM(133330000, mmpll0, 6, 0, 0),
2902 F_MM(200000000, mmpll0, 4, 0, 0),
2903 F_MM(266670000, mmpll0, 3, 0, 0),
2904 F_MM(410000000, mmpll3, 2, 0, 0),
2905 F_END
2906};
2907
2908static struct rcg_clk vcodec0_clk_src = {
2909 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2910 .set_rate = set_rate_mnd,
2911 .freq_tbl = ftbl_venus0_vcodec0_clk,
2912 .current_freq = &rcg_dummy_freq,
2913 .base = &virt_bases[MMSS_BASE],
2914 .c = {
2915 .dbg_name = "vcodec0_clk_src",
2916 .ops = &clk_ops_rcg_mnd,
2917 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2918 HIGH, 410000000),
2919 CLK_INIT(vcodec0_clk_src.c),
2920 },
2921};
2922
2923static struct branch_clk camss_cci_cci_ahb_clk = {
2924 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002925 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002926 .base = &virt_bases[MMSS_BASE],
2927 .c = {
2928 .dbg_name = "camss_cci_cci_ahb_clk",
2929 .ops = &clk_ops_branch,
2930 CLK_INIT(camss_cci_cci_ahb_clk.c),
2931 },
2932};
2933
2934static struct branch_clk camss_cci_cci_clk = {
2935 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2936 .parent = &cci_clk_src.c,
2937 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002938 .base = &virt_bases[MMSS_BASE],
2939 .c = {
2940 .dbg_name = "camss_cci_cci_clk",
2941 .ops = &clk_ops_branch,
2942 CLK_INIT(camss_cci_cci_clk.c),
2943 },
2944};
2945
2946static struct branch_clk camss_csi0_ahb_clk = {
2947 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002948 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002949 .base = &virt_bases[MMSS_BASE],
2950 .c = {
2951 .dbg_name = "camss_csi0_ahb_clk",
2952 .ops = &clk_ops_branch,
2953 CLK_INIT(camss_csi0_ahb_clk.c),
2954 },
2955};
2956
2957static struct branch_clk camss_csi0_clk = {
2958 .cbcr_reg = CAMSS_CSI0_CBCR,
2959 .parent = &csi0_clk_src.c,
2960 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002961 .base = &virt_bases[MMSS_BASE],
2962 .c = {
2963 .dbg_name = "camss_csi0_clk",
2964 .ops = &clk_ops_branch,
2965 CLK_INIT(camss_csi0_clk.c),
2966 },
2967};
2968
2969static struct branch_clk camss_csi0phy_clk = {
2970 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2971 .parent = &csi0_clk_src.c,
2972 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002973 .base = &virt_bases[MMSS_BASE],
2974 .c = {
2975 .dbg_name = "camss_csi0phy_clk",
2976 .ops = &clk_ops_branch,
2977 CLK_INIT(camss_csi0phy_clk.c),
2978 },
2979};
2980
2981static struct branch_clk camss_csi0pix_clk = {
2982 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2983 .parent = &csi0_clk_src.c,
2984 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002985 .base = &virt_bases[MMSS_BASE],
2986 .c = {
2987 .dbg_name = "camss_csi0pix_clk",
2988 .ops = &clk_ops_branch,
2989 CLK_INIT(camss_csi0pix_clk.c),
2990 },
2991};
2992
2993static struct branch_clk camss_csi0rdi_clk = {
2994 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2995 .parent = &csi0_clk_src.c,
2996 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002997 .base = &virt_bases[MMSS_BASE],
2998 .c = {
2999 .dbg_name = "camss_csi0rdi_clk",
3000 .ops = &clk_ops_branch,
3001 CLK_INIT(camss_csi0rdi_clk.c),
3002 },
3003};
3004
3005static struct branch_clk camss_csi1_ahb_clk = {
3006 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003007 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003008 .base = &virt_bases[MMSS_BASE],
3009 .c = {
3010 .dbg_name = "camss_csi1_ahb_clk",
3011 .ops = &clk_ops_branch,
3012 CLK_INIT(camss_csi1_ahb_clk.c),
3013 },
3014};
3015
3016static struct branch_clk camss_csi1_clk = {
3017 .cbcr_reg = CAMSS_CSI1_CBCR,
3018 .parent = &csi1_clk_src.c,
3019 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003020 .base = &virt_bases[MMSS_BASE],
3021 .c = {
3022 .dbg_name = "camss_csi1_clk",
3023 .ops = &clk_ops_branch,
3024 CLK_INIT(camss_csi1_clk.c),
3025 },
3026};
3027
3028static struct branch_clk camss_csi1phy_clk = {
3029 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3030 .parent = &csi1_clk_src.c,
3031 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003032 .base = &virt_bases[MMSS_BASE],
3033 .c = {
3034 .dbg_name = "camss_csi1phy_clk",
3035 .ops = &clk_ops_branch,
3036 CLK_INIT(camss_csi1phy_clk.c),
3037 },
3038};
3039
3040static struct branch_clk camss_csi1pix_clk = {
3041 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3042 .parent = &csi1_clk_src.c,
3043 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003044 .base = &virt_bases[MMSS_BASE],
3045 .c = {
3046 .dbg_name = "camss_csi1pix_clk",
3047 .ops = &clk_ops_branch,
3048 CLK_INIT(camss_csi1pix_clk.c),
3049 },
3050};
3051
3052static struct branch_clk camss_csi1rdi_clk = {
3053 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3054 .parent = &csi1_clk_src.c,
3055 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003056 .base = &virt_bases[MMSS_BASE],
3057 .c = {
3058 .dbg_name = "camss_csi1rdi_clk",
3059 .ops = &clk_ops_branch,
3060 CLK_INIT(camss_csi1rdi_clk.c),
3061 },
3062};
3063
3064static struct branch_clk camss_csi2_ahb_clk = {
3065 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003066 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003067 .base = &virt_bases[MMSS_BASE],
3068 .c = {
3069 .dbg_name = "camss_csi2_ahb_clk",
3070 .ops = &clk_ops_branch,
3071 CLK_INIT(camss_csi2_ahb_clk.c),
3072 },
3073};
3074
3075static struct branch_clk camss_csi2_clk = {
3076 .cbcr_reg = CAMSS_CSI2_CBCR,
3077 .parent = &csi2_clk_src.c,
3078 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003079 .base = &virt_bases[MMSS_BASE],
3080 .c = {
3081 .dbg_name = "camss_csi2_clk",
3082 .ops = &clk_ops_branch,
3083 CLK_INIT(camss_csi2_clk.c),
3084 },
3085};
3086
3087static struct branch_clk camss_csi2phy_clk = {
3088 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3089 .parent = &csi2_clk_src.c,
3090 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003091 .base = &virt_bases[MMSS_BASE],
3092 .c = {
3093 .dbg_name = "camss_csi2phy_clk",
3094 .ops = &clk_ops_branch,
3095 CLK_INIT(camss_csi2phy_clk.c),
3096 },
3097};
3098
3099static struct branch_clk camss_csi2pix_clk = {
3100 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3101 .parent = &csi2_clk_src.c,
3102 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003103 .base = &virt_bases[MMSS_BASE],
3104 .c = {
3105 .dbg_name = "camss_csi2pix_clk",
3106 .ops = &clk_ops_branch,
3107 CLK_INIT(camss_csi2pix_clk.c),
3108 },
3109};
3110
3111static struct branch_clk camss_csi2rdi_clk = {
3112 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3113 .parent = &csi2_clk_src.c,
3114 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003115 .base = &virt_bases[MMSS_BASE],
3116 .c = {
3117 .dbg_name = "camss_csi2rdi_clk",
3118 .ops = &clk_ops_branch,
3119 CLK_INIT(camss_csi2rdi_clk.c),
3120 },
3121};
3122
3123static struct branch_clk camss_csi3_ahb_clk = {
3124 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003125 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003126 .base = &virt_bases[MMSS_BASE],
3127 .c = {
3128 .dbg_name = "camss_csi3_ahb_clk",
3129 .ops = &clk_ops_branch,
3130 CLK_INIT(camss_csi3_ahb_clk.c),
3131 },
3132};
3133
3134static struct branch_clk camss_csi3_clk = {
3135 .cbcr_reg = CAMSS_CSI3_CBCR,
3136 .parent = &csi3_clk_src.c,
3137 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003138 .base = &virt_bases[MMSS_BASE],
3139 .c = {
3140 .dbg_name = "camss_csi3_clk",
3141 .ops = &clk_ops_branch,
3142 CLK_INIT(camss_csi3_clk.c),
3143 },
3144};
3145
3146static struct branch_clk camss_csi3phy_clk = {
3147 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3148 .parent = &csi3_clk_src.c,
3149 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003150 .base = &virt_bases[MMSS_BASE],
3151 .c = {
3152 .dbg_name = "camss_csi3phy_clk",
3153 .ops = &clk_ops_branch,
3154 CLK_INIT(camss_csi3phy_clk.c),
3155 },
3156};
3157
3158static struct branch_clk camss_csi3pix_clk = {
3159 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3160 .parent = &csi3_clk_src.c,
3161 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003162 .base = &virt_bases[MMSS_BASE],
3163 .c = {
3164 .dbg_name = "camss_csi3pix_clk",
3165 .ops = &clk_ops_branch,
3166 CLK_INIT(camss_csi3pix_clk.c),
3167 },
3168};
3169
3170static struct branch_clk camss_csi3rdi_clk = {
3171 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3172 .parent = &csi3_clk_src.c,
3173 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003174 .base = &virt_bases[MMSS_BASE],
3175 .c = {
3176 .dbg_name = "camss_csi3rdi_clk",
3177 .ops = &clk_ops_branch,
3178 CLK_INIT(camss_csi3rdi_clk.c),
3179 },
3180};
3181
3182static struct branch_clk camss_csi_vfe0_clk = {
3183 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3184 .parent = &vfe0_clk_src.c,
3185 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003186 .base = &virt_bases[MMSS_BASE],
3187 .c = {
3188 .dbg_name = "camss_csi_vfe0_clk",
3189 .ops = &clk_ops_branch,
3190 CLK_INIT(camss_csi_vfe0_clk.c),
3191 },
3192};
3193
3194static struct branch_clk camss_csi_vfe1_clk = {
3195 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3196 .parent = &vfe1_clk_src.c,
3197 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003198 .base = &virt_bases[MMSS_BASE],
3199 .c = {
3200 .dbg_name = "camss_csi_vfe1_clk",
3201 .ops = &clk_ops_branch,
3202 CLK_INIT(camss_csi_vfe1_clk.c),
3203 },
3204};
3205
3206static struct branch_clk camss_gp0_clk = {
3207 .cbcr_reg = CAMSS_GP0_CBCR,
3208 .parent = &mmss_gp0_clk_src.c,
3209 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003210 .base = &virt_bases[MMSS_BASE],
3211 .c = {
3212 .dbg_name = "camss_gp0_clk",
3213 .ops = &clk_ops_branch,
3214 CLK_INIT(camss_gp0_clk.c),
3215 },
3216};
3217
3218static struct branch_clk camss_gp1_clk = {
3219 .cbcr_reg = CAMSS_GP1_CBCR,
3220 .parent = &mmss_gp1_clk_src.c,
3221 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003222 .base = &virt_bases[MMSS_BASE],
3223 .c = {
3224 .dbg_name = "camss_gp1_clk",
3225 .ops = &clk_ops_branch,
3226 CLK_INIT(camss_gp1_clk.c),
3227 },
3228};
3229
3230static struct branch_clk camss_ispif_ahb_clk = {
3231 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003232 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003233 .base = &virt_bases[MMSS_BASE],
3234 .c = {
3235 .dbg_name = "camss_ispif_ahb_clk",
3236 .ops = &clk_ops_branch,
3237 CLK_INIT(camss_ispif_ahb_clk.c),
3238 },
3239};
3240
3241static struct branch_clk camss_jpeg_jpeg0_clk = {
3242 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3243 .parent = &jpeg0_clk_src.c,
3244 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003245 .base = &virt_bases[MMSS_BASE],
3246 .c = {
3247 .dbg_name = "camss_jpeg_jpeg0_clk",
3248 .ops = &clk_ops_branch,
3249 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3250 },
3251};
3252
3253static struct branch_clk camss_jpeg_jpeg1_clk = {
3254 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3255 .parent = &jpeg1_clk_src.c,
3256 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003257 .base = &virt_bases[MMSS_BASE],
3258 .c = {
3259 .dbg_name = "camss_jpeg_jpeg1_clk",
3260 .ops = &clk_ops_branch,
3261 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3262 },
3263};
3264
3265static struct branch_clk camss_jpeg_jpeg2_clk = {
3266 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3267 .parent = &jpeg2_clk_src.c,
3268 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003269 .base = &virt_bases[MMSS_BASE],
3270 .c = {
3271 .dbg_name = "camss_jpeg_jpeg2_clk",
3272 .ops = &clk_ops_branch,
3273 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3274 },
3275};
3276
3277static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3278 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003279 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003280 .base = &virt_bases[MMSS_BASE],
3281 .c = {
3282 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3283 .ops = &clk_ops_branch,
3284 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3285 },
3286};
3287
3288static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3289 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3290 .parent = &axi_clk_src.c,
3291 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003292 .base = &virt_bases[MMSS_BASE],
3293 .c = {
3294 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3295 .ops = &clk_ops_branch,
3296 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3297 },
3298};
3299
3300static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3301 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003302 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003303 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003304 .base = &virt_bases[MMSS_BASE],
3305 .c = {
3306 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3307 .ops = &clk_ops_branch,
3308 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3309 },
3310};
3311
3312static struct branch_clk camss_mclk0_clk = {
3313 .cbcr_reg = CAMSS_MCLK0_CBCR,
3314 .parent = &mclk0_clk_src.c,
3315 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003316 .base = &virt_bases[MMSS_BASE],
3317 .c = {
3318 .dbg_name = "camss_mclk0_clk",
3319 .ops = &clk_ops_branch,
3320 CLK_INIT(camss_mclk0_clk.c),
3321 },
3322};
3323
3324static struct branch_clk camss_mclk1_clk = {
3325 .cbcr_reg = CAMSS_MCLK1_CBCR,
3326 .parent = &mclk1_clk_src.c,
3327 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003328 .base = &virt_bases[MMSS_BASE],
3329 .c = {
3330 .dbg_name = "camss_mclk1_clk",
3331 .ops = &clk_ops_branch,
3332 CLK_INIT(camss_mclk1_clk.c),
3333 },
3334};
3335
3336static struct branch_clk camss_mclk2_clk = {
3337 .cbcr_reg = CAMSS_MCLK2_CBCR,
3338 .parent = &mclk2_clk_src.c,
3339 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003340 .base = &virt_bases[MMSS_BASE],
3341 .c = {
3342 .dbg_name = "camss_mclk2_clk",
3343 .ops = &clk_ops_branch,
3344 CLK_INIT(camss_mclk2_clk.c),
3345 },
3346};
3347
3348static struct branch_clk camss_mclk3_clk = {
3349 .cbcr_reg = CAMSS_MCLK3_CBCR,
3350 .parent = &mclk3_clk_src.c,
3351 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003352 .base = &virt_bases[MMSS_BASE],
3353 .c = {
3354 .dbg_name = "camss_mclk3_clk",
3355 .ops = &clk_ops_branch,
3356 CLK_INIT(camss_mclk3_clk.c),
3357 },
3358};
3359
3360static struct branch_clk camss_micro_ahb_clk = {
3361 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003362 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003363 .base = &virt_bases[MMSS_BASE],
3364 .c = {
3365 .dbg_name = "camss_micro_ahb_clk",
3366 .ops = &clk_ops_branch,
3367 CLK_INIT(camss_micro_ahb_clk.c),
3368 },
3369};
3370
3371static struct branch_clk camss_phy0_csi0phytimer_clk = {
3372 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3373 .parent = &csi0phytimer_clk_src.c,
3374 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003375 .base = &virt_bases[MMSS_BASE],
3376 .c = {
3377 .dbg_name = "camss_phy0_csi0phytimer_clk",
3378 .ops = &clk_ops_branch,
3379 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3380 },
3381};
3382
3383static struct branch_clk camss_phy1_csi1phytimer_clk = {
3384 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3385 .parent = &csi1phytimer_clk_src.c,
3386 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003387 .base = &virt_bases[MMSS_BASE],
3388 .c = {
3389 .dbg_name = "camss_phy1_csi1phytimer_clk",
3390 .ops = &clk_ops_branch,
3391 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3392 },
3393};
3394
3395static struct branch_clk camss_phy2_csi2phytimer_clk = {
3396 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3397 .parent = &csi2phytimer_clk_src.c,
3398 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003399 .base = &virt_bases[MMSS_BASE],
3400 .c = {
3401 .dbg_name = "camss_phy2_csi2phytimer_clk",
3402 .ops = &clk_ops_branch,
3403 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3404 },
3405};
3406
3407static struct branch_clk camss_top_ahb_clk = {
3408 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003409 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003410 .base = &virt_bases[MMSS_BASE],
3411 .c = {
3412 .dbg_name = "camss_top_ahb_clk",
3413 .ops = &clk_ops_branch,
3414 CLK_INIT(camss_top_ahb_clk.c),
3415 },
3416};
3417
3418static struct branch_clk camss_vfe_cpp_ahb_clk = {
3419 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003420 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003421 .base = &virt_bases[MMSS_BASE],
3422 .c = {
3423 .dbg_name = "camss_vfe_cpp_ahb_clk",
3424 .ops = &clk_ops_branch,
3425 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3426 },
3427};
3428
3429static struct branch_clk camss_vfe_cpp_clk = {
3430 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3431 .parent = &cpp_clk_src.c,
3432 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003433 .base = &virt_bases[MMSS_BASE],
3434 .c = {
3435 .dbg_name = "camss_vfe_cpp_clk",
3436 .ops = &clk_ops_branch,
3437 CLK_INIT(camss_vfe_cpp_clk.c),
3438 },
3439};
3440
3441static struct branch_clk camss_vfe_vfe0_clk = {
3442 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3443 .parent = &vfe0_clk_src.c,
3444 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003445 .base = &virt_bases[MMSS_BASE],
3446 .c = {
3447 .dbg_name = "camss_vfe_vfe0_clk",
3448 .ops = &clk_ops_branch,
3449 CLK_INIT(camss_vfe_vfe0_clk.c),
3450 },
3451};
3452
3453static struct branch_clk camss_vfe_vfe1_clk = {
3454 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3455 .parent = &vfe1_clk_src.c,
3456 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003457 .base = &virt_bases[MMSS_BASE],
3458 .c = {
3459 .dbg_name = "camss_vfe_vfe1_clk",
3460 .ops = &clk_ops_branch,
3461 CLK_INIT(camss_vfe_vfe1_clk.c),
3462 },
3463};
3464
3465static struct branch_clk camss_vfe_vfe_ahb_clk = {
3466 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003467 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003468 .base = &virt_bases[MMSS_BASE],
3469 .c = {
3470 .dbg_name = "camss_vfe_vfe_ahb_clk",
3471 .ops = &clk_ops_branch,
3472 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3473 },
3474};
3475
3476static struct branch_clk camss_vfe_vfe_axi_clk = {
3477 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3478 .parent = &axi_clk_src.c,
3479 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003480 .base = &virt_bases[MMSS_BASE],
3481 .c = {
3482 .dbg_name = "camss_vfe_vfe_axi_clk",
3483 .ops = &clk_ops_branch,
3484 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3485 },
3486};
3487
3488static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3489 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003490 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003491 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003492 .base = &virt_bases[MMSS_BASE],
3493 .c = {
3494 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3495 .ops = &clk_ops_branch,
3496 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3497 },
3498};
3499
3500static struct branch_clk mdss_ahb_clk = {
3501 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003502 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003503 .base = &virt_bases[MMSS_BASE],
3504 .c = {
3505 .dbg_name = "mdss_ahb_clk",
3506 .ops = &clk_ops_branch,
3507 CLK_INIT(mdss_ahb_clk.c),
3508 },
3509};
3510
3511static struct branch_clk mdss_axi_clk = {
3512 .cbcr_reg = MDSS_AXI_CBCR,
3513 .parent = &axi_clk_src.c,
3514 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003515 .base = &virt_bases[MMSS_BASE],
3516 .c = {
3517 .dbg_name = "mdss_axi_clk",
3518 .ops = &clk_ops_branch,
3519 CLK_INIT(mdss_axi_clk.c),
3520 },
3521};
3522
3523static struct branch_clk mdss_byte0_clk = {
3524 .cbcr_reg = MDSS_BYTE0_CBCR,
3525 .parent = &byte0_clk_src.c,
3526 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003527 .base = &virt_bases[MMSS_BASE],
3528 .c = {
3529 .dbg_name = "mdss_byte0_clk",
3530 .ops = &clk_ops_branch,
3531 CLK_INIT(mdss_byte0_clk.c),
3532 },
3533};
3534
3535static struct branch_clk mdss_byte1_clk = {
3536 .cbcr_reg = MDSS_BYTE1_CBCR,
3537 .parent = &byte1_clk_src.c,
3538 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003539 .base = &virt_bases[MMSS_BASE],
3540 .c = {
3541 .dbg_name = "mdss_byte1_clk",
3542 .ops = &clk_ops_branch,
3543 CLK_INIT(mdss_byte1_clk.c),
3544 },
3545};
3546
3547static struct branch_clk mdss_edpaux_clk = {
3548 .cbcr_reg = MDSS_EDPAUX_CBCR,
3549 .parent = &edpaux_clk_src.c,
3550 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003551 .base = &virt_bases[MMSS_BASE],
3552 .c = {
3553 .dbg_name = "mdss_edpaux_clk",
3554 .ops = &clk_ops_branch,
3555 CLK_INIT(mdss_edpaux_clk.c),
3556 },
3557};
3558
3559static struct branch_clk mdss_edplink_clk = {
3560 .cbcr_reg = MDSS_EDPLINK_CBCR,
3561 .parent = &edplink_clk_src.c,
3562 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003563 .base = &virt_bases[MMSS_BASE],
3564 .c = {
3565 .dbg_name = "mdss_edplink_clk",
3566 .ops = &clk_ops_branch,
3567 CLK_INIT(mdss_edplink_clk.c),
3568 },
3569};
3570
3571static struct branch_clk mdss_edppixel_clk = {
3572 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3573 .parent = &edppixel_clk_src.c,
3574 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003575 .base = &virt_bases[MMSS_BASE],
3576 .c = {
3577 .dbg_name = "mdss_edppixel_clk",
3578 .ops = &clk_ops_branch,
3579 CLK_INIT(mdss_edppixel_clk.c),
3580 },
3581};
3582
3583static struct branch_clk mdss_esc0_clk = {
3584 .cbcr_reg = MDSS_ESC0_CBCR,
3585 .parent = &esc0_clk_src.c,
3586 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003587 .base = &virt_bases[MMSS_BASE],
3588 .c = {
3589 .dbg_name = "mdss_esc0_clk",
3590 .ops = &clk_ops_branch,
3591 CLK_INIT(mdss_esc0_clk.c),
3592 },
3593};
3594
3595static struct branch_clk mdss_esc1_clk = {
3596 .cbcr_reg = MDSS_ESC1_CBCR,
3597 .parent = &esc1_clk_src.c,
3598 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003599 .base = &virt_bases[MMSS_BASE],
3600 .c = {
3601 .dbg_name = "mdss_esc1_clk",
3602 .ops = &clk_ops_branch,
3603 CLK_INIT(mdss_esc1_clk.c),
3604 },
3605};
3606
3607static struct branch_clk mdss_extpclk_clk = {
3608 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3609 .parent = &extpclk_clk_src.c,
3610 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003611 .base = &virt_bases[MMSS_BASE],
3612 .c = {
3613 .dbg_name = "mdss_extpclk_clk",
3614 .ops = &clk_ops_branch,
3615 CLK_INIT(mdss_extpclk_clk.c),
3616 },
3617};
3618
3619static struct branch_clk mdss_hdmi_ahb_clk = {
3620 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003621 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003622 .base = &virt_bases[MMSS_BASE],
3623 .c = {
3624 .dbg_name = "mdss_hdmi_ahb_clk",
3625 .ops = &clk_ops_branch,
3626 CLK_INIT(mdss_hdmi_ahb_clk.c),
3627 },
3628};
3629
3630static struct branch_clk mdss_hdmi_clk = {
3631 .cbcr_reg = MDSS_HDMI_CBCR,
3632 .parent = &hdmi_clk_src.c,
3633 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003634 .base = &virt_bases[MMSS_BASE],
3635 .c = {
3636 .dbg_name = "mdss_hdmi_clk",
3637 .ops = &clk_ops_branch,
3638 CLK_INIT(mdss_hdmi_clk.c),
3639 },
3640};
3641
3642static struct branch_clk mdss_mdp_clk = {
3643 .cbcr_reg = MDSS_MDP_CBCR,
3644 .parent = &mdp_clk_src.c,
3645 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003646 .base = &virt_bases[MMSS_BASE],
3647 .c = {
3648 .dbg_name = "mdss_mdp_clk",
3649 .ops = &clk_ops_branch,
3650 CLK_INIT(mdss_mdp_clk.c),
3651 },
3652};
3653
3654static struct branch_clk mdss_mdp_lut_clk = {
3655 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3656 .parent = &mdp_clk_src.c,
3657 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003658 .base = &virt_bases[MMSS_BASE],
3659 .c = {
3660 .dbg_name = "mdss_mdp_lut_clk",
3661 .ops = &clk_ops_branch,
3662 CLK_INIT(mdss_mdp_lut_clk.c),
3663 },
3664};
3665
3666static struct branch_clk mdss_pclk0_clk = {
3667 .cbcr_reg = MDSS_PCLK0_CBCR,
3668 .parent = &pclk0_clk_src.c,
3669 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003670 .base = &virt_bases[MMSS_BASE],
3671 .c = {
3672 .dbg_name = "mdss_pclk0_clk",
3673 .ops = &clk_ops_branch,
3674 CLK_INIT(mdss_pclk0_clk.c),
3675 },
3676};
3677
3678static struct branch_clk mdss_pclk1_clk = {
3679 .cbcr_reg = MDSS_PCLK1_CBCR,
3680 .parent = &pclk1_clk_src.c,
3681 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003682 .base = &virt_bases[MMSS_BASE],
3683 .c = {
3684 .dbg_name = "mdss_pclk1_clk",
3685 .ops = &clk_ops_branch,
3686 CLK_INIT(mdss_pclk1_clk.c),
3687 },
3688};
3689
3690static struct branch_clk mdss_vsync_clk = {
3691 .cbcr_reg = MDSS_VSYNC_CBCR,
3692 .parent = &vsync_clk_src.c,
3693 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003694 .base = &virt_bases[MMSS_BASE],
3695 .c = {
3696 .dbg_name = "mdss_vsync_clk",
3697 .ops = &clk_ops_branch,
3698 CLK_INIT(mdss_vsync_clk.c),
3699 },
3700};
3701
3702static struct branch_clk mmss_misc_ahb_clk = {
3703 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003704 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003705 .base = &virt_bases[MMSS_BASE],
3706 .c = {
3707 .dbg_name = "mmss_misc_ahb_clk",
3708 .ops = &clk_ops_branch,
3709 CLK_INIT(mmss_misc_ahb_clk.c),
3710 },
3711};
3712
3713static struct branch_clk mmss_mmssnoc_ahb_clk = {
3714 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003715 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003716 .base = &virt_bases[MMSS_BASE],
3717 .c = {
3718 .dbg_name = "mmss_mmssnoc_ahb_clk",
3719 .ops = &clk_ops_branch,
3720 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3721 },
3722};
3723
3724static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3725 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003726 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003727 .base = &virt_bases[MMSS_BASE],
3728 .c = {
3729 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3730 .ops = &clk_ops_branch,
3731 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3732 },
3733};
3734
3735static struct branch_clk mmss_mmssnoc_axi_clk = {
3736 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3737 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003738 /* The bus driver needs set_rate to go through to the parent */
3739 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003740 .base = &virt_bases[MMSS_BASE],
3741 .c = {
3742 .dbg_name = "mmss_mmssnoc_axi_clk",
3743 .ops = &clk_ops_branch,
3744 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3745 },
3746};
3747
3748static struct branch_clk mmss_s0_axi_clk = {
3749 .cbcr_reg = MMSS_S0_AXI_CBCR,
3750 .parent = &axi_clk_src.c,
3751 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003752 .base = &virt_bases[MMSS_BASE],
3753 .c = {
3754 .dbg_name = "mmss_s0_axi_clk",
3755 .ops = &clk_ops_branch,
3756 CLK_INIT(mmss_s0_axi_clk.c),
3757 },
3758};
3759
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003760struct branch_clk ocmemnoc_clk = {
3761 .cbcr_reg = OCMEMNOC_CBCR,
3762 .parent = &ocmemnoc_clk_src.c,
3763 .has_sibling = 0,
3764 .bcr_reg = 0x50b0,
3765 .base = &virt_bases[MMSS_BASE],
3766 .c = {
3767 .dbg_name = "ocmemnoc_clk",
3768 .ops = &clk_ops_branch,
3769 CLK_INIT(ocmemnoc_clk.c),
3770 },
3771};
3772
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003773struct branch_clk ocmemcx_ocmemnoc_clk = {
3774 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3775 .parent = &ocmemnoc_clk_src.c,
3776 .has_sibling = 1,
3777 .base = &virt_bases[MMSS_BASE],
3778 .c = {
3779 .dbg_name = "ocmemcx_ocmemnoc_clk",
3780 .ops = &clk_ops_branch,
3781 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3782 },
3783};
3784
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003785static struct branch_clk venus0_ahb_clk = {
3786 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003787 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003788 .base = &virt_bases[MMSS_BASE],
3789 .c = {
3790 .dbg_name = "venus0_ahb_clk",
3791 .ops = &clk_ops_branch,
3792 CLK_INIT(venus0_ahb_clk.c),
3793 },
3794};
3795
3796static struct branch_clk venus0_axi_clk = {
3797 .cbcr_reg = VENUS0_AXI_CBCR,
3798 .parent = &axi_clk_src.c,
3799 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003800 .base = &virt_bases[MMSS_BASE],
3801 .c = {
3802 .dbg_name = "venus0_axi_clk",
3803 .ops = &clk_ops_branch,
3804 CLK_INIT(venus0_axi_clk.c),
3805 },
3806};
3807
3808static struct branch_clk venus0_ocmemnoc_clk = {
3809 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003810 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003811 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003812 .base = &virt_bases[MMSS_BASE],
3813 .c = {
3814 .dbg_name = "venus0_ocmemnoc_clk",
3815 .ops = &clk_ops_branch,
3816 CLK_INIT(venus0_ocmemnoc_clk.c),
3817 },
3818};
3819
3820static struct branch_clk venus0_vcodec0_clk = {
3821 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3822 .parent = &vcodec0_clk_src.c,
3823 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003824 .base = &virt_bases[MMSS_BASE],
3825 .c = {
3826 .dbg_name = "venus0_vcodec0_clk",
3827 .ops = &clk_ops_branch,
3828 CLK_INIT(venus0_vcodec0_clk.c),
3829 },
3830};
3831
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003832static struct branch_clk oxilicx_axi_clk = {
3833 .cbcr_reg = OXILICX_AXI_CBCR,
3834 .parent = &axi_clk_src.c,
3835 .has_sibling = 1,
3836 .base = &virt_bases[MMSS_BASE],
3837 .c = {
3838 .dbg_name = "oxilicx_axi_clk",
3839 .ops = &clk_ops_branch,
3840 CLK_INIT(oxilicx_axi_clk.c),
3841 },
3842};
3843
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003844static struct branch_clk oxili_gfx3d_clk = {
3845 .cbcr_reg = OXILI_GFX3D_CBCR,
3846 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003847 .base = &virt_bases[MMSS_BASE],
3848 .c = {
3849 .dbg_name = "oxili_gfx3d_clk",
3850 .ops = &clk_ops_branch,
3851 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003852 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003853 },
3854};
3855
3856static struct branch_clk oxilicx_ahb_clk = {
3857 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003858 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003859 .base = &virt_bases[MMSS_BASE],
3860 .c = {
3861 .dbg_name = "oxilicx_ahb_clk",
3862 .ops = &clk_ops_branch,
3863 CLK_INIT(oxilicx_ahb_clk.c),
3864 },
3865};
3866
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003867static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3868 F_LPASS(28800000, lpapll0, 1, 15, 256),
3869 F_END
3870};
3871
3872static struct rcg_clk audio_core_slimbus_core_clk_src = {
3873 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3874 .set_rate = set_rate_mnd,
3875 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3876 .current_freq = &rcg_dummy_freq,
3877 .base = &virt_bases[LPASS_BASE],
3878 .c = {
3879 .dbg_name = "audio_core_slimbus_core_clk_src",
3880 .ops = &clk_ops_rcg_mnd,
3881 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3882 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3883 },
3884};
3885
3886static struct branch_clk audio_core_slimbus_core_clk = {
3887 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3888 .parent = &audio_core_slimbus_core_clk_src.c,
3889 .base = &virt_bases[LPASS_BASE],
3890 .c = {
3891 .dbg_name = "audio_core_slimbus_core_clk",
3892 .ops = &clk_ops_branch,
3893 CLK_INIT(audio_core_slimbus_core_clk.c),
3894 },
3895};
3896
3897static struct branch_clk audio_core_slimbus_lfabif_clk = {
3898 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3899 .has_sibling = 1,
3900 .base = &virt_bases[LPASS_BASE],
3901 .c = {
3902 .dbg_name = "audio_core_slimbus_lfabif_clk",
3903 .ops = &clk_ops_branch,
3904 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3905 },
3906};
3907
3908static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3909 F_LPASS( 512000, lpapll0, 16, 1, 60),
3910 F_LPASS( 768000, lpapll0, 16, 1, 40),
3911 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3912 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3913 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3914 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3915 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3916 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3917 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3918 F_LPASS(12288000, lpapll0, 10, 1, 4),
3919 F_END
3920};
3921
3922static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3923 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3924 .set_rate = set_rate_mnd,
3925 .freq_tbl = ftbl_audio_core_lpaif_clock,
3926 .current_freq = &rcg_dummy_freq,
3927 .base = &virt_bases[LPASS_BASE],
3928 .c = {
3929 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3930 .ops = &clk_ops_rcg_mnd,
3931 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3932 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3933 },
3934};
3935
3936static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3937 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3938 .set_rate = set_rate_mnd,
3939 .freq_tbl = ftbl_audio_core_lpaif_clock,
3940 .current_freq = &rcg_dummy_freq,
3941 .base = &virt_bases[LPASS_BASE],
3942 .c = {
3943 .dbg_name = "audio_core_lpaif_pri_clk_src",
3944 .ops = &clk_ops_rcg_mnd,
3945 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3946 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3947 },
3948};
3949
3950static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3951 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3952 .set_rate = set_rate_mnd,
3953 .freq_tbl = ftbl_audio_core_lpaif_clock,
3954 .current_freq = &rcg_dummy_freq,
3955 .base = &virt_bases[LPASS_BASE],
3956 .c = {
3957 .dbg_name = "audio_core_lpaif_sec_clk_src",
3958 .ops = &clk_ops_rcg_mnd,
3959 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3960 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3961 },
3962};
3963
3964static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3965 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3966 .set_rate = set_rate_mnd,
3967 .freq_tbl = ftbl_audio_core_lpaif_clock,
3968 .current_freq = &rcg_dummy_freq,
3969 .base = &virt_bases[LPASS_BASE],
3970 .c = {
3971 .dbg_name = "audio_core_lpaif_ter_clk_src",
3972 .ops = &clk_ops_rcg_mnd,
3973 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3974 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3975 },
3976};
3977
3978static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3979 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3980 .set_rate = set_rate_mnd,
3981 .freq_tbl = ftbl_audio_core_lpaif_clock,
3982 .current_freq = &rcg_dummy_freq,
3983 .base = &virt_bases[LPASS_BASE],
3984 .c = {
3985 .dbg_name = "audio_core_lpaif_quad_clk_src",
3986 .ops = &clk_ops_rcg_mnd,
3987 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3988 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3989 },
3990};
3991
3992static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3993 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3994 .set_rate = set_rate_mnd,
3995 .freq_tbl = ftbl_audio_core_lpaif_clock,
3996 .current_freq = &rcg_dummy_freq,
3997 .base = &virt_bases[LPASS_BASE],
3998 .c = {
3999 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4000 .ops = &clk_ops_rcg_mnd,
4001 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4002 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4003 },
4004};
4005
4006static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4007 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4008 .set_rate = set_rate_mnd,
4009 .freq_tbl = ftbl_audio_core_lpaif_clock,
4010 .current_freq = &rcg_dummy_freq,
4011 .base = &virt_bases[LPASS_BASE],
4012 .c = {
4013 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4014 .ops = &clk_ops_rcg_mnd,
4015 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4016 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4017 },
4018};
4019
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004020struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4021 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4022 .set_rate = set_rate_mnd,
4023 .freq_tbl = ftbl_audio_core_lpaif_clock,
4024 .current_freq = &rcg_dummy_freq,
4025 .base = &virt_bases[LPASS_BASE],
4026 .c = {
4027 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4028 .ops = &clk_ops_rcg_mnd,
4029 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4030 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4031 },
4032};
4033
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004034static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4035 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4036 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4037 .has_sibling = 1,
4038 .base = &virt_bases[LPASS_BASE],
4039 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004040 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004041 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004042 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004043 },
4044};
4045
4046static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4047 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004048 .has_sibling = 1,
4049 .base = &virt_bases[LPASS_BASE],
4050 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004051 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004052 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004053 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004054 },
4055};
4056
4057static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4058 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4059 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4060 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004061 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004062 .base = &virt_bases[LPASS_BASE],
4063 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004064 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004065 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004066 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004067 },
4068};
4069
4070static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4071 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4072 .parent = &audio_core_lpaif_pri_clk_src.c,
4073 .has_sibling = 1,
4074 .base = &virt_bases[LPASS_BASE],
4075 .c = {
4076 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4077 .ops = &clk_ops_branch,
4078 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4079 },
4080};
4081
4082static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4083 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004084 .has_sibling = 1,
4085 .base = &virt_bases[LPASS_BASE],
4086 .c = {
4087 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4088 .ops = &clk_ops_branch,
4089 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4090 },
4091};
4092
4093static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4094 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4095 .parent = &audio_core_lpaif_pri_clk_src.c,
4096 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004097 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004098 .base = &virt_bases[LPASS_BASE],
4099 .c = {
4100 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4101 .ops = &clk_ops_branch,
4102 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4103 },
4104};
4105
4106static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4107 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4108 .parent = &audio_core_lpaif_sec_clk_src.c,
4109 .has_sibling = 1,
4110 .base = &virt_bases[LPASS_BASE],
4111 .c = {
4112 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4113 .ops = &clk_ops_branch,
4114 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4115 },
4116};
4117
4118static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4119 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004120 .has_sibling = 1,
4121 .base = &virt_bases[LPASS_BASE],
4122 .c = {
4123 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4124 .ops = &clk_ops_branch,
4125 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4126 },
4127};
4128
4129static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4130 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4131 .parent = &audio_core_lpaif_sec_clk_src.c,
4132 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004133 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004134 .base = &virt_bases[LPASS_BASE],
4135 .c = {
4136 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4137 .ops = &clk_ops_branch,
4138 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4139 },
4140};
4141
4142static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4143 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4144 .parent = &audio_core_lpaif_ter_clk_src.c,
4145 .has_sibling = 1,
4146 .base = &virt_bases[LPASS_BASE],
4147 .c = {
4148 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4149 .ops = &clk_ops_branch,
4150 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4151 },
4152};
4153
4154static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4155 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004156 .has_sibling = 1,
4157 .base = &virt_bases[LPASS_BASE],
4158 .c = {
4159 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4160 .ops = &clk_ops_branch,
4161 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4162 },
4163};
4164
4165static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4166 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4167 .parent = &audio_core_lpaif_ter_clk_src.c,
4168 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004169 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004170 .base = &virt_bases[LPASS_BASE],
4171 .c = {
4172 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4173 .ops = &clk_ops_branch,
4174 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4175 },
4176};
4177
4178static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4179 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4180 .parent = &audio_core_lpaif_quad_clk_src.c,
4181 .has_sibling = 1,
4182 .base = &virt_bases[LPASS_BASE],
4183 .c = {
4184 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4185 .ops = &clk_ops_branch,
4186 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4187 },
4188};
4189
4190static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4191 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004192 .has_sibling = 1,
4193 .base = &virt_bases[LPASS_BASE],
4194 .c = {
4195 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4196 .ops = &clk_ops_branch,
4197 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4198 },
4199};
4200
4201static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4202 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4203 .parent = &audio_core_lpaif_quad_clk_src.c,
4204 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004205 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004206 .base = &virt_bases[LPASS_BASE],
4207 .c = {
4208 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4209 .ops = &clk_ops_branch,
4210 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4211 },
4212};
4213
4214static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4215 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004216 .has_sibling = 1,
4217 .base = &virt_bases[LPASS_BASE],
4218 .c = {
4219 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4220 .ops = &clk_ops_branch,
4221 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4222 },
4223};
4224
4225static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4226 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4227 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4228 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004229 .base = &virt_bases[LPASS_BASE],
4230 .c = {
4231 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4232 .ops = &clk_ops_branch,
4233 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4234 },
4235};
4236
4237static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4238 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4239 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4240 .has_sibling = 1,
4241 .base = &virt_bases[LPASS_BASE],
4242 .c = {
4243 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4244 .ops = &clk_ops_branch,
4245 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4246 },
4247};
4248
4249static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4250 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4251 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4252 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004253 .base = &virt_bases[LPASS_BASE],
4254 .c = {
4255 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4256 .ops = &clk_ops_branch,
4257 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4258 },
4259};
4260
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004261struct branch_clk audio_core_lpaif_pcmoe_clk = {
4262 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4263 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4264 .base = &virt_bases[LPASS_BASE],
4265 .c = {
4266 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4267 .ops = &clk_ops_branch,
4268 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4269 },
4270};
4271
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004272static struct branch_clk q6ss_ahb_lfabif_clk = {
4273 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4274 .has_sibling = 1,
4275 .base = &virt_bases[LPASS_BASE],
4276 .c = {
4277 .dbg_name = "q6ss_ahb_lfabif_clk",
4278 .ops = &clk_ops_branch,
4279 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4280 },
4281};
4282
4283static struct branch_clk q6ss_xo_clk = {
4284 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4285 .bcr_reg = LPASS_Q6SS_BCR,
4286 .has_sibling = 1,
4287 .base = &virt_bases[LPASS_BASE],
4288 .c = {
4289 .dbg_name = "q6ss_xo_clk",
4290 .ops = &clk_ops_branch,
4291 CLK_INIT(q6ss_xo_clk.c),
4292 },
4293};
4294
4295static struct branch_clk mss_xo_q6_clk = {
4296 .cbcr_reg = MSS_XO_Q6_CBCR,
4297 .bcr_reg = MSS_Q6SS_BCR,
4298 .has_sibling = 1,
4299 .base = &virt_bases[MSS_BASE],
4300 .c = {
4301 .dbg_name = "mss_xo_q6_clk",
4302 .ops = &clk_ops_branch,
4303 CLK_INIT(mss_xo_q6_clk.c),
4304 .depends = &gcc_mss_cfg_ahb_clk.c,
4305 },
4306};
4307
4308static struct branch_clk mss_bus_q6_clk = {
4309 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004310 .has_sibling = 1,
4311 .base = &virt_bases[MSS_BASE],
4312 .c = {
4313 .dbg_name = "mss_bus_q6_clk",
4314 .ops = &clk_ops_branch,
4315 CLK_INIT(mss_bus_q6_clk.c),
4316 .depends = &gcc_mss_cfg_ahb_clk.c,
4317 },
4318};
4319
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004320#ifdef CONFIG_DEBUG_FS
4321
4322struct measure_mux_entry {
4323 struct clk *c;
4324 int base;
4325 u32 debug_mux;
4326};
4327
4328struct measure_mux_entry measure_mux[] = {
4329 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4330 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4331 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4332 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4333 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4334 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4335 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4336 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4337 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4338 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4339 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4340 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4341 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4342 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4343 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4344 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4345 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4346 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4347 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4348 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4349 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4350 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4351 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4352 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4353 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4354 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4355 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4356 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4357 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4358 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4359 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4360 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4361 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4362 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4363 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4364 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4365 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4366 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4367 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004368 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004369 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4370 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002A},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004371 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004372 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4373 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4374 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4375 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4376 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4377 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4378 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4379 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4380 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4381 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4382 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4383 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4384 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4385 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4386 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4387 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4388 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4389 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4390 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4391 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4392 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4393 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4394 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4395 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4396 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004397 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004398 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004399 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4400 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4401 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4402 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4403 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4404 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4405 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4406 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4407 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4408 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4409 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4410 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4411 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4412 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4413 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4414 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4415 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4416 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4417 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4418 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4419 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4420 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4421 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4422 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4423 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4424 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4425 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4426 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4427 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4428 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4429 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4430 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4431 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4432 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4433 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4434 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4435 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4436 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4437 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4438 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4439 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4440 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4441 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4442 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4443 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4444 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4445 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4446 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4447 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4448 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4449 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4450 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4451 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4452 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4453 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4454 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4455 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4456 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4457 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4458 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4459 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4460 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4461 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4462 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4463 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4464 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4465 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4466 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4467 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4468 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4469 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4470 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004471 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004472 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4473 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004474 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4475 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4476 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4477 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4478
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004479 {&dummy_clk, N_BASES, 0x0000},
4480};
4481
4482static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4483{
4484 struct measure_clk *clk = to_measure_clk(c);
4485 unsigned long flags;
4486 u32 regval, clk_sel, i;
4487
4488 if (!parent)
4489 return -EINVAL;
4490
4491 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4492 if (measure_mux[i].c == parent)
4493 break;
4494
4495 if (measure_mux[i].c == &dummy_clk)
4496 return -EINVAL;
4497
4498 spin_lock_irqsave(&local_clock_reg_lock, flags);
4499 /*
4500 * Program the test vector, measurement period (sample_ticks)
4501 * and scaling multiplier.
4502 */
4503 clk->sample_ticks = 0x10000;
4504 clk->multiplier = 1;
4505
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004506 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004507 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4508 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4509 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4510
4511 switch (measure_mux[i].base) {
4512
4513 case GCC_BASE:
4514 clk_sel = measure_mux[i].debug_mux;
4515 break;
4516
4517 case MMSS_BASE:
4518 clk_sel = 0x02C;
4519 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4520 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4521
4522 /* Activate debug clock output */
4523 regval |= BIT(16);
4524 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4525 break;
4526
4527 case LPASS_BASE:
4528 clk_sel = 0x169;
4529 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4530 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4531
4532 /* Activate debug clock output */
4533 regval |= BIT(16);
4534 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4535 break;
4536
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004537 case MSS_BASE:
4538 clk_sel = 0x32;
4539 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4540 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4541 break;
4542
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004543 default:
4544 return -EINVAL;
4545 }
4546
4547 /* Set debug mux clock index */
4548 regval = BVAL(8, 0, clk_sel);
4549 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4550
4551 /* Activate debug clock output */
4552 regval |= BIT(16);
4553 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4554
4555 /* Make sure test vector is set before starting measurements. */
4556 mb();
4557 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4558
4559 return 0;
4560}
4561
4562/* Sample clock for 'ticks' reference clock ticks. */
4563static u32 run_measurement(unsigned ticks)
4564{
4565 /* Stop counters and set the XO4 counter start value. */
4566 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4567
4568 /* Wait for timer to become ready. */
4569 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4570 BIT(25)) != 0)
4571 cpu_relax();
4572
4573 /* Run measurement and wait for completion. */
4574 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4575 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4576 BIT(25)) == 0)
4577 cpu_relax();
4578
4579 /* Return measured ticks. */
4580 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4581 BM(24, 0);
4582}
4583
4584/*
4585 * Perform a hardware rate measurement for a given clock.
4586 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4587 */
4588static unsigned long measure_clk_get_rate(struct clk *c)
4589{
4590 unsigned long flags;
4591 u32 gcc_xo4_reg_backup;
4592 u64 raw_count_short, raw_count_full;
4593 struct measure_clk *clk = to_measure_clk(c);
4594 unsigned ret;
4595
4596 ret = clk_prepare_enable(&cxo_clk_src.c);
4597 if (ret) {
4598 pr_warning("CXO clock failed to enable. Can't measure\n");
4599 return 0;
4600 }
4601
4602 spin_lock_irqsave(&local_clock_reg_lock, flags);
4603
4604 /* Enable CXO/4 and RINGOSC branch. */
4605 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4606 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4607
4608 /*
4609 * The ring oscillator counter will not reset if the measured clock
4610 * is not running. To detect this, run a short measurement before
4611 * the full measurement. If the raw results of the two are the same
4612 * then the clock must be off.
4613 */
4614
4615 /* Run a short measurement. (~1 ms) */
4616 raw_count_short = run_measurement(0x1000);
4617 /* Run a full measurement. (~14 ms) */
4618 raw_count_full = run_measurement(clk->sample_ticks);
4619
4620 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4621
4622 /* Return 0 if the clock is off. */
4623 if (raw_count_full == raw_count_short) {
4624 ret = 0;
4625 } else {
4626 /* Compute rate in Hz. */
4627 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4628 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4629 ret = (raw_count_full * clk->multiplier);
4630 }
4631
4632 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4633
4634 clk_disable_unprepare(&cxo_clk_src.c);
4635
4636 return ret;
4637}
4638#else /* !CONFIG_DEBUG_FS */
4639static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4640{
4641 return -EINVAL;
4642}
4643
4644static unsigned long measure_clk_get_rate(struct clk *clk)
4645{
4646 return 0;
4647}
4648#endif /* CONFIG_DEBUG_FS */
4649
Matt Wagantallae053222012-05-14 19:42:07 -07004650static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004651 .set_parent = measure_clk_set_parent,
4652 .get_rate = measure_clk_get_rate,
4653};
4654
4655static struct measure_clk measure_clk = {
4656 .c = {
4657 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004658 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004659 CLK_INIT(measure_clk.c),
4660 },
4661 .multiplier = 1,
4662};
4663
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004664static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004665 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4666 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004667 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004668 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004669 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004670 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4671
4672 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4673 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4674 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4675 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004676 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004677 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004678 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004679 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4680 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4681 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4682 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4683 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4684 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4685 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4686 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4687 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004688 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4689 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004690 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4691 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4692 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4693
4694 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4695 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4696 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4697 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4698 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4699 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004700 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004701 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004702 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004703 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4704 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4705 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4706 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4707 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004708 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4709 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004710 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4711 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4712 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4713 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4714
4715 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4716 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4717 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4718 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4719 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4720 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4721
4722 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4723 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4724 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4725
4726 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4727 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4728 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4729
4730 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4731 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304732 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004733 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4734 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304735 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004736 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4737 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304738 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004739 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4740 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304741 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004742
4743 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4744 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4745
Manu Gautam51be9712012-06-06 14:54:52 +05304746 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4747 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4748 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4749 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4750 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4751 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4752 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4753 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004754
4755 /* Multimedia clocks */
4756 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004757 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4758 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4759 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4760 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4761 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4762 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4763 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4764 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004765 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4766 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4767 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4768 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004769 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4770 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4771 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4772 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4773 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4774 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4775 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4776 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4777 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4778 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4779 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4780 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4781 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4782 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4783 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4784 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4785 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4786 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4787 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4788 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4789 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4790 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4791 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4792 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4793 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4794 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4795 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4796 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4797 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4798 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4799 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4800 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4801 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4802 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004803 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4804 "fda64000.qcom,iommu"),
4805 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4806 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004807 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4808 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4809 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4810 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4811 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4812 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4813 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4814 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4815 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4816 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4817 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004818 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4819 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004820 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4821 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4822 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4823 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4824 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4825 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4826 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004827 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004828 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4829 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004830 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004831 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4832 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004833 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4834 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004835 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4836 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004837 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004838 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004839 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004840 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4841 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004842 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4843 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4844 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4845 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4846 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004847 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4848 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4849 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4850 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004851
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004852
4853 /* LPASS clocks */
4854 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4855 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4856 "fe12f000.slim"),
4857 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4858 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4859 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4860 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4861 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4862 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4863 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4864 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4865 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4866 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4867 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4868 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4869 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4870 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4871 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4872 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4873 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4874 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4875 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4876 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4877 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4878 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4879 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4880 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4881 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4882 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004883 CLK_LOOKUP("core_clk_src", audio_core_lpaif_pcmoe_clk_src.c, ""),
4884 CLK_LOOKUP("core_clk", audio_core_lpaif_pcmoe_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004885
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004886 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4887 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4888 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4889 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004890 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4891 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004892 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004893
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004894 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004895 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4896 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4897 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004898 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004899
4900 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4901 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4902 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4903 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4904 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4905 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4906 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4907 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4908 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4909 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4910
4911 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4912 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4913 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4914 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4915 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4916 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4917 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4918 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4919 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4920 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4921 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4922 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4923 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004924 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4925 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004926 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
4927 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07004928
4929 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
4930 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
4931 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
4932 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
4933 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
4934 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
4935 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
4936 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
4937 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
4938 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
4939 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
4940 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
4941 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
4942 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
4943
4944 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
4945 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
4946 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
4947 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
4948 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
4949 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
4950 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
4951 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
4952 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
4953 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
4954 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
4955 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
4956 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
4957 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004958};
4959
4960static struct pll_config_regs gpll0_regs __initdata = {
4961 .l_reg = (void __iomem *)GPLL0_L_REG,
4962 .m_reg = (void __iomem *)GPLL0_M_REG,
4963 .n_reg = (void __iomem *)GPLL0_N_REG,
4964 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4965 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4966 .base = &virt_bases[GCC_BASE],
4967};
4968
4969/* GPLL0 at 600 MHz, main output enabled. */
4970static struct pll_config gpll0_config __initdata = {
4971 .l = 0x1f,
4972 .m = 0x1,
4973 .n = 0x4,
4974 .vco_val = 0x0,
4975 .vco_mask = BM(21, 20),
4976 .pre_div_val = 0x0,
4977 .pre_div_mask = BM(14, 12),
4978 .post_div_val = 0x0,
4979 .post_div_mask = BM(9, 8),
4980 .mn_ena_val = BIT(24),
4981 .mn_ena_mask = BIT(24),
4982 .main_output_val = BIT(0),
4983 .main_output_mask = BIT(0),
4984};
4985
4986static struct pll_config_regs gpll1_regs __initdata = {
4987 .l_reg = (void __iomem *)GPLL1_L_REG,
4988 .m_reg = (void __iomem *)GPLL1_M_REG,
4989 .n_reg = (void __iomem *)GPLL1_N_REG,
4990 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4991 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4992 .base = &virt_bases[GCC_BASE],
4993};
4994
4995/* GPLL1 at 480 MHz, main output enabled. */
4996static struct pll_config gpll1_config __initdata = {
4997 .l = 0x19,
4998 .m = 0x0,
4999 .n = 0x1,
5000 .vco_val = 0x0,
5001 .vco_mask = BM(21, 20),
5002 .pre_div_val = 0x0,
5003 .pre_div_mask = BM(14, 12),
5004 .post_div_val = 0x0,
5005 .post_div_mask = BM(9, 8),
5006 .main_output_val = BIT(0),
5007 .main_output_mask = BIT(0),
5008};
5009
5010static struct pll_config_regs mmpll0_regs __initdata = {
5011 .l_reg = (void __iomem *)MMPLL0_L_REG,
5012 .m_reg = (void __iomem *)MMPLL0_M_REG,
5013 .n_reg = (void __iomem *)MMPLL0_N_REG,
5014 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5015 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5016 .base = &virt_bases[MMSS_BASE],
5017};
5018
5019/* MMPLL0 at 800 MHz, main output enabled. */
5020static struct pll_config mmpll0_config __initdata = {
5021 .l = 0x29,
5022 .m = 0x2,
5023 .n = 0x3,
5024 .vco_val = 0x0,
5025 .vco_mask = BM(21, 20),
5026 .pre_div_val = 0x0,
5027 .pre_div_mask = BM(14, 12),
5028 .post_div_val = 0x0,
5029 .post_div_mask = BM(9, 8),
5030 .mn_ena_val = BIT(24),
5031 .mn_ena_mask = BIT(24),
5032 .main_output_val = BIT(0),
5033 .main_output_mask = BIT(0),
5034};
5035
5036static struct pll_config_regs mmpll1_regs __initdata = {
5037 .l_reg = (void __iomem *)MMPLL1_L_REG,
5038 .m_reg = (void __iomem *)MMPLL1_M_REG,
5039 .n_reg = (void __iomem *)MMPLL1_N_REG,
5040 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5041 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5042 .base = &virt_bases[MMSS_BASE],
5043};
5044
5045/* MMPLL1 at 1000 MHz, main output enabled. */
5046static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005047 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005048 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005049 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005050 .vco_val = 0x0,
5051 .vco_mask = BM(21, 20),
5052 .pre_div_val = 0x0,
5053 .pre_div_mask = BM(14, 12),
5054 .post_div_val = 0x0,
5055 .post_div_mask = BM(9, 8),
5056 .mn_ena_val = BIT(24),
5057 .mn_ena_mask = BIT(24),
5058 .main_output_val = BIT(0),
5059 .main_output_mask = BIT(0),
5060};
5061
5062static struct pll_config_regs mmpll3_regs __initdata = {
5063 .l_reg = (void __iomem *)MMPLL3_L_REG,
5064 .m_reg = (void __iomem *)MMPLL3_M_REG,
5065 .n_reg = (void __iomem *)MMPLL3_N_REG,
5066 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5067 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5068 .base = &virt_bases[MMSS_BASE],
5069};
5070
5071/* MMPLL3 at 820 MHz, main output enabled. */
5072static struct pll_config mmpll3_config __initdata = {
5073 .l = 0x2A,
5074 .m = 0x11,
5075 .n = 0x18,
5076 .vco_val = 0x0,
5077 .vco_mask = BM(21, 20),
5078 .pre_div_val = 0x0,
5079 .pre_div_mask = BM(14, 12),
5080 .post_div_val = 0x0,
5081 .post_div_mask = BM(9, 8),
5082 .mn_ena_val = BIT(24),
5083 .mn_ena_mask = BIT(24),
5084 .main_output_val = BIT(0),
5085 .main_output_mask = BIT(0),
5086};
5087
5088static struct pll_config_regs lpapll0_regs __initdata = {
5089 .l_reg = (void __iomem *)LPAPLL_L_REG,
5090 .m_reg = (void __iomem *)LPAPLL_M_REG,
5091 .n_reg = (void __iomem *)LPAPLL_N_REG,
5092 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5093 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5094 .base = &virt_bases[LPASS_BASE],
5095};
5096
5097/* LPAPLL0 at 491.52 MHz, main output enabled. */
5098static struct pll_config lpapll0_config __initdata = {
5099 .l = 0x33,
5100 .m = 0x1,
5101 .n = 0x5,
5102 .vco_val = 0x0,
5103 .vco_mask = BM(21, 20),
5104 .pre_div_val = BVAL(14, 12, 0x1),
5105 .pre_div_mask = BM(14, 12),
5106 .post_div_val = 0x0,
5107 .post_div_mask = BM(9, 8),
5108 .mn_ena_val = BIT(24),
5109 .mn_ena_mask = BIT(24),
5110 .main_output_val = BIT(0),
5111 .main_output_mask = BIT(0),
5112};
5113
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005114#define PLL_AUX_OUTPUT_BIT 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005115
5116static void __init reg_init(void)
5117{
5118 u32 regval;
5119
5120 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5121 & gpll0_clk_src.status_mask))
5122 configure_pll(&gpll0_config, &gpll0_regs, 1);
5123
5124 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5125 & gpll1_clk_src.status_mask))
5126 configure_pll(&gpll1_config, &gpll1_regs, 1);
5127
5128 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5129 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5130 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5131 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5132
5133 /* Active GPLL0's aux output. This is needed by acpuclock. */
5134 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005135 regval |= BIT(PLL_AUX_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005136 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5137
5138 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5139 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5140 regval |= BIT(0);
5141 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5142
5143 /*
5144 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5145 * register.
5146 */
5147 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5148}
5149
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005150static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005151{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005152 clk_set_rate(&axi_clk_src.c, 282000000);
5153 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005154
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005155 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005156 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5157 * source. Sleep set vote is 0.
5158 */
5159 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5160 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5161
5162 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005163 * Hold an active set vote for CXO; this is because CXO is expected
5164 * to remain on whenever CPUs aren't power collapsed.
5165 */
5166 clk_prepare_enable(&cxo_a_clk_src.c);
5167
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005168 /*
5169 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5170 * the bus driver is ready.
5171 */
5172 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5173 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5174
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005175 /* Set rates for single-rate clocks. */
5176 clk_set_rate(&usb30_master_clk_src.c,
5177 usb30_master_clk_src.freq_tbl[0].freq_hz);
5178 clk_set_rate(&tsif_ref_clk_src.c,
5179 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5180 clk_set_rate(&usb_hs_system_clk_src.c,
5181 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5182 clk_set_rate(&usb_hsic_clk_src.c,
5183 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5184 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5185 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5186 clk_set_rate(&usb_hsic_system_clk_src.c,
5187 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5188 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5189 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5190 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5191 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5192 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5193 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5194 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5195 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5196 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5197 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5198 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5199 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5200 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5201 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5202}
5203
5204#define GCC_CC_PHYS 0xFC400000
5205#define GCC_CC_SIZE SZ_16K
5206
5207#define MMSS_CC_PHYS 0xFD8C0000
5208#define MMSS_CC_SIZE SZ_256K
5209
5210#define LPASS_CC_PHYS 0xFE000000
5211#define LPASS_CC_SIZE SZ_256K
5212
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005213#define MSS_CC_PHYS 0xFC980000
5214#define MSS_CC_SIZE SZ_16K
5215
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005216static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005217{
5218 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5219 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005220 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005221
5222 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5223 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005224 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005225
5226 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5227 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005228 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005229
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005230 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5231 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005232 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005233
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005234 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005235
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005236 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5237 if (IS_ERR(vdd_dig_reg))
5238 panic("clock-copper: Unable to get the vdd_dig regulator!");
5239
5240 /*
5241 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5242 * until late_init. This may not be necessary with clock handoff;
5243 * Investigate this code on a real non-simulator target to determine
5244 * its necessity.
5245 */
5246 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5247 rpm_regulator_enable(vdd_dig_reg);
5248
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005249 reg_init();
5250}
5251
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005252static int __init msm8974_clock_late_init(void)
5253{
5254 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5255}
5256
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005257struct clock_init_data msm8974_clock_init_data __initdata = {
5258 .table = msm_clocks_8974,
5259 .size = ARRAY_SIZE(msm_clocks_8974),
5260 .pre_init = msm8974_clock_pre_init,
5261 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005262 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005263};