blob: 193c18cd5304b1091de816eb313d536cde8f3dac [file] [log] [blame]
Quinn Jensen52c543f2007-07-09 22:06:53 +01001/*
2 * Copyright (C) 1999,2000 Arm Limited
3 * Copyright (C) 2000 Deep Blue Solutions Ltd
4 * Copyright (C) 2002 Shane Nay (shane@minirl.com)
5 * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
6 * - add MX31 specific definitions
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Quinn Jensen52c543f2007-07-09 22:06:53 +010017 */
18
19#include <linux/mm.h>
20#include <linux/init.h>
Sascha Hauercb882142009-02-08 02:00:50 +010021#include <linux/err.h>
22
Quinn Jensen52c543f2007-07-09 22:06:53 +010023#include <asm/pgtable.h>
24#include <asm/mach/map.h>
Sascha Hauercb882142009-02-08 02:00:50 +010025#include <asm/hardware/cache-l2x0.h>
26
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/common.h>
Sascha Hauercb882142009-02-08 02:00:50 +010028#include <mach/hardware.h>
Sascha Hauer6134b2c2009-06-04 11:16:22 +020029#include <mach/iomux-v3.h>
Quinn Jensen52c543f2007-07-09 22:06:53 +010030
31/*!
32 * @file mm.c
33 *
34 * @brief This file creates static virtual to physical mappings, common to all MX3 boards.
35 *
36 * @ingroup Memory
37 */
38
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020039#ifdef CONFIG_ARCH_MX31
40static struct map_desc mx31_io_desc[] __initdata = {
41 imx_map_entry(MX31, X_MEMC, MT_DEVICE),
42 imx_map_entry(MX31, AVIC, MT_DEVICE_NONSHARED),
43 imx_map_entry(MX31, AIPS1, MT_DEVICE_NONSHARED),
44 imx_map_entry(MX31, AIPS2, MT_DEVICE_NONSHARED),
45 imx_map_entry(MX31, SPBA0, MT_DEVICE_NONSHARED),
Quinn Jensen52c543f2007-07-09 22:06:53 +010046};
47
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020048/*
Quinn Jensen52c543f2007-07-09 22:06:53 +010049 * This function initializes the memory map. It is called during the
50 * system startup to create static physical to virtual memory mappings
51 * for the IO modules.
52 */
Sascha Hauercd4a05f2009-04-02 22:32:10 +020053void __init mx31_map_io(void)
Quinn Jensen52c543f2007-07-09 22:06:53 +010054{
Sascha Hauercd4a05f2009-04-02 22:32:10 +020055 mxc_set_cpu_type(MXC_CPU_MX31);
Uwe Kleine-König9651b7d2010-10-22 14:49:45 +020056 mxc_arch_reset_init(MX31_IO_ADDRESS(MX31_WDOG_BASE_ADDR));
Sascha Hauercd4a05f2009-04-02 22:32:10 +020057
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020058 iotable_init(mx31_io_desc, ARRAY_SIZE(mx31_io_desc));
Sascha Hauercd4a05f2009-04-02 22:32:10 +020059}
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020060#endif
Sascha Hauercd4a05f2009-04-02 22:32:10 +020061
Guennadi Liakhovetski324c1aa2009-10-05 10:00:58 +020062#ifdef CONFIG_ARCH_MX35
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020063static struct map_desc mx35_io_desc[] __initdata = {
64 imx_map_entry(MX35, X_MEMC, MT_DEVICE),
65 imx_map_entry(MX35, AVIC, MT_DEVICE_NONSHARED),
66 imx_map_entry(MX35, AIPS1, MT_DEVICE_NONSHARED),
67 imx_map_entry(MX35, AIPS2, MT_DEVICE_NONSHARED),
68 imx_map_entry(MX35, SPBA0, MT_DEVICE_NONSHARED),
69};
70
Sascha Hauercd4a05f2009-04-02 22:32:10 +020071void __init mx35_map_io(void)
72{
73 mxc_set_cpu_type(MXC_CPU_MX35);
Uwe Kleine-König9651b7d2010-10-22 14:49:45 +020074 mxc_iomux_v3_init(MX35_IO_ADDRESS(MX35_IOMUXC_BASE_ADDR));
75 mxc_arch_reset_init(MX35_IO_ADDRESS(MX3x_WDOG_BASE_ADDR));
Sascha Hauercd4a05f2009-04-02 22:32:10 +020076
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020077 iotable_init(mx35_io_desc, ARRAY_SIZE(mx35_io_desc));
Quinn Jensen52c543f2007-07-09 22:06:53 +010078}
Guennadi Liakhovetski324c1aa2009-10-05 10:00:58 +020079#endif
Sascha Hauercb882142009-02-08 02:00:50 +010080
Uwe Kleine-König9a763bf2010-06-10 17:11:06 +020081int imx3x_register_gpios(void);
82
Sascha Hauerc5aa0ad2009-05-25 17:36:19 +020083void __init mx31_init_irq(void)
84{
Uwe Kleine-König9651b7d2010-10-22 14:49:45 +020085 mxc_init_irq(MX31_IO_ADDRESS(MX3x_AVIC_BASE_ADDR));
Jason Wang84659ab2010-07-13 21:02:42 +080086 imx3x_register_gpios();
Sascha Hauerc5aa0ad2009-05-25 17:36:19 +020087}
88
89void __init mx35_init_irq(void)
90{
91 mx31_init_irq();
92}
93
Sascha Hauercb882142009-02-08 02:00:50 +010094#ifdef CONFIG_CACHE_L2X0
95static int mxc_init_l2x0(void)
96{
97 void __iomem *l2x0_base;
Juergen Beisert95247052010-09-22 09:42:15 +020098 void __iomem *clkctl_base;
99/*
100 * First of all, we must repair broken chip settings. There are some
101 * i.MX35 CPUs in the wild, comming with bogus L2 cache settings. These
102 * misconfigured CPUs will run amok immediately when the L2 cache gets enabled.
103 * Workaraound is to setup the correct register setting prior enabling the
104 * L2 cache. This should not hurt already working CPUs, as they are using the
105 * same value
106 */
107#define L2_MEM_VAL 0x10
108
109 clkctl_base = ioremap(MX35_CLKCTL_BASE_ADDR, 4096);
110 if (clkctl_base != NULL) {
111 writel(0x00000515, clkctl_base + L2_MEM_VAL);
112 iounmap(clkctl_base);
113 } else {
114 pr_err("L2 cache: Cannot fix timing. Trying to continue without\n");
115 }
Sascha Hauercb882142009-02-08 02:00:50 +0100116
Uwe Kleine-König9651b7d2010-10-22 14:49:45 +0200117 l2x0_base = ioremap(MX3x_L2CC_BASE_ADDR, 4096);
Sascha Hauercb882142009-02-08 02:00:50 +0100118 if (IS_ERR(l2x0_base)) {
119 printk(KERN_ERR "remapping L2 cache area failed with %ld\n",
120 PTR_ERR(l2x0_base));
121 return 0;
122 }
123
124 l2x0_init(l2x0_base, 0x00030024, 0x00000000);
125
126 return 0;
127}
128
129arch_initcall(mxc_init_l2x0);
130#endif
131