blob: f2877193e9586e4c3f281ccfb0003dee05e25774 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19#define BITS_PER_BYTE 8
20#define OFDM_PLCP_BITS 22
21#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
22#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
34#define OFDM_SIFS_TIME 16
35
36static u32 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46 { 52, 108 }, /* 8: BPSK */
47 { 104, 216 }, /* 9: QPSK 1/2 */
48 { 156, 324 }, /* 10: QPSK 3/4 */
49 { 208, 432 }, /* 11: 16-QAM 1/2 */
50 { 312, 648 }, /* 12: 16-QAM 3/4 */
51 { 416, 864 }, /* 13: 64-QAM 2/3 */
52 { 468, 972 }, /* 14: 64-QAM 3/4 */
53 { 520, 1080 }, /* 15: 64-QAM 5/6 */
54};
55
56#define IS_HT_RATE(_rate) ((_rate) & 0x80)
57
Sujithc37452b2009-03-09 09:31:57 +053058static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
59 struct ath_atx_tid *tid,
60 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053061static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
62 struct list_head *bf_q,
63 int txok, int sendbar);
64static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
65 struct list_head *head);
66static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053067static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
68 int txok);
69static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
70 int nbad, int txok);
Sujithe8324352009-01-16 21:38:42 +053071
72/*********************/
73/* Aggregation logic */
74/*********************/
75
76static int ath_aggr_query(struct ath_softc *sc, struct ath_node *an, u8 tidno)
77{
78 struct ath_atx_tid *tid;
79 tid = ATH_AN_2_TID(an, tidno);
80
81 if (tid->state & AGGR_ADDBA_COMPLETE ||
82 tid->state & AGGR_ADDBA_PROGRESS)
83 return 1;
84 else
85 return 0;
86}
87
88static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
89{
90 struct ath_atx_ac *ac = tid->ac;
91
92 if (tid->paused)
93 return;
94
95 if (tid->sched)
96 return;
97
98 tid->sched = true;
99 list_add_tail(&tid->list, &ac->tid_q);
100
101 if (ac->sched)
102 return;
103
104 ac->sched = true;
105 list_add_tail(&ac->list, &txq->axq_acq);
106}
107
108static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
109{
110 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
111
112 spin_lock_bh(&txq->axq_lock);
113 tid->paused++;
114 spin_unlock_bh(&txq->axq_lock);
115}
116
117static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
118{
119 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
120
121 ASSERT(tid->paused > 0);
122 spin_lock_bh(&txq->axq_lock);
123
124 tid->paused--;
125
126 if (tid->paused > 0)
127 goto unlock;
128
129 if (list_empty(&tid->buf_q))
130 goto unlock;
131
132 ath_tx_queue_tid(txq, tid);
133 ath_txq_schedule(sc, txq);
134unlock:
135 spin_unlock_bh(&txq->axq_lock);
136}
137
138static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
139{
140 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
141 struct ath_buf *bf;
142 struct list_head bf_head;
143 INIT_LIST_HEAD(&bf_head);
144
145 ASSERT(tid->paused > 0);
146 spin_lock_bh(&txq->axq_lock);
147
148 tid->paused--;
149
150 if (tid->paused > 0) {
151 spin_unlock_bh(&txq->axq_lock);
152 return;
153 }
154
155 while (!list_empty(&tid->buf_q)) {
156 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
157 ASSERT(!bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530158 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530159 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530160 }
161
162 spin_unlock_bh(&txq->axq_lock);
163}
164
165static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
166 int seqno)
167{
168 int index, cindex;
169
170 index = ATH_BA_INDEX(tid->seq_start, seqno);
171 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
172
173 tid->tx_buf[cindex] = NULL;
174
175 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
176 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
177 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
178 }
179}
180
181static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
182 struct ath_buf *bf)
183{
184 int index, cindex;
185
186 if (bf_isretried(bf))
187 return;
188
189 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
190 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
191
192 ASSERT(tid->tx_buf[cindex] == NULL);
193 tid->tx_buf[cindex] = bf;
194
195 if (index >= ((tid->baw_tail - tid->baw_head) &
196 (ATH_TID_MAX_BUFS - 1))) {
197 tid->baw_tail = cindex;
198 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
199 }
200}
201
202/*
203 * TODO: For frame(s) that are in the retry state, we will reuse the
204 * sequence number(s) without setting the retry bit. The
205 * alternative is to give up on these and BAR the receiver's window
206 * forward.
207 */
208static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
209 struct ath_atx_tid *tid)
210
211{
212 struct ath_buf *bf;
213 struct list_head bf_head;
214 INIT_LIST_HEAD(&bf_head);
215
216 for (;;) {
217 if (list_empty(&tid->buf_q))
218 break;
Sujithe8324352009-01-16 21:38:42 +0530219
Sujithd43f30152009-01-16 21:38:53 +0530220 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
221 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530222
223 if (bf_isretried(bf))
224 ath_tx_update_baw(sc, tid, bf->bf_seqno);
225
226 spin_unlock(&txq->axq_lock);
227 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
228 spin_lock(&txq->axq_lock);
229 }
230
231 tid->seq_next = tid->seq_start;
232 tid->baw_tail = tid->baw_head;
233}
234
235static void ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
236{
237 struct sk_buff *skb;
238 struct ieee80211_hdr *hdr;
239
240 bf->bf_state.bf_type |= BUF_RETRY;
241 bf->bf_retries++;
242
243 skb = bf->bf_mpdu;
244 hdr = (struct ieee80211_hdr *)skb->data;
245 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
246}
247
Sujithd43f30152009-01-16 21:38:53 +0530248static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
249{
250 struct ath_buf *tbf;
251
252 spin_lock_bh(&sc->tx.txbuflock);
253 ASSERT(!list_empty((&sc->tx.txbuf)));
254 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
255 list_del(&tbf->list);
256 spin_unlock_bh(&sc->tx.txbuflock);
257
258 ATH_TXBUF_RESET(tbf);
259
260 tbf->bf_mpdu = bf->bf_mpdu;
261 tbf->bf_buf_addr = bf->bf_buf_addr;
262 *(tbf->bf_desc) = *(bf->bf_desc);
263 tbf->bf_state = bf->bf_state;
264 tbf->bf_dmacontext = bf->bf_dmacontext;
265
266 return tbf;
267}
268
269static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
270 struct ath_buf *bf, struct list_head *bf_q,
271 int txok)
Sujithe8324352009-01-16 21:38:42 +0530272{
273 struct ath_node *an = NULL;
274 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530275 struct ieee80211_sta *sta;
276 struct ieee80211_hdr *hdr;
Sujithe8324352009-01-16 21:38:42 +0530277 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530278 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530279 struct ath_desc *ds = bf_last->bf_desc;
Sujithe8324352009-01-16 21:38:42 +0530280 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530281 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530282 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530283 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
284 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530285
286 skb = (struct sk_buff *)bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530287 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530288
Sujith1286ec62009-01-27 13:30:37 +0530289 rcu_read_lock();
290
291 sta = ieee80211_find_sta(sc->hw, hdr->addr1);
292 if (!sta) {
293 rcu_read_unlock();
294 return;
Sujithe8324352009-01-16 21:38:42 +0530295 }
296
Sujith1286ec62009-01-27 13:30:37 +0530297 an = (struct ath_node *)sta->drv_priv;
298 tid = ATH_AN_2_TID(an, bf->bf_tidno);
299
Sujithe8324352009-01-16 21:38:42 +0530300 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530301 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530302
Sujithd43f30152009-01-16 21:38:53 +0530303 if (isaggr && txok) {
304 if (ATH_DS_TX_BA(ds)) {
305 seq_st = ATH_DS_BA_SEQ(ds);
306 memcpy(ba, ATH_DS_BA_BITMAP(ds),
307 WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530308 } else {
Sujithd43f30152009-01-16 21:38:53 +0530309 /*
310 * AR5416 can become deaf/mute when BA
311 * issue happens. Chip needs to be reset.
312 * But AP code may have sychronization issues
313 * when perform internal reset in this routine.
314 * Only enable reset in STA mode for now.
315 */
Sujith2660b812009-02-09 13:27:26 +0530316 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530317 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530318 }
319 }
320
321 INIT_LIST_HEAD(&bf_pending);
322 INIT_LIST_HEAD(&bf_head);
323
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530324 nbad = ath_tx_num_badfrms(sc, bf, txok);
Sujithe8324352009-01-16 21:38:42 +0530325 while (bf) {
326 txfail = txpending = 0;
327 bf_next = bf->bf_next;
328
329 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
330 /* transmit completion, subframe is
331 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530332 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530333 } else if (!isaggr && txok) {
334 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530335 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530336 } else {
Sujithe8324352009-01-16 21:38:42 +0530337 if (!(tid->state & AGGR_CLEANUP) &&
338 ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
339 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
340 ath_tx_set_retry(sc, bf);
341 txpending = 1;
342 } else {
343 bf->bf_state.bf_type |= BUF_XRETRY;
344 txfail = 1;
345 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530346 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530347 }
348 } else {
349 /*
350 * cleanup in progress, just fail
351 * the un-acked sub-frames
352 */
353 txfail = 1;
354 }
355 }
356
357 if (bf_next == NULL) {
Sujithd43f30152009-01-16 21:38:53 +0530358 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530359 } else {
360 ASSERT(!list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530361 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530362 }
363
364 if (!txpending) {
365 /*
366 * complete the acked-ones/xretried ones; update
367 * block-ack window
368 */
369 spin_lock_bh(&txq->axq_lock);
370 ath_tx_update_baw(sc, tid, bf->bf_seqno);
371 spin_unlock_bh(&txq->axq_lock);
372
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530373 if (rc_update)
374 if (acked_cnt == 1 || txfail_cnt == 1) {
375 ath_tx_rc_status(bf, ds, nbad, txok);
376 rc_update = false;
377 }
Sujithe8324352009-01-16 21:38:42 +0530378 ath_tx_complete_buf(sc, bf, &bf_head, !txfail, sendbar);
379 } else {
Sujithd43f30152009-01-16 21:38:53 +0530380 /* retry the un-acked ones */
Sujithe8324352009-01-16 21:38:42 +0530381 if (bf->bf_next == NULL &&
382 bf_last->bf_status & ATH_BUFSTATUS_STALE) {
383 struct ath_buf *tbf;
384
Sujithd43f30152009-01-16 21:38:53 +0530385 tbf = ath_clone_txbuf(sc, bf_last);
386 ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530387 list_add_tail(&tbf->list, &bf_head);
388 } else {
389 /*
390 * Clear descriptor status words for
391 * software retry
392 */
Sujithd43f30152009-01-16 21:38:53 +0530393 ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530394 }
395
396 /*
397 * Put this buffer to the temporary pending
398 * queue to retain ordering
399 */
400 list_splice_tail_init(&bf_head, &bf_pending);
401 }
402
403 bf = bf_next;
404 }
405
406 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530407 if (tid->baw_head == tid->baw_tail) {
408 tid->state &= ~AGGR_ADDBA_COMPLETE;
409 tid->addba_exchangeattempts = 0;
Sujithe8324352009-01-16 21:38:42 +0530410 tid->state &= ~AGGR_CLEANUP;
411
412 /* send buffered frames as singles */
413 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530414 }
Sujith1286ec62009-01-27 13:30:37 +0530415 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530416 return;
417 }
418
Sujithd43f30152009-01-16 21:38:53 +0530419 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530420 if (!list_empty(&bf_pending)) {
421 spin_lock_bh(&txq->axq_lock);
422 list_splice(&bf_pending, &tid->buf_q);
423 ath_tx_queue_tid(txq, tid);
424 spin_unlock_bh(&txq->axq_lock);
425 }
426
Sujith1286ec62009-01-27 13:30:37 +0530427 rcu_read_unlock();
428
Sujithe8324352009-01-16 21:38:42 +0530429 if (needreset)
430 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530431}
432
433static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
434 struct ath_atx_tid *tid)
435{
436 struct ath_rate_table *rate_table = sc->cur_rate_table;
437 struct sk_buff *skb;
438 struct ieee80211_tx_info *tx_info;
439 struct ieee80211_tx_rate *rates;
440 struct ath_tx_info_priv *tx_info_priv;
Sujithd43f30152009-01-16 21:38:53 +0530441 u32 max_4ms_framelen, frmlen;
Sujithe8324352009-01-16 21:38:42 +0530442 u16 aggr_limit, legacy = 0, maxampdu;
443 int i;
444
445 skb = (struct sk_buff *)bf->bf_mpdu;
446 tx_info = IEEE80211_SKB_CB(skb);
447 rates = tx_info->control.rates;
Sujithd43f30152009-01-16 21:38:53 +0530448 tx_info_priv = (struct ath_tx_info_priv *)tx_info->rate_driver_data[0];
Sujithe8324352009-01-16 21:38:42 +0530449
450 /*
451 * Find the lowest frame length among the rate series that will have a
452 * 4ms transmit duration.
453 * TODO - TXOP limit needs to be considered.
454 */
455 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
456
457 for (i = 0; i < 4; i++) {
458 if (rates[i].count) {
459 if (!WLAN_RC_PHY_HT(rate_table->info[rates[i].idx].phy)) {
460 legacy = 1;
461 break;
462 }
463
Sujithd43f30152009-01-16 21:38:53 +0530464 frmlen = rate_table->info[rates[i].idx].max_4ms_framelen;
465 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530466 }
467 }
468
469 /*
470 * limit aggregate size by the minimum rate if rate selected is
471 * not a probe rate, if rate selected is a probe rate then
472 * avoid aggregation of this packet.
473 */
474 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
475 return 0;
476
Sujithd43f30152009-01-16 21:38:53 +0530477 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_DEFAULT);
Sujithe8324352009-01-16 21:38:42 +0530478
479 /*
480 * h/w can accept aggregates upto 16 bit lengths (65535).
481 * The IE, however can hold upto 65536, which shows up here
482 * as zero. Ignore 65536 since we are constrained by hw.
483 */
484 maxampdu = tid->an->maxampdu;
485 if (maxampdu)
486 aggr_limit = min(aggr_limit, maxampdu);
487
488 return aggr_limit;
489}
490
491/*
Sujithd43f30152009-01-16 21:38:53 +0530492 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530493 * meet the minimum required mpdudensity.
Sujithd43f30152009-01-16 21:38:53 +0530494 * caller should make sure that the rate is HT rate .
Sujithe8324352009-01-16 21:38:42 +0530495 */
496static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
497 struct ath_buf *bf, u16 frmlen)
498{
499 struct ath_rate_table *rt = sc->cur_rate_table;
500 struct sk_buff *skb = bf->bf_mpdu;
501 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
502 u32 nsymbits, nsymbols, mpdudensity;
503 u16 minlen;
504 u8 rc, flags, rix;
505 int width, half_gi, ndelim, mindelim;
506
507 /* Select standard number of delimiters based on frame length alone */
508 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
509
510 /*
511 * If encryption enabled, hardware requires some more padding between
512 * subframes.
513 * TODO - this could be improved to be dependent on the rate.
514 * The hardware can keep up at lower rates, but not higher rates
515 */
516 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
517 ndelim += ATH_AGGR_ENCRYPTDELIM;
518
519 /*
520 * Convert desired mpdu density from microeconds to bytes based
521 * on highest rate in rate series (i.e. first rate) to determine
522 * required minimum length for subframe. Take into account
523 * whether high rate is 20 or 40Mhz and half or full GI.
524 */
525 mpdudensity = tid->an->mpdudensity;
526
527 /*
528 * If there is no mpdu density restriction, no further calculation
529 * is needed.
530 */
531 if (mpdudensity == 0)
532 return ndelim;
533
534 rix = tx_info->control.rates[0].idx;
535 flags = tx_info->control.rates[0].flags;
536 rc = rt->info[rix].ratecode;
537 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
538 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
539
540 if (half_gi)
541 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(mpdudensity);
542 else
543 nsymbols = NUM_SYMBOLS_PER_USEC(mpdudensity);
544
545 if (nsymbols == 0)
546 nsymbols = 1;
547
548 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
549 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
550
Sujithe8324352009-01-16 21:38:42 +0530551 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530552 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
553 ndelim = max(mindelim, ndelim);
554 }
555
556 return ndelim;
557}
558
559static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithd43f30152009-01-16 21:38:53 +0530560 struct ath_atx_tid *tid,
561 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530562{
563#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530564 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
565 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530566 u16 aggr_limit = 0, al = 0, bpad = 0,
567 al_delta, h_baw = tid->baw_size / 2;
568 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530569
570 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
571
572 do {
573 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
574
Sujithd43f30152009-01-16 21:38:53 +0530575 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530576 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
577 status = ATH_AGGR_BAW_CLOSED;
578 break;
579 }
580
581 if (!rl) {
582 aggr_limit = ath_lookup_rate(sc, bf, tid);
583 rl = 1;
584 }
585
Sujithd43f30152009-01-16 21:38:53 +0530586 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530587 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
588
Sujithd43f30152009-01-16 21:38:53 +0530589 if (nframes &&
590 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530591 status = ATH_AGGR_LIMITED;
592 break;
593 }
594
Sujithd43f30152009-01-16 21:38:53 +0530595 /* do not exceed subframe limit */
596 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530597 status = ATH_AGGR_LIMITED;
598 break;
599 }
Sujithd43f30152009-01-16 21:38:53 +0530600 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530601
Sujithd43f30152009-01-16 21:38:53 +0530602 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530603 al += bpad + al_delta;
604
605 /*
606 * Get the delimiters needed to meet the MPDU
607 * density for this node.
608 */
609 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530610 bpad = PADBYTES(al_delta) + (ndelim << 2);
611
612 bf->bf_next = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530613 bf->bf_desc->ds_link = 0;
Sujithe8324352009-01-16 21:38:42 +0530614
Sujithd43f30152009-01-16 21:38:53 +0530615 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530616 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530617 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
618 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530619 if (bf_prev) {
620 bf_prev->bf_next = bf;
Sujithd43f30152009-01-16 21:38:53 +0530621 bf_prev->bf_desc->ds_link = bf->bf_daddr;
Sujithe8324352009-01-16 21:38:42 +0530622 }
623 bf_prev = bf;
Sujithe8324352009-01-16 21:38:42 +0530624 } while (!list_empty(&tid->buf_q));
625
626 bf_first->bf_al = al;
627 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530628
Sujithe8324352009-01-16 21:38:42 +0530629 return status;
630#undef PADBYTES
631}
632
633static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
634 struct ath_atx_tid *tid)
635{
Sujithd43f30152009-01-16 21:38:53 +0530636 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530637 enum ATH_AGGR_STATUS status;
638 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530639
640 do {
641 if (list_empty(&tid->buf_q))
642 return;
643
644 INIT_LIST_HEAD(&bf_q);
645
Sujithd43f30152009-01-16 21:38:53 +0530646 status = ath_tx_form_aggr(sc, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530647
648 /*
Sujithd43f30152009-01-16 21:38:53 +0530649 * no frames picked up to be aggregated;
650 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530651 */
652 if (list_empty(&bf_q))
653 break;
654
655 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530656 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530657
Sujithd43f30152009-01-16 21:38:53 +0530658 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530659 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530660 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530661 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530662 ath_buf_set_rate(sc, bf);
663 ath_tx_txqaddbuf(sc, txq, &bf_q);
664 continue;
665 }
666
Sujithd43f30152009-01-16 21:38:53 +0530667 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530668 bf->bf_state.bf_type |= BUF_AGGR;
669 ath_buf_set_rate(sc, bf);
670 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
671
Sujithd43f30152009-01-16 21:38:53 +0530672 /* anchor last desc of aggregate */
673 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530674
675 txq->axq_aggr_depth++;
Sujithe8324352009-01-16 21:38:42 +0530676 ath_tx_txqaddbuf(sc, txq, &bf_q);
677
678 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
679 status != ATH_AGGR_BAW_CLOSED);
680}
681
682int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
683 u16 tid, u16 *ssn)
684{
685 struct ath_atx_tid *txtid;
686 struct ath_node *an;
687
688 an = (struct ath_node *)sta->drv_priv;
689
690 if (sc->sc_flags & SC_OP_TXAGGR) {
691 txtid = ATH_AN_2_TID(an, tid);
692 txtid->state |= AGGR_ADDBA_PROGRESS;
693 ath_tx_pause_tid(sc, txtid);
Sujithd22b0022009-01-28 11:55:45 +0530694 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530695 }
696
697 return 0;
698}
699
700int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
701{
702 struct ath_node *an = (struct ath_node *)sta->drv_priv;
703 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
704 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
705 struct ath_buf *bf;
706 struct list_head bf_head;
707 INIT_LIST_HEAD(&bf_head);
708
709 if (txtid->state & AGGR_CLEANUP)
710 return 0;
711
712 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
713 txtid->addba_exchangeattempts = 0;
714 return 0;
715 }
716
717 ath_tx_pause_tid(sc, txtid);
718
719 /* drop all software retried frames and mark this TID */
720 spin_lock_bh(&txq->axq_lock);
721 while (!list_empty(&txtid->buf_q)) {
722 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
723 if (!bf_isretried(bf)) {
724 /*
725 * NB: it's based on the assumption that
726 * software retried frame will always stay
727 * at the head of software queue.
728 */
729 break;
730 }
Sujithd43f30152009-01-16 21:38:53 +0530731 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530732 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
733 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
734 }
Sujithd43f30152009-01-16 21:38:53 +0530735 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530736
737 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530738 txtid->state |= AGGR_CLEANUP;
739 } else {
740 txtid->state &= ~AGGR_ADDBA_COMPLETE;
741 txtid->addba_exchangeattempts = 0;
Sujithe8324352009-01-16 21:38:42 +0530742 ath_tx_flush_tid(sc, txtid);
743 }
744
745 return 0;
746}
747
748void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
749{
750 struct ath_atx_tid *txtid;
751 struct ath_node *an;
752
753 an = (struct ath_node *)sta->drv_priv;
754
755 if (sc->sc_flags & SC_OP_TXAGGR) {
756 txtid = ATH_AN_2_TID(an, tid);
757 txtid->baw_size =
758 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
759 txtid->state |= AGGR_ADDBA_COMPLETE;
760 txtid->state &= ~AGGR_ADDBA_PROGRESS;
761 ath_tx_resume_tid(sc, txtid);
762 }
763}
764
765bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
766{
767 struct ath_atx_tid *txtid;
768
769 if (!(sc->sc_flags & SC_OP_TXAGGR))
770 return false;
771
772 txtid = ATH_AN_2_TID(an, tidno);
773
774 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
775 if (!(txtid->state & AGGR_ADDBA_PROGRESS) &&
776 (txtid->addba_exchangeattempts < ADDBA_EXCHANGE_ATTEMPTS)) {
777 txtid->addba_exchangeattempts++;
778 return true;
779 }
780 }
781
782 return false;
783}
784
785/********************/
786/* Queue Management */
787/********************/
788
Sujithe8324352009-01-16 21:38:42 +0530789static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
790 struct ath_txq *txq)
791{
792 struct ath_atx_ac *ac, *ac_tmp;
793 struct ath_atx_tid *tid, *tid_tmp;
794
795 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
796 list_del(&ac->list);
797 ac->sched = false;
798 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
799 list_del(&tid->list);
800 tid->sched = false;
801 ath_tid_drain(sc, txq, tid);
802 }
803 }
804}
805
806struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
807{
Sujithcbe61d82009-02-09 13:27:12 +0530808 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530809 struct ath9k_tx_queue_info qi;
810 int qnum;
811
812 memset(&qi, 0, sizeof(qi));
813 qi.tqi_subtype = subtype;
814 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
815 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
816 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
817 qi.tqi_physCompBuf = 0;
818
819 /*
820 * Enable interrupts only for EOL and DESC conditions.
821 * We mark tx descriptors to receive a DESC interrupt
822 * when a tx queue gets deep; otherwise waiting for the
823 * EOL to reap descriptors. Note that this is done to
824 * reduce interrupt load and this only defers reaping
825 * descriptors, never transmitting frames. Aside from
826 * reducing interrupts this also permits more concurrency.
827 * The only potential downside is if the tx queue backs
828 * up in which case the top half of the kernel may backup
829 * due to a lack of tx descriptors.
830 *
831 * The UAPSD queue is an exception, since we take a desc-
832 * based intr on the EOSP frames.
833 */
834 if (qtype == ATH9K_TX_QUEUE_UAPSD)
835 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
836 else
837 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
838 TXQ_FLAG_TXDESCINT_ENABLE;
839 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
840 if (qnum == -1) {
841 /*
842 * NB: don't print a message, this happens
843 * normally on parts with too few tx queues
844 */
845 return NULL;
846 }
847 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
848 DPRINTF(sc, ATH_DBG_FATAL,
849 "qnum %u out of range, max %u!\n",
850 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
851 ath9k_hw_releasetxqueue(ah, qnum);
852 return NULL;
853 }
854 if (!ATH_TXQ_SETUP(sc, qnum)) {
855 struct ath_txq *txq = &sc->tx.txq[qnum];
856
857 txq->axq_qnum = qnum;
858 txq->axq_link = NULL;
859 INIT_LIST_HEAD(&txq->axq_q);
860 INIT_LIST_HEAD(&txq->axq_acq);
861 spin_lock_init(&txq->axq_lock);
862 txq->axq_depth = 0;
863 txq->axq_aggr_depth = 0;
864 txq->axq_totalqueued = 0;
865 txq->axq_linkbuf = NULL;
866 sc->tx.txqsetup |= 1<<qnum;
867 }
868 return &sc->tx.txq[qnum];
869}
870
871static int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
872{
873 int qnum;
874
875 switch (qtype) {
876 case ATH9K_TX_QUEUE_DATA:
877 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
878 DPRINTF(sc, ATH_DBG_FATAL,
879 "HAL AC %u out of range, max %zu!\n",
880 haltype, ARRAY_SIZE(sc->tx.hwq_map));
881 return -1;
882 }
883 qnum = sc->tx.hwq_map[haltype];
884 break;
885 case ATH9K_TX_QUEUE_BEACON:
886 qnum = sc->beacon.beaconq;
887 break;
888 case ATH9K_TX_QUEUE_CAB:
889 qnum = sc->beacon.cabq->axq_qnum;
890 break;
891 default:
892 qnum = -1;
893 }
894 return qnum;
895}
896
897struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
898{
899 struct ath_txq *txq = NULL;
900 int qnum;
901
902 qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
903 txq = &sc->tx.txq[qnum];
904
905 spin_lock_bh(&txq->axq_lock);
906
907 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc117fa02009-03-09 22:09:41 -0400908 DPRINTF(sc, ATH_DBG_XMIT,
Sujithe8324352009-01-16 21:38:42 +0530909 "TX queue: %d is full, depth: %d\n",
910 qnum, txq->axq_depth);
911 ieee80211_stop_queue(sc->hw, skb_get_queue_mapping(skb));
912 txq->stopped = 1;
913 spin_unlock_bh(&txq->axq_lock);
914 return NULL;
915 }
916
917 spin_unlock_bh(&txq->axq_lock);
918
919 return txq;
920}
921
922int ath_txq_update(struct ath_softc *sc, int qnum,
923 struct ath9k_tx_queue_info *qinfo)
924{
Sujithcbe61d82009-02-09 13:27:12 +0530925 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530926 int error = 0;
927 struct ath9k_tx_queue_info qi;
928
929 if (qnum == sc->beacon.beaconq) {
930 /*
931 * XXX: for beacon queue, we just save the parameter.
932 * It will be picked up by ath_beaconq_config when
933 * it's necessary.
934 */
935 sc->beacon.beacon_qi = *qinfo;
936 return 0;
937 }
938
939 ASSERT(sc->tx.txq[qnum].axq_qnum == qnum);
940
941 ath9k_hw_get_txq_props(ah, qnum, &qi);
942 qi.tqi_aifs = qinfo->tqi_aifs;
943 qi.tqi_cwmin = qinfo->tqi_cwmin;
944 qi.tqi_cwmax = qinfo->tqi_cwmax;
945 qi.tqi_burstTime = qinfo->tqi_burstTime;
946 qi.tqi_readyTime = qinfo->tqi_readyTime;
947
948 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
949 DPRINTF(sc, ATH_DBG_FATAL,
950 "Unable to update hardware queue %u!\n", qnum);
951 error = -EIO;
952 } else {
953 ath9k_hw_resettxqueue(ah, qnum);
954 }
955
956 return error;
957}
958
959int ath_cabq_update(struct ath_softc *sc)
960{
961 struct ath9k_tx_queue_info qi;
962 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +0530963
964 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
965 /*
966 * Ensure the readytime % is within the bounds.
967 */
Sujith17d79042009-02-09 13:27:03 +0530968 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
969 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
970 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
971 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +0530972
Sujithfdbf7332009-02-17 15:36:35 +0530973 qi.tqi_readyTime = (sc->hw->conf.beacon_int *
974 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +0530975 ath_txq_update(sc, qnum, &qi);
976
977 return 0;
978}
979
Sujith043a0402009-01-16 21:38:47 +0530980/*
981 * Drain a given TX queue (could be Beacon or Data)
982 *
983 * This assumes output has been stopped and
984 * we do not need to block ath_tx_tasklet.
985 */
986void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +0530987{
988 struct ath_buf *bf, *lastbf;
989 struct list_head bf_head;
990
991 INIT_LIST_HEAD(&bf_head);
992
Sujithe8324352009-01-16 21:38:42 +0530993 for (;;) {
994 spin_lock_bh(&txq->axq_lock);
995
996 if (list_empty(&txq->axq_q)) {
997 txq->axq_link = NULL;
998 txq->axq_linkbuf = NULL;
999 spin_unlock_bh(&txq->axq_lock);
1000 break;
1001 }
1002
1003 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1004
1005 if (bf->bf_status & ATH_BUFSTATUS_STALE) {
1006 list_del(&bf->list);
1007 spin_unlock_bh(&txq->axq_lock);
1008
1009 spin_lock_bh(&sc->tx.txbuflock);
1010 list_add_tail(&bf->list, &sc->tx.txbuf);
1011 spin_unlock_bh(&sc->tx.txbuflock);
1012 continue;
1013 }
1014
1015 lastbf = bf->bf_lastbf;
1016 if (!retry_tx)
1017 lastbf->bf_desc->ds_txstat.ts_flags =
1018 ATH9K_TX_SW_ABORTED;
1019
1020 /* remove ath_buf's of the same mpdu from txq */
1021 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1022 txq->axq_depth--;
1023
1024 spin_unlock_bh(&txq->axq_lock);
1025
1026 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301027 ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
Sujithe8324352009-01-16 21:38:42 +05301028 else
1029 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
1030 }
1031
1032 /* flush any pending frames if aggregation is enabled */
1033 if (sc->sc_flags & SC_OP_TXAGGR) {
1034 if (!retry_tx) {
1035 spin_lock_bh(&txq->axq_lock);
1036 ath_txq_drain_pending_buffers(sc, txq);
1037 spin_unlock_bh(&txq->axq_lock);
1038 }
1039 }
1040}
1041
Sujith043a0402009-01-16 21:38:47 +05301042void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1043{
Sujithcbe61d82009-02-09 13:27:12 +05301044 struct ath_hw *ah = sc->sc_ah;
Sujith043a0402009-01-16 21:38:47 +05301045 struct ath_txq *txq;
1046 int i, npend = 0;
1047
1048 if (sc->sc_flags & SC_OP_INVALID)
1049 return;
1050
1051 /* Stop beacon queue */
1052 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1053
1054 /* Stop data queues */
1055 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1056 if (ATH_TXQ_SETUP(sc, i)) {
1057 txq = &sc->tx.txq[i];
1058 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1059 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1060 }
1061 }
1062
1063 if (npend) {
1064 int r;
1065
1066 DPRINTF(sc, ATH_DBG_XMIT, "Unable to stop TxDMA. Reset HAL!\n");
1067
1068 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301069 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, true);
Sujith043a0402009-01-16 21:38:47 +05301070 if (r)
1071 DPRINTF(sc, ATH_DBG_FATAL,
1072 "Unable to reset hardware; reset status %u\n",
1073 r);
1074 spin_unlock_bh(&sc->sc_resetlock);
1075 }
1076
1077 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1078 if (ATH_TXQ_SETUP(sc, i))
1079 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1080 }
1081}
1082
Sujithe8324352009-01-16 21:38:42 +05301083void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1084{
1085 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1086 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1087}
1088
Sujithe8324352009-01-16 21:38:42 +05301089void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1090{
1091 struct ath_atx_ac *ac;
1092 struct ath_atx_tid *tid;
1093
1094 if (list_empty(&txq->axq_acq))
1095 return;
1096
1097 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1098 list_del(&ac->list);
1099 ac->sched = false;
1100
1101 do {
1102 if (list_empty(&ac->tid_q))
1103 return;
1104
1105 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1106 list_del(&tid->list);
1107 tid->sched = false;
1108
1109 if (tid->paused)
1110 continue;
1111
1112 if ((txq->axq_depth % 2) == 0)
1113 ath_tx_sched_aggr(sc, txq, tid);
1114
1115 /*
1116 * add tid to round-robin queue if more frames
1117 * are pending for the tid
1118 */
1119 if (!list_empty(&tid->buf_q))
1120 ath_tx_queue_tid(txq, tid);
1121
1122 break;
1123 } while (!list_empty(&ac->tid_q));
1124
1125 if (!list_empty(&ac->tid_q)) {
1126 if (!ac->sched) {
1127 ac->sched = true;
1128 list_add_tail(&ac->list, &txq->axq_acq);
1129 }
1130 }
1131}
1132
1133int ath_tx_setup(struct ath_softc *sc, int haltype)
1134{
1135 struct ath_txq *txq;
1136
1137 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
1138 DPRINTF(sc, ATH_DBG_FATAL,
1139 "HAL AC %u out of range, max %zu!\n",
1140 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1141 return 0;
1142 }
1143 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1144 if (txq != NULL) {
1145 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1146 return 1;
1147 } else
1148 return 0;
1149}
1150
1151/***********/
1152/* TX, DMA */
1153/***********/
1154
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001155/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001156 * Insert a chain of ath_buf (descriptors) on a txq and
1157 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001158 */
Sujith102e0572008-10-29 10:15:16 +05301159static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1160 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001161{
Sujithcbe61d82009-02-09 13:27:12 +05301162 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001163 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301164
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001165 /*
1166 * Insert the frame on the outbound list and
1167 * pass it on to the hardware.
1168 */
1169
1170 if (list_empty(head))
1171 return;
1172
1173 bf = list_first_entry(head, struct ath_buf, list);
1174
1175 list_splice_tail_init(head, &txq->axq_q);
1176 txq->axq_depth++;
1177 txq->axq_totalqueued++;
1178 txq->axq_linkbuf = list_entry(txq->axq_q.prev, struct ath_buf, list);
1179
1180 DPRINTF(sc, ATH_DBG_QUEUE,
Sujith04bd4632008-11-28 22:18:05 +05301181 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001182
1183 if (txq->axq_link == NULL) {
1184 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1185 DPRINTF(sc, ATH_DBG_XMIT,
Sujith04bd4632008-11-28 22:18:05 +05301186 "TXDP[%u] = %llx (%p)\n",
1187 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001188 } else {
1189 *txq->axq_link = bf->bf_daddr;
Sujith04bd4632008-11-28 22:18:05 +05301190 DPRINTF(sc, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001191 txq->axq_qnum, txq->axq_link,
1192 ito64(bf->bf_daddr), bf->bf_desc);
1193 }
1194 txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
1195 ath9k_hw_txstart(ah, txq->axq_qnum);
1196}
1197
Sujithe8324352009-01-16 21:38:42 +05301198static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301199{
Sujithe8324352009-01-16 21:38:42 +05301200 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301201
Sujithe8324352009-01-16 21:38:42 +05301202 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301203
Sujithe8324352009-01-16 21:38:42 +05301204 if (unlikely(list_empty(&sc->tx.txbuf))) {
1205 spin_unlock_bh(&sc->tx.txbuflock);
1206 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301207 }
1208
Sujithe8324352009-01-16 21:38:42 +05301209 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1210 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301211
Sujithe8324352009-01-16 21:38:42 +05301212 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301213
Sujithe8324352009-01-16 21:38:42 +05301214 return bf;
1215}
Sujithc4288392008-11-18 09:09:30 +05301216
Sujithe8324352009-01-16 21:38:42 +05301217static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1218 struct list_head *bf_head,
1219 struct ath_tx_control *txctl)
1220{
1221 struct ath_buf *bf;
1222
Sujithe8324352009-01-16 21:38:42 +05301223 bf = list_first_entry(bf_head, struct ath_buf, list);
1224 bf->bf_state.bf_type |= BUF_AMPDU;
1225
1226 /*
1227 * Do not queue to h/w when any of the following conditions is true:
1228 * - there are pending frames in software queue
1229 * - the TID is currently paused for ADDBA/BAR request
1230 * - seqno is not within block-ack window
1231 * - h/w queue depth exceeds low water mark
1232 */
1233 if (!list_empty(&tid->buf_q) || tid->paused ||
1234 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1235 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001236 /*
Sujithe8324352009-01-16 21:38:42 +05301237 * Add this frame to software queue for scheduling later
1238 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001239 */
Sujithd43f30152009-01-16 21:38:53 +05301240 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301241 ath_tx_queue_tid(txctl->txq, tid);
1242 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001243 }
1244
Sujithe8324352009-01-16 21:38:42 +05301245 /* Add sub-frame to BAW */
1246 ath_tx_addto_baw(sc, tid, bf);
1247
1248 /* Queue to h/w without aggregation */
1249 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301250 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301251 ath_buf_set_rate(sc, bf);
1252 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301253}
1254
Sujithc37452b2009-03-09 09:31:57 +05301255static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1256 struct ath_atx_tid *tid,
1257 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001258{
Sujithe8324352009-01-16 21:38:42 +05301259 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001260
Sujithe8324352009-01-16 21:38:42 +05301261 bf = list_first_entry(bf_head, struct ath_buf, list);
1262 bf->bf_state.bf_type &= ~BUF_AMPDU;
1263
1264 /* update starting sequence number for subsequent ADDBA request */
1265 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1266
1267 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301268 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301269 ath_buf_set_rate(sc, bf);
1270 ath_tx_txqaddbuf(sc, txq, bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001271}
1272
Sujithc37452b2009-03-09 09:31:57 +05301273static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1274 struct list_head *bf_head)
1275{
1276 struct ath_buf *bf;
1277
1278 bf = list_first_entry(bf_head, struct ath_buf, list);
1279
1280 bf->bf_lastbf = bf;
1281 bf->bf_nframes = 1;
1282 ath_buf_set_rate(sc, bf);
1283 ath_tx_txqaddbuf(sc, txq, bf_head);
1284}
1285
Sujith528f0c62008-10-29 10:14:26 +05301286static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001287{
Sujith528f0c62008-10-29 10:14:26 +05301288 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001289 enum ath9k_pkt_type htype;
1290 __le16 fc;
1291
Sujith528f0c62008-10-29 10:14:26 +05301292 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001293 fc = hdr->frame_control;
1294
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001295 if (ieee80211_is_beacon(fc))
1296 htype = ATH9K_PKT_TYPE_BEACON;
1297 else if (ieee80211_is_probe_resp(fc))
1298 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1299 else if (ieee80211_is_atim(fc))
1300 htype = ATH9K_PKT_TYPE_ATIM;
1301 else if (ieee80211_is_pspoll(fc))
1302 htype = ATH9K_PKT_TYPE_PSPOLL;
1303 else
1304 htype = ATH9K_PKT_TYPE_NORMAL;
1305
1306 return htype;
1307}
1308
Sujitha8efee42008-11-18 09:07:30 +05301309static bool is_pae(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001310{
1311 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001312 __le16 fc;
1313
1314 hdr = (struct ieee80211_hdr *)skb->data;
1315 fc = hdr->frame_control;
Johannes Berge6a98542008-10-21 12:40:02 +02001316
Sujitha8efee42008-11-18 09:07:30 +05301317 if (ieee80211_is_data(fc)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001318 if (ieee80211_is_nullfunc(fc) ||
Sujith528f0c62008-10-29 10:14:26 +05301319 /* Port Access Entity (IEEE 802.1X) */
1320 (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
Sujitha8efee42008-11-18 09:07:30 +05301321 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001322 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001323 }
1324
Sujitha8efee42008-11-18 09:07:30 +05301325 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001326}
1327
Sujith528f0c62008-10-29 10:14:26 +05301328static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001329{
Sujith528f0c62008-10-29 10:14:26 +05301330 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1331
1332 if (tx_info->control.hw_key) {
1333 if (tx_info->control.hw_key->alg == ALG_WEP)
1334 return ATH9K_KEY_TYPE_WEP;
1335 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1336 return ATH9K_KEY_TYPE_TKIP;
1337 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1338 return ATH9K_KEY_TYPE_AES;
1339 }
1340
1341 return ATH9K_KEY_TYPE_CLEAR;
1342}
1343
Sujith528f0c62008-10-29 10:14:26 +05301344static void assign_aggr_tid_seqno(struct sk_buff *skb,
1345 struct ath_buf *bf)
1346{
1347 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1348 struct ieee80211_hdr *hdr;
1349 struct ath_node *an;
1350 struct ath_atx_tid *tid;
1351 __le16 fc;
1352 u8 *qc;
1353
1354 if (!tx_info->control.sta)
1355 return;
1356
1357 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1358 hdr = (struct ieee80211_hdr *)skb->data;
1359 fc = hdr->frame_control;
1360
Sujith528f0c62008-10-29 10:14:26 +05301361 if (ieee80211_is_data_qos(fc)) {
1362 qc = ieee80211_get_qos_ctl(hdr);
1363 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301364 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001365
Sujithe8324352009-01-16 21:38:42 +05301366 /*
1367 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301368 * We also override seqno set by upper layer with the one
1369 * in tx aggregation state.
1370 *
1371 * If fragmentation is on, the sequence number is
1372 * not overridden, since it has been
1373 * incremented by the fragmentation routine.
1374 *
1375 * FIXME: check if the fragmentation threshold exceeds
1376 * IEEE80211 max.
1377 */
1378 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1379 hdr->seq_ctrl = cpu_to_le16(tid->seq_next <<
1380 IEEE80211_SEQ_SEQ_SHIFT);
1381 bf->bf_seqno = tid->seq_next;
1382 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301383}
1384
1385static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
1386 struct ath_txq *txq)
1387{
1388 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1389 int flags = 0;
1390
1391 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1392 flags |= ATH9K_TXDESC_INTREQ;
1393
1394 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1395 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301396
1397 return flags;
1398}
1399
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001400/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001401 * rix - rate index
1402 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1403 * width - 0 for 20 MHz, 1 for 40 MHz
1404 * half_gi - to use 4us v/s 3.6 us for symbol time
1405 */
Sujith102e0572008-10-29 10:15:16 +05301406static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1407 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001408{
Sujith3706de62008-12-07 21:42:10 +05301409 struct ath_rate_table *rate_table = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410 u32 nbits, nsymbits, duration, nsymbols;
1411 u8 rc;
1412 int streams, pktlen;
1413
Sujithcd3d39a2008-08-11 14:03:34 +05301414 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301415 rc = rate_table->info[rix].ratecode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001416
Sujithe63835b2008-11-18 09:07:53 +05301417 /* for legacy rates, use old function to compute packet duration */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001418 if (!IS_HT_RATE(rc))
Sujithe63835b2008-11-18 09:07:53 +05301419 return ath9k_hw_computetxtime(sc->sc_ah, rate_table, pktlen,
1420 rix, shortPreamble);
1421
1422 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001423 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1424 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
1425 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1426
1427 if (!half_gi)
1428 duration = SYMBOL_TIME(nsymbols);
1429 else
1430 duration = SYMBOL_TIME_HALFGI(nsymbols);
1431
Sujithe63835b2008-11-18 09:07:53 +05301432 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001433 streams = HT_RC_2_STREAMS(rc);
1434 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301435
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001436 return duration;
1437}
1438
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001439static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1440{
Sujithc89424d2009-01-30 14:29:28 +05301441 struct ath_rate_table *rt = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001442 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301443 struct sk_buff *skb;
1444 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301445 struct ieee80211_tx_rate *rates;
Sujith254ad0f2009-02-04 08:10:19 +05301446 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301447 int i, flags = 0;
1448 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301449 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301450
1451 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301452
1453 skb = (struct sk_buff *)bf->bf_mpdu;
1454 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301455 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301456 hdr = (struct ieee80211_hdr *)skb->data;
1457 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301458
Sujithc89424d2009-01-30 14:29:28 +05301459 /*
1460 * We check if Short Preamble is needed for the CTS rate by
1461 * checking the BSS's global flag.
1462 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1463 */
1464 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1465 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode |
1466 rt->info[tx_info->control.rts_cts_rate_idx].short_preamble;
1467 else
1468 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001469
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001470 /*
Sujithc89424d2009-01-30 14:29:28 +05301471 * ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive.
1472 * Check the first rate in the series to decide whether RTS/CTS
1473 * or CTS-to-self has to be used.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001474 */
Sujithc89424d2009-01-30 14:29:28 +05301475 if (rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT)
1476 flags = ATH9K_TXDESC_CTSENA;
1477 else if (rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1478 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001479
Sujithc89424d2009-01-30 14:29:28 +05301480 /* FIXME: Handle aggregation protection */
Sujith17d79042009-02-09 13:27:03 +05301481 if (sc->config.ath_aggr_prot &&
Sujithcd3d39a2008-08-11 14:03:34 +05301482 (!bf_isaggr(bf) || (bf_isaggr(bf) && bf->bf_al < 8192))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001483 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001484 }
1485
Sujithe63835b2008-11-18 09:07:53 +05301486 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Sujith2660b812009-02-09 13:27:26 +05301487 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001488 flags &= ~(ATH9K_TXDESC_RTSENA);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001489
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001490 for (i = 0; i < 4; i++) {
Sujithe63835b2008-11-18 09:07:53 +05301491 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001492 continue;
1493
Sujitha8efee42008-11-18 09:07:30 +05301494 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301495 series[i].Tries = rates[i].count;
Sujith17d79042009-02-09 13:27:03 +05301496 series[i].ChSel = sc->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001497
Sujithc89424d2009-01-30 14:29:28 +05301498 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1499 series[i].Rate = rt->info[rix].ratecode |
1500 rt->info[rix].short_preamble;
1501 else
1502 series[i].Rate = rt->info[rix].ratecode;
1503
1504 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1505 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1506 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1507 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1508 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1509 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001510
Sujith102e0572008-10-29 10:15:16 +05301511 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
Sujitha8efee42008-11-18 09:07:30 +05301512 (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) != 0,
1513 (rates[i].flags & IEEE80211_TX_RC_SHORT_GI),
Sujithc89424d2009-01-30 14:29:28 +05301514 (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001515 }
1516
Sujithe63835b2008-11-18 09:07:53 +05301517 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301518 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1519 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301520 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301521 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301522
Sujith17d79042009-02-09 13:27:03 +05301523 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301524 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001525}
1526
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001527static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301528 struct sk_buff *skb,
1529 struct ath_tx_control *txctl)
1530{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001531 struct ath_wiphy *aphy = hw->priv;
1532 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301533 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1534 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1535 struct ath_tx_info_priv *tx_info_priv;
1536 int hdrlen;
1537 __le16 fc;
1538
1539 tx_info_priv = kzalloc(sizeof(*tx_info_priv), GFP_ATOMIC);
1540 if (unlikely(!tx_info_priv))
1541 return -ENOMEM;
1542 tx_info->rate_driver_data[0] = tx_info_priv;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001543 tx_info_priv->aphy = aphy;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001544 tx_info_priv->frame_type = txctl->frame_type;
Sujithe8324352009-01-16 21:38:42 +05301545 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1546 fc = hdr->frame_control;
1547
1548 ATH_TXBUF_RESET(bf);
1549
1550 bf->bf_frmlen = skb->len + FCS_LEN - (hdrlen & 3);
1551
Sujithc37452b2009-03-09 09:31:57 +05301552 if (conf_is_ht(&sc->hw->conf) && !is_pae(skb))
Sujithc656bbb2009-01-16 21:38:56 +05301553 bf->bf_state.bf_type |= BUF_HT;
Sujithe8324352009-01-16 21:38:42 +05301554
1555 bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
1556
1557 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301558 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1559 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1560 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1561 } else {
1562 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1563 }
1564
1565 if (ieee80211_is_data_qos(fc) && (sc->sc_flags & SC_OP_TXAGGR))
1566 assign_aggr_tid_seqno(skb, bf);
1567
1568 bf->bf_mpdu = skb;
1569
1570 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1571 skb->len, DMA_TO_DEVICE);
1572 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1573 bf->bf_mpdu = NULL;
1574 DPRINTF(sc, ATH_DBG_CONFIG,
1575 "dma_mapping_error() on TX\n");
1576 return -ENOMEM;
1577 }
1578
1579 bf->bf_buf_addr = bf->bf_dmacontext;
1580 return 0;
1581}
1582
1583/* FIXME: tx power */
1584static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1585 struct ath_tx_control *txctl)
1586{
1587 struct sk_buff *skb = (struct sk_buff *)bf->bf_mpdu;
1588 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301589 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301590 struct ath_node *an = NULL;
1591 struct list_head bf_head;
1592 struct ath_desc *ds;
1593 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301594 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301595 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301596 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301597
1598 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301599 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301600
1601 INIT_LIST_HEAD(&bf_head);
1602 list_add_tail(&bf->list, &bf_head);
1603
1604 ds = bf->bf_desc;
1605 ds->ds_link = 0;
1606 ds->ds_data = bf->bf_buf_addr;
1607
1608 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1609 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1610
1611 ath9k_hw_filltxdesc(ah, ds,
1612 skb->len, /* segment length */
1613 true, /* first segment */
1614 true, /* last segment */
1615 ds); /* first descriptor */
1616
Sujithe8324352009-01-16 21:38:42 +05301617 spin_lock_bh(&txctl->txq->axq_lock);
1618
1619 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1620 tx_info->control.sta) {
1621 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1622 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1623
Sujithc37452b2009-03-09 09:31:57 +05301624 if (!ieee80211_is_data_qos(fc)) {
1625 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1626 goto tx_done;
1627 }
1628
Sujithe8324352009-01-16 21:38:42 +05301629 if (ath_aggr_query(sc, an, bf->bf_tidno)) {
1630 /*
1631 * Try aggregation if it's a unicast data frame
1632 * and the destination is HT capable.
1633 */
1634 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1635 } else {
1636 /*
1637 * Send this frame as regular when ADDBA
1638 * exchange is neither complete nor pending.
1639 */
Sujithc37452b2009-03-09 09:31:57 +05301640 ath_tx_send_ht_normal(sc, txctl->txq,
1641 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301642 }
1643 } else {
Sujithc37452b2009-03-09 09:31:57 +05301644 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301645 }
1646
Sujithc37452b2009-03-09 09:31:57 +05301647tx_done:
Sujithe8324352009-01-16 21:38:42 +05301648 spin_unlock_bh(&txctl->txq->axq_lock);
1649}
1650
1651/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001652int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301653 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001654{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001655 struct ath_wiphy *aphy = hw->priv;
1656 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001657 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301658 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001659
Sujithe8324352009-01-16 21:38:42 +05301660 bf = ath_tx_get_buffer(sc);
1661 if (!bf) {
1662 DPRINTF(sc, ATH_DBG_XMIT, "TX buffers are full\n");
1663 return -1;
1664 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001665
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001666 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301667 if (unlikely(r)) {
1668 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001669
Sujithe8324352009-01-16 21:38:42 +05301670 DPRINTF(sc, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001671
Sujithe8324352009-01-16 21:38:42 +05301672 /* upon ath_tx_processq() this TX queue will be resumed, we
1673 * guarantee this will happen by knowing beforehand that
1674 * we will at least have to run TX completionon one buffer
1675 * on the queue */
1676 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301677 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Sujithe8324352009-01-16 21:38:42 +05301678 ieee80211_stop_queue(sc->hw,
1679 skb_get_queue_mapping(skb));
1680 txq->stopped = 1;
1681 }
1682 spin_unlock_bh(&txq->axq_lock);
1683
1684 spin_lock_bh(&sc->tx.txbuflock);
1685 list_add_tail(&bf->list, &sc->tx.txbuf);
1686 spin_unlock_bh(&sc->tx.txbuflock);
1687
1688 return r;
1689 }
1690
1691 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001692
1693 return 0;
1694}
1695
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001696void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001697{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001698 struct ath_wiphy *aphy = hw->priv;
1699 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301700 int hdrlen, padsize;
1701 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1702 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001703
Sujithe8324352009-01-16 21:38:42 +05301704 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001705
Sujithe8324352009-01-16 21:38:42 +05301706 /*
1707 * As a temporary workaround, assign seq# here; this will likely need
1708 * to be cleaned up to work better with Beacon transmission and virtual
1709 * BSSes.
1710 */
1711 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1712 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1713 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1714 sc->tx.seq_no += 0x10;
1715 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1716 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001717 }
1718
Sujithe8324352009-01-16 21:38:42 +05301719 /* Add the padding after the header if this is not already done */
1720 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1721 if (hdrlen & 3) {
1722 padsize = hdrlen % 4;
1723 if (skb_headroom(skb) < padsize) {
1724 DPRINTF(sc, ATH_DBG_XMIT, "TX CABQ padding failed\n");
1725 dev_kfree_skb_any(skb);
1726 return;
1727 }
1728 skb_push(skb, padsize);
1729 memmove(skb->data, skb->data + padsize, hdrlen);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001730 }
1731
Sujithe8324352009-01-16 21:38:42 +05301732 txctl.txq = sc->beacon.cabq;
1733
1734 DPRINTF(sc, ATH_DBG_XMIT, "transmitting CABQ packet, skb: %p\n", skb);
1735
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001736 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujithe8324352009-01-16 21:38:42 +05301737 DPRINTF(sc, ATH_DBG_XMIT, "CABQ TX failed\n");
1738 goto exit;
1739 }
1740
1741 return;
1742exit:
1743 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001744}
1745
Sujithe8324352009-01-16 21:38:42 +05301746/*****************/
1747/* TX Completion */
1748/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001749
Sujithe8324352009-01-16 21:38:42 +05301750static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
1751 struct ath_xmit_status *tx_status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001752{
Sujithe8324352009-01-16 21:38:42 +05301753 struct ieee80211_hw *hw = sc->hw;
1754 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1755 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1756 int hdrlen, padsize;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001757 int frame_type = ATH9K_NOT_INTERNAL;
Sujithe8324352009-01-16 21:38:42 +05301758
1759 DPRINTF(sc, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1760
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001761 if (tx_info_priv) {
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001762 hw = tx_info_priv->aphy->hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001763 frame_type = tx_info_priv->frame_type;
1764 }
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001765
Sujithe8324352009-01-16 21:38:42 +05301766 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
1767 tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
1768 kfree(tx_info_priv);
1769 tx_info->rate_driver_data[0] = NULL;
1770 }
1771
1772 if (tx_status->flags & ATH_TX_BAR) {
1773 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
1774 tx_status->flags &= ~ATH_TX_BAR;
1775 }
1776
1777 if (!(tx_status->flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
1778 /* Frame was ACKed */
1779 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1780 }
1781
1782 tx_info->status.rates[0].count = tx_status->retries + 1;
1783
1784 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1785 padsize = hdrlen & 3;
1786 if (padsize && hdrlen >= 24) {
1787 /*
1788 * Remove MAC header padding before giving the frame back to
1789 * mac80211.
1790 */
1791 memmove(skb->data + padsize, skb->data, hdrlen);
1792 skb_pull(skb, padsize);
1793 }
1794
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001795 if (frame_type == ATH9K_NOT_INTERNAL)
1796 ieee80211_tx_status(hw, skb);
1797 else
1798 ath9k_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301799}
1800
1801static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
1802 struct list_head *bf_q,
1803 int txok, int sendbar)
1804{
1805 struct sk_buff *skb = bf->bf_mpdu;
1806 struct ath_xmit_status tx_status;
1807 unsigned long flags;
1808
1809 /*
1810 * Set retry information.
1811 * NB: Don't use the information in the descriptor, because the frame
1812 * could be software retried.
1813 */
1814 tx_status.retries = bf->bf_retries;
1815 tx_status.flags = 0;
1816
1817 if (sendbar)
1818 tx_status.flags = ATH_TX_BAR;
1819
1820 if (!txok) {
1821 tx_status.flags |= ATH_TX_ERROR;
1822
1823 if (bf_isxretried(bf))
1824 tx_status.flags |= ATH_TX_XRETRY;
1825 }
1826
1827 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
1828 ath_tx_complete(sc, skb, &tx_status);
1829
1830 /*
1831 * Return the list of ath_buf of this mpdu to free queue
1832 */
1833 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1834 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1835 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1836}
1837
1838static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
1839 int txok)
1840{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001841 struct ath_buf *bf_last = bf->bf_lastbf;
1842 struct ath_desc *ds = bf_last->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001843 u16 seq_st = 0;
1844 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301845 int ba_index;
1846 int nbad = 0;
1847 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001848
Sujithe8324352009-01-16 21:38:42 +05301849 if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
1850 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301851
Sujithcd3d39a2008-08-11 14:03:34 +05301852 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001853 if (isaggr) {
Sujithe8324352009-01-16 21:38:42 +05301854 seq_st = ATH_DS_BA_SEQ(ds);
1855 memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001856 }
1857
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001858 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301859 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1860 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1861 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001862
Sujithe8324352009-01-16 21:38:42 +05301863 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001864 }
1865
Sujithe8324352009-01-16 21:38:42 +05301866 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001867}
1868
Sujith95e4acb2009-03-13 08:56:09 +05301869static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
1870 int nbad, int txok)
Sujithc4288392008-11-18 09:09:30 +05301871{
1872 struct sk_buff *skb = (struct sk_buff *)bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301873 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301874 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1875 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1876
Sujith95e4acb2009-03-13 08:56:09 +05301877 if (txok)
1878 tx_info->status.ack_signal = ds->ds_txstat.ts_rssi;
1879
Vasanthakumar Thiagarajan7ac47012008-11-20 11:51:18 +05301880 tx_info_priv->update_rc = false;
Sujithc4288392008-11-18 09:09:30 +05301881 if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
1882 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1883
1884 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
1885 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0) {
Sujith254ad0f2009-02-04 08:10:19 +05301886 if (ieee80211_is_data(hdr->frame_control)) {
Sujithc4288392008-11-18 09:09:30 +05301887 memcpy(&tx_info_priv->tx, &ds->ds_txstat,
1888 sizeof(tx_info_priv->tx));
1889 tx_info_priv->n_frames = bf->bf_nframes;
1890 tx_info_priv->n_bad_frames = nbad;
Vasanthakumar Thiagarajan7ac47012008-11-20 11:51:18 +05301891 tx_info_priv->update_rc = true;
Sujithc4288392008-11-18 09:09:30 +05301892 }
1893 }
1894}
1895
Sujith059d8062009-01-16 21:38:49 +05301896static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
1897{
1898 int qnum;
1899
1900 spin_lock_bh(&txq->axq_lock);
1901 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05301902 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05301903 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
1904 if (qnum != -1) {
1905 ieee80211_wake_queue(sc->hw, qnum);
1906 txq->stopped = 0;
1907 }
1908 }
1909 spin_unlock_bh(&txq->axq_lock);
1910}
1911
Sujithc4288392008-11-18 09:09:30 +05301912static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913{
Sujithcbe61d82009-02-09 13:27:12 +05301914 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001915 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1916 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301917 struct ath_desc *ds;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05301918 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001919 int status;
1920
Sujith04bd4632008-11-28 22:18:05 +05301921 DPRINTF(sc, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
1923 txq->axq_link);
1924
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001925 for (;;) {
1926 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927 if (list_empty(&txq->axq_q)) {
1928 txq->axq_link = NULL;
1929 txq->axq_linkbuf = NULL;
1930 spin_unlock_bh(&txq->axq_lock);
1931 break;
1932 }
1933 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1934
1935 /*
1936 * There is a race condition that a BH gets scheduled
1937 * after sw writes TxE and before hw re-load the last
1938 * descriptor to get the newly chained one.
1939 * Software must keep the last DONE descriptor as a
1940 * holding descriptor - software does so by marking
1941 * it with the STALE flag.
1942 */
1943 bf_held = NULL;
1944 if (bf->bf_status & ATH_BUFSTATUS_STALE) {
1945 bf_held = bf;
1946 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05301947 txq->axq_link = NULL;
1948 txq->axq_linkbuf = NULL;
1949 spin_unlock_bh(&txq->axq_lock);
1950
1951 /*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952 * The holding descriptor is the last
1953 * descriptor in queue. It's safe to remove
1954 * the last holding descriptor in BH context.
1955 */
Sujith6ef9b132009-01-16 21:38:51 +05301956 spin_lock_bh(&sc->tx.txbuflock);
1957 list_move_tail(&bf_held->list, &sc->tx.txbuf);
1958 spin_unlock_bh(&sc->tx.txbuflock);
1959
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001960 break;
1961 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001962 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05301963 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001964 }
1965 }
1966
1967 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301968 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001969
1970 status = ath9k_hw_txprocdesc(ah, ds);
1971 if (status == -EINPROGRESS) {
1972 spin_unlock_bh(&txq->axq_lock);
1973 break;
1974 }
1975 if (bf->bf_desc == txq->axq_lastdsWithCTS)
1976 txq->axq_lastdsWithCTS = NULL;
1977 if (ds == txq->axq_gatingds)
1978 txq->axq_gatingds = NULL;
1979
1980 /*
1981 * Remove ath_buf's of the same transmit unit from txq,
1982 * however leave the last descriptor back as the holding
1983 * descriptor for hw.
1984 */
1985 lastbf->bf_status |= ATH_BUFSTATUS_STALE;
1986 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001987 if (!list_is_singular(&lastbf->list))
1988 list_cut_position(&bf_head,
1989 &txq->axq_q, lastbf->list.prev);
1990
1991 txq->axq_depth--;
Sujithcd3d39a2008-08-11 14:03:34 +05301992 if (bf_isaggr(bf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001993 txq->axq_aggr_depth--;
1994
1995 txok = (ds->ds_txstat.ts_status == 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996 spin_unlock_bh(&txq->axq_lock);
1997
1998 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05301999 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05302000 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05302001 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002002 }
2003
Sujithcd3d39a2008-08-11 14:03:34 +05302004 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002005 /*
2006 * This frame is sent out as a single frame.
2007 * Use hardware retry status for this frame.
2008 */
2009 bf->bf_retries = ds->ds_txstat.ts_longretry;
2010 if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302011 bf->bf_state.bf_type |= BUF_XRETRY;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05302012 ath_tx_rc_status(bf, ds, 0, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013 }
Johannes Berge6a98542008-10-21 12:40:02 +02002014
Sujithcd3d39a2008-08-11 14:03:34 +05302015 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05302016 ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002017 else
2018 ath_tx_complete_buf(sc, bf, &bf_head, txok, 0);
2019
Sujith059d8062009-01-16 21:38:49 +05302020 ath_wake_mac80211_queue(sc, txq);
2021
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002022 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302023 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002024 ath_txq_schedule(sc, txq);
2025 spin_unlock_bh(&txq->axq_lock);
2026 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002027}
2028
Sujithe8324352009-01-16 21:38:42 +05302029
2030void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002031{
Sujithe8324352009-01-16 21:38:42 +05302032 int i;
2033 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002034
Sujithe8324352009-01-16 21:38:42 +05302035 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002036
2037 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302038 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2039 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002040 }
2041}
2042
Sujithe8324352009-01-16 21:38:42 +05302043/*****************/
2044/* Init, Cleanup */
2045/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002046
2047int ath_tx_init(struct ath_softc *sc, int nbufs)
2048{
2049 int error = 0;
2050
2051 do {
Sujithb77f4832008-12-07 21:44:03 +05302052 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002053
Sujithb77f4832008-12-07 21:44:03 +05302054 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
Sujith556bb8f2008-08-11 14:03:53 +05302055 "tx", nbufs, 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002056 if (error != 0) {
2057 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302058 "Failed to allocate tx descriptors: %d\n",
2059 error);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002060 break;
2061 }
2062
Sujithb77f4832008-12-07 21:44:03 +05302063 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002064 "beacon", ATH_BCBUF, 1);
2065 if (error != 0) {
2066 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302067 "Failed to allocate beacon descriptors: %d\n",
2068 error);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002069 break;
2070 }
2071
2072 } while (0);
2073
2074 if (error != 0)
2075 ath_tx_cleanup(sc);
2076
2077 return error;
2078}
2079
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080int ath_tx_cleanup(struct ath_softc *sc)
2081{
Sujithb77f4832008-12-07 21:44:03 +05302082 if (sc->beacon.bdma.dd_desc_len != 0)
2083 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002084
Sujithb77f4832008-12-07 21:44:03 +05302085 if (sc->tx.txdma.dd_desc_len != 0)
2086 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002087
2088 return 0;
2089}
2090
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002091void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2092{
Sujithc5170162008-10-29 10:13:59 +05302093 struct ath_atx_tid *tid;
2094 struct ath_atx_ac *ac;
2095 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002096
Sujith8ee5afb2008-12-07 21:43:36 +05302097 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302098 tidno < WME_NUM_TID;
2099 tidno++, tid++) {
2100 tid->an = an;
2101 tid->tidno = tidno;
2102 tid->seq_start = tid->seq_next = 0;
2103 tid->baw_size = WME_MAX_BA;
2104 tid->baw_head = tid->baw_tail = 0;
2105 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302106 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302107 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302108 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302109 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302110 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302111 tid->state &= ~AGGR_ADDBA_COMPLETE;
2112 tid->state &= ~AGGR_ADDBA_PROGRESS;
2113 tid->addba_exchangeattempts = 0;
Sujithc5170162008-10-29 10:13:59 +05302114 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002115
Sujith8ee5afb2008-12-07 21:43:36 +05302116 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302117 acno < WME_NUM_AC; acno++, ac++) {
2118 ac->sched = false;
2119 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002120
Sujithc5170162008-10-29 10:13:59 +05302121 switch (acno) {
2122 case WME_AC_BE:
2123 ac->qnum = ath_tx_get_qnum(sc,
2124 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2125 break;
2126 case WME_AC_BK:
2127 ac->qnum = ath_tx_get_qnum(sc,
2128 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2129 break;
2130 case WME_AC_VI:
2131 ac->qnum = ath_tx_get_qnum(sc,
2132 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2133 break;
2134 case WME_AC_VO:
2135 ac->qnum = ath_tx_get_qnum(sc,
2136 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2137 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002138 }
2139 }
2140}
2141
Sujithb5aa9bf2008-10-29 10:13:31 +05302142void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002143{
2144 int i;
2145 struct ath_atx_ac *ac, *ac_tmp;
2146 struct ath_atx_tid *tid, *tid_tmp;
2147 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302148
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002149 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2150 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302151 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002152
Sujithb5aa9bf2008-10-29 10:13:31 +05302153 spin_lock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002154
2155 list_for_each_entry_safe(ac,
2156 ac_tmp, &txq->axq_acq, list) {
2157 tid = list_first_entry(&ac->tid_q,
2158 struct ath_atx_tid, list);
2159 if (tid && tid->an != an)
2160 continue;
2161 list_del(&ac->list);
2162 ac->sched = false;
2163
2164 list_for_each_entry_safe(tid,
2165 tid_tmp, &ac->tid_q, list) {
2166 list_del(&tid->list);
2167 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302168 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302169 tid->state &= ~AGGR_ADDBA_COMPLETE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002170 tid->addba_exchangeattempts = 0;
Sujitha37c2c72008-10-29 10:15:40 +05302171 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002172 }
2173 }
2174
Sujithb5aa9bf2008-10-29 10:13:31 +05302175 spin_unlock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002176 }
2177 }
2178}