blob: b674417ae06d7b77db7c2998b305c62e3e10948a [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Alexander Duyck86d5d382009-02-06 23:23:12 +00004 Copyright(c) 2007-2009 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _E1000_82575_H_
29#define _E1000_82575_H_
30
Alexander Duyck8a900862009-02-06 23:20:10 +000031void igb_update_mc_addr_list(struct e1000_hw*, u8*, u32, u32, u32);
Alexander Duyck2d064c02008-07-08 15:10:12 -070032extern void igb_shutdown_fiber_serdes_link_82575(struct e1000_hw *hw);
Alexander Duyck662d7202008-06-27 11:00:29 -070033extern void igb_rx_fifo_flush_82575(struct e1000_hw *hw);
34
Alexander Duyck099e1cb2009-07-23 18:07:40 +000035#define ID_LED_DEFAULT_82575_SERDES ((ID_LED_DEF1_DEF2 << 12) | \
36 (ID_LED_DEF1_DEF2 << 8) | \
37 (ID_LED_DEF1_DEF2 << 4) | \
38 (ID_LED_OFF1_ON2))
39
Auke Kok9d5c8242008-01-24 02:22:38 -080040#define E1000_RAR_ENTRIES_82575 16
Alexander Duyck2d064c02008-07-08 15:10:12 -070041#define E1000_RAR_ENTRIES_82576 24
Auke Kok9d5c8242008-01-24 02:22:38 -080042
43/* SRRCTL bit definitions */
44#define E1000_SRRCTL_BSIZEPKT_SHIFT 10 /* Shift _right_ */
45#define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT 2 /* Shift _left_ */
46#define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000
47#define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000
Alexander Duycke1739522009-02-19 20:39:44 -080048#define E1000_SRRCTL_DROP_EN 0x80000000
Auke Kok9d5c8242008-01-24 02:22:38 -080049
50#define E1000_MRQC_ENABLE_RSS_4Q 0x00000002
Alexander Duycke1739522009-02-19 20:39:44 -080051#define E1000_MRQC_ENABLE_VMDQ 0x00000003
52#define E1000_MRQC_ENABLE_VMDQ_RSS_2Q 0x00000005
Auke Kok9d5c8242008-01-24 02:22:38 -080053#define E1000_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
54#define E1000_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
55#define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX 0x01000000
56
57#define E1000_EICR_TX_QUEUE ( \
58 E1000_EICR_TX_QUEUE0 | \
59 E1000_EICR_TX_QUEUE1 | \
60 E1000_EICR_TX_QUEUE2 | \
61 E1000_EICR_TX_QUEUE3)
62
63#define E1000_EICR_RX_QUEUE ( \
64 E1000_EICR_RX_QUEUE0 | \
65 E1000_EICR_RX_QUEUE1 | \
66 E1000_EICR_RX_QUEUE2 | \
67 E1000_EICR_RX_QUEUE3)
68
Auke Kok652fff32008-06-27 11:00:18 -070069/* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
Auke Kok9d5c8242008-01-24 02:22:38 -080070
71/* Receive Descriptor - Advanced */
72union e1000_adv_rx_desc {
73 struct {
Al Viro6d8126f2008-03-16 22:23:24 +000074 __le64 pkt_addr; /* Packet buffer address */
75 __le64 hdr_addr; /* Header buffer address */
Auke Kok9d5c8242008-01-24 02:22:38 -080076 } read;
77 struct {
78 struct {
79 struct {
Al Viro6d8126f2008-03-16 22:23:24 +000080 __le16 pkt_info; /* RSS type, Packet type */
81 __le16 hdr_info; /* Split Header,
82 * header buffer length */
Auke Kok9d5c8242008-01-24 02:22:38 -080083 } lo_dword;
84 union {
Al Viro6d8126f2008-03-16 22:23:24 +000085 __le32 rss; /* RSS Hash */
Auke Kok9d5c8242008-01-24 02:22:38 -080086 struct {
Al Viro6d8126f2008-03-16 22:23:24 +000087 __le16 ip_id; /* IP id */
88 __le16 csum; /* Packet Checksum */
Auke Kok9d5c8242008-01-24 02:22:38 -080089 } csum_ip;
90 } hi_dword;
91 } lower;
92 struct {
Al Viro6d8126f2008-03-16 22:23:24 +000093 __le32 status_error; /* ext status/error */
94 __le16 length; /* Packet length */
95 __le16 vlan; /* VLAN tag */
Auke Kok9d5c8242008-01-24 02:22:38 -080096 } upper;
97 } wb; /* writeback */
98};
99
100#define E1000_RXDADV_HDRBUFLEN_MASK 0x7FE0
101#define E1000_RXDADV_HDRBUFLEN_SHIFT 5
102
Auke Kok9d5c8242008-01-24 02:22:38 -0800103/* Transmit Descriptor - Advanced */
104union e1000_adv_tx_desc {
105 struct {
Al Viro6d8126f2008-03-16 22:23:24 +0000106 __le64 buffer_addr; /* Address of descriptor's data buf */
107 __le32 cmd_type_len;
108 __le32 olinfo_status;
Auke Kok9d5c8242008-01-24 02:22:38 -0800109 } read;
110 struct {
Al Viro6d8126f2008-03-16 22:23:24 +0000111 __le64 rsvd; /* Reserved */
112 __le32 nxtseq_seed;
113 __le32 status;
Auke Kok9d5c8242008-01-24 02:22:38 -0800114 } wb;
115};
116
117/* Adv Transmit Descriptor Config Masks */
Patrick Ohly33af6bc2009-02-12 05:03:43 +0000118#define E1000_ADVTXD_MAC_TSTAMP 0x00080000 /* IEEE1588 Timestamp packet */
Auke Kok9d5c8242008-01-24 02:22:38 -0800119#define E1000_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Descriptor */
120#define E1000_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */
121#define E1000_ADVTXD_DCMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
122#define E1000_ADVTXD_DCMD_DEXT 0x20000000 /* Descriptor extension (1=Adv) */
123#define E1000_ADVTXD_DCMD_VLE 0x40000000 /* VLAN pkt enable */
124#define E1000_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */
125#define E1000_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */
126
127/* Context descriptors */
128struct e1000_adv_tx_context_desc {
Al Viro6d8126f2008-03-16 22:23:24 +0000129 __le32 vlan_macip_lens;
130 __le32 seqnum_seed;
131 __le32 type_tucmd_mlhl;
132 __le32 mss_l4len_idx;
Auke Kok9d5c8242008-01-24 02:22:38 -0800133};
134
135#define E1000_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */
136#define E1000_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */
137#define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */
Jesse Brandeburgb9473562009-04-27 22:36:13 +0000138#define E1000_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 packet TYPE of SCTP */
Auke Kok9d5c8242008-01-24 02:22:38 -0800139/* IPSec Encrypt Enable for ESP */
140#define E1000_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */
141#define E1000_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */
142/* Adv ctxt IPSec SA IDX mask */
143/* Adv ctxt IPSec ESP len mask */
144
145/* Additional Transmit Descriptor Control definitions */
146#define E1000_TXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Tx Queue */
147/* Tx Queue Arbitration Priority 0=low, 1=high */
148
149/* Additional Receive Descriptor Control definitions */
150#define E1000_RXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Rx Queue */
151
152/* Direct Cache Access (DCA) definitions */
Alexander Duyckcbd347a2009-02-15 23:59:44 -0800153#define E1000_DCA_CTRL_DCA_MODE_DISABLE 0x01 /* DCA Disable */
154#define E1000_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800155
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700156#define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */
157#define E1000_DCA_RXCTRL_DESC_DCA_EN (1 << 5) /* DCA Rx Desc enable */
158#define E1000_DCA_RXCTRL_HEAD_DCA_EN (1 << 6) /* DCA Rx Desc header enable */
159#define E1000_DCA_RXCTRL_DATA_DCA_EN (1 << 7) /* DCA Rx Desc payload enable */
Auke Kok9d5c8242008-01-24 02:22:38 -0800160
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700161#define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */
162#define E1000_DCA_TXCTRL_DESC_DCA_EN (1 << 5) /* DCA Tx Desc enable */
Auke Kok652fff32008-06-27 11:00:18 -0700163#define E1000_DCA_TXCTRL_TX_WB_RO_EN (1 << 11) /* Tx Desc writeback RO bit */
Auke Kok9d5c8242008-01-24 02:22:38 -0800164
Alexander Duyck2d064c02008-07-08 15:10:12 -0700165/* Additional DCA related definitions, note change in position of CPUID */
166#define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */
167#define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */
168#define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */
169#define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700170
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800171#define MAX_NUM_VFS 8
172
173#define E1000_DTXSWC_VMDQ_LOOPBACK_EN (1 << 31) /* global VF LB enable */
174
Alexander Duycke1739522009-02-19 20:39:44 -0800175/* Easy defines for setting default pool, would normally be left a zero */
176#define E1000_VT_CTL_DEFAULT_POOL_SHIFT 7
177#define E1000_VT_CTL_DEFAULT_POOL_MASK (0x7 << E1000_VT_CTL_DEFAULT_POOL_SHIFT)
178
179/* Other useful VMD_CTL register defines */
180#define E1000_VT_CTL_IGNORE_MAC (1 << 28)
181#define E1000_VT_CTL_DISABLE_DEF_POOL (1 << 29)
182#define E1000_VT_CTL_VM_REPL_EN (1 << 30)
183
184/* Per VM Offload register setup */
185#define E1000_VMOLR_RLPML_MASK 0x00003FFF /* Long Packet Maximum Length mask */
186#define E1000_VMOLR_LPE 0x00010000 /* Accept Long packet */
187#define E1000_VMOLR_RSSE 0x00020000 /* Enable RSS */
188#define E1000_VMOLR_AUPE 0x01000000 /* Accept untagged packets */
189#define E1000_VMOLR_ROMPE 0x02000000 /* Accept overflow multicast */
190#define E1000_VMOLR_ROPE 0x04000000 /* Accept overflow unicast */
191#define E1000_VMOLR_BAM 0x08000000 /* Accept Broadcast packets */
192#define E1000_VMOLR_MPME 0x10000000 /* Multicast promiscuous mode */
193#define E1000_VMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800194#define E1000_VMOLR_STRCRC 0x80000000 /* CRC stripping enable */
195
196#define E1000_VLVF_ARRAY_SIZE 32
197#define E1000_VLVF_VLANID_MASK 0x00000FFF
198#define E1000_VLVF_POOLSEL_SHIFT 12
199#define E1000_VLVF_POOLSEL_MASK (0xFF << E1000_VLVF_POOLSEL_SHIFT)
200#define E1000_VLVF_LVLAN 0x00100000
201#define E1000_VLVF_VLANID_ENABLE 0x80000000
202
203#define E1000_IOVCTL 0x05BBC
204#define E1000_IOVCTL_REUSE_VFQ 0x00000001
Alexander Duycke1739522009-02-19 20:39:44 -0800205
206#define ALL_QUEUES 0xFFFF
207
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800208void igb_vmdq_set_loopback_pf(struct e1000_hw *, bool);
209void igb_vmdq_set_replication_pf(struct e1000_hw *, bool);
Alexander Duycke1739522009-02-19 20:39:44 -0800210
Auke Kok9d5c8242008-01-24 02:22:38 -0800211#endif