Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1 | /* Copyright (c) 2012, Code Aurora Forum. All rights reserved. |
| 2 | * |
| 3 | * This program is free software; you can redistribute it and/or modify |
| 4 | * it under the terms of the GNU General Public License version 2 and |
| 5 | * only version 2 as published by the Free Software Foundation. |
| 6 | * |
| 7 | * This program is distributed in the hope that it will be useful, |
| 8 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 9 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 10 | * GNU General Public License for more details. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/kernel.h> |
| 14 | #include <linux/init.h> |
| 15 | #include <linux/err.h> |
| 16 | #include <linux/ctype.h> |
| 17 | #include <linux/io.h> |
| 18 | #include <linux/spinlock.h> |
| 19 | #include <linux/delay.h> |
| 20 | #include <linux/clk.h> |
| 21 | |
| 22 | #include <mach/clk.h> |
| 23 | |
| 24 | #include "clock-local2.h" |
| 25 | #include "clock-pll.h" |
Vikram Mulukutla | d08a152 | 2012-05-24 15:24:01 -0700 | [diff] [blame] | 26 | #include "clock-rpm.h" |
| 27 | #include "clock-voter.h" |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 28 | |
| 29 | enum { |
| 30 | GCC_BASE, |
| 31 | MMSS_BASE, |
| 32 | LPASS_BASE, |
| 33 | MSS_BASE, |
| 34 | N_BASES, |
| 35 | }; |
| 36 | |
| 37 | static void __iomem *virt_bases[N_BASES]; |
| 38 | |
| 39 | #define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x)) |
| 40 | #define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x)) |
| 41 | #define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x)) |
| 42 | #define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x)) |
| 43 | |
| 44 | #define GPLL0_MODE_REG 0x0000 |
| 45 | #define GPLL0_L_REG 0x0004 |
| 46 | #define GPLL0_M_REG 0x0008 |
| 47 | #define GPLL0_N_REG 0x000C |
| 48 | #define GPLL0_USER_CTL_REG 0x0010 |
| 49 | #define GPLL0_CONFIG_CTL_REG 0x0014 |
| 50 | #define GPLL0_TEST_CTL_REG 0x0018 |
| 51 | #define GPLL0_STATUS_REG 0x001C |
| 52 | |
| 53 | #define GPLL1_MODE_REG 0x0040 |
| 54 | #define GPLL1_L_REG 0x0044 |
| 55 | #define GPLL1_M_REG 0x0048 |
| 56 | #define GPLL1_N_REG 0x004C |
| 57 | #define GPLL1_USER_CTL_REG 0x0050 |
| 58 | #define GPLL1_CONFIG_CTL_REG 0x0054 |
| 59 | #define GPLL1_TEST_CTL_REG 0x0058 |
| 60 | #define GPLL1_STATUS_REG 0x005C |
| 61 | |
| 62 | #define MMPLL0_MODE_REG 0x0000 |
| 63 | #define MMPLL0_L_REG 0x0004 |
| 64 | #define MMPLL0_M_REG 0x0008 |
| 65 | #define MMPLL0_N_REG 0x000C |
| 66 | #define MMPLL0_USER_CTL_REG 0x0010 |
| 67 | #define MMPLL0_CONFIG_CTL_REG 0x0014 |
| 68 | #define MMPLL0_TEST_CTL_REG 0x0018 |
| 69 | #define MMPLL0_STATUS_REG 0x001C |
| 70 | |
| 71 | #define MMPLL1_MODE_REG 0x0040 |
| 72 | #define MMPLL1_L_REG 0x0044 |
| 73 | #define MMPLL1_M_REG 0x0048 |
| 74 | #define MMPLL1_N_REG 0x004C |
| 75 | #define MMPLL1_USER_CTL_REG 0x0050 |
| 76 | #define MMPLL1_CONFIG_CTL_REG 0x0054 |
| 77 | #define MMPLL1_TEST_CTL_REG 0x0058 |
| 78 | #define MMPLL1_STATUS_REG 0x005C |
| 79 | |
| 80 | #define MMPLL3_MODE_REG 0x0080 |
| 81 | #define MMPLL3_L_REG 0x0084 |
| 82 | #define MMPLL3_M_REG 0x0088 |
| 83 | #define MMPLL3_N_REG 0x008C |
| 84 | #define MMPLL3_USER_CTL_REG 0x0090 |
| 85 | #define MMPLL3_CONFIG_CTL_REG 0x0094 |
| 86 | #define MMPLL3_TEST_CTL_REG 0x0098 |
| 87 | #define MMPLL3_STATUS_REG 0x009C |
| 88 | |
| 89 | #define LPAPLL_MODE_REG 0x0000 |
| 90 | #define LPAPLL_L_REG 0x0004 |
| 91 | #define LPAPLL_M_REG 0x0008 |
| 92 | #define LPAPLL_N_REG 0x000C |
| 93 | #define LPAPLL_USER_CTL_REG 0x0010 |
| 94 | #define LPAPLL_CONFIG_CTL_REG 0x0014 |
| 95 | #define LPAPLL_TEST_CTL_REG 0x0018 |
| 96 | #define LPAPLL_STATUS_REG 0x001C |
| 97 | |
| 98 | #define GCC_DEBUG_CLK_CTL_REG 0x1880 |
| 99 | #define CLOCK_FRQ_MEASURE_CTL_REG 0x1884 |
| 100 | #define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888 |
| 101 | #define GCC_XO_DIV4_CBCR_REG 0x10C8 |
| 102 | #define APCS_GPLL_ENA_VOTE_REG 0x1480 |
| 103 | #define MMSS_PLL_VOTE_APCS_REG 0x0100 |
| 104 | #define MMSS_DEBUG_CLK_CTL_REG 0x0900 |
| 105 | #define LPASS_DEBUG_CLK_CTL_REG 0x29000 |
| 106 | #define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000 |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 107 | #define MSS_DEBUG_CLK_CTL_REG 0x0078 |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 108 | |
| 109 | #define USB30_MASTER_CMD_RCGR 0x03D4 |
| 110 | #define USB30_MOCK_UTMI_CMD_RCGR 0x03E8 |
| 111 | #define USB_HSIC_SYSTEM_CMD_RCGR 0x041C |
| 112 | #define USB_HSIC_CMD_RCGR 0x0440 |
| 113 | #define USB_HSIC_IO_CAL_CMD_RCGR 0x0458 |
| 114 | #define USB_HS_SYSTEM_CMD_RCGR 0x0490 |
| 115 | #define SDCC1_APPS_CMD_RCGR 0x04D0 |
| 116 | #define SDCC2_APPS_CMD_RCGR 0x0510 |
| 117 | #define SDCC3_APPS_CMD_RCGR 0x0550 |
| 118 | #define SDCC4_APPS_CMD_RCGR 0x0590 |
| 119 | #define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C |
| 120 | #define BLSP1_UART1_APPS_CMD_RCGR 0x068C |
| 121 | #define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC |
| 122 | #define BLSP1_UART2_APPS_CMD_RCGR 0x070C |
| 123 | #define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C |
| 124 | #define BLSP1_UART3_APPS_CMD_RCGR 0x078C |
| 125 | #define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC |
| 126 | #define BLSP1_UART4_APPS_CMD_RCGR 0x080C |
| 127 | #define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C |
| 128 | #define BLSP1_UART5_APPS_CMD_RCGR 0x088C |
| 129 | #define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC |
| 130 | #define BLSP1_UART6_APPS_CMD_RCGR 0x090C |
| 131 | #define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C |
| 132 | #define BLSP2_UART1_APPS_CMD_RCGR 0x09CC |
| 133 | #define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C |
| 134 | #define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C |
| 135 | #define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C |
| 136 | #define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC |
| 137 | #define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C |
| 138 | #define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C |
| 139 | #define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C |
| 140 | #define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC |
| 141 | #define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C |
| 142 | #define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C |
| 143 | #define PDM2_CMD_RCGR 0x0CD0 |
| 144 | #define TSIF_REF_CMD_RCGR 0x0D90 |
| 145 | #define CE1_CMD_RCGR 0x1050 |
| 146 | #define CE2_CMD_RCGR 0x1090 |
| 147 | #define GP1_CMD_RCGR 0x1904 |
| 148 | #define GP2_CMD_RCGR 0x1944 |
| 149 | #define GP3_CMD_RCGR 0x1984 |
| 150 | #define LPAIF_SPKR_CMD_RCGR 0xA000 |
| 151 | #define LPAIF_PRI_CMD_RCGR 0xB000 |
| 152 | #define LPAIF_SEC_CMD_RCGR 0xC000 |
| 153 | #define LPAIF_TER_CMD_RCGR 0xD000 |
| 154 | #define LPAIF_QUAD_CMD_RCGR 0xE000 |
| 155 | #define LPAIF_PCM0_CMD_RCGR 0xF000 |
| 156 | #define LPAIF_PCM1_CMD_RCGR 0x10000 |
| 157 | #define RESAMPLER_CMD_RCGR 0x11000 |
| 158 | #define SLIMBUS_CMD_RCGR 0x12000 |
| 159 | #define LPAIF_PCMOE_CMD_RCGR 0x13000 |
| 160 | #define AHBFABRIC_CMD_RCGR 0x18000 |
| 161 | #define VCODEC0_CMD_RCGR 0x1000 |
| 162 | #define PCLK0_CMD_RCGR 0x2000 |
| 163 | #define PCLK1_CMD_RCGR 0x2020 |
| 164 | #define MDP_CMD_RCGR 0x2040 |
| 165 | #define EXTPCLK_CMD_RCGR 0x2060 |
| 166 | #define VSYNC_CMD_RCGR 0x2080 |
| 167 | #define EDPPIXEL_CMD_RCGR 0x20A0 |
| 168 | #define EDPLINK_CMD_RCGR 0x20C0 |
| 169 | #define EDPAUX_CMD_RCGR 0x20E0 |
| 170 | #define HDMI_CMD_RCGR 0x2100 |
| 171 | #define BYTE0_CMD_RCGR 0x2120 |
| 172 | #define BYTE1_CMD_RCGR 0x2140 |
| 173 | #define ESC0_CMD_RCGR 0x2160 |
| 174 | #define ESC1_CMD_RCGR 0x2180 |
| 175 | #define CSI0PHYTIMER_CMD_RCGR 0x3000 |
| 176 | #define CSI1PHYTIMER_CMD_RCGR 0x3030 |
| 177 | #define CSI2PHYTIMER_CMD_RCGR 0x3060 |
| 178 | #define CSI0_CMD_RCGR 0x3090 |
| 179 | #define CSI1_CMD_RCGR 0x3100 |
| 180 | #define CSI2_CMD_RCGR 0x3160 |
| 181 | #define CSI3_CMD_RCGR 0x31C0 |
| 182 | #define CCI_CMD_RCGR 0x3300 |
| 183 | #define MCLK0_CMD_RCGR 0x3360 |
| 184 | #define MCLK1_CMD_RCGR 0x3390 |
| 185 | #define MCLK2_CMD_RCGR 0x33C0 |
| 186 | #define MCLK3_CMD_RCGR 0x33F0 |
| 187 | #define MMSS_GP0_CMD_RCGR 0x3420 |
| 188 | #define MMSS_GP1_CMD_RCGR 0x3450 |
| 189 | #define JPEG0_CMD_RCGR 0x3500 |
| 190 | #define JPEG1_CMD_RCGR 0x3520 |
| 191 | #define JPEG2_CMD_RCGR 0x3540 |
| 192 | #define VFE0_CMD_RCGR 0x3600 |
| 193 | #define VFE1_CMD_RCGR 0x3620 |
| 194 | #define CPP_CMD_RCGR 0x3640 |
| 195 | #define GFX3D_CMD_RCGR 0x4000 |
| 196 | #define RBCPR_CMD_RCGR 0x4060 |
| 197 | #define AHB_CMD_RCGR 0x5000 |
| 198 | #define AXI_CMD_RCGR 0x5040 |
| 199 | #define OCMEMNOC_CMD_RCGR 0x5090 |
| 200 | |
| 201 | #define MMSS_BCR 0x0240 |
| 202 | #define USB_30_BCR 0x03C0 |
| 203 | #define USB3_PHY_BCR 0x03FC |
| 204 | #define USB_HS_HSIC_BCR 0x0400 |
| 205 | #define USB_HS_BCR 0x0480 |
| 206 | #define SDCC1_BCR 0x04C0 |
| 207 | #define SDCC2_BCR 0x0500 |
| 208 | #define SDCC3_BCR 0x0540 |
| 209 | #define SDCC4_BCR 0x0580 |
| 210 | #define BLSP1_BCR 0x05C0 |
| 211 | #define BLSP1_QUP1_BCR 0x0640 |
| 212 | #define BLSP1_UART1_BCR 0x0680 |
| 213 | #define BLSP1_QUP2_BCR 0x06C0 |
| 214 | #define BLSP1_UART2_BCR 0x0700 |
| 215 | #define BLSP1_QUP3_BCR 0x0740 |
| 216 | #define BLSP1_UART3_BCR 0x0780 |
| 217 | #define BLSP1_QUP4_BCR 0x07C0 |
| 218 | #define BLSP1_UART4_BCR 0x0800 |
| 219 | #define BLSP1_QUP5_BCR 0x0840 |
| 220 | #define BLSP1_UART5_BCR 0x0880 |
| 221 | #define BLSP1_QUP6_BCR 0x08C0 |
| 222 | #define BLSP1_UART6_BCR 0x0900 |
| 223 | #define BLSP2_BCR 0x0940 |
| 224 | #define BLSP2_QUP1_BCR 0x0980 |
| 225 | #define BLSP2_UART1_BCR 0x09C0 |
| 226 | #define BLSP2_QUP2_BCR 0x0A00 |
| 227 | #define BLSP2_UART2_BCR 0x0A40 |
| 228 | #define BLSP2_QUP3_BCR 0x0A80 |
| 229 | #define BLSP2_UART3_BCR 0x0AC0 |
| 230 | #define BLSP2_QUP4_BCR 0x0B00 |
| 231 | #define BLSP2_UART4_BCR 0x0B40 |
| 232 | #define BLSP2_QUP5_BCR 0x0B80 |
| 233 | #define BLSP2_UART5_BCR 0x0BC0 |
| 234 | #define BLSP2_QUP6_BCR 0x0C00 |
| 235 | #define BLSP2_UART6_BCR 0x0C40 |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 236 | #define BOOT_ROM_BCR 0x0E00 |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 237 | #define PDM_BCR 0x0CC0 |
| 238 | #define PRNG_BCR 0x0D00 |
| 239 | #define BAM_DMA_BCR 0x0D40 |
| 240 | #define TSIF_BCR 0x0D80 |
| 241 | #define CE1_BCR 0x1040 |
| 242 | #define CE2_BCR 0x1080 |
| 243 | #define AUDIO_CORE_BCR 0x4000 |
| 244 | #define VENUS0_BCR 0x1020 |
| 245 | #define MDSS_BCR 0x2300 |
| 246 | #define CAMSS_PHY0_BCR 0x3020 |
| 247 | #define CAMSS_PHY1_BCR 0x3050 |
| 248 | #define CAMSS_PHY2_BCR 0x3080 |
| 249 | #define CAMSS_CSI0_BCR 0x30B0 |
| 250 | #define CAMSS_CSI0PHY_BCR 0x30C0 |
| 251 | #define CAMSS_CSI0RDI_BCR 0x30D0 |
| 252 | #define CAMSS_CSI0PIX_BCR 0x30E0 |
| 253 | #define CAMSS_CSI1_BCR 0x3120 |
| 254 | #define CAMSS_CSI1PHY_BCR 0x3130 |
| 255 | #define CAMSS_CSI1RDI_BCR 0x3140 |
| 256 | #define CAMSS_CSI1PIX_BCR 0x3150 |
| 257 | #define CAMSS_CSI2_BCR 0x3180 |
| 258 | #define CAMSS_CSI2PHY_BCR 0x3190 |
| 259 | #define CAMSS_CSI2RDI_BCR 0x31A0 |
| 260 | #define CAMSS_CSI2PIX_BCR 0x31B0 |
| 261 | #define CAMSS_CSI3_BCR 0x31E0 |
| 262 | #define CAMSS_CSI3PHY_BCR 0x31F0 |
| 263 | #define CAMSS_CSI3RDI_BCR 0x3200 |
| 264 | #define CAMSS_CSI3PIX_BCR 0x3210 |
| 265 | #define CAMSS_ISPIF_BCR 0x3220 |
| 266 | #define CAMSS_CCI_BCR 0x3340 |
| 267 | #define CAMSS_MCLK0_BCR 0x3380 |
| 268 | #define CAMSS_MCLK1_BCR 0x33B0 |
| 269 | #define CAMSS_MCLK2_BCR 0x33E0 |
| 270 | #define CAMSS_MCLK3_BCR 0x3410 |
| 271 | #define CAMSS_GP0_BCR 0x3440 |
| 272 | #define CAMSS_GP1_BCR 0x3470 |
| 273 | #define CAMSS_TOP_BCR 0x3480 |
| 274 | #define CAMSS_MICRO_BCR 0x3490 |
| 275 | #define CAMSS_JPEG_BCR 0x35A0 |
| 276 | #define CAMSS_VFE_BCR 0x36A0 |
| 277 | #define CAMSS_CSI_VFE0_BCR 0x3700 |
| 278 | #define CAMSS_CSI_VFE1_BCR 0x3710 |
| 279 | #define OCMEMNOC_BCR 0x50B0 |
| 280 | #define MMSSNOCAHB_BCR 0x5020 |
| 281 | #define MMSSNOCAXI_BCR 0x5060 |
| 282 | #define OXILI_GFX3D_CBCR 0x4028 |
| 283 | #define OXILICX_AHB_CBCR 0x403C |
| 284 | #define OXILICX_AXI_CBCR 0x4038 |
| 285 | #define OXILI_BCR 0x4020 |
| 286 | #define OXILICX_BCR 0x4030 |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 287 | #define LPASS_Q6SS_BCR 0x6000 |
| 288 | #define MSS_Q6SS_BCR 0x1068 |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 289 | |
| 290 | #define OCMEM_SYS_NOC_AXI_CBCR 0x0244 |
| 291 | #define OCMEM_NOC_CFG_AHB_CBCR 0x0248 |
| 292 | #define MMSS_NOC_CFG_AHB_CBCR 0x024C |
| 293 | |
| 294 | #define USB30_MASTER_CBCR 0x03C8 |
| 295 | #define USB30_MOCK_UTMI_CBCR 0x03D0 |
| 296 | #define USB_HSIC_AHB_CBCR 0x0408 |
| 297 | #define USB_HSIC_SYSTEM_CBCR 0x040C |
| 298 | #define USB_HSIC_CBCR 0x0410 |
| 299 | #define USB_HSIC_IO_CAL_CBCR 0x0414 |
| 300 | #define USB_HS_SYSTEM_CBCR 0x0484 |
| 301 | #define USB_HS_AHB_CBCR 0x0488 |
| 302 | #define SDCC1_APPS_CBCR 0x04C4 |
| 303 | #define SDCC1_AHB_CBCR 0x04C8 |
| 304 | #define SDCC2_APPS_CBCR 0x0504 |
| 305 | #define SDCC2_AHB_CBCR 0x0508 |
| 306 | #define SDCC3_APPS_CBCR 0x0544 |
| 307 | #define SDCC3_AHB_CBCR 0x0548 |
| 308 | #define SDCC4_APPS_CBCR 0x0584 |
| 309 | #define SDCC4_AHB_CBCR 0x0588 |
| 310 | #define BLSP1_AHB_CBCR 0x05C4 |
| 311 | #define BLSP1_QUP1_SPI_APPS_CBCR 0x0644 |
| 312 | #define BLSP1_QUP1_I2C_APPS_CBCR 0x0648 |
| 313 | #define BLSP1_UART1_APPS_CBCR 0x0684 |
| 314 | #define BLSP1_UART1_SIM_CBCR 0x0688 |
| 315 | #define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4 |
| 316 | #define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8 |
| 317 | #define BLSP1_UART2_APPS_CBCR 0x0704 |
| 318 | #define BLSP1_UART2_SIM_CBCR 0x0708 |
| 319 | #define BLSP1_QUP3_SPI_APPS_CBCR 0x0744 |
| 320 | #define BLSP1_QUP3_I2C_APPS_CBCR 0x0748 |
| 321 | #define BLSP1_UART3_APPS_CBCR 0x0784 |
| 322 | #define BLSP1_UART3_SIM_CBCR 0x0788 |
| 323 | #define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4 |
| 324 | #define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8 |
| 325 | #define BLSP1_UART4_APPS_CBCR 0x0804 |
| 326 | #define BLSP1_UART4_SIM_CBCR 0x0808 |
| 327 | #define BLSP1_QUP5_SPI_APPS_CBCR 0x0844 |
| 328 | #define BLSP1_QUP5_I2C_APPS_CBCR 0x0848 |
| 329 | #define BLSP1_UART5_APPS_CBCR 0x0884 |
| 330 | #define BLSP1_UART5_SIM_CBCR 0x0888 |
| 331 | #define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4 |
| 332 | #define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8 |
| 333 | #define BLSP1_UART6_APPS_CBCR 0x0904 |
| 334 | #define BLSP1_UART6_SIM_CBCR 0x0908 |
| 335 | #define BLSP2_AHB_CBCR 0x0944 |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 336 | #define BOOT_ROM_AHB_CBCR 0x0E04 |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 337 | #define BLSP2_QUP1_SPI_APPS_CBCR 0x0984 |
| 338 | #define BLSP2_QUP1_I2C_APPS_CBCR 0x0988 |
| 339 | #define BLSP2_UART1_APPS_CBCR 0x09C4 |
| 340 | #define BLSP2_UART1_SIM_CBCR 0x09C8 |
| 341 | #define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04 |
| 342 | #define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08 |
| 343 | #define BLSP2_UART2_APPS_CBCR 0x0A44 |
| 344 | #define BLSP2_UART2_SIM_CBCR 0x0A48 |
| 345 | #define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84 |
| 346 | #define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88 |
| 347 | #define BLSP2_UART3_APPS_CBCR 0x0AC4 |
| 348 | #define BLSP2_UART3_SIM_CBCR 0x0AC8 |
| 349 | #define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04 |
| 350 | #define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08 |
| 351 | #define BLSP2_UART4_APPS_CBCR 0x0B44 |
| 352 | #define BLSP2_UART4_SIM_CBCR 0x0B48 |
| 353 | #define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84 |
| 354 | #define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88 |
| 355 | #define BLSP2_UART5_APPS_CBCR 0x0BC4 |
| 356 | #define BLSP2_UART5_SIM_CBCR 0x0BC8 |
| 357 | #define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04 |
| 358 | #define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08 |
| 359 | #define BLSP2_UART6_APPS_CBCR 0x0C44 |
| 360 | #define BLSP2_UART6_SIM_CBCR 0x0C48 |
| 361 | #define PDM_AHB_CBCR 0x0CC4 |
| 362 | #define PDM_XO4_CBCR 0x0CC8 |
| 363 | #define PDM2_CBCR 0x0CCC |
| 364 | #define PRNG_AHB_CBCR 0x0D04 |
| 365 | #define BAM_DMA_AHB_CBCR 0x0D44 |
| 366 | #define TSIF_AHB_CBCR 0x0D84 |
| 367 | #define TSIF_REF_CBCR 0x0D88 |
| 368 | #define MSG_RAM_AHB_CBCR 0x0E44 |
| 369 | #define CE1_CBCR 0x1044 |
| 370 | #define CE1_AXI_CBCR 0x1048 |
| 371 | #define CE1_AHB_CBCR 0x104C |
| 372 | #define CE2_CBCR 0x1084 |
| 373 | #define CE2_AXI_CBCR 0x1088 |
| 374 | #define CE2_AHB_CBCR 0x108C |
| 375 | #define GCC_AHB_CBCR 0x10C0 |
| 376 | #define GP1_CBCR 0x1900 |
| 377 | #define GP2_CBCR 0x1940 |
| 378 | #define GP3_CBCR 0x1980 |
| 379 | #define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014 |
| 380 | #define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018 |
| 381 | #define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C |
| 382 | #define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014 |
| 383 | #define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018 |
| 384 | #define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C |
| 385 | #define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014 |
| 386 | #define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018 |
| 387 | #define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C |
| 388 | #define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014 |
| 389 | #define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018 |
| 390 | #define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C |
| 391 | #define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014 |
| 392 | #define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018 |
| 393 | #define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C |
| 394 | #define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014 |
| 395 | #define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018 |
| 396 | #define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014 |
| 397 | #define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018 |
| 398 | #define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014 |
| 399 | #define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018 |
| 400 | #define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014 |
| 401 | #define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018 |
| 402 | #define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014 |
| 403 | #define VENUS0_VCODEC0_CBCR 0x1028 |
| 404 | #define VENUS0_AHB_CBCR 0x1030 |
| 405 | #define VENUS0_AXI_CBCR 0x1034 |
| 406 | #define VENUS0_OCMEMNOC_CBCR 0x1038 |
| 407 | #define MDSS_AHB_CBCR 0x2308 |
| 408 | #define MDSS_HDMI_AHB_CBCR 0x230C |
| 409 | #define MDSS_AXI_CBCR 0x2310 |
| 410 | #define MDSS_PCLK0_CBCR 0x2314 |
| 411 | #define MDSS_PCLK1_CBCR 0x2318 |
| 412 | #define MDSS_MDP_CBCR 0x231C |
| 413 | #define MDSS_MDP_LUT_CBCR 0x2320 |
| 414 | #define MDSS_EXTPCLK_CBCR 0x2324 |
| 415 | #define MDSS_VSYNC_CBCR 0x2328 |
| 416 | #define MDSS_EDPPIXEL_CBCR 0x232C |
| 417 | #define MDSS_EDPLINK_CBCR 0x2330 |
| 418 | #define MDSS_EDPAUX_CBCR 0x2334 |
| 419 | #define MDSS_HDMI_CBCR 0x2338 |
| 420 | #define MDSS_BYTE0_CBCR 0x233C |
| 421 | #define MDSS_BYTE1_CBCR 0x2340 |
| 422 | #define MDSS_ESC0_CBCR 0x2344 |
| 423 | #define MDSS_ESC1_CBCR 0x2348 |
| 424 | #define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024 |
| 425 | #define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054 |
| 426 | #define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084 |
| 427 | #define CAMSS_CSI0_CBCR 0x30B4 |
| 428 | #define CAMSS_CSI0_AHB_CBCR 0x30BC |
| 429 | #define CAMSS_CSI0PHY_CBCR 0x30C4 |
| 430 | #define CAMSS_CSI0RDI_CBCR 0x30D4 |
| 431 | #define CAMSS_CSI0PIX_CBCR 0x30E4 |
| 432 | #define CAMSS_CSI1_CBCR 0x3124 |
| 433 | #define CAMSS_CSI1_AHB_CBCR 0x3128 |
| 434 | #define CAMSS_CSI1PHY_CBCR 0x3134 |
| 435 | #define CAMSS_CSI1RDI_CBCR 0x3144 |
| 436 | #define CAMSS_CSI1PIX_CBCR 0x3154 |
| 437 | #define CAMSS_CSI2_CBCR 0x3184 |
| 438 | #define CAMSS_CSI2_AHB_CBCR 0x3188 |
| 439 | #define CAMSS_CSI2PHY_CBCR 0x3194 |
| 440 | #define CAMSS_CSI2RDI_CBCR 0x31A4 |
| 441 | #define CAMSS_CSI2PIX_CBCR 0x31B4 |
| 442 | #define CAMSS_CSI3_CBCR 0x31E4 |
| 443 | #define CAMSS_CSI3_AHB_CBCR 0x31E8 |
| 444 | #define CAMSS_CSI3PHY_CBCR 0x31F4 |
| 445 | #define CAMSS_CSI3RDI_CBCR 0x3204 |
| 446 | #define CAMSS_CSI3PIX_CBCR 0x3214 |
| 447 | #define CAMSS_ISPIF_AHB_CBCR 0x3224 |
| 448 | #define CAMSS_CCI_CCI_CBCR 0x3344 |
| 449 | #define CAMSS_CCI_CCI_AHB_CBCR 0x3348 |
| 450 | #define CAMSS_MCLK0_CBCR 0x3384 |
| 451 | #define CAMSS_MCLK1_CBCR 0x33B4 |
| 452 | #define CAMSS_MCLK2_CBCR 0x33E4 |
| 453 | #define CAMSS_MCLK3_CBCR 0x3414 |
| 454 | #define CAMSS_GP0_CBCR 0x3444 |
| 455 | #define CAMSS_GP1_CBCR 0x3474 |
| 456 | #define CAMSS_TOP_AHB_CBCR 0x3484 |
| 457 | #define CAMSS_MICRO_AHB_CBCR 0x3494 |
| 458 | #define CAMSS_JPEG_JPEG0_CBCR 0x35A8 |
| 459 | #define CAMSS_JPEG_JPEG1_CBCR 0x35AC |
| 460 | #define CAMSS_JPEG_JPEG2_CBCR 0x35B0 |
| 461 | #define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4 |
| 462 | #define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8 |
| 463 | #define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC |
| 464 | #define CAMSS_VFE_VFE0_CBCR 0x36A8 |
| 465 | #define CAMSS_VFE_VFE1_CBCR 0x36AC |
| 466 | #define CAMSS_VFE_CPP_CBCR 0x36B0 |
| 467 | #define CAMSS_VFE_CPP_AHB_CBCR 0x36B4 |
| 468 | #define CAMSS_VFE_VFE_AHB_CBCR 0x36B8 |
| 469 | #define CAMSS_VFE_VFE_AXI_CBCR 0x36BC |
| 470 | #define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0 |
| 471 | #define CAMSS_CSI_VFE0_CBCR 0x3704 |
| 472 | #define CAMSS_CSI_VFE1_CBCR 0x3714 |
| 473 | #define MMSS_MMSSNOC_AXI_CBCR 0x506C |
| 474 | #define MMSS_MMSSNOC_AHB_CBCR 0x5024 |
| 475 | #define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028 |
| 476 | #define MMSS_MISC_AHB_CBCR 0x502C |
| 477 | #define MMSS_S0_AXI_CBCR 0x5064 |
| 478 | #define OCMEMNOC_CBCR 0x50B4 |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 479 | #define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000 |
| 480 | #define LPASS_Q6SS_XO_CBCR 0x26000 |
| 481 | #define MSS_XO_Q6_CBCR 0x108C |
| 482 | #define MSS_BUS_Q6_CBCR 0x10A4 |
| 483 | #define MSS_CFG_AHB_CBCR 0x0280 |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 484 | |
| 485 | #define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484 |
| 486 | #define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488 |
| 487 | |
| 488 | /* Mux source select values */ |
| 489 | #define cxo_source_val 0 |
| 490 | #define gpll0_source_val 1 |
| 491 | #define gpll1_source_val 2 |
| 492 | #define gnd_source_val 5 |
| 493 | #define mmpll0_mm_source_val 1 |
| 494 | #define mmpll1_mm_source_val 2 |
| 495 | #define mmpll3_mm_source_val 3 |
| 496 | #define gpll0_mm_source_val 5 |
| 497 | #define cxo_mm_source_val 0 |
| 498 | #define mm_gnd_source_val 6 |
| 499 | #define gpll1_hsic_source_val 4 |
| 500 | #define cxo_lpass_source_val 0 |
| 501 | #define lpapll0_lpass_source_val 1 |
| 502 | #define gpll0_lpass_source_val 5 |
| 503 | #define edppll_270_mm_source_val 4 |
| 504 | #define edppll_350_mm_source_val 4 |
| 505 | #define dsipll_750_mm_source_val 1 |
| 506 | #define dsipll_250_mm_source_val 2 |
| 507 | #define hdmipll_297_mm_source_val 3 |
| 508 | |
| 509 | #define F(f, s, div, m, n) \ |
| 510 | { \ |
| 511 | .freq_hz = (f), \ |
| 512 | .src_clk = &s##_clk_src.c, \ |
| 513 | .m_val = (m), \ |
| 514 | .n_val = ~((n)-(m)), \ |
| 515 | .d_val = ~(n),\ |
| 516 | .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \ |
| 517 | | BVAL(10, 8, s##_source_val), \ |
| 518 | } |
| 519 | |
| 520 | #define F_MM(f, s, div, m, n) \ |
| 521 | { \ |
| 522 | .freq_hz = (f), \ |
| 523 | .src_clk = &s##_clk_src.c, \ |
| 524 | .m_val = (m), \ |
| 525 | .n_val = ~((n)-(m)), \ |
| 526 | .d_val = ~(n),\ |
| 527 | .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \ |
| 528 | | BVAL(10, 8, s##_mm_source_val), \ |
| 529 | } |
| 530 | |
| 531 | #define F_MDSS(f, s, div, m, n) \ |
| 532 | { \ |
| 533 | .freq_hz = (f), \ |
| 534 | .m_val = (m), \ |
| 535 | .n_val = ~((n)-(m)), \ |
| 536 | .d_val = ~(n),\ |
| 537 | .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \ |
| 538 | | BVAL(10, 8, s##_mm_source_val), \ |
| 539 | } |
| 540 | |
| 541 | #define F_HSIC(f, s, div, m, n) \ |
| 542 | { \ |
| 543 | .freq_hz = (f), \ |
| 544 | .src_clk = &s##_clk_src.c, \ |
| 545 | .m_val = (m), \ |
| 546 | .n_val = ~((n)-(m)), \ |
| 547 | .d_val = ~(n),\ |
| 548 | .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \ |
| 549 | | BVAL(10, 8, s##_hsic_source_val), \ |
| 550 | } |
| 551 | |
| 552 | #define F_LPASS(f, s, div, m, n) \ |
| 553 | { \ |
| 554 | .freq_hz = (f), \ |
| 555 | .src_clk = &s##_clk_src.c, \ |
| 556 | .m_val = (m), \ |
| 557 | .n_val = ~((n)-(m)), \ |
| 558 | .d_val = ~(n),\ |
| 559 | .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \ |
| 560 | | BVAL(10, 8, s##_lpass_source_val), \ |
| 561 | } |
| 562 | |
| 563 | #define VDD_DIG_FMAX_MAP1(l1, f1) \ |
| 564 | .vdd_class = &vdd_dig, \ |
| 565 | .fmax[VDD_DIG_##l1] = (f1) |
| 566 | #define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \ |
| 567 | .vdd_class = &vdd_dig, \ |
| 568 | .fmax[VDD_DIG_##l1] = (f1), \ |
| 569 | .fmax[VDD_DIG_##l2] = (f2) |
| 570 | #define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \ |
| 571 | .vdd_class = &vdd_dig, \ |
| 572 | .fmax[VDD_DIG_##l1] = (f1), \ |
| 573 | .fmax[VDD_DIG_##l2] = (f2), \ |
| 574 | .fmax[VDD_DIG_##l3] = (f3) |
| 575 | |
| 576 | enum vdd_dig_levels { |
| 577 | VDD_DIG_NONE, |
| 578 | VDD_DIG_LOW, |
| 579 | VDD_DIG_NOMINAL, |
| 580 | VDD_DIG_HIGH |
| 581 | }; |
| 582 | |
| 583 | static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level) |
| 584 | { |
| 585 | /* TODO: Actually call into regulator APIs to set VDD_DIG here. */ |
| 586 | return 0; |
| 587 | } |
| 588 | |
| 589 | static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig); |
| 590 | |
Vikram Mulukutla | 6ddff4e | 2012-06-22 15:11:28 -0700 | [diff] [blame] | 591 | #define RPM_MISC_CLK_TYPE 0x306b6c63 |
| 592 | #define RPM_BUS_CLK_TYPE 0x316b6c63 |
| 593 | #define RPM_MEM_CLK_TYPE 0x326b6c63 |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 594 | |
Vikram Mulukutla | 6ddff4e | 2012-06-22 15:11:28 -0700 | [diff] [blame] | 595 | #define CXO_ID 0x0 |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 596 | |
Vikram Mulukutla | 6ddff4e | 2012-06-22 15:11:28 -0700 | [diff] [blame] | 597 | #define PNOC_ID 0x0 |
| 598 | #define SNOC_ID 0x1 |
| 599 | #define CNOC_ID 0x2 |
Vikram Mulukutla | 09e2081 | 2012-07-12 11:32:42 -0700 | [diff] [blame^] | 600 | #define MMSSNOC_AHB_ID 0x4 |
Matt Wagantall | c4388bf | 2012-05-14 23:03:00 -0700 | [diff] [blame] | 601 | |
Vikram Mulukutla | 6ddff4e | 2012-06-22 15:11:28 -0700 | [diff] [blame] | 602 | #define BIMC_ID 0x0 |
| 603 | #define OCMEM_ID 0x1 |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 604 | |
Vikram Mulukutla | 6ddff4e | 2012-06-22 15:11:28 -0700 | [diff] [blame] | 605 | DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL); |
| 606 | DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL); |
| 607 | DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL); |
Vikram Mulukutla | 09e2081 | 2012-07-12 11:32:42 -0700 | [diff] [blame^] | 608 | DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE, |
| 609 | MMSSNOC_AHB_ID, NULL); |
Vikram Mulukutla | 6ddff4e | 2012-06-22 15:11:28 -0700 | [diff] [blame] | 610 | |
| 611 | DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL); |
| 612 | DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID, |
| 613 | NULL); |
| 614 | |
| 615 | DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src, |
| 616 | RPM_MISC_CLK_TYPE, CXO_ID, 19200000); |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 617 | |
| 618 | static struct pll_vote_clk gpll0_clk_src = { |
| 619 | .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG, |
| 620 | .en_mask = BIT(0), |
| 621 | .status_reg = (void __iomem *)GPLL0_STATUS_REG, |
| 622 | .status_mask = BIT(17), |
| 623 | .parent = &cxo_clk_src.c, |
| 624 | .base = &virt_bases[GCC_BASE], |
| 625 | .c = { |
| 626 | .rate = 600000000, |
| 627 | .dbg_name = "gpll0_clk_src", |
| 628 | .ops = &clk_ops_pll_vote, |
| 629 | .warned = true, |
| 630 | CLK_INIT(gpll0_clk_src.c), |
| 631 | }, |
| 632 | }; |
| 633 | |
| 634 | static struct pll_vote_clk gpll1_clk_src = { |
| 635 | .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG, |
| 636 | .en_mask = BIT(1), |
| 637 | .status_reg = (void __iomem *)GPLL1_STATUS_REG, |
| 638 | .status_mask = BIT(17), |
| 639 | .parent = &cxo_clk_src.c, |
| 640 | .base = &virt_bases[GCC_BASE], |
| 641 | .c = { |
| 642 | .rate = 480000000, |
| 643 | .dbg_name = "gpll1_clk_src", |
| 644 | .ops = &clk_ops_pll_vote, |
| 645 | .warned = true, |
| 646 | CLK_INIT(gpll1_clk_src.c), |
| 647 | }, |
| 648 | }; |
| 649 | |
| 650 | static struct pll_vote_clk lpapll0_clk_src = { |
| 651 | .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG, |
| 652 | .en_mask = BIT(0), |
| 653 | .status_reg = (void __iomem *)LPAPLL_STATUS_REG, |
| 654 | .status_mask = BIT(17), |
| 655 | .parent = &cxo_clk_src.c, |
| 656 | .base = &virt_bases[LPASS_BASE], |
| 657 | .c = { |
| 658 | .rate = 491520000, |
| 659 | .dbg_name = "lpapll0_clk_src", |
| 660 | .ops = &clk_ops_pll_vote, |
| 661 | .warned = true, |
| 662 | CLK_INIT(lpapll0_clk_src.c), |
| 663 | }, |
| 664 | }; |
| 665 | |
| 666 | static struct pll_vote_clk mmpll0_clk_src = { |
| 667 | .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG, |
| 668 | .en_mask = BIT(0), |
| 669 | .status_reg = (void __iomem *)MMPLL0_STATUS_REG, |
| 670 | .status_mask = BIT(17), |
| 671 | .parent = &cxo_clk_src.c, |
| 672 | .base = &virt_bases[MMSS_BASE], |
| 673 | .c = { |
| 674 | .dbg_name = "mmpll0_clk_src", |
| 675 | .rate = 800000000, |
| 676 | .ops = &clk_ops_pll_vote, |
| 677 | .warned = true, |
| 678 | CLK_INIT(mmpll0_clk_src.c), |
| 679 | }, |
| 680 | }; |
| 681 | |
| 682 | static struct pll_vote_clk mmpll1_clk_src = { |
| 683 | .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG, |
| 684 | .en_mask = BIT(1), |
| 685 | .status_reg = (void __iomem *)MMPLL1_STATUS_REG, |
| 686 | .status_mask = BIT(17), |
| 687 | .parent = &cxo_clk_src.c, |
| 688 | .base = &virt_bases[MMSS_BASE], |
| 689 | .c = { |
| 690 | .dbg_name = "mmpll1_clk_src", |
| 691 | .rate = 1000000000, |
| 692 | .ops = &clk_ops_pll_vote, |
| 693 | .warned = true, |
| 694 | CLK_INIT(mmpll1_clk_src.c), |
| 695 | }, |
| 696 | }; |
| 697 | |
| 698 | static struct pll_clk mmpll3_clk_src = { |
| 699 | .mode_reg = (void __iomem *)MMPLL3_MODE_REG, |
| 700 | .status_reg = (void __iomem *)MMPLL3_STATUS_REG, |
| 701 | .parent = &cxo_clk_src.c, |
| 702 | .base = &virt_bases[MMSS_BASE], |
| 703 | .c = { |
| 704 | .dbg_name = "mmpll3_clk_src", |
| 705 | .rate = 1000000000, |
| 706 | .ops = &clk_ops_local_pll, |
| 707 | CLK_INIT(mmpll3_clk_src.c), |
| 708 | }, |
| 709 | }; |
| 710 | |
Vikram Mulukutla | d08a152 | 2012-05-24 15:24:01 -0700 | [diff] [blame] | 711 | static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX); |
| 712 | static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX); |
| 713 | static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX); |
| 714 | static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX); |
| 715 | static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX); |
| 716 | static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX); |
| 717 | |
| 718 | static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX); |
| 719 | static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX); |
| 720 | static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX); |
| 721 | static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX); |
| 722 | static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX); |
| 723 | |
Sujit Reddy Thumma | 5024749 | 2012-06-18 09:39:36 +0530 | [diff] [blame] | 724 | static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0); |
| 725 | static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0); |
| 726 | static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0); |
| 727 | static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0); |
| 728 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 729 | static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = { |
| 730 | F(125000000, gpll0, 1, 5, 24), |
| 731 | F_END |
| 732 | }; |
| 733 | |
| 734 | static struct rcg_clk usb30_master_clk_src = { |
| 735 | .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR, |
| 736 | .set_rate = set_rate_mnd, |
| 737 | .freq_tbl = ftbl_gcc_usb30_master_clk, |
| 738 | .current_freq = &rcg_dummy_freq, |
| 739 | .base = &virt_bases[GCC_BASE], |
| 740 | .c = { |
| 741 | .dbg_name = "usb30_master_clk_src", |
| 742 | .ops = &clk_ops_rcg_mnd, |
| 743 | VDD_DIG_FMAX_MAP1(NOMINAL, 125000000), |
| 744 | CLK_INIT(usb30_master_clk_src.c), |
| 745 | }, |
| 746 | }; |
| 747 | |
| 748 | static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = { |
| 749 | F( 960000, cxo, 10, 1, 2), |
| 750 | F( 4800000, cxo, 4, 0, 0), |
| 751 | F( 9600000, cxo, 2, 0, 0), |
| 752 | F(15000000, gpll0, 10, 1, 4), |
| 753 | F(19200000, cxo, 1, 0, 0), |
| 754 | F(25000000, gpll0, 12, 1, 2), |
| 755 | F(50000000, gpll0, 12, 0, 0), |
| 756 | F_END |
| 757 | }; |
| 758 | |
| 759 | static struct rcg_clk blsp1_qup1_spi_apps_clk_src = { |
| 760 | .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR, |
| 761 | .set_rate = set_rate_mnd, |
| 762 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 763 | .current_freq = &rcg_dummy_freq, |
| 764 | .base = &virt_bases[GCC_BASE], |
| 765 | .c = { |
| 766 | .dbg_name = "blsp1_qup1_spi_apps_clk_src", |
| 767 | .ops = &clk_ops_rcg_mnd, |
| 768 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 769 | CLK_INIT(blsp1_qup1_spi_apps_clk_src.c), |
| 770 | }, |
| 771 | }; |
| 772 | |
| 773 | static struct rcg_clk blsp1_qup2_spi_apps_clk_src = { |
| 774 | .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR, |
| 775 | .set_rate = set_rate_mnd, |
| 776 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 777 | .current_freq = &rcg_dummy_freq, |
| 778 | .base = &virt_bases[GCC_BASE], |
| 779 | .c = { |
| 780 | .dbg_name = "blsp1_qup2_spi_apps_clk_src", |
| 781 | .ops = &clk_ops_rcg_mnd, |
| 782 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 783 | CLK_INIT(blsp1_qup2_spi_apps_clk_src.c), |
| 784 | }, |
| 785 | }; |
| 786 | |
| 787 | static struct rcg_clk blsp1_qup3_spi_apps_clk_src = { |
| 788 | .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR, |
| 789 | .set_rate = set_rate_mnd, |
| 790 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 791 | .current_freq = &rcg_dummy_freq, |
| 792 | .base = &virt_bases[GCC_BASE], |
| 793 | .c = { |
| 794 | .dbg_name = "blsp1_qup3_spi_apps_clk_src", |
| 795 | .ops = &clk_ops_rcg_mnd, |
| 796 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 797 | CLK_INIT(blsp1_qup3_spi_apps_clk_src.c), |
| 798 | }, |
| 799 | }; |
| 800 | |
| 801 | static struct rcg_clk blsp1_qup4_spi_apps_clk_src = { |
| 802 | .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR, |
| 803 | .set_rate = set_rate_mnd, |
| 804 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 805 | .current_freq = &rcg_dummy_freq, |
| 806 | .base = &virt_bases[GCC_BASE], |
| 807 | .c = { |
| 808 | .dbg_name = "blsp1_qup4_spi_apps_clk_src", |
| 809 | .ops = &clk_ops_rcg_mnd, |
| 810 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 811 | CLK_INIT(blsp1_qup4_spi_apps_clk_src.c), |
| 812 | }, |
| 813 | }; |
| 814 | |
| 815 | static struct rcg_clk blsp1_qup5_spi_apps_clk_src = { |
| 816 | .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR, |
| 817 | .set_rate = set_rate_mnd, |
| 818 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 819 | .current_freq = &rcg_dummy_freq, |
| 820 | .base = &virt_bases[GCC_BASE], |
| 821 | .c = { |
| 822 | .dbg_name = "blsp1_qup5_spi_apps_clk_src", |
| 823 | .ops = &clk_ops_rcg_mnd, |
| 824 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 825 | CLK_INIT(blsp1_qup5_spi_apps_clk_src.c), |
| 826 | }, |
| 827 | }; |
| 828 | |
| 829 | static struct rcg_clk blsp1_qup6_spi_apps_clk_src = { |
| 830 | .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR, |
| 831 | .set_rate = set_rate_mnd, |
| 832 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 833 | .current_freq = &rcg_dummy_freq, |
| 834 | .base = &virt_bases[GCC_BASE], |
| 835 | .c = { |
| 836 | .dbg_name = "blsp1_qup6_spi_apps_clk_src", |
| 837 | .ops = &clk_ops_rcg_mnd, |
| 838 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 839 | CLK_INIT(blsp1_qup6_spi_apps_clk_src.c), |
| 840 | }, |
| 841 | }; |
| 842 | |
| 843 | static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = { |
| 844 | F( 3686400, gpll0, 1, 96, 15625), |
| 845 | F( 7372800, gpll0, 1, 192, 15625), |
| 846 | F(14745600, gpll0, 1, 384, 15625), |
| 847 | F(16000000, gpll0, 5, 2, 15), |
| 848 | F(19200000, cxo, 1, 0, 0), |
| 849 | F(24000000, gpll0, 5, 1, 5), |
| 850 | F(32000000, gpll0, 1, 4, 75), |
| 851 | F(40000000, gpll0, 15, 0, 0), |
| 852 | F(46400000, gpll0, 1, 29, 375), |
| 853 | F(48000000, gpll0, 12.5, 0, 0), |
| 854 | F(51200000, gpll0, 1, 32, 375), |
| 855 | F(56000000, gpll0, 1, 7, 75), |
| 856 | F(58982400, gpll0, 1, 1536, 15625), |
| 857 | F(60000000, gpll0, 10, 0, 0), |
| 858 | F_END |
| 859 | }; |
| 860 | |
| 861 | static struct rcg_clk blsp1_uart1_apps_clk_src = { |
| 862 | .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR, |
| 863 | .set_rate = set_rate_mnd, |
| 864 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 865 | .current_freq = &rcg_dummy_freq, |
| 866 | .base = &virt_bases[GCC_BASE], |
| 867 | .c = { |
| 868 | .dbg_name = "blsp1_uart1_apps_clk_src", |
| 869 | .ops = &clk_ops_rcg_mnd, |
| 870 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 871 | CLK_INIT(blsp1_uart1_apps_clk_src.c), |
| 872 | }, |
| 873 | }; |
| 874 | |
| 875 | static struct rcg_clk blsp1_uart2_apps_clk_src = { |
| 876 | .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR, |
| 877 | .set_rate = set_rate_mnd, |
| 878 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 879 | .current_freq = &rcg_dummy_freq, |
| 880 | .base = &virt_bases[GCC_BASE], |
| 881 | .c = { |
| 882 | .dbg_name = "blsp1_uart2_apps_clk_src", |
| 883 | .ops = &clk_ops_rcg_mnd, |
| 884 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 885 | CLK_INIT(blsp1_uart2_apps_clk_src.c), |
| 886 | }, |
| 887 | }; |
| 888 | |
| 889 | static struct rcg_clk blsp1_uart3_apps_clk_src = { |
| 890 | .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR, |
| 891 | .set_rate = set_rate_mnd, |
| 892 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 893 | .current_freq = &rcg_dummy_freq, |
| 894 | .base = &virt_bases[GCC_BASE], |
| 895 | .c = { |
| 896 | .dbg_name = "blsp1_uart3_apps_clk_src", |
| 897 | .ops = &clk_ops_rcg_mnd, |
| 898 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 899 | CLK_INIT(blsp1_uart3_apps_clk_src.c), |
| 900 | }, |
| 901 | }; |
| 902 | |
| 903 | static struct rcg_clk blsp1_uart4_apps_clk_src = { |
| 904 | .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR, |
| 905 | .set_rate = set_rate_mnd, |
| 906 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 907 | .current_freq = &rcg_dummy_freq, |
| 908 | .base = &virt_bases[GCC_BASE], |
| 909 | .c = { |
| 910 | .dbg_name = "blsp1_uart4_apps_clk_src", |
| 911 | .ops = &clk_ops_rcg_mnd, |
| 912 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 913 | CLK_INIT(blsp1_uart4_apps_clk_src.c), |
| 914 | }, |
| 915 | }; |
| 916 | |
| 917 | static struct rcg_clk blsp1_uart5_apps_clk_src = { |
| 918 | .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR, |
| 919 | .set_rate = set_rate_mnd, |
| 920 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 921 | .current_freq = &rcg_dummy_freq, |
| 922 | .base = &virt_bases[GCC_BASE], |
| 923 | .c = { |
| 924 | .dbg_name = "blsp1_uart5_apps_clk_src", |
| 925 | .ops = &clk_ops_rcg_mnd, |
| 926 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 927 | CLK_INIT(blsp1_uart5_apps_clk_src.c), |
| 928 | }, |
| 929 | }; |
| 930 | |
| 931 | static struct rcg_clk blsp1_uart6_apps_clk_src = { |
| 932 | .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR, |
| 933 | .set_rate = set_rate_mnd, |
| 934 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 935 | .current_freq = &rcg_dummy_freq, |
| 936 | .base = &virt_bases[GCC_BASE], |
| 937 | .c = { |
| 938 | .dbg_name = "blsp1_uart6_apps_clk_src", |
| 939 | .ops = &clk_ops_rcg_mnd, |
| 940 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 941 | CLK_INIT(blsp1_uart6_apps_clk_src.c), |
| 942 | }, |
| 943 | }; |
| 944 | |
| 945 | static struct rcg_clk blsp2_qup1_spi_apps_clk_src = { |
| 946 | .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR, |
| 947 | .set_rate = set_rate_mnd, |
| 948 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 949 | .current_freq = &rcg_dummy_freq, |
| 950 | .base = &virt_bases[GCC_BASE], |
| 951 | .c = { |
| 952 | .dbg_name = "blsp2_qup1_spi_apps_clk_src", |
| 953 | .ops = &clk_ops_rcg_mnd, |
| 954 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 955 | CLK_INIT(blsp2_qup1_spi_apps_clk_src.c), |
| 956 | }, |
| 957 | }; |
| 958 | |
| 959 | static struct rcg_clk blsp2_qup2_spi_apps_clk_src = { |
| 960 | .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR, |
| 961 | .set_rate = set_rate_mnd, |
| 962 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 963 | .current_freq = &rcg_dummy_freq, |
| 964 | .base = &virt_bases[GCC_BASE], |
| 965 | .c = { |
| 966 | .dbg_name = "blsp2_qup2_spi_apps_clk_src", |
| 967 | .ops = &clk_ops_rcg_mnd, |
| 968 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 969 | CLK_INIT(blsp2_qup2_spi_apps_clk_src.c), |
| 970 | }, |
| 971 | }; |
| 972 | |
| 973 | static struct rcg_clk blsp2_qup3_spi_apps_clk_src = { |
| 974 | .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR, |
| 975 | .set_rate = set_rate_mnd, |
| 976 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 977 | .current_freq = &rcg_dummy_freq, |
| 978 | .base = &virt_bases[GCC_BASE], |
| 979 | .c = { |
| 980 | .dbg_name = "blsp2_qup3_spi_apps_clk_src", |
| 981 | .ops = &clk_ops_rcg_mnd, |
| 982 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 983 | CLK_INIT(blsp2_qup3_spi_apps_clk_src.c), |
| 984 | }, |
| 985 | }; |
| 986 | |
| 987 | static struct rcg_clk blsp2_qup4_spi_apps_clk_src = { |
| 988 | .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR, |
| 989 | .set_rate = set_rate_mnd, |
| 990 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 991 | .current_freq = &rcg_dummy_freq, |
| 992 | .base = &virt_bases[GCC_BASE], |
| 993 | .c = { |
| 994 | .dbg_name = "blsp2_qup4_spi_apps_clk_src", |
| 995 | .ops = &clk_ops_rcg_mnd, |
| 996 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 997 | CLK_INIT(blsp2_qup4_spi_apps_clk_src.c), |
| 998 | }, |
| 999 | }; |
| 1000 | |
| 1001 | static struct rcg_clk blsp2_qup5_spi_apps_clk_src = { |
| 1002 | .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR, |
| 1003 | .set_rate = set_rate_mnd, |
| 1004 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 1005 | .current_freq = &rcg_dummy_freq, |
| 1006 | .base = &virt_bases[GCC_BASE], |
| 1007 | .c = { |
| 1008 | .dbg_name = "blsp2_qup5_spi_apps_clk_src", |
| 1009 | .ops = &clk_ops_rcg_mnd, |
| 1010 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 1011 | CLK_INIT(blsp2_qup5_spi_apps_clk_src.c), |
| 1012 | }, |
| 1013 | }; |
| 1014 | |
| 1015 | static struct rcg_clk blsp2_qup6_spi_apps_clk_src = { |
| 1016 | .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR, |
| 1017 | .set_rate = set_rate_mnd, |
| 1018 | .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk, |
| 1019 | .current_freq = &rcg_dummy_freq, |
| 1020 | .base = &virt_bases[GCC_BASE], |
| 1021 | .c = { |
| 1022 | .dbg_name = "blsp2_qup6_spi_apps_clk_src", |
| 1023 | .ops = &clk_ops_rcg_mnd, |
| 1024 | VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), |
| 1025 | CLK_INIT(blsp2_qup6_spi_apps_clk_src.c), |
| 1026 | }, |
| 1027 | }; |
| 1028 | |
| 1029 | static struct rcg_clk blsp2_uart1_apps_clk_src = { |
| 1030 | .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR, |
| 1031 | .set_rate = set_rate_mnd, |
| 1032 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 1033 | .current_freq = &rcg_dummy_freq, |
| 1034 | .base = &virt_bases[GCC_BASE], |
| 1035 | .c = { |
| 1036 | .dbg_name = "blsp2_uart1_apps_clk_src", |
| 1037 | .ops = &clk_ops_rcg_mnd, |
| 1038 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 1039 | CLK_INIT(blsp2_uart1_apps_clk_src.c), |
| 1040 | }, |
| 1041 | }; |
| 1042 | |
| 1043 | static struct rcg_clk blsp2_uart2_apps_clk_src = { |
| 1044 | .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR, |
| 1045 | .set_rate = set_rate_mnd, |
| 1046 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 1047 | .current_freq = &rcg_dummy_freq, |
| 1048 | .base = &virt_bases[GCC_BASE], |
| 1049 | .c = { |
| 1050 | .dbg_name = "blsp2_uart2_apps_clk_src", |
| 1051 | .ops = &clk_ops_rcg_mnd, |
| 1052 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 1053 | CLK_INIT(blsp2_uart2_apps_clk_src.c), |
| 1054 | }, |
| 1055 | }; |
| 1056 | |
| 1057 | static struct rcg_clk blsp2_uart3_apps_clk_src = { |
| 1058 | .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR, |
| 1059 | .set_rate = set_rate_mnd, |
| 1060 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 1061 | .current_freq = &rcg_dummy_freq, |
| 1062 | .base = &virt_bases[GCC_BASE], |
| 1063 | .c = { |
| 1064 | .dbg_name = "blsp2_uart3_apps_clk_src", |
| 1065 | .ops = &clk_ops_rcg_mnd, |
| 1066 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 1067 | CLK_INIT(blsp2_uart3_apps_clk_src.c), |
| 1068 | }, |
| 1069 | }; |
| 1070 | |
| 1071 | static struct rcg_clk blsp2_uart4_apps_clk_src = { |
| 1072 | .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR, |
| 1073 | .set_rate = set_rate_mnd, |
| 1074 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 1075 | .current_freq = &rcg_dummy_freq, |
| 1076 | .base = &virt_bases[GCC_BASE], |
| 1077 | .c = { |
| 1078 | .dbg_name = "blsp2_uart4_apps_clk_src", |
| 1079 | .ops = &clk_ops_rcg_mnd, |
| 1080 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 1081 | CLK_INIT(blsp2_uart4_apps_clk_src.c), |
| 1082 | }, |
| 1083 | }; |
| 1084 | |
| 1085 | static struct rcg_clk blsp2_uart5_apps_clk_src = { |
| 1086 | .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR, |
| 1087 | .set_rate = set_rate_mnd, |
| 1088 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 1089 | .current_freq = &rcg_dummy_freq, |
| 1090 | .base = &virt_bases[GCC_BASE], |
| 1091 | .c = { |
| 1092 | .dbg_name = "blsp2_uart5_apps_clk_src", |
| 1093 | .ops = &clk_ops_rcg_mnd, |
| 1094 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 1095 | CLK_INIT(blsp2_uart5_apps_clk_src.c), |
| 1096 | }, |
| 1097 | }; |
| 1098 | |
| 1099 | static struct rcg_clk blsp2_uart6_apps_clk_src = { |
| 1100 | .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR, |
| 1101 | .set_rate = set_rate_mnd, |
| 1102 | .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk, |
| 1103 | .current_freq = &rcg_dummy_freq, |
| 1104 | .base = &virt_bases[GCC_BASE], |
| 1105 | .c = { |
| 1106 | .dbg_name = "blsp2_uart6_apps_clk_src", |
| 1107 | .ops = &clk_ops_rcg_mnd, |
| 1108 | VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000), |
| 1109 | CLK_INIT(blsp2_uart6_apps_clk_src.c), |
| 1110 | }, |
| 1111 | }; |
| 1112 | |
| 1113 | static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = { |
| 1114 | F( 50000000, gpll0, 12, 0, 0), |
| 1115 | F(100000000, gpll0, 6, 0, 0), |
| 1116 | F_END |
| 1117 | }; |
| 1118 | |
| 1119 | static struct rcg_clk ce1_clk_src = { |
| 1120 | .cmd_rcgr_reg = CE1_CMD_RCGR, |
| 1121 | .set_rate = set_rate_hid, |
| 1122 | .freq_tbl = ftbl_gcc_ce1_clk, |
| 1123 | .current_freq = &rcg_dummy_freq, |
| 1124 | .base = &virt_bases[GCC_BASE], |
| 1125 | .c = { |
| 1126 | .dbg_name = "ce1_clk_src", |
| 1127 | .ops = &clk_ops_rcg, |
| 1128 | VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000), |
| 1129 | CLK_INIT(ce1_clk_src.c), |
| 1130 | }, |
| 1131 | }; |
| 1132 | |
| 1133 | static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = { |
| 1134 | F( 50000000, gpll0, 12, 0, 0), |
| 1135 | F(100000000, gpll0, 6, 0, 0), |
| 1136 | F_END |
| 1137 | }; |
| 1138 | |
| 1139 | static struct rcg_clk ce2_clk_src = { |
| 1140 | .cmd_rcgr_reg = CE2_CMD_RCGR, |
| 1141 | .set_rate = set_rate_hid, |
| 1142 | .freq_tbl = ftbl_gcc_ce2_clk, |
| 1143 | .current_freq = &rcg_dummy_freq, |
| 1144 | .base = &virt_bases[GCC_BASE], |
| 1145 | .c = { |
| 1146 | .dbg_name = "ce2_clk_src", |
| 1147 | .ops = &clk_ops_rcg, |
| 1148 | VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000), |
| 1149 | CLK_INIT(ce2_clk_src.c), |
| 1150 | }, |
| 1151 | }; |
| 1152 | |
| 1153 | static struct clk_freq_tbl ftbl_gcc_gp_clk[] = { |
| 1154 | F(19200000, cxo, 1, 0, 0), |
| 1155 | F_END |
| 1156 | }; |
| 1157 | |
| 1158 | static struct rcg_clk gp1_clk_src = { |
| 1159 | .cmd_rcgr_reg = GP1_CMD_RCGR, |
| 1160 | .set_rate = set_rate_mnd, |
| 1161 | .freq_tbl = ftbl_gcc_gp_clk, |
| 1162 | .current_freq = &rcg_dummy_freq, |
| 1163 | .base = &virt_bases[GCC_BASE], |
| 1164 | .c = { |
| 1165 | .dbg_name = "gp1_clk_src", |
| 1166 | .ops = &clk_ops_rcg_mnd, |
| 1167 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 1168 | CLK_INIT(gp1_clk_src.c), |
| 1169 | }, |
| 1170 | }; |
| 1171 | |
| 1172 | static struct rcg_clk gp2_clk_src = { |
| 1173 | .cmd_rcgr_reg = GP2_CMD_RCGR, |
| 1174 | .set_rate = set_rate_mnd, |
| 1175 | .freq_tbl = ftbl_gcc_gp_clk, |
| 1176 | .current_freq = &rcg_dummy_freq, |
| 1177 | .base = &virt_bases[GCC_BASE], |
| 1178 | .c = { |
| 1179 | .dbg_name = "gp2_clk_src", |
| 1180 | .ops = &clk_ops_rcg_mnd, |
| 1181 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 1182 | CLK_INIT(gp2_clk_src.c), |
| 1183 | }, |
| 1184 | }; |
| 1185 | |
| 1186 | static struct rcg_clk gp3_clk_src = { |
| 1187 | .cmd_rcgr_reg = GP3_CMD_RCGR, |
| 1188 | .set_rate = set_rate_mnd, |
| 1189 | .freq_tbl = ftbl_gcc_gp_clk, |
| 1190 | .current_freq = &rcg_dummy_freq, |
| 1191 | .base = &virt_bases[GCC_BASE], |
| 1192 | .c = { |
| 1193 | .dbg_name = "gp3_clk_src", |
| 1194 | .ops = &clk_ops_rcg_mnd, |
| 1195 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 1196 | CLK_INIT(gp3_clk_src.c), |
| 1197 | }, |
| 1198 | }; |
| 1199 | |
| 1200 | static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = { |
| 1201 | F(60000000, gpll0, 10, 0, 0), |
| 1202 | F_END |
| 1203 | }; |
| 1204 | |
| 1205 | static struct rcg_clk pdm2_clk_src = { |
| 1206 | .cmd_rcgr_reg = PDM2_CMD_RCGR, |
| 1207 | .set_rate = set_rate_hid, |
| 1208 | .freq_tbl = ftbl_gcc_pdm2_clk, |
| 1209 | .current_freq = &rcg_dummy_freq, |
| 1210 | .base = &virt_bases[GCC_BASE], |
| 1211 | .c = { |
| 1212 | .dbg_name = "pdm2_clk_src", |
| 1213 | .ops = &clk_ops_rcg, |
| 1214 | VDD_DIG_FMAX_MAP1(LOW, 60000000), |
| 1215 | CLK_INIT(pdm2_clk_src.c), |
| 1216 | }, |
| 1217 | }; |
| 1218 | |
| 1219 | static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = { |
| 1220 | F( 144000, cxo, 16, 3, 25), |
| 1221 | F( 400000, cxo, 12, 1, 4), |
| 1222 | F( 20000000, gpll0, 15, 1, 2), |
| 1223 | F( 25000000, gpll0, 12, 1, 2), |
| 1224 | F( 50000000, gpll0, 12, 0, 0), |
| 1225 | F(100000000, gpll0, 6, 0, 0), |
| 1226 | F(200000000, gpll0, 3, 0, 0), |
| 1227 | F_END |
| 1228 | }; |
| 1229 | |
| 1230 | static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = { |
| 1231 | F( 144000, cxo, 16, 3, 25), |
| 1232 | F( 400000, cxo, 12, 1, 4), |
| 1233 | F( 20000000, gpll0, 15, 1, 2), |
| 1234 | F( 25000000, gpll0, 12, 1, 2), |
| 1235 | F( 50000000, gpll0, 12, 0, 0), |
| 1236 | F(100000000, gpll0, 6, 0, 0), |
| 1237 | F_END |
| 1238 | }; |
| 1239 | |
| 1240 | static struct rcg_clk sdcc1_apps_clk_src = { |
| 1241 | .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR, |
| 1242 | .set_rate = set_rate_mnd, |
| 1243 | .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk, |
| 1244 | .current_freq = &rcg_dummy_freq, |
| 1245 | .base = &virt_bases[GCC_BASE], |
| 1246 | .c = { |
| 1247 | .dbg_name = "sdcc1_apps_clk_src", |
| 1248 | .ops = &clk_ops_rcg_mnd, |
| 1249 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 1250 | CLK_INIT(sdcc1_apps_clk_src.c), |
| 1251 | }, |
| 1252 | }; |
| 1253 | |
| 1254 | static struct rcg_clk sdcc2_apps_clk_src = { |
| 1255 | .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR, |
| 1256 | .set_rate = set_rate_mnd, |
| 1257 | .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk, |
| 1258 | .current_freq = &rcg_dummy_freq, |
| 1259 | .base = &virt_bases[GCC_BASE], |
| 1260 | .c = { |
| 1261 | .dbg_name = "sdcc2_apps_clk_src", |
| 1262 | .ops = &clk_ops_rcg_mnd, |
| 1263 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 1264 | CLK_INIT(sdcc2_apps_clk_src.c), |
| 1265 | }, |
| 1266 | }; |
| 1267 | |
| 1268 | static struct rcg_clk sdcc3_apps_clk_src = { |
| 1269 | .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR, |
| 1270 | .set_rate = set_rate_mnd, |
| 1271 | .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk, |
| 1272 | .current_freq = &rcg_dummy_freq, |
| 1273 | .base = &virt_bases[GCC_BASE], |
| 1274 | .c = { |
| 1275 | .dbg_name = "sdcc3_apps_clk_src", |
| 1276 | .ops = &clk_ops_rcg_mnd, |
| 1277 | VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000), |
| 1278 | CLK_INIT(sdcc3_apps_clk_src.c), |
| 1279 | }, |
| 1280 | }; |
| 1281 | |
| 1282 | static struct rcg_clk sdcc4_apps_clk_src = { |
| 1283 | .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR, |
| 1284 | .set_rate = set_rate_mnd, |
| 1285 | .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk, |
| 1286 | .current_freq = &rcg_dummy_freq, |
| 1287 | .base = &virt_bases[GCC_BASE], |
| 1288 | .c = { |
| 1289 | .dbg_name = "sdcc4_apps_clk_src", |
| 1290 | .ops = &clk_ops_rcg_mnd, |
| 1291 | VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000), |
| 1292 | CLK_INIT(sdcc4_apps_clk_src.c), |
| 1293 | }, |
| 1294 | }; |
| 1295 | |
| 1296 | static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = { |
| 1297 | F(105000, cxo, 2, 1, 91), |
| 1298 | F_END |
| 1299 | }; |
| 1300 | |
| 1301 | static struct rcg_clk tsif_ref_clk_src = { |
| 1302 | .cmd_rcgr_reg = TSIF_REF_CMD_RCGR, |
| 1303 | .set_rate = set_rate_mnd, |
| 1304 | .freq_tbl = ftbl_gcc_tsif_ref_clk, |
| 1305 | .current_freq = &rcg_dummy_freq, |
| 1306 | .base = &virt_bases[GCC_BASE], |
| 1307 | .c = { |
| 1308 | .dbg_name = "tsif_ref_clk_src", |
| 1309 | .ops = &clk_ops_rcg_mnd, |
| 1310 | VDD_DIG_FMAX_MAP1(LOW, 105500), |
| 1311 | CLK_INIT(tsif_ref_clk_src.c), |
| 1312 | }, |
| 1313 | }; |
| 1314 | |
| 1315 | static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = { |
| 1316 | F(60000000, gpll0, 10, 0, 0), |
| 1317 | F_END |
| 1318 | }; |
| 1319 | |
| 1320 | static struct rcg_clk usb30_mock_utmi_clk_src = { |
| 1321 | .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR, |
| 1322 | .set_rate = set_rate_hid, |
| 1323 | .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk, |
| 1324 | .current_freq = &rcg_dummy_freq, |
| 1325 | .base = &virt_bases[GCC_BASE], |
| 1326 | .c = { |
| 1327 | .dbg_name = "usb30_mock_utmi_clk_src", |
| 1328 | .ops = &clk_ops_rcg, |
| 1329 | VDD_DIG_FMAX_MAP1(NOMINAL, 60000000), |
| 1330 | CLK_INIT(usb30_mock_utmi_clk_src.c), |
| 1331 | }, |
| 1332 | }; |
| 1333 | |
| 1334 | static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = { |
| 1335 | F(75000000, gpll0, 8, 0, 0), |
| 1336 | F_END |
| 1337 | }; |
| 1338 | |
| 1339 | static struct rcg_clk usb_hs_system_clk_src = { |
| 1340 | .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR, |
| 1341 | .set_rate = set_rate_hid, |
| 1342 | .freq_tbl = ftbl_gcc_usb_hs_system_clk, |
| 1343 | .current_freq = &rcg_dummy_freq, |
| 1344 | .base = &virt_bases[GCC_BASE], |
| 1345 | .c = { |
| 1346 | .dbg_name = "usb_hs_system_clk_src", |
| 1347 | .ops = &clk_ops_rcg, |
| 1348 | VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000), |
| 1349 | CLK_INIT(usb_hs_system_clk_src.c), |
| 1350 | }, |
| 1351 | }; |
| 1352 | |
| 1353 | static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = { |
| 1354 | F_HSIC(480000000, gpll1, 1, 0, 0), |
| 1355 | F_END |
| 1356 | }; |
| 1357 | |
| 1358 | static struct rcg_clk usb_hsic_clk_src = { |
| 1359 | .cmd_rcgr_reg = USB_HSIC_CMD_RCGR, |
| 1360 | .set_rate = set_rate_hid, |
| 1361 | .freq_tbl = ftbl_gcc_usb_hsic_clk, |
| 1362 | .current_freq = &rcg_dummy_freq, |
| 1363 | .base = &virt_bases[GCC_BASE], |
| 1364 | .c = { |
| 1365 | .dbg_name = "usb_hsic_clk_src", |
| 1366 | .ops = &clk_ops_rcg, |
| 1367 | VDD_DIG_FMAX_MAP1(LOW, 480000000), |
| 1368 | CLK_INIT(usb_hsic_clk_src.c), |
| 1369 | }, |
| 1370 | }; |
| 1371 | |
| 1372 | static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = { |
| 1373 | F(9600000, cxo, 2, 0, 0), |
| 1374 | F_END |
| 1375 | }; |
| 1376 | |
| 1377 | static struct rcg_clk usb_hsic_io_cal_clk_src = { |
| 1378 | .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR, |
| 1379 | .set_rate = set_rate_hid, |
| 1380 | .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk, |
| 1381 | .current_freq = &rcg_dummy_freq, |
| 1382 | .base = &virt_bases[GCC_BASE], |
| 1383 | .c = { |
| 1384 | .dbg_name = "usb_hsic_io_cal_clk_src", |
| 1385 | .ops = &clk_ops_rcg, |
| 1386 | VDD_DIG_FMAX_MAP1(LOW, 9600000), |
| 1387 | CLK_INIT(usb_hsic_io_cal_clk_src.c), |
| 1388 | }, |
| 1389 | }; |
| 1390 | |
| 1391 | static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = { |
| 1392 | F(75000000, gpll0, 8, 0, 0), |
| 1393 | F_END |
| 1394 | }; |
| 1395 | |
| 1396 | static struct rcg_clk usb_hsic_system_clk_src = { |
| 1397 | .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR, |
| 1398 | .set_rate = set_rate_hid, |
| 1399 | .freq_tbl = ftbl_gcc_usb_hsic_system_clk, |
| 1400 | .current_freq = &rcg_dummy_freq, |
| 1401 | .base = &virt_bases[GCC_BASE], |
| 1402 | .c = { |
| 1403 | .dbg_name = "usb_hsic_system_clk_src", |
| 1404 | .ops = &clk_ops_rcg, |
| 1405 | VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000), |
| 1406 | CLK_INIT(usb_hsic_system_clk_src.c), |
| 1407 | }, |
| 1408 | }; |
| 1409 | |
| 1410 | static struct local_vote_clk gcc_bam_dma_ahb_clk = { |
| 1411 | .cbcr_reg = BAM_DMA_AHB_CBCR, |
| 1412 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1413 | .en_mask = BIT(12), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1414 | .base = &virt_bases[GCC_BASE], |
| 1415 | .c = { |
| 1416 | .dbg_name = "gcc_bam_dma_ahb_clk", |
| 1417 | .ops = &clk_ops_vote, |
| 1418 | CLK_INIT(gcc_bam_dma_ahb_clk.c), |
| 1419 | }, |
| 1420 | }; |
| 1421 | |
| 1422 | static struct local_vote_clk gcc_blsp1_ahb_clk = { |
| 1423 | .cbcr_reg = BLSP1_AHB_CBCR, |
| 1424 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1425 | .en_mask = BIT(17), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1426 | .base = &virt_bases[GCC_BASE], |
| 1427 | .c = { |
| 1428 | .dbg_name = "gcc_blsp1_ahb_clk", |
| 1429 | .ops = &clk_ops_vote, |
| 1430 | CLK_INIT(gcc_blsp1_ahb_clk.c), |
| 1431 | }, |
| 1432 | }; |
| 1433 | |
| 1434 | static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = { |
| 1435 | .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR, |
| 1436 | .parent = &cxo_clk_src.c, |
| 1437 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1438 | .base = &virt_bases[GCC_BASE], |
| 1439 | .c = { |
| 1440 | .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk", |
| 1441 | .ops = &clk_ops_branch, |
| 1442 | CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c), |
| 1443 | }, |
| 1444 | }; |
| 1445 | |
| 1446 | static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = { |
| 1447 | .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR, |
| 1448 | .parent = &blsp1_qup1_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1449 | .base = &virt_bases[GCC_BASE], |
| 1450 | .c = { |
| 1451 | .dbg_name = "gcc_blsp1_qup1_spi_apps_clk", |
| 1452 | .ops = &clk_ops_branch, |
| 1453 | CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c), |
| 1454 | }, |
| 1455 | }; |
| 1456 | |
| 1457 | static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = { |
| 1458 | .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR, |
| 1459 | .parent = &cxo_clk_src.c, |
| 1460 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1461 | .base = &virt_bases[GCC_BASE], |
| 1462 | .c = { |
| 1463 | .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk", |
| 1464 | .ops = &clk_ops_branch, |
| 1465 | CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c), |
| 1466 | }, |
| 1467 | }; |
| 1468 | |
| 1469 | static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = { |
| 1470 | .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR, |
| 1471 | .parent = &blsp1_qup2_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1472 | .base = &virt_bases[GCC_BASE], |
| 1473 | .c = { |
| 1474 | .dbg_name = "gcc_blsp1_qup2_spi_apps_clk", |
| 1475 | .ops = &clk_ops_branch, |
| 1476 | CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c), |
| 1477 | }, |
| 1478 | }; |
| 1479 | |
| 1480 | static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = { |
| 1481 | .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR, |
| 1482 | .parent = &cxo_clk_src.c, |
| 1483 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1484 | .base = &virt_bases[GCC_BASE], |
| 1485 | .c = { |
| 1486 | .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk", |
| 1487 | .ops = &clk_ops_branch, |
| 1488 | CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c), |
| 1489 | }, |
| 1490 | }; |
| 1491 | |
| 1492 | static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = { |
| 1493 | .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR, |
| 1494 | .parent = &blsp1_qup3_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1495 | .base = &virt_bases[GCC_BASE], |
| 1496 | .c = { |
| 1497 | .dbg_name = "gcc_blsp1_qup3_spi_apps_clk", |
| 1498 | .ops = &clk_ops_branch, |
| 1499 | CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c), |
| 1500 | }, |
| 1501 | }; |
| 1502 | |
| 1503 | static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = { |
| 1504 | .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR, |
| 1505 | .parent = &cxo_clk_src.c, |
| 1506 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1507 | .base = &virt_bases[GCC_BASE], |
| 1508 | .c = { |
| 1509 | .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk", |
| 1510 | .ops = &clk_ops_branch, |
| 1511 | CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c), |
| 1512 | }, |
| 1513 | }; |
| 1514 | |
| 1515 | static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = { |
| 1516 | .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR, |
| 1517 | .parent = &blsp1_qup4_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1518 | .base = &virt_bases[GCC_BASE], |
| 1519 | .c = { |
| 1520 | .dbg_name = "gcc_blsp1_qup4_spi_apps_clk", |
| 1521 | .ops = &clk_ops_branch, |
| 1522 | CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c), |
| 1523 | }, |
| 1524 | }; |
| 1525 | |
| 1526 | static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = { |
| 1527 | .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR, |
| 1528 | .parent = &cxo_clk_src.c, |
| 1529 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1530 | .base = &virt_bases[GCC_BASE], |
| 1531 | .c = { |
| 1532 | .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk", |
| 1533 | .ops = &clk_ops_branch, |
| 1534 | CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c), |
| 1535 | }, |
| 1536 | }; |
| 1537 | |
| 1538 | static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = { |
| 1539 | .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR, |
| 1540 | .parent = &blsp1_qup5_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1541 | .base = &virt_bases[GCC_BASE], |
| 1542 | .c = { |
| 1543 | .dbg_name = "gcc_blsp1_qup5_spi_apps_clk", |
| 1544 | .ops = &clk_ops_branch, |
| 1545 | CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c), |
| 1546 | }, |
| 1547 | }; |
| 1548 | |
| 1549 | static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = { |
| 1550 | .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR, |
| 1551 | .parent = &cxo_clk_src.c, |
| 1552 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1553 | .base = &virt_bases[GCC_BASE], |
| 1554 | .c = { |
| 1555 | .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk", |
| 1556 | .ops = &clk_ops_branch, |
| 1557 | CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c), |
| 1558 | }, |
| 1559 | }; |
| 1560 | |
| 1561 | static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = { |
| 1562 | .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR, |
| 1563 | .parent = &blsp1_qup6_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1564 | .base = &virt_bases[GCC_BASE], |
| 1565 | .c = { |
| 1566 | .dbg_name = "gcc_blsp1_qup6_spi_apps_clk", |
| 1567 | .ops = &clk_ops_branch, |
| 1568 | CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c), |
| 1569 | }, |
| 1570 | }; |
| 1571 | |
| 1572 | static struct branch_clk gcc_blsp1_uart1_apps_clk = { |
| 1573 | .cbcr_reg = BLSP1_UART1_APPS_CBCR, |
| 1574 | .parent = &blsp1_uart1_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1575 | .base = &virt_bases[GCC_BASE], |
| 1576 | .c = { |
| 1577 | .dbg_name = "gcc_blsp1_uart1_apps_clk", |
| 1578 | .ops = &clk_ops_branch, |
| 1579 | CLK_INIT(gcc_blsp1_uart1_apps_clk.c), |
| 1580 | }, |
| 1581 | }; |
| 1582 | |
| 1583 | static struct branch_clk gcc_blsp1_uart2_apps_clk = { |
| 1584 | .cbcr_reg = BLSP1_UART2_APPS_CBCR, |
| 1585 | .parent = &blsp1_uart2_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1586 | .base = &virt_bases[GCC_BASE], |
| 1587 | .c = { |
| 1588 | .dbg_name = "gcc_blsp1_uart2_apps_clk", |
| 1589 | .ops = &clk_ops_branch, |
| 1590 | CLK_INIT(gcc_blsp1_uart2_apps_clk.c), |
| 1591 | }, |
| 1592 | }; |
| 1593 | |
| 1594 | static struct branch_clk gcc_blsp1_uart3_apps_clk = { |
| 1595 | .cbcr_reg = BLSP1_UART3_APPS_CBCR, |
| 1596 | .parent = &blsp1_uart3_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1597 | .base = &virt_bases[GCC_BASE], |
| 1598 | .c = { |
| 1599 | .dbg_name = "gcc_blsp1_uart3_apps_clk", |
| 1600 | .ops = &clk_ops_branch, |
| 1601 | CLK_INIT(gcc_blsp1_uart3_apps_clk.c), |
| 1602 | }, |
| 1603 | }; |
| 1604 | |
| 1605 | static struct branch_clk gcc_blsp1_uart4_apps_clk = { |
| 1606 | .cbcr_reg = BLSP1_UART4_APPS_CBCR, |
| 1607 | .parent = &blsp1_uart4_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1608 | .base = &virt_bases[GCC_BASE], |
| 1609 | .c = { |
| 1610 | .dbg_name = "gcc_blsp1_uart4_apps_clk", |
| 1611 | .ops = &clk_ops_branch, |
| 1612 | CLK_INIT(gcc_blsp1_uart4_apps_clk.c), |
| 1613 | }, |
| 1614 | }; |
| 1615 | |
| 1616 | static struct branch_clk gcc_blsp1_uart5_apps_clk = { |
| 1617 | .cbcr_reg = BLSP1_UART5_APPS_CBCR, |
| 1618 | .parent = &blsp1_uart5_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1619 | .base = &virt_bases[GCC_BASE], |
| 1620 | .c = { |
| 1621 | .dbg_name = "gcc_blsp1_uart5_apps_clk", |
| 1622 | .ops = &clk_ops_branch, |
| 1623 | CLK_INIT(gcc_blsp1_uart5_apps_clk.c), |
| 1624 | }, |
| 1625 | }; |
| 1626 | |
| 1627 | static struct branch_clk gcc_blsp1_uart6_apps_clk = { |
| 1628 | .cbcr_reg = BLSP1_UART6_APPS_CBCR, |
| 1629 | .parent = &blsp1_uart6_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1630 | .base = &virt_bases[GCC_BASE], |
| 1631 | .c = { |
| 1632 | .dbg_name = "gcc_blsp1_uart6_apps_clk", |
| 1633 | .ops = &clk_ops_branch, |
| 1634 | CLK_INIT(gcc_blsp1_uart6_apps_clk.c), |
| 1635 | }, |
| 1636 | }; |
| 1637 | |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 1638 | static struct local_vote_clk gcc_boot_rom_ahb_clk = { |
| 1639 | .cbcr_reg = BOOT_ROM_AHB_CBCR, |
| 1640 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1641 | .en_mask = BIT(10), |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 1642 | .base = &virt_bases[GCC_BASE], |
| 1643 | .c = { |
| 1644 | .dbg_name = "gcc_boot_rom_ahb_clk", |
| 1645 | .ops = &clk_ops_vote, |
| 1646 | CLK_INIT(gcc_boot_rom_ahb_clk.c), |
| 1647 | }, |
| 1648 | }; |
| 1649 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1650 | static struct local_vote_clk gcc_blsp2_ahb_clk = { |
| 1651 | .cbcr_reg = BLSP2_AHB_CBCR, |
| 1652 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1653 | .en_mask = BIT(15), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1654 | .base = &virt_bases[GCC_BASE], |
| 1655 | .c = { |
| 1656 | .dbg_name = "gcc_blsp2_ahb_clk", |
| 1657 | .ops = &clk_ops_vote, |
| 1658 | CLK_INIT(gcc_blsp2_ahb_clk.c), |
| 1659 | }, |
| 1660 | }; |
| 1661 | |
| 1662 | static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = { |
| 1663 | .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR, |
| 1664 | .parent = &cxo_clk_src.c, |
| 1665 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1666 | .base = &virt_bases[GCC_BASE], |
| 1667 | .c = { |
| 1668 | .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk", |
| 1669 | .ops = &clk_ops_branch, |
| 1670 | CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c), |
| 1671 | }, |
| 1672 | }; |
| 1673 | |
| 1674 | static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = { |
| 1675 | .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR, |
| 1676 | .parent = &blsp2_qup1_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1677 | .base = &virt_bases[GCC_BASE], |
| 1678 | .c = { |
| 1679 | .dbg_name = "gcc_blsp2_qup1_spi_apps_clk", |
| 1680 | .ops = &clk_ops_branch, |
| 1681 | CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c), |
| 1682 | }, |
| 1683 | }; |
| 1684 | |
| 1685 | static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = { |
| 1686 | .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR, |
| 1687 | .parent = &cxo_clk_src.c, |
| 1688 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1689 | .base = &virt_bases[GCC_BASE], |
| 1690 | .c = { |
| 1691 | .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk", |
| 1692 | .ops = &clk_ops_branch, |
| 1693 | CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c), |
| 1694 | }, |
| 1695 | }; |
| 1696 | |
| 1697 | static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = { |
| 1698 | .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR, |
| 1699 | .parent = &blsp2_qup2_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1700 | .base = &virt_bases[GCC_BASE], |
| 1701 | .c = { |
| 1702 | .dbg_name = "gcc_blsp2_qup2_spi_apps_clk", |
| 1703 | .ops = &clk_ops_branch, |
| 1704 | CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c), |
| 1705 | }, |
| 1706 | }; |
| 1707 | |
| 1708 | static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = { |
| 1709 | .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR, |
| 1710 | .parent = &cxo_clk_src.c, |
| 1711 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1712 | .base = &virt_bases[GCC_BASE], |
| 1713 | .c = { |
| 1714 | .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk", |
| 1715 | .ops = &clk_ops_branch, |
| 1716 | CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c), |
| 1717 | }, |
| 1718 | }; |
| 1719 | |
| 1720 | static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = { |
| 1721 | .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR, |
| 1722 | .parent = &blsp2_qup3_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1723 | .base = &virt_bases[GCC_BASE], |
| 1724 | .c = { |
| 1725 | .dbg_name = "gcc_blsp2_qup3_spi_apps_clk", |
| 1726 | .ops = &clk_ops_branch, |
| 1727 | CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c), |
| 1728 | }, |
| 1729 | }; |
| 1730 | |
| 1731 | static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = { |
| 1732 | .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR, |
| 1733 | .parent = &cxo_clk_src.c, |
| 1734 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1735 | .base = &virt_bases[GCC_BASE], |
| 1736 | .c = { |
| 1737 | .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk", |
| 1738 | .ops = &clk_ops_branch, |
| 1739 | CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c), |
| 1740 | }, |
| 1741 | }; |
| 1742 | |
| 1743 | static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = { |
| 1744 | .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR, |
| 1745 | .parent = &blsp2_qup4_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1746 | .base = &virt_bases[GCC_BASE], |
| 1747 | .c = { |
| 1748 | .dbg_name = "gcc_blsp2_qup4_spi_apps_clk", |
| 1749 | .ops = &clk_ops_branch, |
| 1750 | CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c), |
| 1751 | }, |
| 1752 | }; |
| 1753 | |
| 1754 | static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = { |
| 1755 | .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR, |
| 1756 | .parent = &cxo_clk_src.c, |
| 1757 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1758 | .base = &virt_bases[GCC_BASE], |
| 1759 | .c = { |
| 1760 | .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk", |
| 1761 | .ops = &clk_ops_branch, |
| 1762 | CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c), |
| 1763 | }, |
| 1764 | }; |
| 1765 | |
| 1766 | static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = { |
| 1767 | .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR, |
| 1768 | .parent = &blsp2_qup5_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1769 | .base = &virt_bases[GCC_BASE], |
| 1770 | .c = { |
| 1771 | .dbg_name = "gcc_blsp2_qup5_spi_apps_clk", |
| 1772 | .ops = &clk_ops_branch, |
| 1773 | CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c), |
| 1774 | }, |
| 1775 | }; |
| 1776 | |
| 1777 | static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = { |
| 1778 | .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR, |
| 1779 | .parent = &cxo_clk_src.c, |
| 1780 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1781 | .base = &virt_bases[GCC_BASE], |
| 1782 | .c = { |
| 1783 | .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk", |
| 1784 | .ops = &clk_ops_branch, |
| 1785 | CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c), |
| 1786 | }, |
| 1787 | }; |
| 1788 | |
| 1789 | static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = { |
| 1790 | .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR, |
| 1791 | .parent = &blsp2_qup6_spi_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1792 | .base = &virt_bases[GCC_BASE], |
| 1793 | .c = { |
| 1794 | .dbg_name = "gcc_blsp2_qup6_spi_apps_clk", |
| 1795 | .ops = &clk_ops_branch, |
| 1796 | CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c), |
| 1797 | }, |
| 1798 | }; |
| 1799 | |
| 1800 | static struct branch_clk gcc_blsp2_uart1_apps_clk = { |
| 1801 | .cbcr_reg = BLSP2_UART1_APPS_CBCR, |
| 1802 | .parent = &blsp2_uart1_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1803 | .base = &virt_bases[GCC_BASE], |
| 1804 | .c = { |
| 1805 | .dbg_name = "gcc_blsp2_uart1_apps_clk", |
| 1806 | .ops = &clk_ops_branch, |
| 1807 | CLK_INIT(gcc_blsp2_uart1_apps_clk.c), |
| 1808 | }, |
| 1809 | }; |
| 1810 | |
| 1811 | static struct branch_clk gcc_blsp2_uart2_apps_clk = { |
| 1812 | .cbcr_reg = BLSP2_UART2_APPS_CBCR, |
| 1813 | .parent = &blsp2_uart2_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1814 | .base = &virt_bases[GCC_BASE], |
| 1815 | .c = { |
| 1816 | .dbg_name = "gcc_blsp2_uart2_apps_clk", |
| 1817 | .ops = &clk_ops_branch, |
| 1818 | CLK_INIT(gcc_blsp2_uart2_apps_clk.c), |
| 1819 | }, |
| 1820 | }; |
| 1821 | |
| 1822 | static struct branch_clk gcc_blsp2_uart3_apps_clk = { |
| 1823 | .cbcr_reg = BLSP2_UART3_APPS_CBCR, |
| 1824 | .parent = &blsp2_uart3_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1825 | .base = &virt_bases[GCC_BASE], |
| 1826 | .c = { |
| 1827 | .dbg_name = "gcc_blsp2_uart3_apps_clk", |
| 1828 | .ops = &clk_ops_branch, |
| 1829 | CLK_INIT(gcc_blsp2_uart3_apps_clk.c), |
| 1830 | }, |
| 1831 | }; |
| 1832 | |
| 1833 | static struct branch_clk gcc_blsp2_uart4_apps_clk = { |
| 1834 | .cbcr_reg = BLSP2_UART4_APPS_CBCR, |
| 1835 | .parent = &blsp2_uart4_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1836 | .base = &virt_bases[GCC_BASE], |
| 1837 | .c = { |
| 1838 | .dbg_name = "gcc_blsp2_uart4_apps_clk", |
| 1839 | .ops = &clk_ops_branch, |
| 1840 | CLK_INIT(gcc_blsp2_uart4_apps_clk.c), |
| 1841 | }, |
| 1842 | }; |
| 1843 | |
| 1844 | static struct branch_clk gcc_blsp2_uart5_apps_clk = { |
| 1845 | .cbcr_reg = BLSP2_UART5_APPS_CBCR, |
| 1846 | .parent = &blsp2_uart5_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1847 | .base = &virt_bases[GCC_BASE], |
| 1848 | .c = { |
| 1849 | .dbg_name = "gcc_blsp2_uart5_apps_clk", |
| 1850 | .ops = &clk_ops_branch, |
| 1851 | CLK_INIT(gcc_blsp2_uart5_apps_clk.c), |
| 1852 | }, |
| 1853 | }; |
| 1854 | |
| 1855 | static struct branch_clk gcc_blsp2_uart6_apps_clk = { |
| 1856 | .cbcr_reg = BLSP2_UART6_APPS_CBCR, |
| 1857 | .parent = &blsp2_uart6_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1858 | .base = &virt_bases[GCC_BASE], |
| 1859 | .c = { |
| 1860 | .dbg_name = "gcc_blsp2_uart6_apps_clk", |
| 1861 | .ops = &clk_ops_branch, |
| 1862 | CLK_INIT(gcc_blsp2_uart6_apps_clk.c), |
| 1863 | }, |
| 1864 | }; |
| 1865 | |
| 1866 | static struct local_vote_clk gcc_ce1_clk = { |
| 1867 | .cbcr_reg = CE1_CBCR, |
| 1868 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1869 | .en_mask = BIT(5), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1870 | .base = &virt_bases[GCC_BASE], |
| 1871 | .c = { |
| 1872 | .dbg_name = "gcc_ce1_clk", |
| 1873 | .ops = &clk_ops_vote, |
| 1874 | CLK_INIT(gcc_ce1_clk.c), |
| 1875 | }, |
| 1876 | }; |
| 1877 | |
| 1878 | static struct local_vote_clk gcc_ce1_ahb_clk = { |
| 1879 | .cbcr_reg = CE1_AHB_CBCR, |
| 1880 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1881 | .en_mask = BIT(3), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1882 | .base = &virt_bases[GCC_BASE], |
| 1883 | .c = { |
| 1884 | .dbg_name = "gcc_ce1_ahb_clk", |
| 1885 | .ops = &clk_ops_vote, |
| 1886 | CLK_INIT(gcc_ce1_ahb_clk.c), |
| 1887 | }, |
| 1888 | }; |
| 1889 | |
| 1890 | static struct local_vote_clk gcc_ce1_axi_clk = { |
| 1891 | .cbcr_reg = CE1_AXI_CBCR, |
| 1892 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1893 | .en_mask = BIT(4), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1894 | .base = &virt_bases[GCC_BASE], |
| 1895 | .c = { |
| 1896 | .dbg_name = "gcc_ce1_axi_clk", |
| 1897 | .ops = &clk_ops_vote, |
| 1898 | CLK_INIT(gcc_ce1_axi_clk.c), |
| 1899 | }, |
| 1900 | }; |
| 1901 | |
| 1902 | static struct local_vote_clk gcc_ce2_clk = { |
| 1903 | .cbcr_reg = CE2_CBCR, |
| 1904 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1905 | .en_mask = BIT(2), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1906 | .base = &virt_bases[GCC_BASE], |
| 1907 | .c = { |
| 1908 | .dbg_name = "gcc_ce2_clk", |
| 1909 | .ops = &clk_ops_vote, |
| 1910 | CLK_INIT(gcc_ce2_clk.c), |
| 1911 | }, |
| 1912 | }; |
| 1913 | |
| 1914 | static struct local_vote_clk gcc_ce2_ahb_clk = { |
| 1915 | .cbcr_reg = CE2_AHB_CBCR, |
| 1916 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1917 | .en_mask = BIT(0), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1918 | .base = &virt_bases[GCC_BASE], |
| 1919 | .c = { |
| 1920 | .dbg_name = "gcc_ce1_ahb_clk", |
| 1921 | .ops = &clk_ops_vote, |
| 1922 | CLK_INIT(gcc_ce1_ahb_clk.c), |
| 1923 | }, |
| 1924 | }; |
| 1925 | |
| 1926 | static struct local_vote_clk gcc_ce2_axi_clk = { |
| 1927 | .cbcr_reg = CE2_AXI_CBCR, |
| 1928 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1929 | .en_mask = BIT(1), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1930 | .base = &virt_bases[GCC_BASE], |
| 1931 | .c = { |
| 1932 | .dbg_name = "gcc_ce1_axi_clk", |
| 1933 | .ops = &clk_ops_vote, |
| 1934 | CLK_INIT(gcc_ce2_axi_clk.c), |
| 1935 | }, |
| 1936 | }; |
| 1937 | |
| 1938 | static struct branch_clk gcc_gp1_clk = { |
| 1939 | .cbcr_reg = GP1_CBCR, |
| 1940 | .parent = &gp1_clk_src.c, |
| 1941 | .base = &virt_bases[GCC_BASE], |
| 1942 | .c = { |
| 1943 | .dbg_name = "gcc_gp1_clk", |
| 1944 | .ops = &clk_ops_branch, |
| 1945 | CLK_INIT(gcc_gp1_clk.c), |
| 1946 | }, |
| 1947 | }; |
| 1948 | |
| 1949 | static struct branch_clk gcc_gp2_clk = { |
| 1950 | .cbcr_reg = GP2_CBCR, |
| 1951 | .parent = &gp2_clk_src.c, |
| 1952 | .base = &virt_bases[GCC_BASE], |
| 1953 | .c = { |
| 1954 | .dbg_name = "gcc_gp2_clk", |
| 1955 | .ops = &clk_ops_branch, |
| 1956 | CLK_INIT(gcc_gp2_clk.c), |
| 1957 | }, |
| 1958 | }; |
| 1959 | |
| 1960 | static struct branch_clk gcc_gp3_clk = { |
| 1961 | .cbcr_reg = GP3_CBCR, |
| 1962 | .parent = &gp3_clk_src.c, |
| 1963 | .base = &virt_bases[GCC_BASE], |
| 1964 | .c = { |
| 1965 | .dbg_name = "gcc_gp3_clk", |
| 1966 | .ops = &clk_ops_branch, |
| 1967 | CLK_INIT(gcc_gp3_clk.c), |
| 1968 | }, |
| 1969 | }; |
| 1970 | |
| 1971 | static struct branch_clk gcc_pdm2_clk = { |
| 1972 | .cbcr_reg = PDM2_CBCR, |
| 1973 | .parent = &pdm2_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1974 | .base = &virt_bases[GCC_BASE], |
| 1975 | .c = { |
| 1976 | .dbg_name = "gcc_pdm2_clk", |
| 1977 | .ops = &clk_ops_branch, |
| 1978 | CLK_INIT(gcc_pdm2_clk.c), |
| 1979 | }, |
| 1980 | }; |
| 1981 | |
| 1982 | static struct branch_clk gcc_pdm_ahb_clk = { |
| 1983 | .cbcr_reg = PDM_AHB_CBCR, |
| 1984 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1985 | .base = &virt_bases[GCC_BASE], |
| 1986 | .c = { |
| 1987 | .dbg_name = "gcc_pdm_ahb_clk", |
| 1988 | .ops = &clk_ops_branch, |
| 1989 | CLK_INIT(gcc_pdm_ahb_clk.c), |
| 1990 | }, |
| 1991 | }; |
| 1992 | |
| 1993 | static struct local_vote_clk gcc_prng_ahb_clk = { |
| 1994 | .cbcr_reg = PRNG_AHB_CBCR, |
| 1995 | .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 1996 | .en_mask = BIT(13), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 1997 | .base = &virt_bases[GCC_BASE], |
| 1998 | .c = { |
| 1999 | .dbg_name = "gcc_prng_ahb_clk", |
| 2000 | .ops = &clk_ops_vote, |
| 2001 | CLK_INIT(gcc_prng_ahb_clk.c), |
| 2002 | }, |
| 2003 | }; |
| 2004 | |
| 2005 | static struct branch_clk gcc_sdcc1_ahb_clk = { |
| 2006 | .cbcr_reg = SDCC1_AHB_CBCR, |
| 2007 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2008 | .base = &virt_bases[GCC_BASE], |
| 2009 | .c = { |
| 2010 | .dbg_name = "gcc_sdcc1_ahb_clk", |
| 2011 | .ops = &clk_ops_branch, |
| 2012 | CLK_INIT(gcc_sdcc1_ahb_clk.c), |
| 2013 | }, |
| 2014 | }; |
| 2015 | |
| 2016 | static struct branch_clk gcc_sdcc1_apps_clk = { |
| 2017 | .cbcr_reg = SDCC1_APPS_CBCR, |
| 2018 | .parent = &sdcc1_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2019 | .base = &virt_bases[GCC_BASE], |
| 2020 | .c = { |
| 2021 | .dbg_name = "gcc_sdcc1_apps_clk", |
| 2022 | .ops = &clk_ops_branch, |
| 2023 | CLK_INIT(gcc_sdcc1_apps_clk.c), |
| 2024 | }, |
| 2025 | }; |
| 2026 | |
| 2027 | static struct branch_clk gcc_sdcc2_ahb_clk = { |
| 2028 | .cbcr_reg = SDCC2_AHB_CBCR, |
| 2029 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2030 | .base = &virt_bases[GCC_BASE], |
| 2031 | .c = { |
| 2032 | .dbg_name = "gcc_sdcc2_ahb_clk", |
| 2033 | .ops = &clk_ops_branch, |
| 2034 | CLK_INIT(gcc_sdcc2_ahb_clk.c), |
| 2035 | }, |
| 2036 | }; |
| 2037 | |
| 2038 | static struct branch_clk gcc_sdcc2_apps_clk = { |
| 2039 | .cbcr_reg = SDCC2_APPS_CBCR, |
| 2040 | .parent = &sdcc2_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2041 | .base = &virt_bases[GCC_BASE], |
| 2042 | .c = { |
| 2043 | .dbg_name = "gcc_sdcc2_apps_clk", |
| 2044 | .ops = &clk_ops_branch, |
| 2045 | CLK_INIT(gcc_sdcc2_apps_clk.c), |
| 2046 | }, |
| 2047 | }; |
| 2048 | |
| 2049 | static struct branch_clk gcc_sdcc3_ahb_clk = { |
| 2050 | .cbcr_reg = SDCC3_AHB_CBCR, |
| 2051 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2052 | .base = &virt_bases[GCC_BASE], |
| 2053 | .c = { |
| 2054 | .dbg_name = "gcc_sdcc3_ahb_clk", |
| 2055 | .ops = &clk_ops_branch, |
| 2056 | CLK_INIT(gcc_sdcc3_ahb_clk.c), |
| 2057 | }, |
| 2058 | }; |
| 2059 | |
| 2060 | static struct branch_clk gcc_sdcc3_apps_clk = { |
| 2061 | .cbcr_reg = SDCC3_APPS_CBCR, |
| 2062 | .parent = &sdcc3_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2063 | .base = &virt_bases[GCC_BASE], |
| 2064 | .c = { |
| 2065 | .dbg_name = "gcc_sdcc3_apps_clk", |
| 2066 | .ops = &clk_ops_branch, |
| 2067 | CLK_INIT(gcc_sdcc3_apps_clk.c), |
| 2068 | }, |
| 2069 | }; |
| 2070 | |
| 2071 | static struct branch_clk gcc_sdcc4_ahb_clk = { |
| 2072 | .cbcr_reg = SDCC4_AHB_CBCR, |
| 2073 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2074 | .base = &virt_bases[GCC_BASE], |
| 2075 | .c = { |
| 2076 | .dbg_name = "gcc_sdcc4_ahb_clk", |
| 2077 | .ops = &clk_ops_branch, |
| 2078 | CLK_INIT(gcc_sdcc4_ahb_clk.c), |
| 2079 | }, |
| 2080 | }; |
| 2081 | |
| 2082 | static struct branch_clk gcc_sdcc4_apps_clk = { |
| 2083 | .cbcr_reg = SDCC4_APPS_CBCR, |
| 2084 | .parent = &sdcc4_apps_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2085 | .base = &virt_bases[GCC_BASE], |
| 2086 | .c = { |
| 2087 | .dbg_name = "gcc_sdcc4_apps_clk", |
| 2088 | .ops = &clk_ops_branch, |
| 2089 | CLK_INIT(gcc_sdcc4_apps_clk.c), |
| 2090 | }, |
| 2091 | }; |
| 2092 | |
| 2093 | static struct branch_clk gcc_tsif_ahb_clk = { |
| 2094 | .cbcr_reg = TSIF_AHB_CBCR, |
| 2095 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2096 | .base = &virt_bases[GCC_BASE], |
| 2097 | .c = { |
| 2098 | .dbg_name = "gcc_tsif_ahb_clk", |
| 2099 | .ops = &clk_ops_branch, |
| 2100 | CLK_INIT(gcc_tsif_ahb_clk.c), |
| 2101 | }, |
| 2102 | }; |
| 2103 | |
| 2104 | static struct branch_clk gcc_tsif_ref_clk = { |
| 2105 | .cbcr_reg = TSIF_REF_CBCR, |
| 2106 | .parent = &tsif_ref_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2107 | .base = &virt_bases[GCC_BASE], |
| 2108 | .c = { |
| 2109 | .dbg_name = "gcc_tsif_ref_clk", |
| 2110 | .ops = &clk_ops_branch, |
| 2111 | CLK_INIT(gcc_tsif_ref_clk.c), |
| 2112 | }, |
| 2113 | }; |
| 2114 | |
| 2115 | static struct branch_clk gcc_usb30_master_clk = { |
| 2116 | .cbcr_reg = USB30_MASTER_CBCR, |
| 2117 | .parent = &usb30_master_clk_src.c, |
| 2118 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2119 | .base = &virt_bases[GCC_BASE], |
| 2120 | .c = { |
| 2121 | .dbg_name = "gcc_usb30_master_clk", |
| 2122 | .ops = &clk_ops_branch, |
| 2123 | CLK_INIT(gcc_usb30_master_clk.c), |
| 2124 | }, |
| 2125 | }; |
| 2126 | |
| 2127 | static struct branch_clk gcc_usb30_mock_utmi_clk = { |
| 2128 | .cbcr_reg = USB30_MOCK_UTMI_CBCR, |
| 2129 | .parent = &usb30_mock_utmi_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2130 | .base = &virt_bases[GCC_BASE], |
| 2131 | .c = { |
| 2132 | .dbg_name = "gcc_usb30_mock_utmi_clk", |
| 2133 | .ops = &clk_ops_branch, |
| 2134 | CLK_INIT(gcc_usb30_mock_utmi_clk.c), |
| 2135 | }, |
| 2136 | }; |
| 2137 | |
| 2138 | static struct branch_clk gcc_usb_hs_ahb_clk = { |
| 2139 | .cbcr_reg = USB_HS_AHB_CBCR, |
| 2140 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2141 | .base = &virt_bases[GCC_BASE], |
| 2142 | .c = { |
| 2143 | .dbg_name = "gcc_usb_hs_ahb_clk", |
| 2144 | .ops = &clk_ops_branch, |
| 2145 | CLK_INIT(gcc_usb_hs_ahb_clk.c), |
| 2146 | }, |
| 2147 | }; |
| 2148 | |
| 2149 | static struct branch_clk gcc_usb_hs_system_clk = { |
| 2150 | .cbcr_reg = USB_HS_SYSTEM_CBCR, |
| 2151 | .parent = &usb_hs_system_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2152 | .base = &virt_bases[GCC_BASE], |
| 2153 | .c = { |
| 2154 | .dbg_name = "gcc_usb_hs_system_clk", |
| 2155 | .ops = &clk_ops_branch, |
| 2156 | CLK_INIT(gcc_usb_hs_system_clk.c), |
| 2157 | }, |
| 2158 | }; |
| 2159 | |
| 2160 | static struct branch_clk gcc_usb_hsic_ahb_clk = { |
| 2161 | .cbcr_reg = USB_HSIC_AHB_CBCR, |
| 2162 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2163 | .base = &virt_bases[GCC_BASE], |
| 2164 | .c = { |
| 2165 | .dbg_name = "gcc_usb_hsic_ahb_clk", |
| 2166 | .ops = &clk_ops_branch, |
| 2167 | CLK_INIT(gcc_usb_hsic_ahb_clk.c), |
| 2168 | }, |
| 2169 | }; |
| 2170 | |
| 2171 | static struct branch_clk gcc_usb_hsic_clk = { |
| 2172 | .cbcr_reg = USB_HSIC_CBCR, |
| 2173 | .parent = &usb_hsic_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2174 | .base = &virt_bases[GCC_BASE], |
| 2175 | .c = { |
| 2176 | .dbg_name = "gcc_usb_hsic_clk", |
| 2177 | .ops = &clk_ops_branch, |
| 2178 | CLK_INIT(gcc_usb_hsic_clk.c), |
| 2179 | }, |
| 2180 | }; |
| 2181 | |
| 2182 | static struct branch_clk gcc_usb_hsic_io_cal_clk = { |
| 2183 | .cbcr_reg = USB_HSIC_IO_CAL_CBCR, |
| 2184 | .parent = &usb_hsic_io_cal_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2185 | .base = &virt_bases[GCC_BASE], |
| 2186 | .c = { |
| 2187 | .dbg_name = "gcc_usb_hsic_io_cal_clk", |
| 2188 | .ops = &clk_ops_branch, |
| 2189 | CLK_INIT(gcc_usb_hsic_io_cal_clk.c), |
| 2190 | }, |
| 2191 | }; |
| 2192 | |
| 2193 | static struct branch_clk gcc_usb_hsic_system_clk = { |
| 2194 | .cbcr_reg = USB_HSIC_SYSTEM_CBCR, |
| 2195 | .parent = &usb_hsic_system_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2196 | .base = &virt_bases[GCC_BASE], |
| 2197 | .c = { |
| 2198 | .dbg_name = "gcc_usb_hsic_system_clk", |
| 2199 | .ops = &clk_ops_branch, |
| 2200 | CLK_INIT(gcc_usb_hsic_system_clk.c), |
| 2201 | }, |
| 2202 | }; |
| 2203 | |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 2204 | static struct branch_clk gcc_mss_cfg_ahb_clk = { |
| 2205 | .cbcr_reg = MSS_CFG_AHB_CBCR, |
| 2206 | .has_sibling = 1, |
| 2207 | .base = &virt_bases[GCC_BASE], |
| 2208 | .c = { |
| 2209 | .dbg_name = "gcc_mss_cfg_ahb_clk", |
| 2210 | .ops = &clk_ops_branch, |
| 2211 | CLK_INIT(gcc_mss_cfg_ahb_clk.c), |
| 2212 | }, |
| 2213 | }; |
| 2214 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2215 | static struct clk_freq_tbl ftbl_mmss_axi_clk[] = { |
| 2216 | F_MM( 19200000, cxo, 1, 0, 0), |
| 2217 | F_MM(150000000, gpll0, 4, 0, 0), |
| 2218 | F_MM(333330000, mmpll1, 3, 0, 0), |
| 2219 | F_MM(400000000, mmpll0, 2, 0, 0), |
| 2220 | F_END |
| 2221 | }; |
| 2222 | |
| 2223 | static struct rcg_clk axi_clk_src = { |
| 2224 | .cmd_rcgr_reg = 0x5040, |
| 2225 | .set_rate = set_rate_hid, |
| 2226 | .freq_tbl = ftbl_mmss_axi_clk, |
| 2227 | .current_freq = &rcg_dummy_freq, |
| 2228 | .base = &virt_bases[MMSS_BASE], |
| 2229 | .c = { |
| 2230 | .dbg_name = "axi_clk_src", |
| 2231 | .ops = &clk_ops_rcg, |
| 2232 | VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000, |
| 2233 | HIGH, 400000000), |
| 2234 | CLK_INIT(axi_clk_src.c), |
| 2235 | }, |
| 2236 | }; |
| 2237 | |
Vikram Mulukutla | d08a152 | 2012-05-24 15:24:01 -0700 | [diff] [blame] | 2238 | static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = { |
| 2239 | F_MM( 19200000, cxo, 1, 0, 0), |
| 2240 | F_MM(150000000, gpll0, 4, 0, 0), |
| 2241 | F_MM(333330000, mmpll1, 3, 0, 0), |
| 2242 | F_MM(400000000, mmpll0, 2, 0, 0), |
| 2243 | F_END |
| 2244 | }; |
| 2245 | |
| 2246 | struct rcg_clk ocmemnoc_clk_src = { |
| 2247 | .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR, |
| 2248 | .set_rate = set_rate_hid, |
| 2249 | .freq_tbl = ftbl_ocmemnoc_clk, |
| 2250 | .current_freq = &rcg_dummy_freq, |
| 2251 | .base = &virt_bases[MMSS_BASE], |
| 2252 | .c = { |
| 2253 | .dbg_name = "ocmemnoc_clk_src", |
| 2254 | .ops = &clk_ops_rcg, |
| 2255 | VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000, |
| 2256 | HIGH, 400000000), |
| 2257 | CLK_INIT(ocmemnoc_clk_src.c), |
| 2258 | }, |
| 2259 | }; |
| 2260 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2261 | static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = { |
| 2262 | F_MM(100000000, gpll0, 6, 0, 0), |
| 2263 | F_MM(200000000, mmpll0, 4, 0, 0), |
| 2264 | F_END |
| 2265 | }; |
| 2266 | |
| 2267 | static struct rcg_clk csi0_clk_src = { |
| 2268 | .cmd_rcgr_reg = CSI0_CMD_RCGR, |
| 2269 | .set_rate = set_rate_hid, |
| 2270 | .freq_tbl = ftbl_camss_csi0_3_clk, |
| 2271 | .current_freq = &rcg_dummy_freq, |
| 2272 | .base = &virt_bases[MMSS_BASE], |
| 2273 | .c = { |
| 2274 | .dbg_name = "csi0_clk_src", |
| 2275 | .ops = &clk_ops_rcg, |
| 2276 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 2277 | CLK_INIT(csi0_clk_src.c), |
| 2278 | }, |
| 2279 | }; |
| 2280 | |
| 2281 | static struct rcg_clk csi1_clk_src = { |
| 2282 | .cmd_rcgr_reg = CSI1_CMD_RCGR, |
| 2283 | .set_rate = set_rate_hid, |
| 2284 | .freq_tbl = ftbl_camss_csi0_3_clk, |
| 2285 | .current_freq = &rcg_dummy_freq, |
| 2286 | .base = &virt_bases[MMSS_BASE], |
| 2287 | .c = { |
| 2288 | .dbg_name = "csi1_clk_src", |
| 2289 | .ops = &clk_ops_rcg, |
| 2290 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 2291 | CLK_INIT(csi1_clk_src.c), |
| 2292 | }, |
| 2293 | }; |
| 2294 | |
| 2295 | static struct rcg_clk csi2_clk_src = { |
| 2296 | .cmd_rcgr_reg = CSI2_CMD_RCGR, |
| 2297 | .set_rate = set_rate_hid, |
| 2298 | .freq_tbl = ftbl_camss_csi0_3_clk, |
| 2299 | .current_freq = &rcg_dummy_freq, |
| 2300 | .base = &virt_bases[MMSS_BASE], |
| 2301 | .c = { |
| 2302 | .dbg_name = "csi2_clk_src", |
| 2303 | .ops = &clk_ops_rcg, |
| 2304 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 2305 | CLK_INIT(csi2_clk_src.c), |
| 2306 | }, |
| 2307 | }; |
| 2308 | |
| 2309 | static struct rcg_clk csi3_clk_src = { |
| 2310 | .cmd_rcgr_reg = CSI3_CMD_RCGR, |
| 2311 | .set_rate = set_rate_hid, |
| 2312 | .freq_tbl = ftbl_camss_csi0_3_clk, |
| 2313 | .current_freq = &rcg_dummy_freq, |
| 2314 | .base = &virt_bases[MMSS_BASE], |
| 2315 | .c = { |
| 2316 | .dbg_name = "csi3_clk_src", |
| 2317 | .ops = &clk_ops_rcg, |
| 2318 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 2319 | CLK_INIT(csi3_clk_src.c), |
| 2320 | }, |
| 2321 | }; |
| 2322 | |
| 2323 | static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = { |
| 2324 | F_MM( 37500000, gpll0, 16, 0, 0), |
| 2325 | F_MM( 50000000, gpll0, 12, 0, 0), |
| 2326 | F_MM( 60000000, gpll0, 10, 0, 0), |
| 2327 | F_MM( 80000000, gpll0, 7.5, 0, 0), |
| 2328 | F_MM(100000000, gpll0, 6, 0, 0), |
| 2329 | F_MM(109090000, gpll0, 5.5, 0, 0), |
| 2330 | F_MM(150000000, gpll0, 4, 0, 0), |
| 2331 | F_MM(200000000, gpll0, 3, 0, 0), |
| 2332 | F_MM(228570000, mmpll0, 3.5, 0, 0), |
| 2333 | F_MM(266670000, mmpll0, 3, 0, 0), |
| 2334 | F_MM(320000000, mmpll0, 2.5, 0, 0), |
| 2335 | F_END |
| 2336 | }; |
| 2337 | |
| 2338 | static struct rcg_clk vfe0_clk_src = { |
| 2339 | .cmd_rcgr_reg = VFE0_CMD_RCGR, |
| 2340 | .set_rate = set_rate_hid, |
| 2341 | .freq_tbl = ftbl_camss_vfe_vfe0_1_clk, |
| 2342 | .current_freq = &rcg_dummy_freq, |
| 2343 | .base = &virt_bases[MMSS_BASE], |
| 2344 | .c = { |
| 2345 | .dbg_name = "vfe0_clk_src", |
| 2346 | .ops = &clk_ops_rcg, |
| 2347 | VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000, |
| 2348 | HIGH, 320000000), |
| 2349 | CLK_INIT(vfe0_clk_src.c), |
| 2350 | }, |
| 2351 | }; |
| 2352 | |
| 2353 | static struct rcg_clk vfe1_clk_src = { |
| 2354 | .cmd_rcgr_reg = VFE1_CMD_RCGR, |
| 2355 | .set_rate = set_rate_hid, |
| 2356 | .freq_tbl = ftbl_camss_vfe_vfe0_1_clk, |
| 2357 | .current_freq = &rcg_dummy_freq, |
| 2358 | .base = &virt_bases[MMSS_BASE], |
| 2359 | .c = { |
| 2360 | .dbg_name = "vfe1_clk_src", |
| 2361 | .ops = &clk_ops_rcg, |
| 2362 | VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000, |
| 2363 | HIGH, 320000000), |
| 2364 | CLK_INIT(vfe1_clk_src.c), |
| 2365 | }, |
| 2366 | }; |
| 2367 | |
| 2368 | static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = { |
| 2369 | F_MM( 37500000, gpll0, 16, 0, 0), |
| 2370 | F_MM( 60000000, gpll0, 10, 0, 0), |
| 2371 | F_MM( 75000000, gpll0, 8, 0, 0), |
| 2372 | F_MM( 85710000, gpll0, 7, 0, 0), |
| 2373 | F_MM(100000000, gpll0, 6, 0, 0), |
| 2374 | F_MM(133330000, mmpll0, 6, 0, 0), |
| 2375 | F_MM(160000000, mmpll0, 5, 0, 0), |
| 2376 | F_MM(200000000, mmpll0, 4, 0, 0), |
| 2377 | F_MM(266670000, mmpll0, 3, 0, 0), |
| 2378 | F_MM(320000000, mmpll0, 2.5, 0, 0), |
| 2379 | F_END |
| 2380 | }; |
| 2381 | |
| 2382 | static struct rcg_clk mdp_clk_src = { |
| 2383 | .cmd_rcgr_reg = MDP_CMD_RCGR, |
| 2384 | .set_rate = set_rate_hid, |
| 2385 | .freq_tbl = ftbl_mdss_mdp_clk, |
| 2386 | .current_freq = &rcg_dummy_freq, |
| 2387 | .base = &virt_bases[MMSS_BASE], |
| 2388 | .c = { |
| 2389 | .dbg_name = "mdp_clk_src", |
| 2390 | .ops = &clk_ops_rcg, |
| 2391 | VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000, |
| 2392 | HIGH, 320000000), |
| 2393 | CLK_INIT(mdp_clk_src.c), |
| 2394 | }, |
| 2395 | }; |
| 2396 | |
| 2397 | static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = { |
| 2398 | F_MM(19200000, cxo, 1, 0, 0), |
| 2399 | F_END |
| 2400 | }; |
| 2401 | |
| 2402 | static struct rcg_clk cci_clk_src = { |
| 2403 | .cmd_rcgr_reg = CCI_CMD_RCGR, |
| 2404 | .set_rate = set_rate_hid, |
| 2405 | .freq_tbl = ftbl_camss_cci_cci_clk, |
| 2406 | .current_freq = &rcg_dummy_freq, |
| 2407 | .base = &virt_bases[MMSS_BASE], |
| 2408 | .c = { |
| 2409 | .dbg_name = "cci_clk_src", |
| 2410 | .ops = &clk_ops_rcg, |
| 2411 | VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000), |
| 2412 | CLK_INIT(cci_clk_src.c), |
| 2413 | }, |
| 2414 | }; |
| 2415 | |
| 2416 | static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = { |
| 2417 | F_MM( 10000, cxo, 16, 1, 120), |
| 2418 | F_MM( 20000, cxo, 16, 1, 50), |
| 2419 | F_MM( 6000000, gpll0, 10, 1, 10), |
| 2420 | F_MM(12000000, gpll0, 10, 1, 5), |
| 2421 | F_MM(13000000, gpll0, 10, 13, 60), |
| 2422 | F_MM(24000000, gpll0, 5, 1, 5), |
| 2423 | F_END |
| 2424 | }; |
| 2425 | |
| 2426 | static struct rcg_clk mmss_gp0_clk_src = { |
| 2427 | .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR, |
| 2428 | .set_rate = set_rate_mnd, |
| 2429 | .freq_tbl = ftbl_camss_gp0_1_clk, |
| 2430 | .current_freq = &rcg_dummy_freq, |
| 2431 | .base = &virt_bases[MMSS_BASE], |
| 2432 | .c = { |
| 2433 | .dbg_name = "mmss_gp0_clk_src", |
| 2434 | .ops = &clk_ops_rcg_mnd, |
| 2435 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 2436 | CLK_INIT(mmss_gp0_clk_src.c), |
| 2437 | }, |
| 2438 | }; |
| 2439 | |
| 2440 | static struct rcg_clk mmss_gp1_clk_src = { |
| 2441 | .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR, |
| 2442 | .set_rate = set_rate_mnd, |
| 2443 | .freq_tbl = ftbl_camss_gp0_1_clk, |
| 2444 | .current_freq = &rcg_dummy_freq, |
| 2445 | .base = &virt_bases[MMSS_BASE], |
| 2446 | .c = { |
| 2447 | .dbg_name = "mmss_gp1_clk_src", |
| 2448 | .ops = &clk_ops_rcg_mnd, |
| 2449 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 2450 | CLK_INIT(mmss_gp1_clk_src.c), |
| 2451 | }, |
| 2452 | }; |
| 2453 | |
| 2454 | static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = { |
| 2455 | F_MM( 75000000, gpll0, 8, 0, 0), |
| 2456 | F_MM(150000000, gpll0, 4, 0, 0), |
| 2457 | F_MM(200000000, gpll0, 3, 0, 0), |
| 2458 | F_MM(228570000, mmpll0, 3.5, 0, 0), |
| 2459 | F_MM(266670000, mmpll0, 3, 0, 0), |
| 2460 | F_MM(320000000, mmpll0, 2.5, 0, 0), |
| 2461 | F_END |
| 2462 | }; |
| 2463 | |
| 2464 | static struct rcg_clk jpeg0_clk_src = { |
| 2465 | .cmd_rcgr_reg = JPEG0_CMD_RCGR, |
| 2466 | .set_rate = set_rate_hid, |
| 2467 | .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk, |
| 2468 | .current_freq = &rcg_dummy_freq, |
| 2469 | .base = &virt_bases[MMSS_BASE], |
| 2470 | .c = { |
| 2471 | .dbg_name = "jpeg0_clk_src", |
| 2472 | .ops = &clk_ops_rcg, |
| 2473 | VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000, |
| 2474 | HIGH, 320000000), |
| 2475 | CLK_INIT(jpeg0_clk_src.c), |
| 2476 | }, |
| 2477 | }; |
| 2478 | |
| 2479 | static struct rcg_clk jpeg1_clk_src = { |
| 2480 | .cmd_rcgr_reg = JPEG1_CMD_RCGR, |
| 2481 | .set_rate = set_rate_hid, |
| 2482 | .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk, |
| 2483 | .current_freq = &rcg_dummy_freq, |
| 2484 | .base = &virt_bases[MMSS_BASE], |
| 2485 | .c = { |
| 2486 | .dbg_name = "jpeg1_clk_src", |
| 2487 | .ops = &clk_ops_rcg, |
| 2488 | VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000, |
| 2489 | HIGH, 320000000), |
| 2490 | CLK_INIT(jpeg1_clk_src.c), |
| 2491 | }, |
| 2492 | }; |
| 2493 | |
| 2494 | static struct rcg_clk jpeg2_clk_src = { |
| 2495 | .cmd_rcgr_reg = JPEG2_CMD_RCGR, |
| 2496 | .set_rate = set_rate_hid, |
| 2497 | .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk, |
| 2498 | .current_freq = &rcg_dummy_freq, |
| 2499 | .base = &virt_bases[MMSS_BASE], |
| 2500 | .c = { |
| 2501 | .dbg_name = "jpeg2_clk_src", |
| 2502 | .ops = &clk_ops_rcg, |
| 2503 | VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000, |
| 2504 | HIGH, 320000000), |
| 2505 | CLK_INIT(jpeg2_clk_src.c), |
| 2506 | }, |
| 2507 | }; |
| 2508 | |
| 2509 | static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = { |
| 2510 | F_MM(66670000, gpll0, 9, 0, 0), |
| 2511 | F_END |
| 2512 | }; |
| 2513 | |
| 2514 | static struct rcg_clk mclk0_clk_src = { |
| 2515 | .cmd_rcgr_reg = MCLK0_CMD_RCGR, |
| 2516 | .set_rate = set_rate_hid, |
| 2517 | .freq_tbl = ftbl_camss_mclk0_3_clk, |
| 2518 | .current_freq = &rcg_dummy_freq, |
| 2519 | .base = &virt_bases[MMSS_BASE], |
| 2520 | .c = { |
| 2521 | .dbg_name = "mclk0_clk_src", |
| 2522 | .ops = &clk_ops_rcg, |
| 2523 | VDD_DIG_FMAX_MAP1(LOW, 66670000), |
| 2524 | CLK_INIT(mclk0_clk_src.c), |
| 2525 | }, |
| 2526 | }; |
| 2527 | |
| 2528 | static struct rcg_clk mclk1_clk_src = { |
| 2529 | .cmd_rcgr_reg = MCLK1_CMD_RCGR, |
| 2530 | .set_rate = set_rate_hid, |
| 2531 | .freq_tbl = ftbl_camss_mclk0_3_clk, |
| 2532 | .current_freq = &rcg_dummy_freq, |
| 2533 | .base = &virt_bases[MMSS_BASE], |
| 2534 | .c = { |
| 2535 | .dbg_name = "mclk1_clk_src", |
| 2536 | .ops = &clk_ops_rcg, |
| 2537 | VDD_DIG_FMAX_MAP1(LOW, 66670000), |
| 2538 | CLK_INIT(mclk1_clk_src.c), |
| 2539 | }, |
| 2540 | }; |
| 2541 | |
| 2542 | static struct rcg_clk mclk2_clk_src = { |
| 2543 | .cmd_rcgr_reg = MCLK2_CMD_RCGR, |
| 2544 | .set_rate = set_rate_hid, |
| 2545 | .freq_tbl = ftbl_camss_mclk0_3_clk, |
| 2546 | .current_freq = &rcg_dummy_freq, |
| 2547 | .base = &virt_bases[MMSS_BASE], |
| 2548 | .c = { |
| 2549 | .dbg_name = "mclk2_clk_src", |
| 2550 | .ops = &clk_ops_rcg, |
| 2551 | VDD_DIG_FMAX_MAP1(LOW, 66670000), |
| 2552 | CLK_INIT(mclk2_clk_src.c), |
| 2553 | }, |
| 2554 | }; |
| 2555 | |
| 2556 | static struct rcg_clk mclk3_clk_src = { |
| 2557 | .cmd_rcgr_reg = MCLK3_CMD_RCGR, |
| 2558 | .set_rate = set_rate_hid, |
| 2559 | .freq_tbl = ftbl_camss_mclk0_3_clk, |
| 2560 | .current_freq = &rcg_dummy_freq, |
| 2561 | .base = &virt_bases[MMSS_BASE], |
| 2562 | .c = { |
| 2563 | .dbg_name = "mclk3_clk_src", |
| 2564 | .ops = &clk_ops_rcg, |
| 2565 | VDD_DIG_FMAX_MAP1(LOW, 66670000), |
| 2566 | CLK_INIT(mclk3_clk_src.c), |
| 2567 | }, |
| 2568 | }; |
| 2569 | |
| 2570 | static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = { |
| 2571 | F_MM(100000000, gpll0, 6, 0, 0), |
| 2572 | F_MM(200000000, mmpll0, 4, 0, 0), |
| 2573 | F_END |
| 2574 | }; |
| 2575 | |
| 2576 | static struct rcg_clk csi0phytimer_clk_src = { |
| 2577 | .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR, |
| 2578 | .set_rate = set_rate_hid, |
| 2579 | .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk, |
| 2580 | .current_freq = &rcg_dummy_freq, |
| 2581 | .base = &virt_bases[MMSS_BASE], |
| 2582 | .c = { |
| 2583 | .dbg_name = "csi0phytimer_clk_src", |
| 2584 | .ops = &clk_ops_rcg, |
| 2585 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 2586 | CLK_INIT(csi0phytimer_clk_src.c), |
| 2587 | }, |
| 2588 | }; |
| 2589 | |
| 2590 | static struct rcg_clk csi1phytimer_clk_src = { |
| 2591 | .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR, |
| 2592 | .set_rate = set_rate_hid, |
| 2593 | .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk, |
| 2594 | .current_freq = &rcg_dummy_freq, |
| 2595 | .base = &virt_bases[MMSS_BASE], |
| 2596 | .c = { |
| 2597 | .dbg_name = "csi1phytimer_clk_src", |
| 2598 | .ops = &clk_ops_rcg, |
| 2599 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 2600 | CLK_INIT(csi1phytimer_clk_src.c), |
| 2601 | }, |
| 2602 | }; |
| 2603 | |
| 2604 | static struct rcg_clk csi2phytimer_clk_src = { |
| 2605 | .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR, |
| 2606 | .set_rate = set_rate_hid, |
| 2607 | .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk, |
| 2608 | .current_freq = &rcg_dummy_freq, |
| 2609 | .base = &virt_bases[MMSS_BASE], |
| 2610 | .c = { |
| 2611 | .dbg_name = "csi2phytimer_clk_src", |
| 2612 | .ops = &clk_ops_rcg, |
| 2613 | VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), |
| 2614 | CLK_INIT(csi2phytimer_clk_src.c), |
| 2615 | }, |
| 2616 | }; |
| 2617 | |
| 2618 | static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = { |
| 2619 | F_MM(150000000, gpll0, 4, 0, 0), |
| 2620 | F_MM(266670000, mmpll0, 3, 0, 0), |
| 2621 | F_MM(320000000, mmpll0, 2.5, 0, 0), |
| 2622 | F_END |
| 2623 | }; |
| 2624 | |
| 2625 | static struct rcg_clk cpp_clk_src = { |
| 2626 | .cmd_rcgr_reg = CPP_CMD_RCGR, |
| 2627 | .set_rate = set_rate_hid, |
| 2628 | .freq_tbl = ftbl_camss_vfe_cpp_clk, |
| 2629 | .current_freq = &rcg_dummy_freq, |
| 2630 | .base = &virt_bases[MMSS_BASE], |
| 2631 | .c = { |
| 2632 | .dbg_name = "cpp_clk_src", |
| 2633 | .ops = &clk_ops_rcg, |
| 2634 | VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000, |
| 2635 | HIGH, 320000000), |
| 2636 | CLK_INIT(cpp_clk_src.c), |
| 2637 | }, |
| 2638 | }; |
| 2639 | |
| 2640 | static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = { |
| 2641 | F_MDSS( 93750000, dsipll_750, 8, 0, 0), |
| 2642 | F_MDSS(187500000, dsipll_750, 4, 0, 0), |
| 2643 | F_END |
| 2644 | }; |
| 2645 | |
| 2646 | static struct rcg_clk byte0_clk_src = { |
| 2647 | .cmd_rcgr_reg = BYTE0_CMD_RCGR, |
| 2648 | .set_rate = set_rate_hid, |
| 2649 | .freq_tbl = ftbl_mdss_byte0_1_clk, |
| 2650 | .current_freq = &rcg_dummy_freq, |
| 2651 | .base = &virt_bases[MMSS_BASE], |
| 2652 | .c = { |
| 2653 | .dbg_name = "byte0_clk_src", |
| 2654 | .ops = &clk_ops_rcg, |
| 2655 | VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000, |
| 2656 | HIGH, 188000000), |
| 2657 | CLK_INIT(byte0_clk_src.c), |
| 2658 | }, |
| 2659 | }; |
| 2660 | |
| 2661 | static struct rcg_clk byte1_clk_src = { |
| 2662 | .cmd_rcgr_reg = BYTE1_CMD_RCGR, |
| 2663 | .set_rate = set_rate_hid, |
| 2664 | .freq_tbl = ftbl_mdss_byte0_1_clk, |
| 2665 | .current_freq = &rcg_dummy_freq, |
| 2666 | .base = &virt_bases[MMSS_BASE], |
| 2667 | .c = { |
| 2668 | .dbg_name = "byte1_clk_src", |
| 2669 | .ops = &clk_ops_rcg, |
| 2670 | VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000, |
| 2671 | HIGH, 188000000), |
| 2672 | CLK_INIT(byte1_clk_src.c), |
| 2673 | }, |
| 2674 | }; |
| 2675 | |
| 2676 | static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = { |
| 2677 | F_MM(19200000, cxo, 1, 0, 0), |
| 2678 | F_END |
| 2679 | }; |
| 2680 | |
| 2681 | static struct rcg_clk edpaux_clk_src = { |
| 2682 | .cmd_rcgr_reg = EDPAUX_CMD_RCGR, |
| 2683 | .set_rate = set_rate_hid, |
| 2684 | .freq_tbl = ftbl_mdss_edpaux_clk, |
| 2685 | .current_freq = &rcg_dummy_freq, |
| 2686 | .base = &virt_bases[MMSS_BASE], |
| 2687 | .c = { |
| 2688 | .dbg_name = "edpaux_clk_src", |
| 2689 | .ops = &clk_ops_rcg, |
| 2690 | VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000), |
| 2691 | CLK_INIT(edpaux_clk_src.c), |
| 2692 | }, |
| 2693 | }; |
| 2694 | |
| 2695 | static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = { |
| 2696 | F_MDSS(135000000, edppll_270, 2, 0, 0), |
| 2697 | F_MDSS(270000000, edppll_270, 11, 0, 0), |
| 2698 | F_END |
| 2699 | }; |
| 2700 | |
| 2701 | static struct rcg_clk edplink_clk_src = { |
| 2702 | .cmd_rcgr_reg = EDPLINK_CMD_RCGR, |
| 2703 | .set_rate = set_rate_hid, |
| 2704 | .freq_tbl = ftbl_mdss_edplink_clk, |
| 2705 | .current_freq = &rcg_dummy_freq, |
| 2706 | .base = &virt_bases[MMSS_BASE], |
| 2707 | .c = { |
| 2708 | .dbg_name = "edplink_clk_src", |
| 2709 | .ops = &clk_ops_rcg, |
| 2710 | VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000), |
| 2711 | CLK_INIT(edplink_clk_src.c), |
| 2712 | }, |
| 2713 | }; |
| 2714 | |
| 2715 | static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = { |
| 2716 | F_MDSS(175000000, edppll_350, 2, 0, 0), |
| 2717 | F_MDSS(350000000, edppll_350, 11, 0, 0), |
| 2718 | F_END |
| 2719 | }; |
| 2720 | |
| 2721 | static struct rcg_clk edppixel_clk_src = { |
| 2722 | .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR, |
| 2723 | .set_rate = set_rate_mnd, |
| 2724 | .freq_tbl = ftbl_mdss_edppixel_clk, |
| 2725 | .current_freq = &rcg_dummy_freq, |
| 2726 | .base = &virt_bases[MMSS_BASE], |
| 2727 | .c = { |
| 2728 | .dbg_name = "edppixel_clk_src", |
| 2729 | .ops = &clk_ops_rcg_mnd, |
| 2730 | VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000), |
| 2731 | CLK_INIT(edppixel_clk_src.c), |
| 2732 | }, |
| 2733 | }; |
| 2734 | |
| 2735 | static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = { |
| 2736 | F_MM(19200000, cxo, 1, 0, 0), |
| 2737 | F_END |
| 2738 | }; |
| 2739 | |
| 2740 | static struct rcg_clk esc0_clk_src = { |
| 2741 | .cmd_rcgr_reg = ESC0_CMD_RCGR, |
| 2742 | .set_rate = set_rate_hid, |
| 2743 | .freq_tbl = ftbl_mdss_esc0_1_clk, |
| 2744 | .current_freq = &rcg_dummy_freq, |
| 2745 | .base = &virt_bases[MMSS_BASE], |
| 2746 | .c = { |
| 2747 | .dbg_name = "esc0_clk_src", |
| 2748 | .ops = &clk_ops_rcg, |
| 2749 | VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000), |
| 2750 | CLK_INIT(esc0_clk_src.c), |
| 2751 | }, |
| 2752 | }; |
| 2753 | |
| 2754 | static struct rcg_clk esc1_clk_src = { |
| 2755 | .cmd_rcgr_reg = ESC1_CMD_RCGR, |
| 2756 | .set_rate = set_rate_hid, |
| 2757 | .freq_tbl = ftbl_mdss_esc0_1_clk, |
| 2758 | .current_freq = &rcg_dummy_freq, |
| 2759 | .base = &virt_bases[MMSS_BASE], |
| 2760 | .c = { |
| 2761 | .dbg_name = "esc1_clk_src", |
| 2762 | .ops = &clk_ops_rcg, |
| 2763 | VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000), |
| 2764 | CLK_INIT(esc1_clk_src.c), |
| 2765 | }, |
| 2766 | }; |
| 2767 | |
| 2768 | static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = { |
| 2769 | F_MDSS(148500000, hdmipll_297, 2, 0, 0), |
| 2770 | F_END |
| 2771 | }; |
| 2772 | |
| 2773 | static struct rcg_clk extpclk_clk_src = { |
| 2774 | .cmd_rcgr_reg = EXTPCLK_CMD_RCGR, |
| 2775 | .set_rate = set_rate_hid, |
| 2776 | .freq_tbl = ftbl_mdss_extpclk_clk, |
| 2777 | .current_freq = &rcg_dummy_freq, |
| 2778 | .base = &virt_bases[MMSS_BASE], |
| 2779 | .c = { |
| 2780 | .dbg_name = "extpclk_clk_src", |
| 2781 | .ops = &clk_ops_rcg, |
| 2782 | VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000), |
| 2783 | CLK_INIT(extpclk_clk_src.c), |
| 2784 | }, |
| 2785 | }; |
| 2786 | |
| 2787 | static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = { |
| 2788 | F_MDSS(19200000, cxo, 1, 0, 0), |
| 2789 | F_END |
| 2790 | }; |
| 2791 | |
| 2792 | static struct rcg_clk hdmi_clk_src = { |
| 2793 | .cmd_rcgr_reg = HDMI_CMD_RCGR, |
| 2794 | .set_rate = set_rate_hid, |
| 2795 | .freq_tbl = ftbl_mdss_hdmi_clk, |
| 2796 | .current_freq = &rcg_dummy_freq, |
| 2797 | .base = &virt_bases[MMSS_BASE], |
| 2798 | .c = { |
| 2799 | .dbg_name = "hdmi_clk_src", |
| 2800 | .ops = &clk_ops_rcg, |
| 2801 | VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000), |
| 2802 | CLK_INIT(hdmi_clk_src.c), |
| 2803 | }, |
| 2804 | }; |
| 2805 | |
| 2806 | static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = { |
| 2807 | F_MDSS(125000000, dsipll_250, 2, 0, 0), |
| 2808 | F_MDSS(250000000, dsipll_250, 1, 0, 0), |
| 2809 | F_END |
| 2810 | }; |
| 2811 | |
| 2812 | static struct rcg_clk pclk0_clk_src = { |
| 2813 | .cmd_rcgr_reg = PCLK0_CMD_RCGR, |
| 2814 | .set_rate = set_rate_mnd, |
| 2815 | .freq_tbl = ftbl_mdss_pclk0_1_clk, |
| 2816 | .current_freq = &rcg_dummy_freq, |
| 2817 | .base = &virt_bases[MMSS_BASE], |
| 2818 | .c = { |
| 2819 | .dbg_name = "pclk0_clk_src", |
| 2820 | .ops = &clk_ops_rcg_mnd, |
| 2821 | VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000), |
| 2822 | CLK_INIT(pclk0_clk_src.c), |
| 2823 | }, |
| 2824 | }; |
| 2825 | |
| 2826 | static struct rcg_clk pclk1_clk_src = { |
| 2827 | .cmd_rcgr_reg = PCLK1_CMD_RCGR, |
| 2828 | .set_rate = set_rate_mnd, |
| 2829 | .freq_tbl = ftbl_mdss_pclk0_1_clk, |
| 2830 | .current_freq = &rcg_dummy_freq, |
| 2831 | .base = &virt_bases[MMSS_BASE], |
| 2832 | .c = { |
| 2833 | .dbg_name = "pclk1_clk_src", |
| 2834 | .ops = &clk_ops_rcg_mnd, |
| 2835 | VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000), |
| 2836 | CLK_INIT(pclk1_clk_src.c), |
| 2837 | }, |
| 2838 | }; |
| 2839 | |
| 2840 | static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = { |
| 2841 | F_MDSS(19200000, cxo, 1, 0, 0), |
| 2842 | F_END |
| 2843 | }; |
| 2844 | |
| 2845 | static struct rcg_clk vsync_clk_src = { |
| 2846 | .cmd_rcgr_reg = VSYNC_CMD_RCGR, |
| 2847 | .set_rate = set_rate_hid, |
| 2848 | .freq_tbl = ftbl_mdss_vsync_clk, |
| 2849 | .current_freq = &rcg_dummy_freq, |
| 2850 | .base = &virt_bases[MMSS_BASE], |
| 2851 | .c = { |
| 2852 | .dbg_name = "vsync_clk_src", |
| 2853 | .ops = &clk_ops_rcg, |
| 2854 | VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000), |
| 2855 | CLK_INIT(vsync_clk_src.c), |
| 2856 | }, |
| 2857 | }; |
| 2858 | |
| 2859 | static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = { |
| 2860 | F_MM( 50000000, gpll0, 12, 0, 0), |
| 2861 | F_MM(100000000, gpll0, 6, 0, 0), |
| 2862 | F_MM(133330000, mmpll0, 6, 0, 0), |
| 2863 | F_MM(200000000, mmpll0, 4, 0, 0), |
| 2864 | F_MM(266670000, mmpll0, 3, 0, 0), |
| 2865 | F_MM(410000000, mmpll3, 2, 0, 0), |
| 2866 | F_END |
| 2867 | }; |
| 2868 | |
| 2869 | static struct rcg_clk vcodec0_clk_src = { |
| 2870 | .cmd_rcgr_reg = VCODEC0_CMD_RCGR, |
| 2871 | .set_rate = set_rate_mnd, |
| 2872 | .freq_tbl = ftbl_venus0_vcodec0_clk, |
| 2873 | .current_freq = &rcg_dummy_freq, |
| 2874 | .base = &virt_bases[MMSS_BASE], |
| 2875 | .c = { |
| 2876 | .dbg_name = "vcodec0_clk_src", |
| 2877 | .ops = &clk_ops_rcg_mnd, |
| 2878 | VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000, |
| 2879 | HIGH, 410000000), |
| 2880 | CLK_INIT(vcodec0_clk_src.c), |
| 2881 | }, |
| 2882 | }; |
| 2883 | |
| 2884 | static struct branch_clk camss_cci_cci_ahb_clk = { |
| 2885 | .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2886 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2887 | .base = &virt_bases[MMSS_BASE], |
| 2888 | .c = { |
| 2889 | .dbg_name = "camss_cci_cci_ahb_clk", |
| 2890 | .ops = &clk_ops_branch, |
| 2891 | CLK_INIT(camss_cci_cci_ahb_clk.c), |
| 2892 | }, |
| 2893 | }; |
| 2894 | |
| 2895 | static struct branch_clk camss_cci_cci_clk = { |
| 2896 | .cbcr_reg = CAMSS_CCI_CCI_CBCR, |
| 2897 | .parent = &cci_clk_src.c, |
| 2898 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2899 | .base = &virt_bases[MMSS_BASE], |
| 2900 | .c = { |
| 2901 | .dbg_name = "camss_cci_cci_clk", |
| 2902 | .ops = &clk_ops_branch, |
| 2903 | CLK_INIT(camss_cci_cci_clk.c), |
| 2904 | }, |
| 2905 | }; |
| 2906 | |
| 2907 | static struct branch_clk camss_csi0_ahb_clk = { |
| 2908 | .cbcr_reg = CAMSS_CSI0_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2909 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2910 | .base = &virt_bases[MMSS_BASE], |
| 2911 | .c = { |
| 2912 | .dbg_name = "camss_csi0_ahb_clk", |
| 2913 | .ops = &clk_ops_branch, |
| 2914 | CLK_INIT(camss_csi0_ahb_clk.c), |
| 2915 | }, |
| 2916 | }; |
| 2917 | |
| 2918 | static struct branch_clk camss_csi0_clk = { |
| 2919 | .cbcr_reg = CAMSS_CSI0_CBCR, |
| 2920 | .parent = &csi0_clk_src.c, |
| 2921 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2922 | .base = &virt_bases[MMSS_BASE], |
| 2923 | .c = { |
| 2924 | .dbg_name = "camss_csi0_clk", |
| 2925 | .ops = &clk_ops_branch, |
| 2926 | CLK_INIT(camss_csi0_clk.c), |
| 2927 | }, |
| 2928 | }; |
| 2929 | |
| 2930 | static struct branch_clk camss_csi0phy_clk = { |
| 2931 | .cbcr_reg = CAMSS_CSI0PHY_CBCR, |
| 2932 | .parent = &csi0_clk_src.c, |
| 2933 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2934 | .base = &virt_bases[MMSS_BASE], |
| 2935 | .c = { |
| 2936 | .dbg_name = "camss_csi0phy_clk", |
| 2937 | .ops = &clk_ops_branch, |
| 2938 | CLK_INIT(camss_csi0phy_clk.c), |
| 2939 | }, |
| 2940 | }; |
| 2941 | |
| 2942 | static struct branch_clk camss_csi0pix_clk = { |
| 2943 | .cbcr_reg = CAMSS_CSI0PIX_CBCR, |
| 2944 | .parent = &csi0_clk_src.c, |
| 2945 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2946 | .base = &virt_bases[MMSS_BASE], |
| 2947 | .c = { |
| 2948 | .dbg_name = "camss_csi0pix_clk", |
| 2949 | .ops = &clk_ops_branch, |
| 2950 | CLK_INIT(camss_csi0pix_clk.c), |
| 2951 | }, |
| 2952 | }; |
| 2953 | |
| 2954 | static struct branch_clk camss_csi0rdi_clk = { |
| 2955 | .cbcr_reg = CAMSS_CSI0RDI_CBCR, |
| 2956 | .parent = &csi0_clk_src.c, |
| 2957 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2958 | .base = &virt_bases[MMSS_BASE], |
| 2959 | .c = { |
| 2960 | .dbg_name = "camss_csi0rdi_clk", |
| 2961 | .ops = &clk_ops_branch, |
| 2962 | CLK_INIT(camss_csi0rdi_clk.c), |
| 2963 | }, |
| 2964 | }; |
| 2965 | |
| 2966 | static struct branch_clk camss_csi1_ahb_clk = { |
| 2967 | .cbcr_reg = CAMSS_CSI1_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2968 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2969 | .base = &virt_bases[MMSS_BASE], |
| 2970 | .c = { |
| 2971 | .dbg_name = "camss_csi1_ahb_clk", |
| 2972 | .ops = &clk_ops_branch, |
| 2973 | CLK_INIT(camss_csi1_ahb_clk.c), |
| 2974 | }, |
| 2975 | }; |
| 2976 | |
| 2977 | static struct branch_clk camss_csi1_clk = { |
| 2978 | .cbcr_reg = CAMSS_CSI1_CBCR, |
| 2979 | .parent = &csi1_clk_src.c, |
| 2980 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2981 | .base = &virt_bases[MMSS_BASE], |
| 2982 | .c = { |
| 2983 | .dbg_name = "camss_csi1_clk", |
| 2984 | .ops = &clk_ops_branch, |
| 2985 | CLK_INIT(camss_csi1_clk.c), |
| 2986 | }, |
| 2987 | }; |
| 2988 | |
| 2989 | static struct branch_clk camss_csi1phy_clk = { |
| 2990 | .cbcr_reg = CAMSS_CSI1PHY_CBCR, |
| 2991 | .parent = &csi1_clk_src.c, |
| 2992 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 2993 | .base = &virt_bases[MMSS_BASE], |
| 2994 | .c = { |
| 2995 | .dbg_name = "camss_csi1phy_clk", |
| 2996 | .ops = &clk_ops_branch, |
| 2997 | CLK_INIT(camss_csi1phy_clk.c), |
| 2998 | }, |
| 2999 | }; |
| 3000 | |
| 3001 | static struct branch_clk camss_csi1pix_clk = { |
| 3002 | .cbcr_reg = CAMSS_CSI1PIX_CBCR, |
| 3003 | .parent = &csi1_clk_src.c, |
| 3004 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3005 | .base = &virt_bases[MMSS_BASE], |
| 3006 | .c = { |
| 3007 | .dbg_name = "camss_csi1pix_clk", |
| 3008 | .ops = &clk_ops_branch, |
| 3009 | CLK_INIT(camss_csi1pix_clk.c), |
| 3010 | }, |
| 3011 | }; |
| 3012 | |
| 3013 | static struct branch_clk camss_csi1rdi_clk = { |
| 3014 | .cbcr_reg = CAMSS_CSI1RDI_CBCR, |
| 3015 | .parent = &csi1_clk_src.c, |
| 3016 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3017 | .base = &virt_bases[MMSS_BASE], |
| 3018 | .c = { |
| 3019 | .dbg_name = "camss_csi1rdi_clk", |
| 3020 | .ops = &clk_ops_branch, |
| 3021 | CLK_INIT(camss_csi1rdi_clk.c), |
| 3022 | }, |
| 3023 | }; |
| 3024 | |
| 3025 | static struct branch_clk camss_csi2_ahb_clk = { |
| 3026 | .cbcr_reg = CAMSS_CSI2_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3027 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3028 | .base = &virt_bases[MMSS_BASE], |
| 3029 | .c = { |
| 3030 | .dbg_name = "camss_csi2_ahb_clk", |
| 3031 | .ops = &clk_ops_branch, |
| 3032 | CLK_INIT(camss_csi2_ahb_clk.c), |
| 3033 | }, |
| 3034 | }; |
| 3035 | |
| 3036 | static struct branch_clk camss_csi2_clk = { |
| 3037 | .cbcr_reg = CAMSS_CSI2_CBCR, |
| 3038 | .parent = &csi2_clk_src.c, |
| 3039 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3040 | .base = &virt_bases[MMSS_BASE], |
| 3041 | .c = { |
| 3042 | .dbg_name = "camss_csi2_clk", |
| 3043 | .ops = &clk_ops_branch, |
| 3044 | CLK_INIT(camss_csi2_clk.c), |
| 3045 | }, |
| 3046 | }; |
| 3047 | |
| 3048 | static struct branch_clk camss_csi2phy_clk = { |
| 3049 | .cbcr_reg = CAMSS_CSI2PHY_CBCR, |
| 3050 | .parent = &csi2_clk_src.c, |
| 3051 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3052 | .base = &virt_bases[MMSS_BASE], |
| 3053 | .c = { |
| 3054 | .dbg_name = "camss_csi2phy_clk", |
| 3055 | .ops = &clk_ops_branch, |
| 3056 | CLK_INIT(camss_csi2phy_clk.c), |
| 3057 | }, |
| 3058 | }; |
| 3059 | |
| 3060 | static struct branch_clk camss_csi2pix_clk = { |
| 3061 | .cbcr_reg = CAMSS_CSI2PIX_CBCR, |
| 3062 | .parent = &csi2_clk_src.c, |
| 3063 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3064 | .base = &virt_bases[MMSS_BASE], |
| 3065 | .c = { |
| 3066 | .dbg_name = "camss_csi2pix_clk", |
| 3067 | .ops = &clk_ops_branch, |
| 3068 | CLK_INIT(camss_csi2pix_clk.c), |
| 3069 | }, |
| 3070 | }; |
| 3071 | |
| 3072 | static struct branch_clk camss_csi2rdi_clk = { |
| 3073 | .cbcr_reg = CAMSS_CSI2RDI_CBCR, |
| 3074 | .parent = &csi2_clk_src.c, |
| 3075 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3076 | .base = &virt_bases[MMSS_BASE], |
| 3077 | .c = { |
| 3078 | .dbg_name = "camss_csi2rdi_clk", |
| 3079 | .ops = &clk_ops_branch, |
| 3080 | CLK_INIT(camss_csi2rdi_clk.c), |
| 3081 | }, |
| 3082 | }; |
| 3083 | |
| 3084 | static struct branch_clk camss_csi3_ahb_clk = { |
| 3085 | .cbcr_reg = CAMSS_CSI3_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3086 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3087 | .base = &virt_bases[MMSS_BASE], |
| 3088 | .c = { |
| 3089 | .dbg_name = "camss_csi3_ahb_clk", |
| 3090 | .ops = &clk_ops_branch, |
| 3091 | CLK_INIT(camss_csi3_ahb_clk.c), |
| 3092 | }, |
| 3093 | }; |
| 3094 | |
| 3095 | static struct branch_clk camss_csi3_clk = { |
| 3096 | .cbcr_reg = CAMSS_CSI3_CBCR, |
| 3097 | .parent = &csi3_clk_src.c, |
| 3098 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3099 | .base = &virt_bases[MMSS_BASE], |
| 3100 | .c = { |
| 3101 | .dbg_name = "camss_csi3_clk", |
| 3102 | .ops = &clk_ops_branch, |
| 3103 | CLK_INIT(camss_csi3_clk.c), |
| 3104 | }, |
| 3105 | }; |
| 3106 | |
| 3107 | static struct branch_clk camss_csi3phy_clk = { |
| 3108 | .cbcr_reg = CAMSS_CSI3PHY_CBCR, |
| 3109 | .parent = &csi3_clk_src.c, |
| 3110 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3111 | .base = &virt_bases[MMSS_BASE], |
| 3112 | .c = { |
| 3113 | .dbg_name = "camss_csi3phy_clk", |
| 3114 | .ops = &clk_ops_branch, |
| 3115 | CLK_INIT(camss_csi3phy_clk.c), |
| 3116 | }, |
| 3117 | }; |
| 3118 | |
| 3119 | static struct branch_clk camss_csi3pix_clk = { |
| 3120 | .cbcr_reg = CAMSS_CSI3PIX_CBCR, |
| 3121 | .parent = &csi3_clk_src.c, |
| 3122 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3123 | .base = &virt_bases[MMSS_BASE], |
| 3124 | .c = { |
| 3125 | .dbg_name = "camss_csi3pix_clk", |
| 3126 | .ops = &clk_ops_branch, |
| 3127 | CLK_INIT(camss_csi3pix_clk.c), |
| 3128 | }, |
| 3129 | }; |
| 3130 | |
| 3131 | static struct branch_clk camss_csi3rdi_clk = { |
| 3132 | .cbcr_reg = CAMSS_CSI3RDI_CBCR, |
| 3133 | .parent = &csi3_clk_src.c, |
| 3134 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3135 | .base = &virt_bases[MMSS_BASE], |
| 3136 | .c = { |
| 3137 | .dbg_name = "camss_csi3rdi_clk", |
| 3138 | .ops = &clk_ops_branch, |
| 3139 | CLK_INIT(camss_csi3rdi_clk.c), |
| 3140 | }, |
| 3141 | }; |
| 3142 | |
| 3143 | static struct branch_clk camss_csi_vfe0_clk = { |
| 3144 | .cbcr_reg = CAMSS_CSI_VFE0_CBCR, |
| 3145 | .parent = &vfe0_clk_src.c, |
| 3146 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3147 | .base = &virt_bases[MMSS_BASE], |
| 3148 | .c = { |
| 3149 | .dbg_name = "camss_csi_vfe0_clk", |
| 3150 | .ops = &clk_ops_branch, |
| 3151 | CLK_INIT(camss_csi_vfe0_clk.c), |
| 3152 | }, |
| 3153 | }; |
| 3154 | |
| 3155 | static struct branch_clk camss_csi_vfe1_clk = { |
| 3156 | .cbcr_reg = CAMSS_CSI_VFE1_CBCR, |
| 3157 | .parent = &vfe1_clk_src.c, |
| 3158 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3159 | .base = &virt_bases[MMSS_BASE], |
| 3160 | .c = { |
| 3161 | .dbg_name = "camss_csi_vfe1_clk", |
| 3162 | .ops = &clk_ops_branch, |
| 3163 | CLK_INIT(camss_csi_vfe1_clk.c), |
| 3164 | }, |
| 3165 | }; |
| 3166 | |
| 3167 | static struct branch_clk camss_gp0_clk = { |
| 3168 | .cbcr_reg = CAMSS_GP0_CBCR, |
| 3169 | .parent = &mmss_gp0_clk_src.c, |
| 3170 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3171 | .base = &virt_bases[MMSS_BASE], |
| 3172 | .c = { |
| 3173 | .dbg_name = "camss_gp0_clk", |
| 3174 | .ops = &clk_ops_branch, |
| 3175 | CLK_INIT(camss_gp0_clk.c), |
| 3176 | }, |
| 3177 | }; |
| 3178 | |
| 3179 | static struct branch_clk camss_gp1_clk = { |
| 3180 | .cbcr_reg = CAMSS_GP1_CBCR, |
| 3181 | .parent = &mmss_gp1_clk_src.c, |
| 3182 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3183 | .base = &virt_bases[MMSS_BASE], |
| 3184 | .c = { |
| 3185 | .dbg_name = "camss_gp1_clk", |
| 3186 | .ops = &clk_ops_branch, |
| 3187 | CLK_INIT(camss_gp1_clk.c), |
| 3188 | }, |
| 3189 | }; |
| 3190 | |
| 3191 | static struct branch_clk camss_ispif_ahb_clk = { |
| 3192 | .cbcr_reg = CAMSS_ISPIF_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3193 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3194 | .base = &virt_bases[MMSS_BASE], |
| 3195 | .c = { |
| 3196 | .dbg_name = "camss_ispif_ahb_clk", |
| 3197 | .ops = &clk_ops_branch, |
| 3198 | CLK_INIT(camss_ispif_ahb_clk.c), |
| 3199 | }, |
| 3200 | }; |
| 3201 | |
| 3202 | static struct branch_clk camss_jpeg_jpeg0_clk = { |
| 3203 | .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR, |
| 3204 | .parent = &jpeg0_clk_src.c, |
| 3205 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3206 | .base = &virt_bases[MMSS_BASE], |
| 3207 | .c = { |
| 3208 | .dbg_name = "camss_jpeg_jpeg0_clk", |
| 3209 | .ops = &clk_ops_branch, |
| 3210 | CLK_INIT(camss_jpeg_jpeg0_clk.c), |
| 3211 | }, |
| 3212 | }; |
| 3213 | |
| 3214 | static struct branch_clk camss_jpeg_jpeg1_clk = { |
| 3215 | .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR, |
| 3216 | .parent = &jpeg1_clk_src.c, |
| 3217 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3218 | .base = &virt_bases[MMSS_BASE], |
| 3219 | .c = { |
| 3220 | .dbg_name = "camss_jpeg_jpeg1_clk", |
| 3221 | .ops = &clk_ops_branch, |
| 3222 | CLK_INIT(camss_jpeg_jpeg1_clk.c), |
| 3223 | }, |
| 3224 | }; |
| 3225 | |
| 3226 | static struct branch_clk camss_jpeg_jpeg2_clk = { |
| 3227 | .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR, |
| 3228 | .parent = &jpeg2_clk_src.c, |
| 3229 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3230 | .base = &virt_bases[MMSS_BASE], |
| 3231 | .c = { |
| 3232 | .dbg_name = "camss_jpeg_jpeg2_clk", |
| 3233 | .ops = &clk_ops_branch, |
| 3234 | CLK_INIT(camss_jpeg_jpeg2_clk.c), |
| 3235 | }, |
| 3236 | }; |
| 3237 | |
| 3238 | static struct branch_clk camss_jpeg_jpeg_ahb_clk = { |
| 3239 | .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3240 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3241 | .base = &virt_bases[MMSS_BASE], |
| 3242 | .c = { |
| 3243 | .dbg_name = "camss_jpeg_jpeg_ahb_clk", |
| 3244 | .ops = &clk_ops_branch, |
| 3245 | CLK_INIT(camss_jpeg_jpeg_ahb_clk.c), |
| 3246 | }, |
| 3247 | }; |
| 3248 | |
| 3249 | static struct branch_clk camss_jpeg_jpeg_axi_clk = { |
| 3250 | .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR, |
| 3251 | .parent = &axi_clk_src.c, |
| 3252 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3253 | .base = &virt_bases[MMSS_BASE], |
| 3254 | .c = { |
| 3255 | .dbg_name = "camss_jpeg_jpeg_axi_clk", |
| 3256 | .ops = &clk_ops_branch, |
| 3257 | CLK_INIT(camss_jpeg_jpeg_axi_clk.c), |
| 3258 | }, |
| 3259 | }; |
| 3260 | |
| 3261 | static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = { |
| 3262 | .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR, |
Vikram Mulukutla | d08a152 | 2012-05-24 15:24:01 -0700 | [diff] [blame] | 3263 | .parent = &ocmemnoc_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3264 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3265 | .base = &virt_bases[MMSS_BASE], |
| 3266 | .c = { |
| 3267 | .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk", |
| 3268 | .ops = &clk_ops_branch, |
| 3269 | CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c), |
| 3270 | }, |
| 3271 | }; |
| 3272 | |
| 3273 | static struct branch_clk camss_mclk0_clk = { |
| 3274 | .cbcr_reg = CAMSS_MCLK0_CBCR, |
| 3275 | .parent = &mclk0_clk_src.c, |
| 3276 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3277 | .base = &virt_bases[MMSS_BASE], |
| 3278 | .c = { |
| 3279 | .dbg_name = "camss_mclk0_clk", |
| 3280 | .ops = &clk_ops_branch, |
| 3281 | CLK_INIT(camss_mclk0_clk.c), |
| 3282 | }, |
| 3283 | }; |
| 3284 | |
| 3285 | static struct branch_clk camss_mclk1_clk = { |
| 3286 | .cbcr_reg = CAMSS_MCLK1_CBCR, |
| 3287 | .parent = &mclk1_clk_src.c, |
| 3288 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3289 | .base = &virt_bases[MMSS_BASE], |
| 3290 | .c = { |
| 3291 | .dbg_name = "camss_mclk1_clk", |
| 3292 | .ops = &clk_ops_branch, |
| 3293 | CLK_INIT(camss_mclk1_clk.c), |
| 3294 | }, |
| 3295 | }; |
| 3296 | |
| 3297 | static struct branch_clk camss_mclk2_clk = { |
| 3298 | .cbcr_reg = CAMSS_MCLK2_CBCR, |
| 3299 | .parent = &mclk2_clk_src.c, |
| 3300 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3301 | .base = &virt_bases[MMSS_BASE], |
| 3302 | .c = { |
| 3303 | .dbg_name = "camss_mclk2_clk", |
| 3304 | .ops = &clk_ops_branch, |
| 3305 | CLK_INIT(camss_mclk2_clk.c), |
| 3306 | }, |
| 3307 | }; |
| 3308 | |
| 3309 | static struct branch_clk camss_mclk3_clk = { |
| 3310 | .cbcr_reg = CAMSS_MCLK3_CBCR, |
| 3311 | .parent = &mclk3_clk_src.c, |
| 3312 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3313 | .base = &virt_bases[MMSS_BASE], |
| 3314 | .c = { |
| 3315 | .dbg_name = "camss_mclk3_clk", |
| 3316 | .ops = &clk_ops_branch, |
| 3317 | CLK_INIT(camss_mclk3_clk.c), |
| 3318 | }, |
| 3319 | }; |
| 3320 | |
| 3321 | static struct branch_clk camss_micro_ahb_clk = { |
| 3322 | .cbcr_reg = CAMSS_MICRO_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3323 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3324 | .base = &virt_bases[MMSS_BASE], |
| 3325 | .c = { |
| 3326 | .dbg_name = "camss_micro_ahb_clk", |
| 3327 | .ops = &clk_ops_branch, |
| 3328 | CLK_INIT(camss_micro_ahb_clk.c), |
| 3329 | }, |
| 3330 | }; |
| 3331 | |
| 3332 | static struct branch_clk camss_phy0_csi0phytimer_clk = { |
| 3333 | .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR, |
| 3334 | .parent = &csi0phytimer_clk_src.c, |
| 3335 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3336 | .base = &virt_bases[MMSS_BASE], |
| 3337 | .c = { |
| 3338 | .dbg_name = "camss_phy0_csi0phytimer_clk", |
| 3339 | .ops = &clk_ops_branch, |
| 3340 | CLK_INIT(camss_phy0_csi0phytimer_clk.c), |
| 3341 | }, |
| 3342 | }; |
| 3343 | |
| 3344 | static struct branch_clk camss_phy1_csi1phytimer_clk = { |
| 3345 | .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR, |
| 3346 | .parent = &csi1phytimer_clk_src.c, |
| 3347 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3348 | .base = &virt_bases[MMSS_BASE], |
| 3349 | .c = { |
| 3350 | .dbg_name = "camss_phy1_csi1phytimer_clk", |
| 3351 | .ops = &clk_ops_branch, |
| 3352 | CLK_INIT(camss_phy1_csi1phytimer_clk.c), |
| 3353 | }, |
| 3354 | }; |
| 3355 | |
| 3356 | static struct branch_clk camss_phy2_csi2phytimer_clk = { |
| 3357 | .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR, |
| 3358 | .parent = &csi2phytimer_clk_src.c, |
| 3359 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3360 | .base = &virt_bases[MMSS_BASE], |
| 3361 | .c = { |
| 3362 | .dbg_name = "camss_phy2_csi2phytimer_clk", |
| 3363 | .ops = &clk_ops_branch, |
| 3364 | CLK_INIT(camss_phy2_csi2phytimer_clk.c), |
| 3365 | }, |
| 3366 | }; |
| 3367 | |
| 3368 | static struct branch_clk camss_top_ahb_clk = { |
| 3369 | .cbcr_reg = CAMSS_TOP_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3370 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3371 | .base = &virt_bases[MMSS_BASE], |
| 3372 | .c = { |
| 3373 | .dbg_name = "camss_top_ahb_clk", |
| 3374 | .ops = &clk_ops_branch, |
| 3375 | CLK_INIT(camss_top_ahb_clk.c), |
| 3376 | }, |
| 3377 | }; |
| 3378 | |
| 3379 | static struct branch_clk camss_vfe_cpp_ahb_clk = { |
| 3380 | .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3381 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3382 | .base = &virt_bases[MMSS_BASE], |
| 3383 | .c = { |
| 3384 | .dbg_name = "camss_vfe_cpp_ahb_clk", |
| 3385 | .ops = &clk_ops_branch, |
| 3386 | CLK_INIT(camss_vfe_cpp_ahb_clk.c), |
| 3387 | }, |
| 3388 | }; |
| 3389 | |
| 3390 | static struct branch_clk camss_vfe_cpp_clk = { |
| 3391 | .cbcr_reg = CAMSS_VFE_CPP_CBCR, |
| 3392 | .parent = &cpp_clk_src.c, |
| 3393 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3394 | .base = &virt_bases[MMSS_BASE], |
| 3395 | .c = { |
| 3396 | .dbg_name = "camss_vfe_cpp_clk", |
| 3397 | .ops = &clk_ops_branch, |
| 3398 | CLK_INIT(camss_vfe_cpp_clk.c), |
| 3399 | }, |
| 3400 | }; |
| 3401 | |
| 3402 | static struct branch_clk camss_vfe_vfe0_clk = { |
| 3403 | .cbcr_reg = CAMSS_VFE_VFE0_CBCR, |
| 3404 | .parent = &vfe0_clk_src.c, |
| 3405 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3406 | .base = &virt_bases[MMSS_BASE], |
| 3407 | .c = { |
| 3408 | .dbg_name = "camss_vfe_vfe0_clk", |
| 3409 | .ops = &clk_ops_branch, |
| 3410 | CLK_INIT(camss_vfe_vfe0_clk.c), |
| 3411 | }, |
| 3412 | }; |
| 3413 | |
| 3414 | static struct branch_clk camss_vfe_vfe1_clk = { |
| 3415 | .cbcr_reg = CAMSS_VFE_VFE1_CBCR, |
| 3416 | .parent = &vfe1_clk_src.c, |
| 3417 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3418 | .base = &virt_bases[MMSS_BASE], |
| 3419 | .c = { |
| 3420 | .dbg_name = "camss_vfe_vfe1_clk", |
| 3421 | .ops = &clk_ops_branch, |
| 3422 | CLK_INIT(camss_vfe_vfe1_clk.c), |
| 3423 | }, |
| 3424 | }; |
| 3425 | |
| 3426 | static struct branch_clk camss_vfe_vfe_ahb_clk = { |
| 3427 | .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3428 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3429 | .base = &virt_bases[MMSS_BASE], |
| 3430 | .c = { |
| 3431 | .dbg_name = "camss_vfe_vfe_ahb_clk", |
| 3432 | .ops = &clk_ops_branch, |
| 3433 | CLK_INIT(camss_vfe_vfe_ahb_clk.c), |
| 3434 | }, |
| 3435 | }; |
| 3436 | |
| 3437 | static struct branch_clk camss_vfe_vfe_axi_clk = { |
| 3438 | .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR, |
| 3439 | .parent = &axi_clk_src.c, |
| 3440 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3441 | .base = &virt_bases[MMSS_BASE], |
| 3442 | .c = { |
| 3443 | .dbg_name = "camss_vfe_vfe_axi_clk", |
| 3444 | .ops = &clk_ops_branch, |
| 3445 | CLK_INIT(camss_vfe_vfe_axi_clk.c), |
| 3446 | }, |
| 3447 | }; |
| 3448 | |
| 3449 | static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = { |
| 3450 | .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR, |
Vikram Mulukutla | d08a152 | 2012-05-24 15:24:01 -0700 | [diff] [blame] | 3451 | .parent = &ocmemnoc_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3452 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3453 | .base = &virt_bases[MMSS_BASE], |
| 3454 | .c = { |
| 3455 | .dbg_name = "camss_vfe_vfe_ocmemnoc_clk", |
| 3456 | .ops = &clk_ops_branch, |
| 3457 | CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c), |
| 3458 | }, |
| 3459 | }; |
| 3460 | |
| 3461 | static struct branch_clk mdss_ahb_clk = { |
| 3462 | .cbcr_reg = MDSS_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3463 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3464 | .base = &virt_bases[MMSS_BASE], |
| 3465 | .c = { |
| 3466 | .dbg_name = "mdss_ahb_clk", |
| 3467 | .ops = &clk_ops_branch, |
| 3468 | CLK_INIT(mdss_ahb_clk.c), |
| 3469 | }, |
| 3470 | }; |
| 3471 | |
| 3472 | static struct branch_clk mdss_axi_clk = { |
| 3473 | .cbcr_reg = MDSS_AXI_CBCR, |
| 3474 | .parent = &axi_clk_src.c, |
| 3475 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3476 | .base = &virt_bases[MMSS_BASE], |
| 3477 | .c = { |
| 3478 | .dbg_name = "mdss_axi_clk", |
| 3479 | .ops = &clk_ops_branch, |
| 3480 | CLK_INIT(mdss_axi_clk.c), |
| 3481 | }, |
| 3482 | }; |
| 3483 | |
| 3484 | static struct branch_clk mdss_byte0_clk = { |
| 3485 | .cbcr_reg = MDSS_BYTE0_CBCR, |
| 3486 | .parent = &byte0_clk_src.c, |
| 3487 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3488 | .base = &virt_bases[MMSS_BASE], |
| 3489 | .c = { |
| 3490 | .dbg_name = "mdss_byte0_clk", |
| 3491 | .ops = &clk_ops_branch, |
| 3492 | CLK_INIT(mdss_byte0_clk.c), |
| 3493 | }, |
| 3494 | }; |
| 3495 | |
| 3496 | static struct branch_clk mdss_byte1_clk = { |
| 3497 | .cbcr_reg = MDSS_BYTE1_CBCR, |
| 3498 | .parent = &byte1_clk_src.c, |
| 3499 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3500 | .base = &virt_bases[MMSS_BASE], |
| 3501 | .c = { |
| 3502 | .dbg_name = "mdss_byte1_clk", |
| 3503 | .ops = &clk_ops_branch, |
| 3504 | CLK_INIT(mdss_byte1_clk.c), |
| 3505 | }, |
| 3506 | }; |
| 3507 | |
| 3508 | static struct branch_clk mdss_edpaux_clk = { |
| 3509 | .cbcr_reg = MDSS_EDPAUX_CBCR, |
| 3510 | .parent = &edpaux_clk_src.c, |
| 3511 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3512 | .base = &virt_bases[MMSS_BASE], |
| 3513 | .c = { |
| 3514 | .dbg_name = "mdss_edpaux_clk", |
| 3515 | .ops = &clk_ops_branch, |
| 3516 | CLK_INIT(mdss_edpaux_clk.c), |
| 3517 | }, |
| 3518 | }; |
| 3519 | |
| 3520 | static struct branch_clk mdss_edplink_clk = { |
| 3521 | .cbcr_reg = MDSS_EDPLINK_CBCR, |
| 3522 | .parent = &edplink_clk_src.c, |
| 3523 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3524 | .base = &virt_bases[MMSS_BASE], |
| 3525 | .c = { |
| 3526 | .dbg_name = "mdss_edplink_clk", |
| 3527 | .ops = &clk_ops_branch, |
| 3528 | CLK_INIT(mdss_edplink_clk.c), |
| 3529 | }, |
| 3530 | }; |
| 3531 | |
| 3532 | static struct branch_clk mdss_edppixel_clk = { |
| 3533 | .cbcr_reg = MDSS_EDPPIXEL_CBCR, |
| 3534 | .parent = &edppixel_clk_src.c, |
| 3535 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3536 | .base = &virt_bases[MMSS_BASE], |
| 3537 | .c = { |
| 3538 | .dbg_name = "mdss_edppixel_clk", |
| 3539 | .ops = &clk_ops_branch, |
| 3540 | CLK_INIT(mdss_edppixel_clk.c), |
| 3541 | }, |
| 3542 | }; |
| 3543 | |
| 3544 | static struct branch_clk mdss_esc0_clk = { |
| 3545 | .cbcr_reg = MDSS_ESC0_CBCR, |
| 3546 | .parent = &esc0_clk_src.c, |
| 3547 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3548 | .base = &virt_bases[MMSS_BASE], |
| 3549 | .c = { |
| 3550 | .dbg_name = "mdss_esc0_clk", |
| 3551 | .ops = &clk_ops_branch, |
| 3552 | CLK_INIT(mdss_esc0_clk.c), |
| 3553 | }, |
| 3554 | }; |
| 3555 | |
| 3556 | static struct branch_clk mdss_esc1_clk = { |
| 3557 | .cbcr_reg = MDSS_ESC1_CBCR, |
| 3558 | .parent = &esc1_clk_src.c, |
| 3559 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3560 | .base = &virt_bases[MMSS_BASE], |
| 3561 | .c = { |
| 3562 | .dbg_name = "mdss_esc1_clk", |
| 3563 | .ops = &clk_ops_branch, |
| 3564 | CLK_INIT(mdss_esc1_clk.c), |
| 3565 | }, |
| 3566 | }; |
| 3567 | |
| 3568 | static struct branch_clk mdss_extpclk_clk = { |
| 3569 | .cbcr_reg = MDSS_EXTPCLK_CBCR, |
| 3570 | .parent = &extpclk_clk_src.c, |
| 3571 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3572 | .base = &virt_bases[MMSS_BASE], |
| 3573 | .c = { |
| 3574 | .dbg_name = "mdss_extpclk_clk", |
| 3575 | .ops = &clk_ops_branch, |
| 3576 | CLK_INIT(mdss_extpclk_clk.c), |
| 3577 | }, |
| 3578 | }; |
| 3579 | |
| 3580 | static struct branch_clk mdss_hdmi_ahb_clk = { |
| 3581 | .cbcr_reg = MDSS_HDMI_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3582 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3583 | .base = &virt_bases[MMSS_BASE], |
| 3584 | .c = { |
| 3585 | .dbg_name = "mdss_hdmi_ahb_clk", |
| 3586 | .ops = &clk_ops_branch, |
| 3587 | CLK_INIT(mdss_hdmi_ahb_clk.c), |
| 3588 | }, |
| 3589 | }; |
| 3590 | |
| 3591 | static struct branch_clk mdss_hdmi_clk = { |
| 3592 | .cbcr_reg = MDSS_HDMI_CBCR, |
| 3593 | .parent = &hdmi_clk_src.c, |
| 3594 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3595 | .base = &virt_bases[MMSS_BASE], |
| 3596 | .c = { |
| 3597 | .dbg_name = "mdss_hdmi_clk", |
| 3598 | .ops = &clk_ops_branch, |
| 3599 | CLK_INIT(mdss_hdmi_clk.c), |
| 3600 | }, |
| 3601 | }; |
| 3602 | |
| 3603 | static struct branch_clk mdss_mdp_clk = { |
| 3604 | .cbcr_reg = MDSS_MDP_CBCR, |
| 3605 | .parent = &mdp_clk_src.c, |
| 3606 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3607 | .base = &virt_bases[MMSS_BASE], |
| 3608 | .c = { |
| 3609 | .dbg_name = "mdss_mdp_clk", |
| 3610 | .ops = &clk_ops_branch, |
| 3611 | CLK_INIT(mdss_mdp_clk.c), |
| 3612 | }, |
| 3613 | }; |
| 3614 | |
| 3615 | static struct branch_clk mdss_mdp_lut_clk = { |
| 3616 | .cbcr_reg = MDSS_MDP_LUT_CBCR, |
| 3617 | .parent = &mdp_clk_src.c, |
| 3618 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3619 | .base = &virt_bases[MMSS_BASE], |
| 3620 | .c = { |
| 3621 | .dbg_name = "mdss_mdp_lut_clk", |
| 3622 | .ops = &clk_ops_branch, |
| 3623 | CLK_INIT(mdss_mdp_lut_clk.c), |
| 3624 | }, |
| 3625 | }; |
| 3626 | |
| 3627 | static struct branch_clk mdss_pclk0_clk = { |
| 3628 | .cbcr_reg = MDSS_PCLK0_CBCR, |
| 3629 | .parent = &pclk0_clk_src.c, |
| 3630 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3631 | .base = &virt_bases[MMSS_BASE], |
| 3632 | .c = { |
| 3633 | .dbg_name = "mdss_pclk0_clk", |
| 3634 | .ops = &clk_ops_branch, |
| 3635 | CLK_INIT(mdss_pclk0_clk.c), |
| 3636 | }, |
| 3637 | }; |
| 3638 | |
| 3639 | static struct branch_clk mdss_pclk1_clk = { |
| 3640 | .cbcr_reg = MDSS_PCLK1_CBCR, |
| 3641 | .parent = &pclk1_clk_src.c, |
| 3642 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3643 | .base = &virt_bases[MMSS_BASE], |
| 3644 | .c = { |
| 3645 | .dbg_name = "mdss_pclk1_clk", |
| 3646 | .ops = &clk_ops_branch, |
| 3647 | CLK_INIT(mdss_pclk1_clk.c), |
| 3648 | }, |
| 3649 | }; |
| 3650 | |
| 3651 | static struct branch_clk mdss_vsync_clk = { |
| 3652 | .cbcr_reg = MDSS_VSYNC_CBCR, |
| 3653 | .parent = &vsync_clk_src.c, |
| 3654 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3655 | .base = &virt_bases[MMSS_BASE], |
| 3656 | .c = { |
| 3657 | .dbg_name = "mdss_vsync_clk", |
| 3658 | .ops = &clk_ops_branch, |
| 3659 | CLK_INIT(mdss_vsync_clk.c), |
| 3660 | }, |
| 3661 | }; |
| 3662 | |
| 3663 | static struct branch_clk mmss_misc_ahb_clk = { |
| 3664 | .cbcr_reg = MMSS_MISC_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3665 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3666 | .base = &virt_bases[MMSS_BASE], |
| 3667 | .c = { |
| 3668 | .dbg_name = "mmss_misc_ahb_clk", |
| 3669 | .ops = &clk_ops_branch, |
| 3670 | CLK_INIT(mmss_misc_ahb_clk.c), |
| 3671 | }, |
| 3672 | }; |
| 3673 | |
| 3674 | static struct branch_clk mmss_mmssnoc_ahb_clk = { |
| 3675 | .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3676 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3677 | .base = &virt_bases[MMSS_BASE], |
| 3678 | .c = { |
| 3679 | .dbg_name = "mmss_mmssnoc_ahb_clk", |
| 3680 | .ops = &clk_ops_branch, |
| 3681 | CLK_INIT(mmss_mmssnoc_ahb_clk.c), |
| 3682 | }, |
| 3683 | }; |
| 3684 | |
| 3685 | static struct branch_clk mmss_mmssnoc_bto_ahb_clk = { |
| 3686 | .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3687 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3688 | .base = &virt_bases[MMSS_BASE], |
| 3689 | .c = { |
| 3690 | .dbg_name = "mmss_mmssnoc_bto_ahb_clk", |
| 3691 | .ops = &clk_ops_branch, |
| 3692 | CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c), |
| 3693 | }, |
| 3694 | }; |
| 3695 | |
| 3696 | static struct branch_clk mmss_mmssnoc_axi_clk = { |
| 3697 | .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR, |
| 3698 | .parent = &axi_clk_src.c, |
Vikram Mulukutla | bb475ec | 2012-06-15 11:18:31 -0700 | [diff] [blame] | 3699 | /* The bus driver needs set_rate to go through to the parent */ |
| 3700 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3701 | .base = &virt_bases[MMSS_BASE], |
| 3702 | .c = { |
| 3703 | .dbg_name = "mmss_mmssnoc_axi_clk", |
| 3704 | .ops = &clk_ops_branch, |
| 3705 | CLK_INIT(mmss_mmssnoc_axi_clk.c), |
| 3706 | }, |
| 3707 | }; |
| 3708 | |
| 3709 | static struct branch_clk mmss_s0_axi_clk = { |
| 3710 | .cbcr_reg = MMSS_S0_AXI_CBCR, |
| 3711 | .parent = &axi_clk_src.c, |
| 3712 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3713 | .base = &virt_bases[MMSS_BASE], |
| 3714 | .c = { |
| 3715 | .dbg_name = "mmss_s0_axi_clk", |
| 3716 | .ops = &clk_ops_branch, |
| 3717 | CLK_INIT(mmss_s0_axi_clk.c), |
| 3718 | }, |
| 3719 | }; |
| 3720 | |
Vikram Mulukutla | d08a152 | 2012-05-24 15:24:01 -0700 | [diff] [blame] | 3721 | struct branch_clk ocmemnoc_clk = { |
| 3722 | .cbcr_reg = OCMEMNOC_CBCR, |
| 3723 | .parent = &ocmemnoc_clk_src.c, |
| 3724 | .has_sibling = 0, |
| 3725 | .bcr_reg = 0x50b0, |
| 3726 | .base = &virt_bases[MMSS_BASE], |
| 3727 | .c = { |
| 3728 | .dbg_name = "ocmemnoc_clk", |
| 3729 | .ops = &clk_ops_branch, |
| 3730 | CLK_INIT(ocmemnoc_clk.c), |
| 3731 | }, |
| 3732 | }; |
| 3733 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3734 | static struct branch_clk venus0_ahb_clk = { |
| 3735 | .cbcr_reg = VENUS0_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3736 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3737 | .base = &virt_bases[MMSS_BASE], |
| 3738 | .c = { |
| 3739 | .dbg_name = "venus0_ahb_clk", |
| 3740 | .ops = &clk_ops_branch, |
| 3741 | CLK_INIT(venus0_ahb_clk.c), |
| 3742 | }, |
| 3743 | }; |
| 3744 | |
| 3745 | static struct branch_clk venus0_axi_clk = { |
| 3746 | .cbcr_reg = VENUS0_AXI_CBCR, |
| 3747 | .parent = &axi_clk_src.c, |
| 3748 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3749 | .base = &virt_bases[MMSS_BASE], |
| 3750 | .c = { |
| 3751 | .dbg_name = "venus0_axi_clk", |
| 3752 | .ops = &clk_ops_branch, |
| 3753 | CLK_INIT(venus0_axi_clk.c), |
| 3754 | }, |
| 3755 | }; |
| 3756 | |
| 3757 | static struct branch_clk venus0_ocmemnoc_clk = { |
| 3758 | .cbcr_reg = VENUS0_OCMEMNOC_CBCR, |
Vikram Mulukutla | d08a152 | 2012-05-24 15:24:01 -0700 | [diff] [blame] | 3759 | .parent = &ocmemnoc_clk_src.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3760 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3761 | .base = &virt_bases[MMSS_BASE], |
| 3762 | .c = { |
| 3763 | .dbg_name = "venus0_ocmemnoc_clk", |
| 3764 | .ops = &clk_ops_branch, |
| 3765 | CLK_INIT(venus0_ocmemnoc_clk.c), |
| 3766 | }, |
| 3767 | }; |
| 3768 | |
| 3769 | static struct branch_clk venus0_vcodec0_clk = { |
| 3770 | .cbcr_reg = VENUS0_VCODEC0_CBCR, |
| 3771 | .parent = &vcodec0_clk_src.c, |
| 3772 | .has_sibling = 0, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3773 | .base = &virt_bases[MMSS_BASE], |
| 3774 | .c = { |
| 3775 | .dbg_name = "venus0_vcodec0_clk", |
| 3776 | .ops = &clk_ops_branch, |
| 3777 | CLK_INIT(venus0_vcodec0_clk.c), |
| 3778 | }, |
| 3779 | }; |
| 3780 | |
Vikram Mulukutla | e3b0306 | 2012-05-16 12:07:08 -0700 | [diff] [blame] | 3781 | static struct branch_clk oxilicx_axi_clk = { |
| 3782 | .cbcr_reg = OXILICX_AXI_CBCR, |
| 3783 | .parent = &axi_clk_src.c, |
| 3784 | .has_sibling = 1, |
| 3785 | .base = &virt_bases[MMSS_BASE], |
| 3786 | .c = { |
| 3787 | .dbg_name = "oxilicx_axi_clk", |
| 3788 | .ops = &clk_ops_branch, |
| 3789 | CLK_INIT(oxilicx_axi_clk.c), |
| 3790 | }, |
| 3791 | }; |
| 3792 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3793 | static struct branch_clk oxili_gfx3d_clk = { |
| 3794 | .cbcr_reg = OXILI_GFX3D_CBCR, |
| 3795 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3796 | .base = &virt_bases[MMSS_BASE], |
| 3797 | .c = { |
| 3798 | .dbg_name = "oxili_gfx3d_clk", |
| 3799 | .ops = &clk_ops_branch, |
| 3800 | CLK_INIT(oxili_gfx3d_clk.c), |
Vikram Mulukutla | e3b0306 | 2012-05-16 12:07:08 -0700 | [diff] [blame] | 3801 | .depends = &oxilicx_axi_clk.c, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3802 | }, |
| 3803 | }; |
| 3804 | |
| 3805 | static struct branch_clk oxilicx_ahb_clk = { |
| 3806 | .cbcr_reg = OXILICX_AHB_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3807 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3808 | .base = &virt_bases[MMSS_BASE], |
| 3809 | .c = { |
| 3810 | .dbg_name = "oxilicx_ahb_clk", |
| 3811 | .ops = &clk_ops_branch, |
| 3812 | CLK_INIT(oxilicx_ahb_clk.c), |
| 3813 | }, |
| 3814 | }; |
| 3815 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3816 | static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = { |
| 3817 | F_LPASS(28800000, lpapll0, 1, 15, 256), |
| 3818 | F_END |
| 3819 | }; |
| 3820 | |
| 3821 | static struct rcg_clk audio_core_slimbus_core_clk_src = { |
| 3822 | .cmd_rcgr_reg = SLIMBUS_CMD_RCGR, |
| 3823 | .set_rate = set_rate_mnd, |
| 3824 | .freq_tbl = ftbl_audio_core_slimbus_core_clock, |
| 3825 | .current_freq = &rcg_dummy_freq, |
| 3826 | .base = &virt_bases[LPASS_BASE], |
| 3827 | .c = { |
| 3828 | .dbg_name = "audio_core_slimbus_core_clk_src", |
| 3829 | .ops = &clk_ops_rcg_mnd, |
| 3830 | VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000), |
| 3831 | CLK_INIT(audio_core_slimbus_core_clk_src.c), |
| 3832 | }, |
| 3833 | }; |
| 3834 | |
| 3835 | static struct branch_clk audio_core_slimbus_core_clk = { |
| 3836 | .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR, |
| 3837 | .parent = &audio_core_slimbus_core_clk_src.c, |
| 3838 | .base = &virt_bases[LPASS_BASE], |
| 3839 | .c = { |
| 3840 | .dbg_name = "audio_core_slimbus_core_clk", |
| 3841 | .ops = &clk_ops_branch, |
| 3842 | CLK_INIT(audio_core_slimbus_core_clk.c), |
| 3843 | }, |
| 3844 | }; |
| 3845 | |
| 3846 | static struct branch_clk audio_core_slimbus_lfabif_clk = { |
| 3847 | .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR, |
| 3848 | .has_sibling = 1, |
| 3849 | .base = &virt_bases[LPASS_BASE], |
| 3850 | .c = { |
| 3851 | .dbg_name = "audio_core_slimbus_lfabif_clk", |
| 3852 | .ops = &clk_ops_branch, |
| 3853 | CLK_INIT(audio_core_slimbus_lfabif_clk.c), |
| 3854 | }, |
| 3855 | }; |
| 3856 | |
| 3857 | static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = { |
| 3858 | F_LPASS( 512000, lpapll0, 16, 1, 60), |
| 3859 | F_LPASS( 768000, lpapll0, 16, 1, 40), |
| 3860 | F_LPASS( 1024000, lpapll0, 16, 1, 30), |
| 3861 | F_LPASS( 1536000, lpapll0, 16, 1, 10), |
| 3862 | F_LPASS( 2048000, lpapll0, 16, 1, 15), |
| 3863 | F_LPASS( 3072000, lpapll0, 16, 1, 10), |
| 3864 | F_LPASS( 4096000, lpapll0, 15, 1, 8), |
| 3865 | F_LPASS( 6144000, lpapll0, 10, 1, 8), |
| 3866 | F_LPASS( 8192000, lpapll0, 15, 1, 4), |
| 3867 | F_LPASS(12288000, lpapll0, 10, 1, 4), |
| 3868 | F_END |
| 3869 | }; |
| 3870 | |
| 3871 | static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = { |
| 3872 | .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR, |
| 3873 | .set_rate = set_rate_mnd, |
| 3874 | .freq_tbl = ftbl_audio_core_lpaif_clock, |
| 3875 | .current_freq = &rcg_dummy_freq, |
| 3876 | .base = &virt_bases[LPASS_BASE], |
| 3877 | .c = { |
| 3878 | .dbg_name = "audio_core_lpaif_codec_spkr_clk_src", |
| 3879 | .ops = &clk_ops_rcg_mnd, |
| 3880 | VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000), |
| 3881 | CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c), |
| 3882 | }, |
| 3883 | }; |
| 3884 | |
| 3885 | static struct rcg_clk audio_core_lpaif_pri_clk_src = { |
| 3886 | .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR, |
| 3887 | .set_rate = set_rate_mnd, |
| 3888 | .freq_tbl = ftbl_audio_core_lpaif_clock, |
| 3889 | .current_freq = &rcg_dummy_freq, |
| 3890 | .base = &virt_bases[LPASS_BASE], |
| 3891 | .c = { |
| 3892 | .dbg_name = "audio_core_lpaif_pri_clk_src", |
| 3893 | .ops = &clk_ops_rcg_mnd, |
| 3894 | VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000), |
| 3895 | CLK_INIT(audio_core_lpaif_pri_clk_src.c), |
| 3896 | }, |
| 3897 | }; |
| 3898 | |
| 3899 | static struct rcg_clk audio_core_lpaif_sec_clk_src = { |
| 3900 | .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR, |
| 3901 | .set_rate = set_rate_mnd, |
| 3902 | .freq_tbl = ftbl_audio_core_lpaif_clock, |
| 3903 | .current_freq = &rcg_dummy_freq, |
| 3904 | .base = &virt_bases[LPASS_BASE], |
| 3905 | .c = { |
| 3906 | .dbg_name = "audio_core_lpaif_sec_clk_src", |
| 3907 | .ops = &clk_ops_rcg_mnd, |
| 3908 | VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000), |
| 3909 | CLK_INIT(audio_core_lpaif_sec_clk_src.c), |
| 3910 | }, |
| 3911 | }; |
| 3912 | |
| 3913 | static struct rcg_clk audio_core_lpaif_ter_clk_src = { |
| 3914 | .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR, |
| 3915 | .set_rate = set_rate_mnd, |
| 3916 | .freq_tbl = ftbl_audio_core_lpaif_clock, |
| 3917 | .current_freq = &rcg_dummy_freq, |
| 3918 | .base = &virt_bases[LPASS_BASE], |
| 3919 | .c = { |
| 3920 | .dbg_name = "audio_core_lpaif_ter_clk_src", |
| 3921 | .ops = &clk_ops_rcg_mnd, |
| 3922 | VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000), |
| 3923 | CLK_INIT(audio_core_lpaif_ter_clk_src.c), |
| 3924 | }, |
| 3925 | }; |
| 3926 | |
| 3927 | static struct rcg_clk audio_core_lpaif_quad_clk_src = { |
| 3928 | .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR, |
| 3929 | .set_rate = set_rate_mnd, |
| 3930 | .freq_tbl = ftbl_audio_core_lpaif_clock, |
| 3931 | .current_freq = &rcg_dummy_freq, |
| 3932 | .base = &virt_bases[LPASS_BASE], |
| 3933 | .c = { |
| 3934 | .dbg_name = "audio_core_lpaif_quad_clk_src", |
| 3935 | .ops = &clk_ops_rcg_mnd, |
| 3936 | VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000), |
| 3937 | CLK_INIT(audio_core_lpaif_quad_clk_src.c), |
| 3938 | }, |
| 3939 | }; |
| 3940 | |
| 3941 | static struct rcg_clk audio_core_lpaif_pcm0_clk_src = { |
| 3942 | .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR, |
| 3943 | .set_rate = set_rate_mnd, |
| 3944 | .freq_tbl = ftbl_audio_core_lpaif_clock, |
| 3945 | .current_freq = &rcg_dummy_freq, |
| 3946 | .base = &virt_bases[LPASS_BASE], |
| 3947 | .c = { |
| 3948 | .dbg_name = "audio_core_lpaif_pcm0_clk_src", |
| 3949 | .ops = &clk_ops_rcg_mnd, |
| 3950 | VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000), |
| 3951 | CLK_INIT(audio_core_lpaif_pcm0_clk_src.c), |
| 3952 | }, |
| 3953 | }; |
| 3954 | |
| 3955 | static struct rcg_clk audio_core_lpaif_pcm1_clk_src = { |
| 3956 | .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR, |
| 3957 | .set_rate = set_rate_mnd, |
| 3958 | .freq_tbl = ftbl_audio_core_lpaif_clock, |
| 3959 | .current_freq = &rcg_dummy_freq, |
| 3960 | .base = &virt_bases[LPASS_BASE], |
| 3961 | .c = { |
| 3962 | .dbg_name = "audio_core_lpaif_pcm1_clk_src", |
| 3963 | .ops = &clk_ops_rcg_mnd, |
| 3964 | VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000), |
| 3965 | CLK_INIT(audio_core_lpaif_pcm1_clk_src.c), |
| 3966 | }, |
| 3967 | }; |
| 3968 | |
| 3969 | static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = { |
| 3970 | .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR, |
| 3971 | .parent = &audio_core_lpaif_codec_spkr_clk_src.c, |
| 3972 | .has_sibling = 1, |
| 3973 | .base = &virt_bases[LPASS_BASE], |
| 3974 | .c = { |
| 3975 | .dbg_name = "audio_core_lpaif_codec_spkr_clk_src", |
| 3976 | .ops = &clk_ops_branch, |
| 3977 | CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c), |
| 3978 | }, |
| 3979 | }; |
| 3980 | |
| 3981 | static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = { |
| 3982 | .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3983 | .has_sibling = 1, |
| 3984 | .base = &virt_bases[LPASS_BASE], |
| 3985 | .c = { |
| 3986 | .dbg_name = "audio_core_lpaif_codec_spkr_clk_src", |
| 3987 | .ops = &clk_ops_branch, |
| 3988 | CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c), |
| 3989 | }, |
| 3990 | }; |
| 3991 | |
| 3992 | static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = { |
| 3993 | .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR, |
| 3994 | .parent = &audio_core_lpaif_codec_spkr_clk_src.c, |
| 3995 | .has_sibling = 1, |
Vikram Mulukutla | 94ee5bb | 2012-05-16 13:57:28 -0700 | [diff] [blame] | 3996 | .max_div = 15, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 3997 | .base = &virt_bases[LPASS_BASE], |
| 3998 | .c = { |
| 3999 | .dbg_name = "audio_core_lpaif_codec_spkr_clk_src", |
| 4000 | .ops = &clk_ops_branch, |
| 4001 | CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c), |
| 4002 | }, |
| 4003 | }; |
| 4004 | |
| 4005 | static struct branch_clk audio_core_lpaif_pri_osr_clk = { |
| 4006 | .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR, |
| 4007 | .parent = &audio_core_lpaif_pri_clk_src.c, |
| 4008 | .has_sibling = 1, |
| 4009 | .base = &virt_bases[LPASS_BASE], |
| 4010 | .c = { |
| 4011 | .dbg_name = "audio_core_lpaif_pri_osr_clk", |
| 4012 | .ops = &clk_ops_branch, |
| 4013 | CLK_INIT(audio_core_lpaif_pri_osr_clk.c), |
| 4014 | }, |
| 4015 | }; |
| 4016 | |
| 4017 | static struct branch_clk audio_core_lpaif_pri_ebit_clk = { |
| 4018 | .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4019 | .has_sibling = 1, |
| 4020 | .base = &virt_bases[LPASS_BASE], |
| 4021 | .c = { |
| 4022 | .dbg_name = "audio_core_lpaif_pri_ebit_clk", |
| 4023 | .ops = &clk_ops_branch, |
| 4024 | CLK_INIT(audio_core_lpaif_pri_ebit_clk.c), |
| 4025 | }, |
| 4026 | }; |
| 4027 | |
| 4028 | static struct branch_clk audio_core_lpaif_pri_ibit_clk = { |
| 4029 | .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR, |
| 4030 | .parent = &audio_core_lpaif_pri_clk_src.c, |
| 4031 | .has_sibling = 1, |
Vikram Mulukutla | 94ee5bb | 2012-05-16 13:57:28 -0700 | [diff] [blame] | 4032 | .max_div = 15, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4033 | .base = &virt_bases[LPASS_BASE], |
| 4034 | .c = { |
| 4035 | .dbg_name = "audio_core_lpaif_pri_ibit_clk", |
| 4036 | .ops = &clk_ops_branch, |
| 4037 | CLK_INIT(audio_core_lpaif_pri_ibit_clk.c), |
| 4038 | }, |
| 4039 | }; |
| 4040 | |
| 4041 | static struct branch_clk audio_core_lpaif_sec_osr_clk = { |
| 4042 | .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR, |
| 4043 | .parent = &audio_core_lpaif_sec_clk_src.c, |
| 4044 | .has_sibling = 1, |
| 4045 | .base = &virt_bases[LPASS_BASE], |
| 4046 | .c = { |
| 4047 | .dbg_name = "audio_core_lpaif_sec_osr_clk", |
| 4048 | .ops = &clk_ops_branch, |
| 4049 | CLK_INIT(audio_core_lpaif_sec_osr_clk.c), |
| 4050 | }, |
| 4051 | }; |
| 4052 | |
| 4053 | static struct branch_clk audio_core_lpaif_sec_ebit_clk = { |
| 4054 | .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4055 | .has_sibling = 1, |
| 4056 | .base = &virt_bases[LPASS_BASE], |
| 4057 | .c = { |
| 4058 | .dbg_name = "audio_core_lpaif_sec_ebit_clk", |
| 4059 | .ops = &clk_ops_branch, |
| 4060 | CLK_INIT(audio_core_lpaif_sec_ebit_clk.c), |
| 4061 | }, |
| 4062 | }; |
| 4063 | |
| 4064 | static struct branch_clk audio_core_lpaif_sec_ibit_clk = { |
| 4065 | .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR, |
| 4066 | .parent = &audio_core_lpaif_sec_clk_src.c, |
| 4067 | .has_sibling = 1, |
Vikram Mulukutla | 94ee5bb | 2012-05-16 13:57:28 -0700 | [diff] [blame] | 4068 | .max_div = 15, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4069 | .base = &virt_bases[LPASS_BASE], |
| 4070 | .c = { |
| 4071 | .dbg_name = "audio_core_lpaif_sec_ibit_clk", |
| 4072 | .ops = &clk_ops_branch, |
| 4073 | CLK_INIT(audio_core_lpaif_sec_ibit_clk.c), |
| 4074 | }, |
| 4075 | }; |
| 4076 | |
| 4077 | static struct branch_clk audio_core_lpaif_ter_osr_clk = { |
| 4078 | .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR, |
| 4079 | .parent = &audio_core_lpaif_ter_clk_src.c, |
| 4080 | .has_sibling = 1, |
| 4081 | .base = &virt_bases[LPASS_BASE], |
| 4082 | .c = { |
| 4083 | .dbg_name = "audio_core_lpaif_ter_osr_clk", |
| 4084 | .ops = &clk_ops_branch, |
| 4085 | CLK_INIT(audio_core_lpaif_ter_osr_clk.c), |
| 4086 | }, |
| 4087 | }; |
| 4088 | |
| 4089 | static struct branch_clk audio_core_lpaif_ter_ebit_clk = { |
| 4090 | .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4091 | .has_sibling = 1, |
| 4092 | .base = &virt_bases[LPASS_BASE], |
| 4093 | .c = { |
| 4094 | .dbg_name = "audio_core_lpaif_ter_ebit_clk", |
| 4095 | .ops = &clk_ops_branch, |
| 4096 | CLK_INIT(audio_core_lpaif_ter_ebit_clk.c), |
| 4097 | }, |
| 4098 | }; |
| 4099 | |
| 4100 | static struct branch_clk audio_core_lpaif_ter_ibit_clk = { |
| 4101 | .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR, |
| 4102 | .parent = &audio_core_lpaif_ter_clk_src.c, |
| 4103 | .has_sibling = 1, |
Vikram Mulukutla | 94ee5bb | 2012-05-16 13:57:28 -0700 | [diff] [blame] | 4104 | .max_div = 15, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4105 | .base = &virt_bases[LPASS_BASE], |
| 4106 | .c = { |
| 4107 | .dbg_name = "audio_core_lpaif_ter_ibit_clk", |
| 4108 | .ops = &clk_ops_branch, |
| 4109 | CLK_INIT(audio_core_lpaif_ter_ibit_clk.c), |
| 4110 | }, |
| 4111 | }; |
| 4112 | |
| 4113 | static struct branch_clk audio_core_lpaif_quad_osr_clk = { |
| 4114 | .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR, |
| 4115 | .parent = &audio_core_lpaif_quad_clk_src.c, |
| 4116 | .has_sibling = 1, |
| 4117 | .base = &virt_bases[LPASS_BASE], |
| 4118 | .c = { |
| 4119 | .dbg_name = "audio_core_lpaif_quad_osr_clk", |
| 4120 | .ops = &clk_ops_branch, |
| 4121 | CLK_INIT(audio_core_lpaif_quad_osr_clk.c), |
| 4122 | }, |
| 4123 | }; |
| 4124 | |
| 4125 | static struct branch_clk audio_core_lpaif_quad_ebit_clk = { |
| 4126 | .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4127 | .has_sibling = 1, |
| 4128 | .base = &virt_bases[LPASS_BASE], |
| 4129 | .c = { |
| 4130 | .dbg_name = "audio_core_lpaif_quad_ebit_clk", |
| 4131 | .ops = &clk_ops_branch, |
| 4132 | CLK_INIT(audio_core_lpaif_quad_ebit_clk.c), |
| 4133 | }, |
| 4134 | }; |
| 4135 | |
| 4136 | static struct branch_clk audio_core_lpaif_quad_ibit_clk = { |
| 4137 | .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR, |
| 4138 | .parent = &audio_core_lpaif_quad_clk_src.c, |
| 4139 | .has_sibling = 1, |
Vikram Mulukutla | 94ee5bb | 2012-05-16 13:57:28 -0700 | [diff] [blame] | 4140 | .max_div = 15, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4141 | .base = &virt_bases[LPASS_BASE], |
| 4142 | .c = { |
| 4143 | .dbg_name = "audio_core_lpaif_quad_ibit_clk", |
| 4144 | .ops = &clk_ops_branch, |
| 4145 | CLK_INIT(audio_core_lpaif_quad_ibit_clk.c), |
| 4146 | }, |
| 4147 | }; |
| 4148 | |
| 4149 | static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = { |
| 4150 | .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4151 | .has_sibling = 1, |
| 4152 | .base = &virt_bases[LPASS_BASE], |
| 4153 | .c = { |
| 4154 | .dbg_name = "audio_core_lpaif_pcm0_ebit_clk", |
| 4155 | .ops = &clk_ops_branch, |
| 4156 | CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c), |
| 4157 | }, |
| 4158 | }; |
| 4159 | |
| 4160 | static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = { |
| 4161 | .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR, |
| 4162 | .parent = &audio_core_lpaif_pcm0_clk_src.c, |
| 4163 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4164 | .base = &virt_bases[LPASS_BASE], |
| 4165 | .c = { |
| 4166 | .dbg_name = "audio_core_lpaif_pcm0_ibit_clk", |
| 4167 | .ops = &clk_ops_branch, |
| 4168 | CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c), |
| 4169 | }, |
| 4170 | }; |
| 4171 | |
| 4172 | static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = { |
| 4173 | .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR, |
| 4174 | .parent = &audio_core_lpaif_pcm1_clk_src.c, |
| 4175 | .has_sibling = 1, |
| 4176 | .base = &virt_bases[LPASS_BASE], |
| 4177 | .c = { |
| 4178 | .dbg_name = "audio_core_lpaif_pcm1_ebit_clk", |
| 4179 | .ops = &clk_ops_branch, |
| 4180 | CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c), |
| 4181 | }, |
| 4182 | }; |
| 4183 | |
| 4184 | static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = { |
| 4185 | .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR, |
| 4186 | .parent = &audio_core_lpaif_pcm1_clk_src.c, |
| 4187 | .has_sibling = 1, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4188 | .base = &virt_bases[LPASS_BASE], |
| 4189 | .c = { |
| 4190 | .dbg_name = "audio_core_lpaif_pcm1_ibit_clk", |
| 4191 | .ops = &clk_ops_branch, |
| 4192 | CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c), |
| 4193 | }, |
| 4194 | }; |
| 4195 | |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 4196 | static struct branch_clk q6ss_ahb_lfabif_clk = { |
| 4197 | .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR, |
| 4198 | .has_sibling = 1, |
| 4199 | .base = &virt_bases[LPASS_BASE], |
| 4200 | .c = { |
| 4201 | .dbg_name = "q6ss_ahb_lfabif_clk", |
| 4202 | .ops = &clk_ops_branch, |
| 4203 | CLK_INIT(q6ss_ahb_lfabif_clk.c), |
| 4204 | }, |
| 4205 | }; |
| 4206 | |
| 4207 | static struct branch_clk q6ss_xo_clk = { |
| 4208 | .cbcr_reg = LPASS_Q6SS_XO_CBCR, |
| 4209 | .bcr_reg = LPASS_Q6SS_BCR, |
| 4210 | .has_sibling = 1, |
| 4211 | .base = &virt_bases[LPASS_BASE], |
| 4212 | .c = { |
| 4213 | .dbg_name = "q6ss_xo_clk", |
| 4214 | .ops = &clk_ops_branch, |
| 4215 | CLK_INIT(q6ss_xo_clk.c), |
| 4216 | }, |
| 4217 | }; |
| 4218 | |
| 4219 | static struct branch_clk mss_xo_q6_clk = { |
| 4220 | .cbcr_reg = MSS_XO_Q6_CBCR, |
| 4221 | .bcr_reg = MSS_Q6SS_BCR, |
| 4222 | .has_sibling = 1, |
| 4223 | .base = &virt_bases[MSS_BASE], |
| 4224 | .c = { |
| 4225 | .dbg_name = "mss_xo_q6_clk", |
| 4226 | .ops = &clk_ops_branch, |
| 4227 | CLK_INIT(mss_xo_q6_clk.c), |
| 4228 | .depends = &gcc_mss_cfg_ahb_clk.c, |
| 4229 | }, |
| 4230 | }; |
| 4231 | |
| 4232 | static struct branch_clk mss_bus_q6_clk = { |
| 4233 | .cbcr_reg = MSS_BUS_Q6_CBCR, |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 4234 | .has_sibling = 1, |
| 4235 | .base = &virt_bases[MSS_BASE], |
| 4236 | .c = { |
| 4237 | .dbg_name = "mss_bus_q6_clk", |
| 4238 | .ops = &clk_ops_branch, |
| 4239 | CLK_INIT(mss_bus_q6_clk.c), |
| 4240 | .depends = &gcc_mss_cfg_ahb_clk.c, |
| 4241 | }, |
| 4242 | }; |
| 4243 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4244 | #ifdef CONFIG_DEBUG_FS |
| 4245 | |
| 4246 | struct measure_mux_entry { |
| 4247 | struct clk *c; |
| 4248 | int base; |
| 4249 | u32 debug_mux; |
| 4250 | }; |
| 4251 | |
| 4252 | struct measure_mux_entry measure_mux[] = { |
| 4253 | {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8}, |
| 4254 | {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090}, |
| 4255 | {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093}, |
| 4256 | {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092}, |
| 4257 | {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098}, |
| 4258 | {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096}, |
| 4259 | {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c}, |
| 4260 | {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b}, |
| 4261 | {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1}, |
| 4262 | {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0}, |
| 4263 | {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5}, |
| 4264 | {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4}, |
| 4265 | {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa}, |
| 4266 | {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9}, |
| 4267 | {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094}, |
| 4268 | {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099}, |
| 4269 | {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d}, |
| 4270 | {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2}, |
| 4271 | {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6}, |
| 4272 | {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab}, |
| 4273 | {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0}, |
| 4274 | {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3}, |
| 4275 | {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2}, |
| 4276 | {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8}, |
| 4277 | {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6}, |
| 4278 | {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc}, |
| 4279 | {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb}, |
| 4280 | {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1}, |
| 4281 | {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0}, |
| 4282 | {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5}, |
| 4283 | {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4}, |
| 4284 | {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca}, |
| 4285 | {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9}, |
| 4286 | {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4}, |
| 4287 | {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9}, |
| 4288 | {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd}, |
| 4289 | {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2}, |
| 4290 | {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6}, |
| 4291 | {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb}, |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 4292 | {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100}, |
| 4293 | {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030}, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4294 | {&gcc_ce1_clk.c, GCC_BASE, 0x0140}, |
| 4295 | {&gcc_ce2_clk.c, GCC_BASE, 0x0148}, |
| 4296 | {&gcc_pdm2_clk.c, GCC_BASE, 0x00da}, |
| 4297 | {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8}, |
| 4298 | {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0}, |
| 4299 | {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071}, |
| 4300 | {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070}, |
| 4301 | {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079}, |
| 4302 | {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078}, |
| 4303 | {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081}, |
| 4304 | {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080}, |
| 4305 | {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089}, |
| 4306 | {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088}, |
| 4307 | {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0}, |
| 4308 | {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1}, |
| 4309 | {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050}, |
| 4310 | {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052}, |
| 4311 | {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069}, |
| 4312 | {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068}, |
| 4313 | {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060}, |
| 4314 | {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062}, |
| 4315 | {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063}, |
| 4316 | {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061}, |
| 4317 | {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001}, |
| 4318 | {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004}, |
Vikram Mulukutla | d08a152 | 2012-05-24 15:24:01 -0700 | [diff] [blame] | 4319 | {&ocmemnoc_clk.c, MMSS_BASE, 0x0007}, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4320 | {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e}, |
| 4321 | {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d}, |
| 4322 | {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042}, |
| 4323 | {&camss_csi0_clk.c, MMSS_BASE, 0x0041}, |
| 4324 | {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043}, |
| 4325 | {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045}, |
| 4326 | {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044}, |
| 4327 | {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047}, |
| 4328 | {&camss_csi1_clk.c, MMSS_BASE, 0x0046}, |
| 4329 | {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048}, |
| 4330 | {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a}, |
| 4331 | {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049}, |
| 4332 | {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c}, |
| 4333 | {&camss_csi2_clk.c, MMSS_BASE, 0x004b}, |
| 4334 | {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d}, |
| 4335 | {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f}, |
| 4336 | {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e}, |
| 4337 | {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051}, |
| 4338 | {&camss_csi3_clk.c, MMSS_BASE, 0x0050}, |
| 4339 | {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052}, |
| 4340 | {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054}, |
| 4341 | {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053}, |
| 4342 | {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f}, |
| 4343 | {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040}, |
| 4344 | {&camss_gp0_clk.c, MMSS_BASE, 0x0027}, |
| 4345 | {&camss_gp1_clk.c, MMSS_BASE, 0x0028}, |
| 4346 | {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055}, |
| 4347 | {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032}, |
| 4348 | {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033}, |
| 4349 | {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034}, |
| 4350 | {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035}, |
| 4351 | {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036}, |
| 4352 | {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037}, |
| 4353 | {&camss_mclk0_clk.c, MMSS_BASE, 0x0029}, |
| 4354 | {&camss_mclk1_clk.c, MMSS_BASE, 0x002a}, |
| 4355 | {&camss_mclk2_clk.c, MMSS_BASE, 0x002b}, |
| 4356 | {&camss_mclk3_clk.c, MMSS_BASE, 0x002c}, |
| 4357 | {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026}, |
| 4358 | {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f}, |
| 4359 | {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030}, |
| 4360 | {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031}, |
| 4361 | {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025}, |
| 4362 | {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b}, |
| 4363 | {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a}, |
| 4364 | {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038}, |
| 4365 | {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039}, |
| 4366 | {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c}, |
| 4367 | {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d}, |
| 4368 | {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e}, |
| 4369 | {&mdss_ahb_clk.c, MMSS_BASE, 0x0022}, |
| 4370 | {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d}, |
| 4371 | {&mdss_mdp_clk.c, MMSS_BASE, 0x0014}, |
| 4372 | {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015}, |
| 4373 | {&mdss_axi_clk.c, MMSS_BASE, 0x0024}, |
| 4374 | {&mdss_vsync_clk.c, MMSS_BASE, 0x001c}, |
| 4375 | {&mdss_esc0_clk.c, MMSS_BASE, 0x0020}, |
| 4376 | {&mdss_esc1_clk.c, MMSS_BASE, 0x0021}, |
| 4377 | {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b}, |
| 4378 | {&mdss_byte0_clk.c, MMSS_BASE, 0x001e}, |
| 4379 | {&mdss_byte1_clk.c, MMSS_BASE, 0x001f}, |
| 4380 | {&mdss_edplink_clk.c, MMSS_BASE, 0x001a}, |
| 4381 | {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019}, |
| 4382 | {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018}, |
| 4383 | {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023}, |
| 4384 | {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016}, |
| 4385 | {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017}, |
| 4386 | {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017}, |
| 4387 | {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016}, |
| 4388 | {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015}, |
| 4389 | {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014}, |
| 4390 | {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013}, |
| 4391 | {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012}, |
| 4392 | {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d}, |
| 4393 | {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e}, |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 4394 | {&q6ss_xo_clk.c, LPASS_BASE, 0x002b}, |
| 4395 | {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e}, |
| 4396 | {&mss_bus_q6_clk.c, MSS_BASE, 0x003c}, |
| 4397 | {&mss_xo_q6_clk.c, MSS_BASE, 0x0007}, |
| 4398 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4399 | {&dummy_clk, N_BASES, 0x0000}, |
| 4400 | }; |
| 4401 | |
| 4402 | static int measure_clk_set_parent(struct clk *c, struct clk *parent) |
| 4403 | { |
| 4404 | struct measure_clk *clk = to_measure_clk(c); |
| 4405 | unsigned long flags; |
| 4406 | u32 regval, clk_sel, i; |
| 4407 | |
| 4408 | if (!parent) |
| 4409 | return -EINVAL; |
| 4410 | |
| 4411 | for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++) |
| 4412 | if (measure_mux[i].c == parent) |
| 4413 | break; |
| 4414 | |
| 4415 | if (measure_mux[i].c == &dummy_clk) |
| 4416 | return -EINVAL; |
| 4417 | |
| 4418 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 4419 | /* |
| 4420 | * Program the test vector, measurement period (sample_ticks) |
| 4421 | * and scaling multiplier. |
| 4422 | */ |
| 4423 | clk->sample_ticks = 0x10000; |
| 4424 | clk->multiplier = 1; |
| 4425 | |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 4426 | writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG)); |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4427 | writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG)); |
| 4428 | writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG)); |
| 4429 | writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG)); |
| 4430 | |
| 4431 | switch (measure_mux[i].base) { |
| 4432 | |
| 4433 | case GCC_BASE: |
| 4434 | clk_sel = measure_mux[i].debug_mux; |
| 4435 | break; |
| 4436 | |
| 4437 | case MMSS_BASE: |
| 4438 | clk_sel = 0x02C; |
| 4439 | regval = BVAL(11, 0, measure_mux[i].debug_mux); |
| 4440 | writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG)); |
| 4441 | |
| 4442 | /* Activate debug clock output */ |
| 4443 | regval |= BIT(16); |
| 4444 | writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG)); |
| 4445 | break; |
| 4446 | |
| 4447 | case LPASS_BASE: |
| 4448 | clk_sel = 0x169; |
| 4449 | regval = BVAL(11, 0, measure_mux[i].debug_mux); |
| 4450 | writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG)); |
| 4451 | |
| 4452 | /* Activate debug clock output */ |
| 4453 | regval |= BIT(16); |
| 4454 | writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG)); |
| 4455 | break; |
| 4456 | |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 4457 | case MSS_BASE: |
| 4458 | clk_sel = 0x32; |
| 4459 | regval = BVAL(5, 0, measure_mux[i].debug_mux); |
| 4460 | writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG)); |
| 4461 | break; |
| 4462 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4463 | default: |
| 4464 | return -EINVAL; |
| 4465 | } |
| 4466 | |
| 4467 | /* Set debug mux clock index */ |
| 4468 | regval = BVAL(8, 0, clk_sel); |
| 4469 | writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG)); |
| 4470 | |
| 4471 | /* Activate debug clock output */ |
| 4472 | regval |= BIT(16); |
| 4473 | writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG)); |
| 4474 | |
| 4475 | /* Make sure test vector is set before starting measurements. */ |
| 4476 | mb(); |
| 4477 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 4478 | |
| 4479 | return 0; |
| 4480 | } |
| 4481 | |
| 4482 | /* Sample clock for 'ticks' reference clock ticks. */ |
| 4483 | static u32 run_measurement(unsigned ticks) |
| 4484 | { |
| 4485 | /* Stop counters and set the XO4 counter start value. */ |
| 4486 | writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG)); |
| 4487 | |
| 4488 | /* Wait for timer to become ready. */ |
| 4489 | while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) & |
| 4490 | BIT(25)) != 0) |
| 4491 | cpu_relax(); |
| 4492 | |
| 4493 | /* Run measurement and wait for completion. */ |
| 4494 | writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG)); |
| 4495 | while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) & |
| 4496 | BIT(25)) == 0) |
| 4497 | cpu_relax(); |
| 4498 | |
| 4499 | /* Return measured ticks. */ |
| 4500 | return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) & |
| 4501 | BM(24, 0); |
| 4502 | } |
| 4503 | |
| 4504 | /* |
| 4505 | * Perform a hardware rate measurement for a given clock. |
| 4506 | * FOR DEBUG USE ONLY: Measurements take ~15 ms! |
| 4507 | */ |
| 4508 | static unsigned long measure_clk_get_rate(struct clk *c) |
| 4509 | { |
| 4510 | unsigned long flags; |
| 4511 | u32 gcc_xo4_reg_backup; |
| 4512 | u64 raw_count_short, raw_count_full; |
| 4513 | struct measure_clk *clk = to_measure_clk(c); |
| 4514 | unsigned ret; |
| 4515 | |
| 4516 | ret = clk_prepare_enable(&cxo_clk_src.c); |
| 4517 | if (ret) { |
| 4518 | pr_warning("CXO clock failed to enable. Can't measure\n"); |
| 4519 | return 0; |
| 4520 | } |
| 4521 | |
| 4522 | spin_lock_irqsave(&local_clock_reg_lock, flags); |
| 4523 | |
| 4524 | /* Enable CXO/4 and RINGOSC branch. */ |
| 4525 | gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG)); |
| 4526 | writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG)); |
| 4527 | |
| 4528 | /* |
| 4529 | * The ring oscillator counter will not reset if the measured clock |
| 4530 | * is not running. To detect this, run a short measurement before |
| 4531 | * the full measurement. If the raw results of the two are the same |
| 4532 | * then the clock must be off. |
| 4533 | */ |
| 4534 | |
| 4535 | /* Run a short measurement. (~1 ms) */ |
| 4536 | raw_count_short = run_measurement(0x1000); |
| 4537 | /* Run a full measurement. (~14 ms) */ |
| 4538 | raw_count_full = run_measurement(clk->sample_ticks); |
| 4539 | |
| 4540 | writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG)); |
| 4541 | |
| 4542 | /* Return 0 if the clock is off. */ |
| 4543 | if (raw_count_full == raw_count_short) { |
| 4544 | ret = 0; |
| 4545 | } else { |
| 4546 | /* Compute rate in Hz. */ |
| 4547 | raw_count_full = ((raw_count_full * 10) + 15) * 4800000; |
| 4548 | do_div(raw_count_full, ((clk->sample_ticks * 10) + 35)); |
| 4549 | ret = (raw_count_full * clk->multiplier); |
| 4550 | } |
| 4551 | |
| 4552 | spin_unlock_irqrestore(&local_clock_reg_lock, flags); |
| 4553 | |
| 4554 | clk_disable_unprepare(&cxo_clk_src.c); |
| 4555 | |
| 4556 | return ret; |
| 4557 | } |
| 4558 | #else /* !CONFIG_DEBUG_FS */ |
| 4559 | static int measure_clk_set_parent(struct clk *clk, struct clk *parent) |
| 4560 | { |
| 4561 | return -EINVAL; |
| 4562 | } |
| 4563 | |
| 4564 | static unsigned long measure_clk_get_rate(struct clk *clk) |
| 4565 | { |
| 4566 | return 0; |
| 4567 | } |
| 4568 | #endif /* CONFIG_DEBUG_FS */ |
| 4569 | |
Matt Wagantall | ae05322 | 2012-05-14 19:42:07 -0700 | [diff] [blame] | 4570 | static struct clk_ops clk_ops_measure = { |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4571 | .set_parent = measure_clk_set_parent, |
| 4572 | .get_rate = measure_clk_get_rate, |
| 4573 | }; |
| 4574 | |
| 4575 | static struct measure_clk measure_clk = { |
| 4576 | .c = { |
| 4577 | .dbg_name = "measure_clk", |
Matt Wagantall | ae05322 | 2012-05-14 19:42:07 -0700 | [diff] [blame] | 4578 | .ops = &clk_ops_measure, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4579 | CLK_INIT(measure_clk.c), |
| 4580 | }, |
| 4581 | .multiplier = 1, |
| 4582 | }; |
| 4583 | |
Abhimanyu Kapur | 90ced6e | 2012-06-26 17:41:25 -0700 | [diff] [blame] | 4584 | static struct clk_lookup msm_clocks_8974[] = { |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4585 | CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"), |
| 4586 | CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"), |
Matt Wagantall | 4e2599e | 2012-03-21 22:31:35 -0700 | [diff] [blame] | 4587 | CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"), |
Matt Wagantall | e6e00d5 | 2012-03-08 17:39:07 -0800 | [diff] [blame] | 4588 | CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"), |
Tianyi Gou | 4307d6c | 2012-05-31 18:36:07 -0700 | [diff] [blame] | 4589 | CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4590 | CLK_LOOKUP("measure", measure_clk.c, "debug"), |
| 4591 | |
| 4592 | CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"), |
| 4593 | CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"), |
| 4594 | CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"), |
| 4595 | CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""), |
Vikram Mulukutla | 82da88d | 2012-05-04 11:24:03 -0700 | [diff] [blame] | 4596 | CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4597 | CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""), |
Vikram Mulukutla | 82da88d | 2012-05-04 11:24:03 -0700 | [diff] [blame] | 4598 | CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4599 | CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""), |
| 4600 | CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""), |
| 4601 | CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""), |
| 4602 | CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""), |
| 4603 | CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""), |
| 4604 | CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""), |
| 4605 | CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""), |
| 4606 | CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""), |
| 4607 | CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""), |
Vikram Mulukutla | 82da88d | 2012-05-04 11:24:03 -0700 | [diff] [blame] | 4608 | CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""), |
| 4609 | CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4610 | CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""), |
| 4611 | CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""), |
| 4612 | CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""), |
| 4613 | |
| 4614 | CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"), |
| 4615 | CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"), |
| 4616 | CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""), |
| 4617 | CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""), |
| 4618 | CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""), |
| 4619 | CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""), |
Vikram Mulukutla | 82da88d | 2012-05-04 11:24:03 -0700 | [diff] [blame] | 4620 | CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4621 | CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""), |
Vikram Mulukutla | 82da88d | 2012-05-04 11:24:03 -0700 | [diff] [blame] | 4622 | CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4623 | CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""), |
| 4624 | CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""), |
| 4625 | CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""), |
| 4626 | CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""), |
| 4627 | CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""), |
Vikram Mulukutla | 82da88d | 2012-05-04 11:24:03 -0700 | [diff] [blame] | 4628 | CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""), |
| 4629 | CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4630 | CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""), |
| 4631 | CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""), |
| 4632 | CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""), |
| 4633 | CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""), |
| 4634 | |
| 4635 | CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""), |
| 4636 | CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""), |
| 4637 | CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""), |
| 4638 | CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""), |
| 4639 | CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""), |
| 4640 | CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""), |
| 4641 | |
| 4642 | CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""), |
| 4643 | CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""), |
| 4644 | CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""), |
| 4645 | |
| 4646 | CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""), |
| 4647 | CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""), |
| 4648 | CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""), |
| 4649 | |
| 4650 | CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"), |
| 4651 | CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"), |
Sujit Reddy Thumma | 5024749 | 2012-06-18 09:39:36 +0530 | [diff] [blame] | 4652 | CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4653 | CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"), |
| 4654 | CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"), |
Sujit Reddy Thumma | 5024749 | 2012-06-18 09:39:36 +0530 | [diff] [blame] | 4655 | CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4656 | CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"), |
| 4657 | CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"), |
Sujit Reddy Thumma | 5024749 | 2012-06-18 09:39:36 +0530 | [diff] [blame] | 4658 | CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4659 | CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"), |
| 4660 | CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"), |
Sujit Reddy Thumma | 5024749 | 2012-06-18 09:39:36 +0530 | [diff] [blame] | 4661 | CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4662 | |
| 4663 | CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""), |
| 4664 | CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""), |
| 4665 | |
Manu Gautam | 51be971 | 2012-06-06 14:54:52 +0530 | [diff] [blame] | 4666 | CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"), |
| 4667 | CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"), |
| 4668 | CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"), |
| 4669 | CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"), |
| 4670 | CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"), |
| 4671 | CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"), |
| 4672 | CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"), |
| 4673 | CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4674 | |
| 4675 | /* Multimedia clocks */ |
| 4676 | CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4677 | CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""), |
| 4678 | CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""), |
| 4679 | CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""), |
| 4680 | CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""), |
| 4681 | CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""), |
| 4682 | CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""), |
| 4683 | CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""), |
| 4684 | CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""), |
Adrian Salido-Moreno | 5ef3ac0 | 2012-05-14 18:40:47 -0700 | [diff] [blame] | 4685 | CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"), |
| 4686 | CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"), |
| 4687 | CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"), |
| 4688 | CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4689 | CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""), |
| 4690 | CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""), |
| 4691 | CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""), |
| 4692 | CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""), |
| 4693 | CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""), |
| 4694 | CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""), |
| 4695 | CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""), |
| 4696 | CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""), |
| 4697 | CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""), |
| 4698 | CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""), |
| 4699 | CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""), |
| 4700 | CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""), |
| 4701 | CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""), |
| 4702 | CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""), |
| 4703 | CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""), |
| 4704 | CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""), |
| 4705 | CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""), |
| 4706 | CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""), |
| 4707 | CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""), |
| 4708 | CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""), |
| 4709 | CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""), |
| 4710 | CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""), |
| 4711 | CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""), |
| 4712 | CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""), |
| 4713 | CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""), |
| 4714 | CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""), |
| 4715 | CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""), |
| 4716 | CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""), |
| 4717 | CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""), |
| 4718 | CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""), |
| 4719 | CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""), |
| 4720 | CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""), |
| 4721 | CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""), |
| 4722 | CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""), |
Sathish Ambley | d1b89ed | 2012-02-07 21:47:47 -0800 | [diff] [blame] | 4723 | CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c, |
| 4724 | "fda64000.qcom,iommu"), |
| 4725 | CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c, |
| 4726 | "fda64000.qcom,iommu"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4727 | CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""), |
| 4728 | CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""), |
| 4729 | CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""), |
| 4730 | CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""), |
| 4731 | CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""), |
| 4732 | CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""), |
| 4733 | CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""), |
| 4734 | CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""), |
| 4735 | CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""), |
| 4736 | CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""), |
| 4737 | CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""), |
| 4738 | CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, ""), |
| 4739 | CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, ""), |
| 4740 | CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""), |
| 4741 | CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""), |
| 4742 | CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""), |
| 4743 | CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""), |
| 4744 | CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""), |
| 4745 | CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""), |
| 4746 | CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""), |
Adrian Salido-Moreno | 5ef3ac0 | 2012-05-14 18:40:47 -0700 | [diff] [blame] | 4747 | CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"), |
Sathish Ambley | d1b89ed | 2012-02-07 21:47:47 -0800 | [diff] [blame] | 4748 | CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"), |
| 4749 | CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"), |
Adrian Salido-Moreno | 5ef3ac0 | 2012-05-14 18:40:47 -0700 | [diff] [blame] | 4750 | CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"), |
Vikram Mulukutla | e3b0306 | 2012-05-16 12:07:08 -0700 | [diff] [blame] | 4751 | CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"), |
| 4752 | CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"), |
| 4753 | CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"), |
| 4754 | CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"), |
Sathish Ambley | d1b89ed | 2012-02-07 21:47:47 -0800 | [diff] [blame] | 4755 | CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"), |
| 4756 | CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"), |
| 4757 | CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""), |
Tianyi Gou | 828798d | 2012-05-02 21:12:38 -0700 | [diff] [blame] | 4758 | CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"), |
| 4759 | CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"), |
| 4760 | CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"), |
| 4761 | CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"), |
| 4762 | CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"), |
| 4763 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4764 | |
| 4765 | /* LPASS clocks */ |
| 4766 | CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"), |
| 4767 | CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c, |
| 4768 | "fe12f000.slim"), |
| 4769 | CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""), |
| 4770 | CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""), |
| 4771 | CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""), |
| 4772 | CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""), |
| 4773 | CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""), |
| 4774 | CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""), |
| 4775 | CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""), |
| 4776 | CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""), |
| 4777 | CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""), |
| 4778 | CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""), |
| 4779 | CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""), |
| 4780 | CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""), |
| 4781 | CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""), |
| 4782 | CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""), |
| 4783 | CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""), |
| 4784 | CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""), |
| 4785 | CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""), |
| 4786 | CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""), |
| 4787 | CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""), |
| 4788 | CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""), |
| 4789 | CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""), |
| 4790 | CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""), |
| 4791 | CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""), |
| 4792 | CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""), |
| 4793 | CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""), |
| 4794 | CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""), |
| 4795 | |
Matt Wagantall | 4e2599e | 2012-03-21 22:31:35 -0700 | [diff] [blame] | 4796 | CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"), |
| 4797 | CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"), |
| 4798 | CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""), |
| 4799 | CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"), |
Matt Wagantall | d41ce77 | 2012-05-10 23:16:41 -0700 | [diff] [blame] | 4800 | CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"), |
| 4801 | CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"), |
Hariprasad Dhalinarasimha | de991f0 | 2012-05-31 13:15:51 -0700 | [diff] [blame] | 4802 | CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"), |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 4803 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4804 | /* TODO: Remove dummy clocks as soon as they become unnecessary */ |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4805 | CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF), |
| 4806 | CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF), |
| 4807 | CLK_DUMMY("bus_clk", NULL, "scm", OFF), |
Ramesh Masavarapu | fb1f01e | 2012-06-14 09:40:40 -0700 | [diff] [blame] | 4808 | CLK_DUMMY("bus_clk", NULL, "qseecom", OFF), |
Vikram Mulukutla | d08a152 | 2012-05-24 15:24:01 -0700 | [diff] [blame] | 4809 | |
| 4810 | CLK_LOOKUP("bus_clk", snoc_clk.c, ""), |
| 4811 | CLK_LOOKUP("bus_clk", pnoc_clk.c, ""), |
| 4812 | CLK_LOOKUP("bus_clk", cnoc_clk.c, ""), |
| 4813 | CLK_LOOKUP("mem_clk", bimc_clk.c, ""), |
| 4814 | CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""), |
| 4815 | CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""), |
| 4816 | CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""), |
| 4817 | CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""), |
| 4818 | CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""), |
| 4819 | CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""), |
| 4820 | |
| 4821 | CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"), |
| 4822 | CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"), |
| 4823 | CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"), |
| 4824 | CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"), |
| 4825 | CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"), |
| 4826 | CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"), |
| 4827 | CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"), |
| 4828 | CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"), |
| 4829 | CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""), |
| 4830 | CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"), |
| 4831 | CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"), |
| 4832 | CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"), |
| 4833 | CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"), |
Vikram Mulukutla | bb475ec | 2012-06-15 11:18:31 -0700 | [diff] [blame] | 4834 | CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"), |
| 4835 | CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"), |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 4836 | }; |
| 4837 | |
| 4838 | static struct pll_config_regs gpll0_regs __initdata = { |
| 4839 | .l_reg = (void __iomem *)GPLL0_L_REG, |
| 4840 | .m_reg = (void __iomem *)GPLL0_M_REG, |
| 4841 | .n_reg = (void __iomem *)GPLL0_N_REG, |
| 4842 | .config_reg = (void __iomem *)GPLL0_USER_CTL_REG, |
| 4843 | .mode_reg = (void __iomem *)GPLL0_MODE_REG, |
| 4844 | .base = &virt_bases[GCC_BASE], |
| 4845 | }; |
| 4846 | |
| 4847 | /* GPLL0 at 600 MHz, main output enabled. */ |
| 4848 | static struct pll_config gpll0_config __initdata = { |
| 4849 | .l = 0x1f, |
| 4850 | .m = 0x1, |
| 4851 | .n = 0x4, |
| 4852 | .vco_val = 0x0, |
| 4853 | .vco_mask = BM(21, 20), |
| 4854 | .pre_div_val = 0x0, |
| 4855 | .pre_div_mask = BM(14, 12), |
| 4856 | .post_div_val = 0x0, |
| 4857 | .post_div_mask = BM(9, 8), |
| 4858 | .mn_ena_val = BIT(24), |
| 4859 | .mn_ena_mask = BIT(24), |
| 4860 | .main_output_val = BIT(0), |
| 4861 | .main_output_mask = BIT(0), |
| 4862 | }; |
| 4863 | |
| 4864 | static struct pll_config_regs gpll1_regs __initdata = { |
| 4865 | .l_reg = (void __iomem *)GPLL1_L_REG, |
| 4866 | .m_reg = (void __iomem *)GPLL1_M_REG, |
| 4867 | .n_reg = (void __iomem *)GPLL1_N_REG, |
| 4868 | .config_reg = (void __iomem *)GPLL1_USER_CTL_REG, |
| 4869 | .mode_reg = (void __iomem *)GPLL1_MODE_REG, |
| 4870 | .base = &virt_bases[GCC_BASE], |
| 4871 | }; |
| 4872 | |
| 4873 | /* GPLL1 at 480 MHz, main output enabled. */ |
| 4874 | static struct pll_config gpll1_config __initdata = { |
| 4875 | .l = 0x19, |
| 4876 | .m = 0x0, |
| 4877 | .n = 0x1, |
| 4878 | .vco_val = 0x0, |
| 4879 | .vco_mask = BM(21, 20), |
| 4880 | .pre_div_val = 0x0, |
| 4881 | .pre_div_mask = BM(14, 12), |
| 4882 | .post_div_val = 0x0, |
| 4883 | .post_div_mask = BM(9, 8), |
| 4884 | .main_output_val = BIT(0), |
| 4885 | .main_output_mask = BIT(0), |
| 4886 | }; |
| 4887 | |
| 4888 | static struct pll_config_regs mmpll0_regs __initdata = { |
| 4889 | .l_reg = (void __iomem *)MMPLL0_L_REG, |
| 4890 | .m_reg = (void __iomem *)MMPLL0_M_REG, |
| 4891 | .n_reg = (void __iomem *)MMPLL0_N_REG, |
| 4892 | .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG, |
| 4893 | .mode_reg = (void __iomem *)MMPLL0_MODE_REG, |
| 4894 | .base = &virt_bases[MMSS_BASE], |
| 4895 | }; |
| 4896 | |
| 4897 | /* MMPLL0 at 800 MHz, main output enabled. */ |
| 4898 | static struct pll_config mmpll0_config __initdata = { |
| 4899 | .l = 0x29, |
| 4900 | .m = 0x2, |
| 4901 | .n = 0x3, |
| 4902 | .vco_val = 0x0, |
| 4903 | .vco_mask = BM(21, 20), |
| 4904 | .pre_div_val = 0x0, |
| 4905 | .pre_div_mask = BM(14, 12), |
| 4906 | .post_div_val = 0x0, |
| 4907 | .post_div_mask = BM(9, 8), |
| 4908 | .mn_ena_val = BIT(24), |
| 4909 | .mn_ena_mask = BIT(24), |
| 4910 | .main_output_val = BIT(0), |
| 4911 | .main_output_mask = BIT(0), |
| 4912 | }; |
| 4913 | |
| 4914 | static struct pll_config_regs mmpll1_regs __initdata = { |
| 4915 | .l_reg = (void __iomem *)MMPLL1_L_REG, |
| 4916 | .m_reg = (void __iomem *)MMPLL1_M_REG, |
| 4917 | .n_reg = (void __iomem *)MMPLL1_N_REG, |
| 4918 | .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG, |
| 4919 | .mode_reg = (void __iomem *)MMPLL1_MODE_REG, |
| 4920 | .base = &virt_bases[MMSS_BASE], |
| 4921 | }; |
| 4922 | |
| 4923 | /* MMPLL1 at 1000 MHz, main output enabled. */ |
| 4924 | static struct pll_config mmpll1_config __initdata = { |
| 4925 | .l = 0x34, |
| 4926 | .m = 0x1, |
| 4927 | .n = 0xC, |
| 4928 | .vco_val = 0x0, |
| 4929 | .vco_mask = BM(21, 20), |
| 4930 | .pre_div_val = 0x0, |
| 4931 | .pre_div_mask = BM(14, 12), |
| 4932 | .post_div_val = 0x0, |
| 4933 | .post_div_mask = BM(9, 8), |
| 4934 | .mn_ena_val = BIT(24), |
| 4935 | .mn_ena_mask = BIT(24), |
| 4936 | .main_output_val = BIT(0), |
| 4937 | .main_output_mask = BIT(0), |
| 4938 | }; |
| 4939 | |
| 4940 | static struct pll_config_regs mmpll3_regs __initdata = { |
| 4941 | .l_reg = (void __iomem *)MMPLL3_L_REG, |
| 4942 | .m_reg = (void __iomem *)MMPLL3_M_REG, |
| 4943 | .n_reg = (void __iomem *)MMPLL3_N_REG, |
| 4944 | .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG, |
| 4945 | .mode_reg = (void __iomem *)MMPLL3_MODE_REG, |
| 4946 | .base = &virt_bases[MMSS_BASE], |
| 4947 | }; |
| 4948 | |
| 4949 | /* MMPLL3 at 820 MHz, main output enabled. */ |
| 4950 | static struct pll_config mmpll3_config __initdata = { |
| 4951 | .l = 0x2A, |
| 4952 | .m = 0x11, |
| 4953 | .n = 0x18, |
| 4954 | .vco_val = 0x0, |
| 4955 | .vco_mask = BM(21, 20), |
| 4956 | .pre_div_val = 0x0, |
| 4957 | .pre_div_mask = BM(14, 12), |
| 4958 | .post_div_val = 0x0, |
| 4959 | .post_div_mask = BM(9, 8), |
| 4960 | .mn_ena_val = BIT(24), |
| 4961 | .mn_ena_mask = BIT(24), |
| 4962 | .main_output_val = BIT(0), |
| 4963 | .main_output_mask = BIT(0), |
| 4964 | }; |
| 4965 | |
| 4966 | static struct pll_config_regs lpapll0_regs __initdata = { |
| 4967 | .l_reg = (void __iomem *)LPAPLL_L_REG, |
| 4968 | .m_reg = (void __iomem *)LPAPLL_M_REG, |
| 4969 | .n_reg = (void __iomem *)LPAPLL_N_REG, |
| 4970 | .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG, |
| 4971 | .mode_reg = (void __iomem *)LPAPLL_MODE_REG, |
| 4972 | .base = &virt_bases[LPASS_BASE], |
| 4973 | }; |
| 4974 | |
| 4975 | /* LPAPLL0 at 491.52 MHz, main output enabled. */ |
| 4976 | static struct pll_config lpapll0_config __initdata = { |
| 4977 | .l = 0x33, |
| 4978 | .m = 0x1, |
| 4979 | .n = 0x5, |
| 4980 | .vco_val = 0x0, |
| 4981 | .vco_mask = BM(21, 20), |
| 4982 | .pre_div_val = BVAL(14, 12, 0x1), |
| 4983 | .pre_div_mask = BM(14, 12), |
| 4984 | .post_div_val = 0x0, |
| 4985 | .post_div_mask = BM(9, 8), |
| 4986 | .mn_ena_val = BIT(24), |
| 4987 | .mn_ena_mask = BIT(24), |
| 4988 | .main_output_val = BIT(0), |
| 4989 | .main_output_mask = BIT(0), |
| 4990 | }; |
| 4991 | |
| 4992 | #define PLL_AUX_OUTPUT BIT(1) |
| 4993 | |
| 4994 | static void __init reg_init(void) |
| 4995 | { |
| 4996 | u32 regval; |
| 4997 | |
| 4998 | if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG)) |
| 4999 | & gpll0_clk_src.status_mask)) |
| 5000 | configure_pll(&gpll0_config, &gpll0_regs, 1); |
| 5001 | |
| 5002 | if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG)) |
| 5003 | & gpll1_clk_src.status_mask)) |
| 5004 | configure_pll(&gpll1_config, &gpll1_regs, 1); |
| 5005 | |
| 5006 | configure_pll(&mmpll0_config, &mmpll0_regs, 1); |
| 5007 | configure_pll(&mmpll1_config, &mmpll1_regs, 1); |
| 5008 | configure_pll(&mmpll3_config, &mmpll3_regs, 0); |
| 5009 | configure_pll(&lpapll0_config, &lpapll0_regs, 1); |
| 5010 | |
| 5011 | /* Active GPLL0's aux output. This is needed by acpuclock. */ |
| 5012 | regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG)); |
| 5013 | regval |= BIT(PLL_AUX_OUTPUT); |
| 5014 | writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG)); |
| 5015 | |
| 5016 | /* Vote for GPLL0 to turn on. Needed by acpuclock. */ |
| 5017 | regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG)); |
| 5018 | regval |= BIT(0); |
| 5019 | writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG)); |
| 5020 | |
| 5021 | /* |
| 5022 | * TODO: Confirm that no clocks need to be voted on in this sleep vote |
| 5023 | * register. |
| 5024 | */ |
| 5025 | writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE)); |
| 5026 | } |
| 5027 | |
Abhimanyu Kapur | 90ced6e | 2012-06-26 17:41:25 -0700 | [diff] [blame] | 5028 | static void __init msm8974_clock_post_init(void) |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5029 | { |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5030 | clk_set_rate(&axi_clk_src.c, 333330000); |
Vikram Mulukutla | 7e30c8d | 2012-06-21 14:26:36 -0700 | [diff] [blame] | 5031 | clk_set_rate(&ocmemnoc_clk_src.c, 333330000); |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5032 | |
Vikram Mulukutla | f8634bb | 2012-06-28 16:21:21 -0700 | [diff] [blame] | 5033 | /* |
Vikram Mulukutla | 09e2081 | 2012-07-12 11:32:42 -0700 | [diff] [blame^] | 5034 | * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB |
| 5035 | * source. Sleep set vote is 0. |
| 5036 | */ |
| 5037 | clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000); |
| 5038 | clk_prepare_enable(&mmssnoc_ahb_a_clk.c); |
| 5039 | |
| 5040 | /* |
Vikram Mulukutla | f8634bb | 2012-06-28 16:21:21 -0700 | [diff] [blame] | 5041 | * Hold an active set vote for CXO; this is because CXO is expected |
| 5042 | * to remain on whenever CPUs aren't power collapsed. |
| 5043 | */ |
| 5044 | clk_prepare_enable(&cxo_a_clk_src.c); |
| 5045 | |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5046 | /* Set rates for single-rate clocks. */ |
| 5047 | clk_set_rate(&usb30_master_clk_src.c, |
| 5048 | usb30_master_clk_src.freq_tbl[0].freq_hz); |
| 5049 | clk_set_rate(&tsif_ref_clk_src.c, |
| 5050 | tsif_ref_clk_src.freq_tbl[0].freq_hz); |
| 5051 | clk_set_rate(&usb_hs_system_clk_src.c, |
| 5052 | usb_hs_system_clk_src.freq_tbl[0].freq_hz); |
| 5053 | clk_set_rate(&usb_hsic_clk_src.c, |
| 5054 | usb_hsic_clk_src.freq_tbl[0].freq_hz); |
| 5055 | clk_set_rate(&usb_hsic_io_cal_clk_src.c, |
| 5056 | usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz); |
| 5057 | clk_set_rate(&usb_hsic_system_clk_src.c, |
| 5058 | usb_hsic_system_clk_src.freq_tbl[0].freq_hz); |
| 5059 | clk_set_rate(&usb30_mock_utmi_clk_src.c, |
| 5060 | usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz); |
| 5061 | clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz); |
| 5062 | clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz); |
| 5063 | clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz); |
| 5064 | clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz); |
| 5065 | clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz); |
| 5066 | clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz); |
| 5067 | clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz); |
| 5068 | clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz); |
| 5069 | clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz); |
| 5070 | clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz); |
| 5071 | clk_set_rate(&audio_core_slimbus_core_clk_src.c, |
| 5072 | audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz); |
| 5073 | } |
| 5074 | |
| 5075 | #define GCC_CC_PHYS 0xFC400000 |
| 5076 | #define GCC_CC_SIZE SZ_16K |
| 5077 | |
| 5078 | #define MMSS_CC_PHYS 0xFD8C0000 |
| 5079 | #define MMSS_CC_SIZE SZ_256K |
| 5080 | |
| 5081 | #define LPASS_CC_PHYS 0xFE000000 |
| 5082 | #define LPASS_CC_SIZE SZ_256K |
| 5083 | |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 5084 | #define MSS_CC_PHYS 0xFC980000 |
| 5085 | #define MSS_CC_SIZE SZ_16K |
| 5086 | |
Abhimanyu Kapur | 90ced6e | 2012-06-26 17:41:25 -0700 | [diff] [blame] | 5087 | static void __init msm8974_clock_pre_init(void) |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5088 | { |
| 5089 | virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE); |
| 5090 | if (!virt_bases[GCC_BASE]) |
Abhimanyu Kapur | 90ced6e | 2012-06-26 17:41:25 -0700 | [diff] [blame] | 5091 | panic("clock-8974: Unable to ioremap GCC memory!"); |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5092 | |
| 5093 | virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE); |
| 5094 | if (!virt_bases[MMSS_BASE]) |
Abhimanyu Kapur | 90ced6e | 2012-06-26 17:41:25 -0700 | [diff] [blame] | 5095 | panic("clock-8974: Unable to ioremap MMSS_CC memory!"); |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5096 | |
| 5097 | virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE); |
| 5098 | if (!virt_bases[LPASS_BASE]) |
Abhimanyu Kapur | 90ced6e | 2012-06-26 17:41:25 -0700 | [diff] [blame] | 5099 | panic("clock-8974: Unable to ioremap LPASS_CC memory!"); |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5100 | |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 5101 | virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE); |
| 5102 | if (!virt_bases[MSS_BASE]) |
Abhimanyu Kapur | 90ced6e | 2012-06-26 17:41:25 -0700 | [diff] [blame] | 5103 | panic("clock-8974: Unable to ioremap MSS_CC memory!"); |
Vikram Mulukutla | a967db4 | 2012-05-10 16:20:40 -0700 | [diff] [blame] | 5104 | |
Abhimanyu Kapur | 90ced6e | 2012-06-26 17:41:25 -0700 | [diff] [blame] | 5105 | clk_ops_local_pll.enable = msm8974_pll_clk_enable; |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5106 | |
| 5107 | reg_init(); |
| 5108 | } |
| 5109 | |
Abhimanyu Kapur | 90ced6e | 2012-06-26 17:41:25 -0700 | [diff] [blame] | 5110 | struct clock_init_data msm8974_clock_init_data __initdata = { |
| 5111 | .table = msm_clocks_8974, |
| 5112 | .size = ARRAY_SIZE(msm_clocks_8974), |
| 5113 | .pre_init = msm8974_clock_pre_init, |
| 5114 | .post_init = msm8974_clock_post_init, |
Vikram Mulukutla | aa3e011 | 2012-04-23 14:40:51 -0700 | [diff] [blame] | 5115 | }; |