| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 1 | /* | 
 | 2 |  * Copyright (C) 2002 ARM Ltd. | 
 | 3 |  * Copyright (C) 2008 STMicroelctronics. | 
 | 4 |  * Copyright (C) 2009 ST-Ericsson. | 
 | 5 |  * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com> | 
 | 6 |  * | 
 | 7 |  * This file is based on arm realview platform | 
 | 8 |  * | 
 | 9 |  * This program is free software; you can redistribute it and/or modify | 
 | 10 |  * it under the terms of the GNU General Public License version 2 as | 
 | 11 |  * published by the Free Software Foundation. | 
 | 12 |  */ | 
 | 13 | #include <linux/init.h> | 
 | 14 | #include <linux/errno.h> | 
 | 15 | #include <linux/delay.h> | 
 | 16 | #include <linux/device.h> | 
 | 17 | #include <linux/smp.h> | 
 | 18 | #include <linux/io.h> | 
 | 19 |  | 
 | 20 | #include <asm/cacheflush.h> | 
| Russell King | 0f7b332 | 2011-04-03 13:01:30 +0100 | [diff] [blame] | 21 | #include <asm/hardware/gic.h> | 
| Will Deacon | eb50439 | 2012-01-20 12:01:12 +0100 | [diff] [blame] | 22 | #include <asm/smp_plat.h> | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 23 | #include <asm/smp_scu.h> | 
 | 24 | #include <mach/hardware.h> | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 25 | #include <mach/setup.h> | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 26 |  | 
| Linus Walleij | 4d5336d | 2011-05-06 12:56:27 +0100 | [diff] [blame] | 27 | /* This is called from headsmp.S to wakeup the secondary core */ | 
 | 28 | extern void u8500_secondary_startup(void); | 
 | 29 |  | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 30 | /* | 
 | 31 |  * control for which core is the next to come out of the secondary | 
 | 32 |  * boot "holding pen" | 
 | 33 |  */ | 
| Jonas Aaberg | 3c5728e | 2010-12-15 08:36:02 +0100 | [diff] [blame] | 34 | volatile int pen_release = -1; | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 35 |  | 
| Russell King | 3705ff6 | 2010-12-18 10:53:12 +0000 | [diff] [blame] | 36 | /* | 
 | 37 |  * Write pen_release in a way that is guaranteed to be visible to all | 
 | 38 |  * observers, irrespective of whether they're taking part in coherency | 
 | 39 |  * or not.  This is necessary for the hotplug code to work reliably. | 
 | 40 |  */ | 
 | 41 | static void write_pen_release(int val) | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 42 | { | 
| Russell King | 3705ff6 | 2010-12-18 10:53:12 +0000 | [diff] [blame] | 43 | 	pen_release = val; | 
 | 44 | 	smp_wmb(); | 
 | 45 | 	__cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release)); | 
 | 46 | 	outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1)); | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 47 | } | 
 | 48 |  | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 49 | static void __iomem *scu_base_addr(void) | 
 | 50 | { | 
 | 51 | 	if (cpu_is_u5500()) | 
 | 52 | 		return __io_address(U5500_SCU_BASE); | 
 | 53 | 	else if (cpu_is_u8500()) | 
 | 54 | 		return __io_address(U8500_SCU_BASE); | 
 | 55 | 	else | 
 | 56 | 		ux500_unknown_soc(); | 
 | 57 |  | 
 | 58 | 	return NULL; | 
 | 59 | } | 
 | 60 |  | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 61 | static DEFINE_SPINLOCK(boot_lock); | 
 | 62 |  | 
 | 63 | void __cpuinit platform_secondary_init(unsigned int cpu) | 
 | 64 | { | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 65 | 	/* | 
 | 66 | 	 * if any interrupts are already enabled for the primary | 
 | 67 | 	 * core (e.g. timer irq), then they will not have been enabled | 
 | 68 | 	 * for us: do so | 
 | 69 | 	 */ | 
| Russell King | 3848953 | 2010-12-04 16:01:03 +0000 | [diff] [blame] | 70 | 	gic_secondary_init(0); | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 71 |  | 
 | 72 | 	/* | 
 | 73 | 	 * let the primary processor know we're out of the | 
 | 74 | 	 * pen, then head off into the C entry point | 
 | 75 | 	 */ | 
| Russell King | 3705ff6 | 2010-12-18 10:53:12 +0000 | [diff] [blame] | 76 | 	write_pen_release(-1); | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 77 |  | 
 | 78 | 	/* | 
 | 79 | 	 * Synchronise with the boot thread. | 
 | 80 | 	 */ | 
 | 81 | 	spin_lock(&boot_lock); | 
 | 82 | 	spin_unlock(&boot_lock); | 
 | 83 | } | 
 | 84 |  | 
 | 85 | int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle) | 
 | 86 | { | 
 | 87 | 	unsigned long timeout; | 
 | 88 |  | 
 | 89 | 	/* | 
 | 90 | 	 * set synchronisation state between this boot processor | 
 | 91 | 	 * and the secondary one | 
 | 92 | 	 */ | 
 | 93 | 	spin_lock(&boot_lock); | 
 | 94 |  | 
 | 95 | 	/* | 
 | 96 | 	 * The secondary processor is waiting to be released from | 
 | 97 | 	 * the holding pen - release it, then wait for it to flag | 
 | 98 | 	 * that it has been released by resetting pen_release. | 
 | 99 | 	 */ | 
| Will Deacon | 2876348 | 2011-08-09 12:21:36 +0100 | [diff] [blame] | 100 | 	write_pen_release(cpu_logical_map(cpu)); | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 101 |  | 
| Jonas Aaberg | 7d28e3e | 2011-12-22 09:22:56 +0100 | [diff] [blame] | 102 | 	smp_send_reschedule(cpu); | 
| Sundar Iyer | 9d704c0 | 2010-09-15 10:45:51 +0100 | [diff] [blame] | 103 |  | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 104 | 	timeout = jiffies + (1 * HZ); | 
 | 105 | 	while (time_before(jiffies, timeout)) { | 
 | 106 | 		if (pen_release == -1) | 
 | 107 | 			break; | 
 | 108 | 	} | 
 | 109 |  | 
 | 110 | 	/* | 
 | 111 | 	 * now the secondary core is starting up let it run its | 
 | 112 | 	 * calibrations, then wait for it to finish | 
 | 113 | 	 */ | 
 | 114 | 	spin_unlock(&boot_lock); | 
 | 115 |  | 
 | 116 | 	return pen_release != -1 ? -ENOSYS : 0; | 
 | 117 | } | 
 | 118 |  | 
 | 119 | static void __init wakeup_secondary(void) | 
 | 120 | { | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 121 | 	void __iomem *backupram; | 
 | 122 |  | 
 | 123 | 	if (cpu_is_u5500()) | 
 | 124 | 		backupram = __io_address(U5500_BACKUPRAM0_BASE); | 
 | 125 | 	else if (cpu_is_u8500()) | 
 | 126 | 		backupram = __io_address(U8500_BACKUPRAM0_BASE); | 
 | 127 | 	else | 
 | 128 | 		ux500_unknown_soc(); | 
 | 129 |  | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 130 | 	/* | 
 | 131 | 	 * write the address of secondary startup into the backup ram register | 
 | 132 | 	 * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the | 
 | 133 | 	 * backup ram register at offset 0x1FF0, which is what boot rom code | 
 | 134 | 	 * is waiting for. This would wake up the secondary core from WFE | 
 | 135 | 	 */ | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 136 | #define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4 | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 137 | 	__raw_writel(virt_to_phys(u8500_secondary_startup), | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 138 | 		     backupram + UX500_CPU1_JUMPADDR_OFFSET); | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 139 |  | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 140 | #define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0 | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 141 | 	__raw_writel(0xA1FEED01, | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 142 | 		     backupram + UX500_CPU1_WAKEMAGIC_OFFSET); | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 143 |  | 
 | 144 | 	/* make sure write buffer is drained */ | 
 | 145 | 	mb(); | 
 | 146 | } | 
 | 147 |  | 
 | 148 | /* | 
 | 149 |  * Initialise the CPU possible map early - this describes the CPUs | 
 | 150 |  * which may be present or become present in the system. | 
 | 151 |  */ | 
 | 152 | void __init smp_init_cpus(void) | 
 | 153 | { | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 154 | 	void __iomem *scu_base = scu_base_addr(); | 
| Russell King | fd778f0 | 2010-12-02 18:09:37 +0000 | [diff] [blame] | 155 | 	unsigned int i, ncores; | 
 | 156 |  | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 157 | 	ncores = scu_base ? scu_get_core_count(scu_base) : 1; | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 158 |  | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 159 | 	/* sanity check */ | 
| Russell King | a06f916 | 2011-10-20 22:04:18 +0100 | [diff] [blame] | 160 | 	if (ncores > nr_cpu_ids) { | 
 | 161 | 		pr_warn("SMP: %u cores greater than maximum (%u), clipping\n", | 
 | 162 | 			ncores, nr_cpu_ids); | 
 | 163 | 		ncores = nr_cpu_ids; | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 164 | 	} | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 165 |  | 
 | 166 | 	for (i = 0; i < ncores; i++) | 
 | 167 | 		set_cpu_possible(i, true); | 
| Russell King | 0f7b332 | 2011-04-03 13:01:30 +0100 | [diff] [blame] | 168 |  | 
 | 169 | 	set_smp_cross_call(gic_raise_softirq); | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 170 | } | 
 | 171 |  | 
| Russell King | 05c74a6 | 2010-12-03 11:09:48 +0000 | [diff] [blame] | 172 | void __init platform_smp_prepare_cpus(unsigned int max_cpus) | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 173 | { | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 174 |  | 
| Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 175 | 	scu_enable(scu_base_addr()); | 
| Russell King | 05c74a6 | 2010-12-03 11:09:48 +0000 | [diff] [blame] | 176 | 	wakeup_secondary(); | 
| Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 177 | } |