Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1 | /* Copyright (c) 2011, Code Aurora Forum. All rights reserved. |
| 2 | * |
| 3 | * This program is free software; you can redistribute it and/or modify |
| 4 | * it under the terms of the GNU General Public License version 2 and |
| 5 | * only version 2 as published by the Free Software Foundation. |
| 6 | * |
| 7 | * This program is distributed in the hope that it will be useful, |
| 8 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 9 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 10 | * GNU General Public License for more details. |
| 11 | * |
| 12 | */ |
| 13 | |
| 14 | #include <linux/kernel.h> |
| 15 | #include <linux/list.h> |
| 16 | #include <linux/platform_device.h> |
| 17 | #include <linux/msm_rotator.h> |
Deepak Kotur | 12301a7 | 2011-11-09 18:30:29 -0800 | [diff] [blame] | 18 | #include <linux/ion.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 19 | #include <linux/gpio.h> |
| 20 | #include <asm/clkdev.h> |
| 21 | #include <linux/msm_kgsl.h> |
| 22 | #include <linux/android_pmem.h> |
| 23 | #include <mach/irqs-8960.h> |
Mayank Rana | 9f51f58 | 2011-08-04 18:35:59 +0530 | [diff] [blame] | 24 | #include <mach/dma.h> |
| 25 | #include <linux/dma-mapping.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 26 | #include <mach/board.h> |
| 27 | #include <mach/msm_iomap.h> |
| 28 | #include <mach/msm_hsusb.h> |
| 29 | #include <mach/msm_sps.h> |
| 30 | #include <mach/rpm.h> |
| 31 | #include <mach/msm_bus_board.h> |
| 32 | #include <mach/msm_memtypes.h> |
Matt Wagantall | 3908893 | 2011-08-02 20:24:56 -0700 | [diff] [blame] | 33 | #include <mach/msm_xo.h> |
Bhalchandra Gajare | 0e795c4 | 2011-08-15 18:10:30 -0700 | [diff] [blame] | 34 | #include <sound/msm-dai-q6.h> |
| 35 | #include <sound/apr_audio.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 36 | #include "clock.h" |
| 37 | #include "devices.h" |
| 38 | #include "devices-msm8x60.h" |
| 39 | #include "footswitch.h" |
Jeff Ohlstein | 7e66855 | 2011-10-06 16:17:25 -0700 | [diff] [blame] | 40 | #include "msm_watchdog.h" |
Praveen Chidambaram | 7a71223 | 2011-10-28 13:39:45 -0600 | [diff] [blame] | 41 | #include "rpm_stats.h" |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 42 | #include "pil-q6v4.h" |
| 43 | #include "scm-pas.h" |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 44 | |
| 45 | #ifdef CONFIG_MSM_MPM |
| 46 | #include "mpm.h" |
| 47 | #endif |
| 48 | #ifdef CONFIG_MSM_DSPS |
| 49 | #include <mach/msm_dsps.h> |
| 50 | #endif |
| 51 | |
| 52 | |
| 53 | /* Address of GSBI blocks */ |
| 54 | #define MSM_GSBI1_PHYS 0x16000000 |
| 55 | #define MSM_GSBI2_PHYS 0x16100000 |
| 56 | #define MSM_GSBI3_PHYS 0x16200000 |
| 57 | #define MSM_GSBI4_PHYS 0x16300000 |
| 58 | #define MSM_GSBI5_PHYS 0x16400000 |
| 59 | #define MSM_GSBI6_PHYS 0x16500000 |
| 60 | #define MSM_GSBI7_PHYS 0x16600000 |
| 61 | #define MSM_GSBI8_PHYS 0x1A000000 |
| 62 | #define MSM_GSBI9_PHYS 0x1A100000 |
| 63 | #define MSM_GSBI10_PHYS 0x1A200000 |
| 64 | #define MSM_GSBI11_PHYS 0x12440000 |
| 65 | #define MSM_GSBI12_PHYS 0x12480000 |
| 66 | |
| 67 | #define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000) |
| 68 | #define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000) |
Mayank Rana | 9f51f58 | 2011-08-04 18:35:59 +0530 | [diff] [blame] | 69 | #define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 70 | |
| 71 | /* GSBI QUP devices */ |
| 72 | #define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000) |
| 73 | #define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000) |
| 74 | #define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000) |
| 75 | #define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000) |
| 76 | #define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000) |
| 77 | #define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000) |
| 78 | #define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000) |
| 79 | #define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000) |
| 80 | #define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000) |
| 81 | #define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000) |
| 82 | #define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000) |
| 83 | #define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000) |
| 84 | #define MSM_QUP_SIZE SZ_4K |
| 85 | |
| 86 | #define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000 |
| 87 | #define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000 |
| 88 | #define MSM_PMIC_SSBI_SIZE SZ_4K |
| 89 | |
Stepan Moskovchenko | be5b45a | 2011-10-17 19:33:34 -0700 | [diff] [blame] | 90 | #define MSM8960_HSUSB_PHYS 0x12500000 |
| 91 | #define MSM8960_HSUSB_SIZE SZ_4K |
| 92 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 93 | static struct resource resources_otg[] = { |
| 94 | { |
| 95 | .start = MSM8960_HSUSB_PHYS, |
| 96 | .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE, |
| 97 | .flags = IORESOURCE_MEM, |
| 98 | }, |
| 99 | { |
| 100 | .start = USB1_HS_IRQ, |
| 101 | .end = USB1_HS_IRQ, |
| 102 | .flags = IORESOURCE_IRQ, |
| 103 | }, |
| 104 | }; |
| 105 | |
Stepan Moskovchenko | 14aa649 | 2011-08-08 15:15:01 -0700 | [diff] [blame] | 106 | struct platform_device msm8960_device_otg = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 107 | .name = "msm_otg", |
| 108 | .id = -1, |
| 109 | .num_resources = ARRAY_SIZE(resources_otg), |
| 110 | .resource = resources_otg, |
| 111 | .dev = { |
| 112 | .coherent_dma_mask = 0xffffffff, |
| 113 | }, |
| 114 | }; |
| 115 | |
| 116 | static struct resource resources_hsusb[] = { |
| 117 | { |
| 118 | .start = MSM8960_HSUSB_PHYS, |
| 119 | .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE, |
| 120 | .flags = IORESOURCE_MEM, |
| 121 | }, |
| 122 | { |
| 123 | .start = USB1_HS_IRQ, |
| 124 | .end = USB1_HS_IRQ, |
| 125 | .flags = IORESOURCE_IRQ, |
| 126 | }, |
| 127 | }; |
| 128 | |
Stepan Moskovchenko | 14aa649 | 2011-08-08 15:15:01 -0700 | [diff] [blame] | 129 | struct platform_device msm8960_device_gadget_peripheral = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 130 | .name = "msm_hsusb", |
| 131 | .id = -1, |
| 132 | .num_resources = ARRAY_SIZE(resources_hsusb), |
| 133 | .resource = resources_hsusb, |
| 134 | .dev = { |
| 135 | .coherent_dma_mask = 0xffffffff, |
| 136 | }, |
| 137 | }; |
| 138 | |
| 139 | static struct resource resources_hsusb_host[] = { |
| 140 | { |
| 141 | .start = MSM8960_HSUSB_PHYS, |
| 142 | .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1, |
| 143 | .flags = IORESOURCE_MEM, |
| 144 | }, |
| 145 | { |
| 146 | .start = USB1_HS_IRQ, |
| 147 | .end = USB1_HS_IRQ, |
| 148 | .flags = IORESOURCE_IRQ, |
| 149 | }, |
| 150 | }; |
| 151 | |
Vijayavardhan Vennapusa | eb56648 | 2011-09-18 07:48:37 +0530 | [diff] [blame] | 152 | static u64 dma_mask = DMA_BIT_MASK(32); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 153 | struct platform_device msm_device_hsusb_host = { |
| 154 | .name = "msm_hsusb_host", |
| 155 | .id = -1, |
| 156 | .num_resources = ARRAY_SIZE(resources_hsusb_host), |
| 157 | .resource = resources_hsusb_host, |
| 158 | .dev = { |
| 159 | .dma_mask = &dma_mask, |
| 160 | .coherent_dma_mask = 0xffffffff, |
| 161 | }, |
| 162 | }; |
| 163 | |
Vijayavardhan Vennapusa | eb56648 | 2011-09-18 07:48:37 +0530 | [diff] [blame] | 164 | static struct resource resources_hsic_host[] = { |
| 165 | { |
Stepan Moskovchenko | 8e06ae6 | 2011-10-17 18:01:29 -0700 | [diff] [blame] | 166 | .start = 0x12520000, |
| 167 | .end = 0x12520000 + SZ_4K - 1, |
Vijayavardhan Vennapusa | eb56648 | 2011-09-18 07:48:37 +0530 | [diff] [blame] | 168 | .flags = IORESOURCE_MEM, |
| 169 | }, |
| 170 | { |
| 171 | .start = USB_HSIC_IRQ, |
| 172 | .end = USB_HSIC_IRQ, |
| 173 | .flags = IORESOURCE_IRQ, |
| 174 | }, |
Vamsi Krishna | 34f0158 | 2011-12-14 19:54:42 -0800 | [diff] [blame] | 175 | { |
| 176 | .start = MSM_GPIO_TO_INT(69), |
| 177 | .end = MSM_GPIO_TO_INT(69), |
| 178 | .name = "peripheral_status_irq", |
| 179 | .flags = IORESOURCE_IRQ, |
| 180 | }, |
Vijayavardhan Vennapusa | eb56648 | 2011-09-18 07:48:37 +0530 | [diff] [blame] | 181 | }; |
| 182 | |
| 183 | struct platform_device msm_device_hsic_host = { |
| 184 | .name = "msm_hsic_host", |
| 185 | .id = -1, |
| 186 | .num_resources = ARRAY_SIZE(resources_hsic_host), |
| 187 | .resource = resources_hsic_host, |
| 188 | .dev = { |
| 189 | .dma_mask = &dma_mask, |
| 190 | .coherent_dma_mask = DMA_BIT_MASK(32), |
| 191 | }, |
| 192 | }; |
| 193 | |
Mona Hossain | 11c03ac | 2011-10-26 12:42:10 -0700 | [diff] [blame] | 194 | #define SHARED_IMEM_TZ_BASE 0x2a03f720 |
| 195 | static struct resource tzlog_resources[] = { |
| 196 | { |
| 197 | .start = SHARED_IMEM_TZ_BASE, |
| 198 | .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1, |
| 199 | .flags = IORESOURCE_MEM, |
| 200 | }, |
| 201 | }; |
| 202 | |
| 203 | struct platform_device msm_device_tz_log = { |
| 204 | .name = "tz_log", |
| 205 | .id = 0, |
| 206 | .num_resources = ARRAY_SIZE(tzlog_resources), |
| 207 | .resource = tzlog_resources, |
| 208 | }; |
| 209 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 210 | static struct resource resources_uart_gsbi2[] = { |
| 211 | { |
| 212 | .start = MSM8960_GSBI2_UARTDM_IRQ, |
| 213 | .end = MSM8960_GSBI2_UARTDM_IRQ, |
| 214 | .flags = IORESOURCE_IRQ, |
| 215 | }, |
| 216 | { |
| 217 | .start = MSM_UART2DM_PHYS, |
| 218 | .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1, |
| 219 | .name = "uartdm_resource", |
| 220 | .flags = IORESOURCE_MEM, |
| 221 | }, |
| 222 | { |
| 223 | .start = MSM_GSBI2_PHYS, |
| 224 | .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1, |
| 225 | .name = "gsbi_resource", |
| 226 | .flags = IORESOURCE_MEM, |
| 227 | }, |
| 228 | }; |
| 229 | |
| 230 | struct platform_device msm8960_device_uart_gsbi2 = { |
| 231 | .name = "msm_serial_hsl", |
| 232 | .id = 0, |
| 233 | .num_resources = ARRAY_SIZE(resources_uart_gsbi2), |
| 234 | .resource = resources_uart_gsbi2, |
| 235 | }; |
Mayank Rana | 9f51f58 | 2011-08-04 18:35:59 +0530 | [diff] [blame] | 236 | /* GSBI 6 used into UARTDM Mode */ |
| 237 | static struct resource msm_uart_dm6_resources[] = { |
| 238 | { |
| 239 | .start = MSM_UART6DM_PHYS, |
| 240 | .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1, |
| 241 | .name = "uartdm_resource", |
| 242 | .flags = IORESOURCE_MEM, |
| 243 | }, |
| 244 | { |
| 245 | .start = GSBI6_UARTDM_IRQ, |
| 246 | .end = GSBI6_UARTDM_IRQ, |
| 247 | .flags = IORESOURCE_IRQ, |
| 248 | }, |
| 249 | { |
| 250 | .start = MSM_GSBI6_PHYS, |
| 251 | .end = MSM_GSBI6_PHYS + 4 - 1, |
| 252 | .name = "gsbi_resource", |
| 253 | .flags = IORESOURCE_MEM, |
| 254 | }, |
| 255 | { |
| 256 | .start = DMOV_HSUART_GSBI6_TX_CHAN, |
| 257 | .end = DMOV_HSUART_GSBI6_RX_CHAN, |
| 258 | .name = "uartdm_channels", |
| 259 | .flags = IORESOURCE_DMA, |
| 260 | }, |
| 261 | { |
| 262 | .start = DMOV_HSUART_GSBI6_TX_CRCI, |
| 263 | .end = DMOV_HSUART_GSBI6_RX_CRCI, |
| 264 | .name = "uartdm_crci", |
| 265 | .flags = IORESOURCE_DMA, |
| 266 | }, |
| 267 | }; |
| 268 | static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32); |
| 269 | struct platform_device msm_device_uart_dm6 = { |
| 270 | .name = "msm_serial_hs", |
| 271 | .id = 0, |
| 272 | .num_resources = ARRAY_SIZE(msm_uart_dm6_resources), |
| 273 | .resource = msm_uart_dm6_resources, |
| 274 | .dev = { |
| 275 | .dma_mask = &msm_uart_dm6_dma_mask, |
| 276 | .coherent_dma_mask = DMA_BIT_MASK(32), |
| 277 | }, |
| 278 | }; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 279 | |
| 280 | static struct resource resources_uart_gsbi5[] = { |
| 281 | { |
| 282 | .start = GSBI5_UARTDM_IRQ, |
| 283 | .end = GSBI5_UARTDM_IRQ, |
| 284 | .flags = IORESOURCE_IRQ, |
| 285 | }, |
| 286 | { |
| 287 | .start = MSM_UART5DM_PHYS, |
| 288 | .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1, |
| 289 | .name = "uartdm_resource", |
| 290 | .flags = IORESOURCE_MEM, |
| 291 | }, |
| 292 | { |
| 293 | .start = MSM_GSBI5_PHYS, |
| 294 | .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1, |
| 295 | .name = "gsbi_resource", |
| 296 | .flags = IORESOURCE_MEM, |
| 297 | }, |
| 298 | }; |
| 299 | |
| 300 | struct platform_device msm8960_device_uart_gsbi5 = { |
| 301 | .name = "msm_serial_hsl", |
| 302 | .id = 0, |
| 303 | .num_resources = ARRAY_SIZE(resources_uart_gsbi5), |
| 304 | .resource = resources_uart_gsbi5, |
| 305 | }; |
| 306 | /* MSM Video core device */ |
| 307 | #ifdef CONFIG_MSM_BUS_SCALING |
| 308 | static struct msm_bus_vectors vidc_init_vectors[] = { |
| 309 | { |
| 310 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 311 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 312 | .ab = 0, |
| 313 | .ib = 0, |
| 314 | }, |
| 315 | { |
| 316 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 317 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 318 | .ab = 0, |
| 319 | .ib = 0, |
| 320 | }, |
| 321 | { |
| 322 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 323 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 324 | .ab = 0, |
| 325 | .ib = 0, |
| 326 | }, |
| 327 | { |
| 328 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 329 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 330 | .ab = 0, |
| 331 | .ib = 0, |
| 332 | }, |
| 333 | }; |
| 334 | static struct msm_bus_vectors vidc_venc_vga_vectors[] = { |
| 335 | { |
| 336 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 337 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 338 | .ab = 54525952, |
| 339 | .ib = 436207616, |
| 340 | }, |
| 341 | { |
| 342 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 343 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 344 | .ab = 72351744, |
| 345 | .ib = 289406976, |
| 346 | }, |
| 347 | { |
| 348 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 349 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 350 | .ab = 500000, |
| 351 | .ib = 1000000, |
| 352 | }, |
| 353 | { |
| 354 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 355 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 356 | .ab = 500000, |
| 357 | .ib = 1000000, |
| 358 | }, |
| 359 | }; |
| 360 | static struct msm_bus_vectors vidc_vdec_vga_vectors[] = { |
| 361 | { |
| 362 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 363 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 364 | .ab = 40894464, |
| 365 | .ib = 327155712, |
| 366 | }, |
| 367 | { |
| 368 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 369 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 370 | .ab = 48234496, |
| 371 | .ib = 192937984, |
| 372 | }, |
| 373 | { |
| 374 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 375 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 376 | .ab = 500000, |
| 377 | .ib = 2000000, |
| 378 | }, |
| 379 | { |
| 380 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 381 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 382 | .ab = 500000, |
| 383 | .ib = 2000000, |
| 384 | }, |
| 385 | }; |
| 386 | static struct msm_bus_vectors vidc_venc_720p_vectors[] = { |
| 387 | { |
| 388 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 389 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 390 | .ab = 163577856, |
| 391 | .ib = 1308622848, |
| 392 | }, |
| 393 | { |
| 394 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 395 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 396 | .ab = 219152384, |
| 397 | .ib = 876609536, |
| 398 | }, |
| 399 | { |
| 400 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 401 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 402 | .ab = 1750000, |
| 403 | .ib = 3500000, |
| 404 | }, |
| 405 | { |
| 406 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 407 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 408 | .ab = 1750000, |
| 409 | .ib = 3500000, |
| 410 | }, |
| 411 | }; |
| 412 | static struct msm_bus_vectors vidc_vdec_720p_vectors[] = { |
| 413 | { |
| 414 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 415 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 416 | .ab = 121634816, |
| 417 | .ib = 973078528, |
| 418 | }, |
| 419 | { |
| 420 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 421 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 422 | .ab = 155189248, |
| 423 | .ib = 620756992, |
| 424 | }, |
| 425 | { |
| 426 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 427 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 428 | .ab = 1750000, |
| 429 | .ib = 7000000, |
| 430 | }, |
| 431 | { |
| 432 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 433 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 434 | .ab = 1750000, |
| 435 | .ib = 7000000, |
| 436 | }, |
| 437 | }; |
| 438 | static struct msm_bus_vectors vidc_venc_1080p_vectors[] = { |
| 439 | { |
| 440 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 441 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 442 | .ab = 372244480, |
Gopikrishnaiah Anandan | 3e6bdda | 2011-11-04 16:05:04 -0700 | [diff] [blame] | 443 | .ib = 2560000000U, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 444 | }, |
| 445 | { |
| 446 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 447 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 448 | .ab = 501219328, |
Gopikrishnaiah Anandan | 3e6bdda | 2011-11-04 16:05:04 -0700 | [diff] [blame] | 449 | .ib = 2560000000U, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 450 | }, |
| 451 | { |
| 452 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 453 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 454 | .ab = 2500000, |
| 455 | .ib = 5000000, |
| 456 | }, |
| 457 | { |
| 458 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 459 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 460 | .ab = 2500000, |
| 461 | .ib = 5000000, |
| 462 | }, |
| 463 | }; |
| 464 | static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = { |
| 465 | { |
| 466 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 467 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 468 | .ab = 222298112, |
Gopikrishnaiah Anandan | 3e6bdda | 2011-11-04 16:05:04 -0700 | [diff] [blame] | 469 | .ib = 2560000000U, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 470 | }, |
| 471 | { |
| 472 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 473 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 474 | .ab = 330301440, |
Gopikrishnaiah Anandan | 3e6bdda | 2011-11-04 16:05:04 -0700 | [diff] [blame] | 475 | .ib = 2560000000U, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 476 | }, |
| 477 | { |
| 478 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 479 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 480 | .ab = 2500000, |
| 481 | .ib = 700000000, |
| 482 | }, |
| 483 | { |
| 484 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 485 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 486 | .ab = 2500000, |
| 487 | .ib = 10000000, |
| 488 | }, |
| 489 | }; |
| 490 | |
| 491 | static struct msm_bus_paths vidc_bus_client_config[] = { |
| 492 | { |
| 493 | ARRAY_SIZE(vidc_init_vectors), |
| 494 | vidc_init_vectors, |
| 495 | }, |
| 496 | { |
| 497 | ARRAY_SIZE(vidc_venc_vga_vectors), |
| 498 | vidc_venc_vga_vectors, |
| 499 | }, |
| 500 | { |
| 501 | ARRAY_SIZE(vidc_vdec_vga_vectors), |
| 502 | vidc_vdec_vga_vectors, |
| 503 | }, |
| 504 | { |
| 505 | ARRAY_SIZE(vidc_venc_720p_vectors), |
| 506 | vidc_venc_720p_vectors, |
| 507 | }, |
| 508 | { |
| 509 | ARRAY_SIZE(vidc_vdec_720p_vectors), |
| 510 | vidc_vdec_720p_vectors, |
| 511 | }, |
| 512 | { |
| 513 | ARRAY_SIZE(vidc_venc_1080p_vectors), |
| 514 | vidc_venc_1080p_vectors, |
| 515 | }, |
| 516 | { |
| 517 | ARRAY_SIZE(vidc_vdec_1080p_vectors), |
| 518 | vidc_vdec_1080p_vectors, |
| 519 | }, |
| 520 | }; |
| 521 | |
| 522 | static struct msm_bus_scale_pdata vidc_bus_client_data = { |
| 523 | vidc_bus_client_config, |
| 524 | ARRAY_SIZE(vidc_bus_client_config), |
| 525 | .name = "vidc", |
| 526 | }; |
| 527 | #endif |
| 528 | |
Mona Hossain | 9c430e3 | 2011-07-27 11:04:47 -0700 | [diff] [blame] | 529 | #ifdef CONFIG_HW_RANDOM_MSM |
| 530 | /* PRNG device */ |
| 531 | #define MSM_PRNG_PHYS 0x1A500000 |
| 532 | static struct resource rng_resources = { |
| 533 | .flags = IORESOURCE_MEM, |
| 534 | .start = MSM_PRNG_PHYS, |
| 535 | .end = MSM_PRNG_PHYS + SZ_512 - 1, |
| 536 | }; |
| 537 | |
| 538 | struct platform_device msm_device_rng = { |
| 539 | .name = "msm_rng", |
| 540 | .id = 0, |
| 541 | .num_resources = 1, |
| 542 | .resource = &rng_resources, |
| 543 | }; |
| 544 | #endif |
| 545 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 546 | #define MSM_VIDC_BASE_PHYS 0x04400000 |
| 547 | #define MSM_VIDC_BASE_SIZE 0x00100000 |
| 548 | |
| 549 | static struct resource msm_device_vidc_resources[] = { |
| 550 | { |
| 551 | .start = MSM_VIDC_BASE_PHYS, |
| 552 | .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1, |
| 553 | .flags = IORESOURCE_MEM, |
| 554 | }, |
| 555 | { |
| 556 | .start = VCODEC_IRQ, |
| 557 | .end = VCODEC_IRQ, |
| 558 | .flags = IORESOURCE_IRQ, |
| 559 | }, |
| 560 | }; |
| 561 | |
| 562 | struct msm_vidc_platform_data vidc_platform_data = { |
| 563 | #ifdef CONFIG_MSM_BUS_SCALING |
| 564 | .vidc_bus_client_pdata = &vidc_bus_client_data, |
| 565 | #endif |
Deepak Kotur | cb4f672 | 2011-10-31 14:06:57 -0700 | [diff] [blame] | 566 | #ifdef CONFIG_MSM_MULTIMEDIA_USE_ION |
Deepak Kotur | 12301a7 | 2011-11-09 18:30:29 -0800 | [diff] [blame] | 567 | .memtype = ION_HEAP_EBI_ID, |
Deepak Kotur | cb4f672 | 2011-10-31 14:06:57 -0700 | [diff] [blame] | 568 | .enable_ion = 1, |
| 569 | #else |
Deepak Kotur | 12301a7 | 2011-11-09 18:30:29 -0800 | [diff] [blame] | 570 | .memtype = MEMTYPE_EBI1, |
Deepak Kotur | cb4f672 | 2011-10-31 14:06:57 -0700 | [diff] [blame] | 571 | .enable_ion = 0, |
| 572 | #endif |
Deepika Pepakayala | bebc762 | 2011-12-01 15:13:43 -0800 | [diff] [blame] | 573 | .disable_dmx = 0, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 574 | }; |
| 575 | |
| 576 | struct platform_device msm_device_vidc = { |
| 577 | .name = "msm_vidc", |
| 578 | .id = 0, |
| 579 | .num_resources = ARRAY_SIZE(msm_device_vidc_resources), |
| 580 | .resource = msm_device_vidc_resources, |
| 581 | .dev = { |
| 582 | .platform_data = &vidc_platform_data, |
| 583 | }, |
| 584 | }; |
| 585 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 586 | #define MSM_SDC1_BASE 0x12400000 |
| 587 | #define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800) |
| 588 | #define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000) |
| 589 | #define MSM_SDC2_BASE 0x12140000 |
| 590 | #define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800) |
| 591 | #define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000) |
| 592 | #define MSM_SDC2_BASE 0x12140000 |
| 593 | #define MSM_SDC3_BASE 0x12180000 |
| 594 | #define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800) |
| 595 | #define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000) |
| 596 | #define MSM_SDC4_BASE 0x121C0000 |
| 597 | #define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800) |
| 598 | #define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000) |
| 599 | #define MSM_SDC5_BASE 0x12200000 |
| 600 | #define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800) |
| 601 | #define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000) |
| 602 | |
| 603 | static struct resource resources_sdc1[] = { |
| 604 | { |
| 605 | .name = "core_mem", |
| 606 | .flags = IORESOURCE_MEM, |
| 607 | .start = MSM_SDC1_BASE, |
| 608 | .end = MSM_SDC1_DML_BASE - 1, |
| 609 | }, |
| 610 | { |
| 611 | .name = "core_irq", |
| 612 | .flags = IORESOURCE_IRQ, |
| 613 | .start = SDC1_IRQ_0, |
| 614 | .end = SDC1_IRQ_0 |
| 615 | }, |
| 616 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 617 | { |
| 618 | .name = "sdcc_dml_addr", |
| 619 | .start = MSM_SDC1_DML_BASE, |
| 620 | .end = MSM_SDC1_BAM_BASE - 1, |
| 621 | .flags = IORESOURCE_MEM, |
| 622 | }, |
| 623 | { |
| 624 | .name = "sdcc_bam_addr", |
| 625 | .start = MSM_SDC1_BAM_BASE, |
| 626 | .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1, |
| 627 | .flags = IORESOURCE_MEM, |
| 628 | }, |
| 629 | { |
| 630 | .name = "sdcc_bam_irq", |
| 631 | .start = SDC1_BAM_IRQ, |
| 632 | .end = SDC1_BAM_IRQ, |
| 633 | .flags = IORESOURCE_IRQ, |
| 634 | }, |
| 635 | #endif |
| 636 | }; |
| 637 | |
| 638 | static struct resource resources_sdc2[] = { |
| 639 | { |
| 640 | .name = "core_mem", |
| 641 | .flags = IORESOURCE_MEM, |
| 642 | .start = MSM_SDC2_BASE, |
| 643 | .end = MSM_SDC2_DML_BASE - 1, |
| 644 | }, |
| 645 | { |
| 646 | .name = "core_irq", |
| 647 | .flags = IORESOURCE_IRQ, |
| 648 | .start = SDC2_IRQ_0, |
| 649 | .end = SDC2_IRQ_0 |
| 650 | }, |
| 651 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 652 | { |
| 653 | .name = "sdcc_dml_addr", |
| 654 | .start = MSM_SDC2_DML_BASE, |
| 655 | .end = MSM_SDC2_BAM_BASE - 1, |
| 656 | .flags = IORESOURCE_MEM, |
| 657 | }, |
| 658 | { |
| 659 | .name = "sdcc_bam_addr", |
| 660 | .start = MSM_SDC2_BAM_BASE, |
| 661 | .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1, |
| 662 | .flags = IORESOURCE_MEM, |
| 663 | }, |
| 664 | { |
| 665 | .name = "sdcc_bam_irq", |
| 666 | .start = SDC2_BAM_IRQ, |
| 667 | .end = SDC2_BAM_IRQ, |
| 668 | .flags = IORESOURCE_IRQ, |
| 669 | }, |
| 670 | #endif |
| 671 | }; |
| 672 | |
| 673 | static struct resource resources_sdc3[] = { |
| 674 | { |
| 675 | .name = "core_mem", |
| 676 | .flags = IORESOURCE_MEM, |
| 677 | .start = MSM_SDC3_BASE, |
| 678 | .end = MSM_SDC3_DML_BASE - 1, |
| 679 | }, |
| 680 | { |
| 681 | .name = "core_irq", |
| 682 | .flags = IORESOURCE_IRQ, |
| 683 | .start = SDC3_IRQ_0, |
| 684 | .end = SDC3_IRQ_0 |
| 685 | }, |
| 686 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 687 | { |
| 688 | .name = "sdcc_dml_addr", |
| 689 | .start = MSM_SDC3_DML_BASE, |
| 690 | .end = MSM_SDC3_BAM_BASE - 1, |
| 691 | .flags = IORESOURCE_MEM, |
| 692 | }, |
| 693 | { |
| 694 | .name = "sdcc_bam_addr", |
| 695 | .start = MSM_SDC3_BAM_BASE, |
| 696 | .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1, |
| 697 | .flags = IORESOURCE_MEM, |
| 698 | }, |
| 699 | { |
| 700 | .name = "sdcc_bam_irq", |
| 701 | .start = SDC3_BAM_IRQ, |
| 702 | .end = SDC3_BAM_IRQ, |
| 703 | .flags = IORESOURCE_IRQ, |
| 704 | }, |
| 705 | #endif |
| 706 | }; |
| 707 | |
| 708 | static struct resource resources_sdc4[] = { |
| 709 | { |
| 710 | .name = "core_mem", |
| 711 | .flags = IORESOURCE_MEM, |
| 712 | .start = MSM_SDC4_BASE, |
| 713 | .end = MSM_SDC4_DML_BASE - 1, |
| 714 | }, |
| 715 | { |
| 716 | .name = "core_irq", |
| 717 | .flags = IORESOURCE_IRQ, |
| 718 | .start = SDC4_IRQ_0, |
| 719 | .end = SDC4_IRQ_0 |
| 720 | }, |
| 721 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 722 | { |
| 723 | .name = "sdcc_dml_addr", |
| 724 | .start = MSM_SDC4_DML_BASE, |
| 725 | .end = MSM_SDC4_BAM_BASE - 1, |
| 726 | .flags = IORESOURCE_MEM, |
| 727 | }, |
| 728 | { |
| 729 | .name = "sdcc_bam_addr", |
| 730 | .start = MSM_SDC4_BAM_BASE, |
| 731 | .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1, |
| 732 | .flags = IORESOURCE_MEM, |
| 733 | }, |
| 734 | { |
| 735 | .name = "sdcc_bam_irq", |
| 736 | .start = SDC4_BAM_IRQ, |
| 737 | .end = SDC4_BAM_IRQ, |
| 738 | .flags = IORESOURCE_IRQ, |
| 739 | }, |
| 740 | #endif |
| 741 | }; |
| 742 | |
| 743 | static struct resource resources_sdc5[] = { |
| 744 | { |
| 745 | .name = "core_mem", |
| 746 | .flags = IORESOURCE_MEM, |
| 747 | .start = MSM_SDC5_BASE, |
| 748 | .end = MSM_SDC5_DML_BASE - 1, |
| 749 | }, |
| 750 | { |
| 751 | .name = "core_irq", |
| 752 | .flags = IORESOURCE_IRQ, |
| 753 | .start = SDC5_IRQ_0, |
| 754 | .end = SDC5_IRQ_0 |
| 755 | }, |
| 756 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 757 | { |
| 758 | .name = "sdcc_dml_addr", |
| 759 | .start = MSM_SDC5_DML_BASE, |
| 760 | .end = MSM_SDC5_BAM_BASE - 1, |
| 761 | .flags = IORESOURCE_MEM, |
| 762 | }, |
| 763 | { |
| 764 | .name = "sdcc_bam_addr", |
| 765 | .start = MSM_SDC5_BAM_BASE, |
| 766 | .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1, |
| 767 | .flags = IORESOURCE_MEM, |
| 768 | }, |
| 769 | { |
| 770 | .name = "sdcc_bam_irq", |
| 771 | .start = SDC5_BAM_IRQ, |
| 772 | .end = SDC5_BAM_IRQ, |
| 773 | .flags = IORESOURCE_IRQ, |
| 774 | }, |
| 775 | #endif |
| 776 | }; |
| 777 | |
| 778 | struct platform_device msm_device_sdc1 = { |
| 779 | .name = "msm_sdcc", |
| 780 | .id = 1, |
| 781 | .num_resources = ARRAY_SIZE(resources_sdc1), |
| 782 | .resource = resources_sdc1, |
| 783 | .dev = { |
| 784 | .coherent_dma_mask = 0xffffffff, |
| 785 | }, |
| 786 | }; |
| 787 | |
| 788 | struct platform_device msm_device_sdc2 = { |
| 789 | .name = "msm_sdcc", |
| 790 | .id = 2, |
| 791 | .num_resources = ARRAY_SIZE(resources_sdc2), |
| 792 | .resource = resources_sdc2, |
| 793 | .dev = { |
| 794 | .coherent_dma_mask = 0xffffffff, |
| 795 | }, |
| 796 | }; |
| 797 | |
| 798 | struct platform_device msm_device_sdc3 = { |
| 799 | .name = "msm_sdcc", |
| 800 | .id = 3, |
| 801 | .num_resources = ARRAY_SIZE(resources_sdc3), |
| 802 | .resource = resources_sdc3, |
| 803 | .dev = { |
| 804 | .coherent_dma_mask = 0xffffffff, |
| 805 | }, |
| 806 | }; |
| 807 | |
| 808 | struct platform_device msm_device_sdc4 = { |
| 809 | .name = "msm_sdcc", |
| 810 | .id = 4, |
| 811 | .num_resources = ARRAY_SIZE(resources_sdc4), |
| 812 | .resource = resources_sdc4, |
| 813 | .dev = { |
| 814 | .coherent_dma_mask = 0xffffffff, |
| 815 | }, |
| 816 | }; |
| 817 | |
| 818 | struct platform_device msm_device_sdc5 = { |
| 819 | .name = "msm_sdcc", |
| 820 | .id = 5, |
| 821 | .num_resources = ARRAY_SIZE(resources_sdc5), |
| 822 | .resource = resources_sdc5, |
| 823 | .dev = { |
| 824 | .coherent_dma_mask = 0xffffffff, |
| 825 | }, |
| 826 | }; |
| 827 | |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 828 | #define MSM_LPASS_QDSP6SS_PHYS 0x28800000 |
| 829 | #define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0) |
| 830 | |
| 831 | static struct resource msm_8960_q6_lpass_resources[] = { |
| 832 | { |
| 833 | .start = MSM_LPASS_QDSP6SS_PHYS, |
| 834 | .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1, |
| 835 | .flags = IORESOURCE_MEM, |
| 836 | }, |
| 837 | }; |
| 838 | |
| 839 | static struct pil_q6v4_pdata msm_8960_q6_lpass_data = { |
| 840 | .strap_tcm_base = 0x01460000, |
| 841 | .strap_ahb_upper = 0x00290000, |
| 842 | .strap_ahb_lower = 0x00000280, |
| 843 | .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL, |
Matt Wagantall | 3908893 | 2011-08-02 20:24:56 -0700 | [diff] [blame] | 844 | .xo_id = MSM_XO_PXO, |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 845 | .name = "q6", |
| 846 | .pas_id = PAS_Q6, |
Matt Wagantall | 6e4aafb | 2011-09-09 17:53:54 -0700 | [diff] [blame] | 847 | .bus_port = MSM_BUS_MASTER_LPASS_PROC, |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 848 | }; |
| 849 | |
| 850 | struct platform_device msm_8960_q6_lpass = { |
| 851 | .name = "pil_qdsp6v4", |
| 852 | .id = 0, |
| 853 | .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources), |
| 854 | .resource = msm_8960_q6_lpass_resources, |
| 855 | .dev.platform_data = &msm_8960_q6_lpass_data, |
| 856 | }; |
| 857 | |
| 858 | #define MSM_MSS_ENABLE_PHYS 0x08B00000 |
| 859 | #define MSM_FW_QDSP6SS_PHYS 0x08800000 |
| 860 | #define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C) |
| 861 | #define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044) |
| 862 | |
| 863 | static struct resource msm_8960_q6_mss_fw_resources[] = { |
| 864 | { |
| 865 | .start = MSM_FW_QDSP6SS_PHYS, |
| 866 | .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1, |
| 867 | .flags = IORESOURCE_MEM, |
| 868 | }, |
| 869 | { |
| 870 | .start = MSM_MSS_ENABLE_PHYS, |
| 871 | .end = MSM_MSS_ENABLE_PHYS + 4 - 1, |
| 872 | .flags = IORESOURCE_MEM, |
| 873 | }, |
| 874 | }; |
| 875 | |
| 876 | static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = { |
| 877 | .strap_tcm_base = 0x00400000, |
| 878 | .strap_ahb_upper = 0x00090000, |
| 879 | .strap_ahb_lower = 0x00000080, |
| 880 | .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL, |
| 881 | .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL, |
Matt Wagantall | ed90b00 | 2011-12-12 21:22:43 -0800 | [diff] [blame] | 882 | .xo_id = MSM_XO_CXO, |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 883 | .name = "modem_fw", |
| 884 | .depends = "q6", |
| 885 | .pas_id = PAS_MODEM_FW, |
Matt Wagantall | 6e4aafb | 2011-09-09 17:53:54 -0700 | [diff] [blame] | 886 | .bus_port = MSM_BUS_MASTER_MSS_FW_PROC, |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 887 | }; |
| 888 | |
| 889 | struct platform_device msm_8960_q6_mss_fw = { |
| 890 | .name = "pil_qdsp6v4", |
| 891 | .id = 1, |
| 892 | .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources), |
| 893 | .resource = msm_8960_q6_mss_fw_resources, |
| 894 | .dev.platform_data = &msm_8960_q6_mss_fw_data, |
| 895 | }; |
| 896 | |
| 897 | #define MSM_SW_QDSP6SS_PHYS 0x08900000 |
| 898 | #define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040) |
| 899 | #define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68) |
| 900 | |
| 901 | static struct resource msm_8960_q6_mss_sw_resources[] = { |
| 902 | { |
| 903 | .start = MSM_SW_QDSP6SS_PHYS, |
| 904 | .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1, |
| 905 | .flags = IORESOURCE_MEM, |
| 906 | }, |
| 907 | { |
| 908 | .start = MSM_MSS_ENABLE_PHYS, |
| 909 | .end = MSM_MSS_ENABLE_PHYS + 4 - 1, |
| 910 | .flags = IORESOURCE_MEM, |
| 911 | }, |
| 912 | }; |
| 913 | |
| 914 | static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = { |
| 915 | .strap_tcm_base = 0x00420000, |
| 916 | .strap_ahb_upper = 0x00090000, |
| 917 | .strap_ahb_lower = 0x00000080, |
| 918 | .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL, |
| 919 | .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL, |
Matt Wagantall | ed90b00 | 2011-12-12 21:22:43 -0800 | [diff] [blame] | 920 | .xo_id = MSM_XO_CXO, |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 921 | .name = "modem", |
| 922 | .depends = "modem_fw", |
| 923 | .pas_id = PAS_MODEM_SW, |
Matt Wagantall | 6e4aafb | 2011-09-09 17:53:54 -0700 | [diff] [blame] | 924 | .bus_port = MSM_BUS_MASTER_MSS_SW_PROC, |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 925 | }; |
| 926 | |
| 927 | struct platform_device msm_8960_q6_mss_sw = { |
| 928 | .name = "pil_qdsp6v4", |
| 929 | .id = 2, |
| 930 | .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources), |
| 931 | .resource = msm_8960_q6_mss_sw_resources, |
| 932 | .dev.platform_data = &msm_8960_q6_mss_sw_data, |
| 933 | }; |
| 934 | |
Stephen Boyd | 322a992 | 2011-09-20 01:05:54 -0700 | [diff] [blame] | 935 | static struct resource msm_8960_riva_resources[] = { |
| 936 | { |
| 937 | .start = 0x03204000, |
| 938 | .end = 0x03204000 + SZ_256 - 1, |
| 939 | .flags = IORESOURCE_MEM, |
| 940 | }, |
| 941 | }; |
| 942 | |
| 943 | struct platform_device msm_8960_riva = { |
| 944 | .name = "pil_riva", |
| 945 | .id = -1, |
| 946 | .num_resources = ARRAY_SIZE(msm_8960_riva_resources), |
| 947 | .resource = msm_8960_riva_resources, |
| 948 | }; |
| 949 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 950 | struct platform_device msm_device_smd = { |
| 951 | .name = "msm_smd", |
| 952 | .id = -1, |
| 953 | }; |
| 954 | |
| 955 | struct platform_device msm_device_bam_dmux = { |
| 956 | .name = "BAM_RMNT", |
| 957 | .id = -1, |
| 958 | }; |
| 959 | |
Jeff Ohlstein | 7e66855 | 2011-10-06 16:17:25 -0700 | [diff] [blame] | 960 | static struct msm_watchdog_pdata msm_watchdog_pdata = { |
| 961 | .pet_time = 10000, |
| 962 | .bark_time = 11000, |
| 963 | .has_secure = true, |
| 964 | }; |
| 965 | |
| 966 | struct platform_device msm8960_device_watchdog = { |
| 967 | .name = "msm_watchdog", |
| 968 | .id = -1, |
| 969 | .dev = { |
| 970 | .platform_data = &msm_watchdog_pdata, |
| 971 | }, |
| 972 | }; |
| 973 | |
Stepan Moskovchenko | df13d34 | 2011-08-03 19:01:25 -0700 | [diff] [blame] | 974 | static struct resource msm_dmov_resource[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 975 | { |
| 976 | .start = ADM_0_SCSS_1_IRQ, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 977 | .flags = IORESOURCE_IRQ, |
| 978 | }, |
Jeff Ohlstein | 905f1ce | 2011-09-07 18:50:18 -0700 | [diff] [blame] | 979 | { |
| 980 | .start = 0x18320000, |
| 981 | .end = 0x18320000 + SZ_1M - 1, |
| 982 | .flags = IORESOURCE_MEM, |
| 983 | }, |
| 984 | }; |
| 985 | |
| 986 | static struct msm_dmov_pdata msm_dmov_pdata = { |
| 987 | .sd = 1, |
| 988 | .sd_size = 0x800, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 989 | }; |
| 990 | |
Stepan Moskovchenko | df13d34 | 2011-08-03 19:01:25 -0700 | [diff] [blame] | 991 | struct platform_device msm8960_device_dmov = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 992 | .name = "msm_dmov", |
| 993 | .id = -1, |
| 994 | .resource = msm_dmov_resource, |
| 995 | .num_resources = ARRAY_SIZE(msm_dmov_resource), |
Jeff Ohlstein | 905f1ce | 2011-09-07 18:50:18 -0700 | [diff] [blame] | 996 | .dev = { |
| 997 | .platform_data = &msm_dmov_pdata, |
| 998 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 999 | }; |
| 1000 | |
| 1001 | static struct platform_device *msm_sdcc_devices[] __initdata = { |
| 1002 | &msm_device_sdc1, |
| 1003 | &msm_device_sdc2, |
| 1004 | &msm_device_sdc3, |
| 1005 | &msm_device_sdc4, |
| 1006 | &msm_device_sdc5, |
| 1007 | }; |
| 1008 | |
| 1009 | int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat) |
| 1010 | { |
| 1011 | struct platform_device *pdev; |
| 1012 | |
| 1013 | if (controller < 1 || controller > 5) |
| 1014 | return -EINVAL; |
| 1015 | |
| 1016 | pdev = msm_sdcc_devices[controller-1]; |
| 1017 | pdev->dev.platform_data = plat; |
| 1018 | return platform_device_register(pdev); |
| 1019 | } |
| 1020 | |
| 1021 | static struct resource resources_qup_i2c_gsbi4[] = { |
| 1022 | { |
| 1023 | .name = "gsbi_qup_i2c_addr", |
| 1024 | .start = MSM_GSBI4_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1025 | .end = MSM_GSBI4_PHYS + 4 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1026 | .flags = IORESOURCE_MEM, |
| 1027 | }, |
| 1028 | { |
| 1029 | .name = "qup_phys_addr", |
| 1030 | .start = MSM_GSBI4_QUP_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1031 | .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1032 | .flags = IORESOURCE_MEM, |
| 1033 | }, |
| 1034 | { |
| 1035 | .name = "qup_err_intr", |
| 1036 | .start = GSBI4_QUP_IRQ, |
| 1037 | .end = GSBI4_QUP_IRQ, |
| 1038 | .flags = IORESOURCE_IRQ, |
| 1039 | }, |
| 1040 | }; |
| 1041 | |
| 1042 | struct platform_device msm8960_device_qup_i2c_gsbi4 = { |
| 1043 | .name = "qup_i2c", |
| 1044 | .id = 4, |
| 1045 | .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4), |
| 1046 | .resource = resources_qup_i2c_gsbi4, |
| 1047 | }; |
| 1048 | |
| 1049 | static struct resource resources_qup_i2c_gsbi3[] = { |
| 1050 | { |
| 1051 | .name = "gsbi_qup_i2c_addr", |
| 1052 | .start = MSM_GSBI3_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1053 | .end = MSM_GSBI3_PHYS + 4 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1054 | .flags = IORESOURCE_MEM, |
| 1055 | }, |
| 1056 | { |
| 1057 | .name = "qup_phys_addr", |
| 1058 | .start = MSM_GSBI3_QUP_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1059 | .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1060 | .flags = IORESOURCE_MEM, |
| 1061 | }, |
| 1062 | { |
| 1063 | .name = "qup_err_intr", |
| 1064 | .start = GSBI3_QUP_IRQ, |
| 1065 | .end = GSBI3_QUP_IRQ, |
| 1066 | .flags = IORESOURCE_IRQ, |
| 1067 | }, |
| 1068 | }; |
| 1069 | |
| 1070 | struct platform_device msm8960_device_qup_i2c_gsbi3 = { |
| 1071 | .name = "qup_i2c", |
| 1072 | .id = 3, |
| 1073 | .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3), |
| 1074 | .resource = resources_qup_i2c_gsbi3, |
| 1075 | }; |
| 1076 | |
| 1077 | static struct resource resources_qup_i2c_gsbi10[] = { |
| 1078 | { |
| 1079 | .name = "gsbi_qup_i2c_addr", |
| 1080 | .start = MSM_GSBI10_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1081 | .end = MSM_GSBI10_PHYS + 4 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1082 | .flags = IORESOURCE_MEM, |
| 1083 | }, |
| 1084 | { |
| 1085 | .name = "qup_phys_addr", |
| 1086 | .start = MSM_GSBI10_QUP_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1087 | .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1088 | .flags = IORESOURCE_MEM, |
| 1089 | }, |
| 1090 | { |
| 1091 | .name = "qup_err_intr", |
| 1092 | .start = GSBI10_QUP_IRQ, |
| 1093 | .end = GSBI10_QUP_IRQ, |
| 1094 | .flags = IORESOURCE_IRQ, |
| 1095 | }, |
| 1096 | }; |
| 1097 | |
| 1098 | struct platform_device msm8960_device_qup_i2c_gsbi10 = { |
| 1099 | .name = "qup_i2c", |
| 1100 | .id = 10, |
| 1101 | .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10), |
| 1102 | .resource = resources_qup_i2c_gsbi10, |
| 1103 | }; |
| 1104 | |
| 1105 | static struct resource resources_qup_i2c_gsbi12[] = { |
| 1106 | { |
| 1107 | .name = "gsbi_qup_i2c_addr", |
| 1108 | .start = MSM_GSBI12_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1109 | .end = MSM_GSBI12_PHYS + 4 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1110 | .flags = IORESOURCE_MEM, |
| 1111 | }, |
| 1112 | { |
| 1113 | .name = "qup_phys_addr", |
| 1114 | .start = MSM_GSBI12_QUP_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1115 | .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1116 | .flags = IORESOURCE_MEM, |
| 1117 | }, |
| 1118 | { |
| 1119 | .name = "qup_err_intr", |
| 1120 | .start = GSBI12_QUP_IRQ, |
| 1121 | .end = GSBI12_QUP_IRQ, |
| 1122 | .flags = IORESOURCE_IRQ, |
| 1123 | }, |
| 1124 | }; |
| 1125 | |
| 1126 | struct platform_device msm8960_device_qup_i2c_gsbi12 = { |
| 1127 | .name = "qup_i2c", |
| 1128 | .id = 12, |
| 1129 | .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12), |
| 1130 | .resource = resources_qup_i2c_gsbi12, |
| 1131 | }; |
| 1132 | |
| 1133 | #ifdef CONFIG_MSM_CAMERA |
| 1134 | struct resource msm_camera_resources[] = { |
| 1135 | { |
Nishant Pandit | 24153d8 | 2011-08-27 16:05:13 +0530 | [diff] [blame] | 1136 | .name = "s3d_rw", |
| 1137 | .start = 0x008003E0, |
| 1138 | .end = 0x008003E0 + SZ_16 - 1, |
| 1139 | .flags = IORESOURCE_MEM, |
| 1140 | }, |
| 1141 | { |
| 1142 | .name = "s3d_ctl", |
| 1143 | .start = 0x008020B8, |
| 1144 | .end = 0x008020B8 + SZ_16 - 1, |
| 1145 | .flags = IORESOURCE_MEM, |
| 1146 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1147 | }; |
| 1148 | |
| 1149 | int __init msm_get_cam_resources(struct msm_camera_sensor_info *s_info) |
| 1150 | { |
| 1151 | s_info->resource = msm_camera_resources; |
| 1152 | s_info->num_resources = ARRAY_SIZE(msm_camera_resources); |
| 1153 | return 0; |
| 1154 | } |
Kevin Chan | f6216f2 | 2011-10-25 18:40:11 -0700 | [diff] [blame] | 1155 | |
| 1156 | static struct resource msm_csiphy0_resources[] = { |
| 1157 | { |
| 1158 | .name = "csiphy", |
| 1159 | .start = 0x04800C00, |
| 1160 | .end = 0x04800C00 + SZ_1K - 1, |
| 1161 | .flags = IORESOURCE_MEM, |
| 1162 | }, |
| 1163 | { |
| 1164 | .name = "csiphy", |
| 1165 | .start = CSIPHY_4LN_IRQ, |
| 1166 | .end = CSIPHY_4LN_IRQ, |
| 1167 | .flags = IORESOURCE_IRQ, |
| 1168 | }, |
| 1169 | }; |
| 1170 | |
| 1171 | static struct resource msm_csiphy1_resources[] = { |
| 1172 | { |
| 1173 | .name = "csiphy", |
| 1174 | .start = 0x04801000, |
| 1175 | .end = 0x04801000 + SZ_1K - 1, |
| 1176 | .flags = IORESOURCE_MEM, |
| 1177 | }, |
| 1178 | { |
| 1179 | .name = "csiphy", |
| 1180 | .start = MSM8960_CSIPHY_2LN_IRQ, |
| 1181 | .end = MSM8960_CSIPHY_2LN_IRQ, |
| 1182 | .flags = IORESOURCE_IRQ, |
| 1183 | }, |
| 1184 | }; |
| 1185 | |
| 1186 | struct platform_device msm8960_device_csiphy0 = { |
| 1187 | .name = "msm_csiphy", |
| 1188 | .id = 0, |
| 1189 | .resource = msm_csiphy0_resources, |
| 1190 | .num_resources = ARRAY_SIZE(msm_csiphy0_resources), |
| 1191 | }; |
| 1192 | |
| 1193 | struct platform_device msm8960_device_csiphy1 = { |
| 1194 | .name = "msm_csiphy", |
| 1195 | .id = 1, |
| 1196 | .resource = msm_csiphy1_resources, |
| 1197 | .num_resources = ARRAY_SIZE(msm_csiphy1_resources), |
| 1198 | }; |
Kevin Chan | c8b52e8 | 2011-10-25 23:20:21 -0700 | [diff] [blame] | 1199 | |
| 1200 | static struct resource msm_csid0_resources[] = { |
| 1201 | { |
| 1202 | .name = "csid", |
| 1203 | .start = 0x04800000, |
| 1204 | .end = 0x04800000 + SZ_1K - 1, |
| 1205 | .flags = IORESOURCE_MEM, |
| 1206 | }, |
| 1207 | { |
| 1208 | .name = "csid", |
| 1209 | .start = CSI_0_IRQ, |
| 1210 | .end = CSI_0_IRQ, |
| 1211 | .flags = IORESOURCE_IRQ, |
| 1212 | }, |
| 1213 | }; |
| 1214 | |
| 1215 | static struct resource msm_csid1_resources[] = { |
| 1216 | { |
| 1217 | .name = "csid", |
| 1218 | .start = 0x04800400, |
| 1219 | .end = 0x04800400 + SZ_1K - 1, |
| 1220 | .flags = IORESOURCE_MEM, |
| 1221 | }, |
| 1222 | { |
| 1223 | .name = "csid", |
| 1224 | .start = CSI_1_IRQ, |
| 1225 | .end = CSI_1_IRQ, |
| 1226 | .flags = IORESOURCE_IRQ, |
| 1227 | }, |
| 1228 | }; |
| 1229 | |
| 1230 | struct platform_device msm8960_device_csid0 = { |
| 1231 | .name = "msm_csid", |
| 1232 | .id = 0, |
| 1233 | .resource = msm_csid0_resources, |
| 1234 | .num_resources = ARRAY_SIZE(msm_csid0_resources), |
| 1235 | }; |
| 1236 | |
| 1237 | struct platform_device msm8960_device_csid1 = { |
| 1238 | .name = "msm_csid", |
| 1239 | .id = 1, |
| 1240 | .resource = msm_csid1_resources, |
| 1241 | .num_resources = ARRAY_SIZE(msm_csid1_resources), |
| 1242 | }; |
Kevin Chan | e12c667 | 2011-10-26 11:55:26 -0700 | [diff] [blame] | 1243 | |
| 1244 | struct resource msm_ispif_resources[] = { |
| 1245 | { |
| 1246 | .name = "ispif", |
| 1247 | .start = 0x04800800, |
| 1248 | .end = 0x04800800 + SZ_1K - 1, |
| 1249 | .flags = IORESOURCE_MEM, |
| 1250 | }, |
| 1251 | { |
| 1252 | .name = "ispif", |
| 1253 | .start = ISPIF_IRQ, |
| 1254 | .end = ISPIF_IRQ, |
| 1255 | .flags = IORESOURCE_IRQ, |
| 1256 | }, |
| 1257 | }; |
| 1258 | |
| 1259 | struct platform_device msm8960_device_ispif = { |
| 1260 | .name = "msm_ispif", |
| 1261 | .id = 0, |
| 1262 | .resource = msm_ispif_resources, |
| 1263 | .num_resources = ARRAY_SIZE(msm_ispif_resources), |
| 1264 | }; |
Kevin Chan | 5827c55 | 2011-10-28 18:36:32 -0700 | [diff] [blame] | 1265 | |
| 1266 | static struct resource msm_vfe_resources[] = { |
| 1267 | { |
| 1268 | .name = "vfe32", |
| 1269 | .start = 0x04500000, |
| 1270 | .end = 0x04500000 + SZ_1M - 1, |
| 1271 | .flags = IORESOURCE_MEM, |
| 1272 | }, |
| 1273 | { |
| 1274 | .name = "vfe32", |
| 1275 | .start = VFE_IRQ, |
| 1276 | .end = VFE_IRQ, |
| 1277 | .flags = IORESOURCE_IRQ, |
| 1278 | }, |
| 1279 | }; |
| 1280 | |
| 1281 | struct platform_device msm8960_device_vfe = { |
| 1282 | .name = "msm_vfe", |
| 1283 | .id = 0, |
| 1284 | .resource = msm_vfe_resources, |
| 1285 | .num_resources = ARRAY_SIZE(msm_vfe_resources), |
| 1286 | }; |
Kevin Chan | a085312 | 2011-11-07 19:48:44 -0800 | [diff] [blame] | 1287 | |
| 1288 | static struct resource msm_vpe_resources[] = { |
| 1289 | { |
| 1290 | .name = "vpe", |
| 1291 | .start = 0x05300000, |
| 1292 | .end = 0x05300000 + SZ_1M - 1, |
| 1293 | .flags = IORESOURCE_MEM, |
| 1294 | }, |
| 1295 | { |
| 1296 | .name = "vpe", |
| 1297 | .start = VPE_IRQ, |
| 1298 | .end = VPE_IRQ, |
| 1299 | .flags = IORESOURCE_IRQ, |
| 1300 | }, |
| 1301 | }; |
| 1302 | |
| 1303 | struct platform_device msm8960_device_vpe = { |
| 1304 | .name = "msm_vpe", |
| 1305 | .id = 0, |
| 1306 | .resource = msm_vpe_resources, |
| 1307 | .num_resources = ARRAY_SIZE(msm_vpe_resources), |
| 1308 | }; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1309 | #endif |
| 1310 | |
Jay Chokshi | 33c044a | 2011-12-07 13:05:40 -0800 | [diff] [blame] | 1311 | static struct resource resources_ssbi_pmic[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1312 | { |
| 1313 | .start = MSM_PMIC1_SSBI_CMD_PHYS, |
| 1314 | .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1, |
| 1315 | .flags = IORESOURCE_MEM, |
| 1316 | }, |
| 1317 | }; |
| 1318 | |
Jay Chokshi | 33c044a | 2011-12-07 13:05:40 -0800 | [diff] [blame] | 1319 | struct platform_device msm8960_device_ssbi_pmic = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1320 | .name = "msm_ssbi", |
| 1321 | .id = 0, |
Jay Chokshi | 33c044a | 2011-12-07 13:05:40 -0800 | [diff] [blame] | 1322 | .resource = resources_ssbi_pmic, |
| 1323 | .num_resources = ARRAY_SIZE(resources_ssbi_pmic), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1324 | }; |
| 1325 | |
| 1326 | static struct resource resources_qup_spi_gsbi1[] = { |
| 1327 | { |
| 1328 | .name = "spi_base", |
| 1329 | .start = MSM_GSBI1_QUP_PHYS, |
| 1330 | .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1, |
| 1331 | .flags = IORESOURCE_MEM, |
| 1332 | }, |
| 1333 | { |
| 1334 | .name = "gsbi_base", |
| 1335 | .start = MSM_GSBI1_PHYS, |
| 1336 | .end = MSM_GSBI1_PHYS + 4 - 1, |
| 1337 | .flags = IORESOURCE_MEM, |
| 1338 | }, |
| 1339 | { |
| 1340 | .name = "spi_irq_in", |
| 1341 | .start = MSM8960_GSBI1_QUP_IRQ, |
| 1342 | .end = MSM8960_GSBI1_QUP_IRQ, |
| 1343 | .flags = IORESOURCE_IRQ, |
| 1344 | }, |
Harini Jayaraman | aac8e34 | 2011-08-09 19:25:23 -0600 | [diff] [blame] | 1345 | { |
| 1346 | .name = "spi_clk", |
| 1347 | .start = 9, |
| 1348 | .end = 9, |
| 1349 | .flags = IORESOURCE_IO, |
| 1350 | }, |
| 1351 | { |
Harini Jayaraman | aac8e34 | 2011-08-09 19:25:23 -0600 | [diff] [blame] | 1352 | .name = "spi_miso", |
| 1353 | .start = 7, |
| 1354 | .end = 7, |
| 1355 | .flags = IORESOURCE_IO, |
| 1356 | }, |
| 1357 | { |
| 1358 | .name = "spi_mosi", |
| 1359 | .start = 6, |
| 1360 | .end = 6, |
| 1361 | .flags = IORESOURCE_IO, |
| 1362 | }, |
Harini Jayaraman | 8392e43 | 2011-11-29 18:26:17 -0700 | [diff] [blame] | 1363 | { |
| 1364 | .name = "spi_cs", |
| 1365 | .start = 8, |
| 1366 | .end = 8, |
| 1367 | .flags = IORESOURCE_IO, |
| 1368 | }, |
| 1369 | { |
| 1370 | .name = "spi_cs1", |
| 1371 | .start = 14, |
| 1372 | .end = 14, |
| 1373 | .flags = IORESOURCE_IO, |
| 1374 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1375 | }; |
| 1376 | |
| 1377 | struct platform_device msm8960_device_qup_spi_gsbi1 = { |
| 1378 | .name = "spi_qsd", |
| 1379 | .id = 0, |
| 1380 | .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1), |
| 1381 | .resource = resources_qup_spi_gsbi1, |
| 1382 | }; |
| 1383 | |
| 1384 | struct platform_device msm_pcm = { |
| 1385 | .name = "msm-pcm-dsp", |
| 1386 | .id = -1, |
| 1387 | }; |
| 1388 | |
| 1389 | struct platform_device msm_pcm_routing = { |
| 1390 | .name = "msm-pcm-routing", |
| 1391 | .id = -1, |
| 1392 | }; |
| 1393 | |
| 1394 | struct platform_device msm_cpudai0 = { |
| 1395 | .name = "msm-dai-q6", |
| 1396 | .id = 0x4000, |
| 1397 | }; |
| 1398 | |
| 1399 | struct platform_device msm_cpudai1 = { |
| 1400 | .name = "msm-dai-q6", |
| 1401 | .id = 0x4001, |
| 1402 | }; |
| 1403 | |
| 1404 | struct platform_device msm_cpudai_hdmi_rx = { |
| 1405 | .name = "msm-dai-q6", |
| 1406 | .id = 8, |
| 1407 | }; |
| 1408 | |
| 1409 | struct platform_device msm_cpudai_bt_rx = { |
| 1410 | .name = "msm-dai-q6", |
| 1411 | .id = 0x3000, |
| 1412 | }; |
| 1413 | |
| 1414 | struct platform_device msm_cpudai_bt_tx = { |
| 1415 | .name = "msm-dai-q6", |
| 1416 | .id = 0x3001, |
| 1417 | }; |
| 1418 | |
| 1419 | struct platform_device msm_cpudai_fm_rx = { |
| 1420 | .name = "msm-dai-q6", |
| 1421 | .id = 0x3004, |
| 1422 | }; |
| 1423 | |
| 1424 | struct platform_device msm_cpudai_fm_tx = { |
| 1425 | .name = "msm-dai-q6", |
| 1426 | .id = 0x3005, |
| 1427 | }; |
| 1428 | |
Helen Zeng | 0705a5f | 2011-10-14 15:29:52 -0700 | [diff] [blame] | 1429 | struct platform_device msm_cpudai_incall_music_rx = { |
| 1430 | .name = "msm-dai-q6", |
| 1431 | .id = 0x8005, |
| 1432 | }; |
| 1433 | |
Helen Zeng | e3d716a | 2011-10-14 16:32:16 -0700 | [diff] [blame] | 1434 | struct platform_device msm_cpudai_incall_record_rx = { |
| 1435 | .name = "msm-dai-q6", |
| 1436 | .id = 0x8004, |
| 1437 | }; |
| 1438 | |
| 1439 | struct platform_device msm_cpudai_incall_record_tx = { |
| 1440 | .name = "msm-dai-q6", |
| 1441 | .id = 0x8003, |
| 1442 | }; |
| 1443 | |
Bhalchandra Gajare | 0e795c4 | 2011-08-15 18:10:30 -0700 | [diff] [blame] | 1444 | /* |
| 1445 | * Machine specific data for AUX PCM Interface |
| 1446 | * which the driver will be unware of. |
| 1447 | */ |
| 1448 | struct msm_dai_auxpcm_pdata auxpcm_rx_pdata = { |
| 1449 | .clk = "pcm_clk", |
| 1450 | .mode = AFE_PCM_CFG_MODE_PCM, |
| 1451 | .sync = AFE_PCM_CFG_SYNC_INT, |
| 1452 | .frame = AFE_PCM_CFG_FRM_256BPF, |
| 1453 | .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD, |
| 1454 | .slot = 0, |
| 1455 | .data = AFE_PCM_CFG_CDATAOE_MASTER, |
| 1456 | .pcm_clk_rate = 2048000, |
| 1457 | }; |
| 1458 | |
| 1459 | struct platform_device msm_cpudai_auxpcm_rx = { |
| 1460 | .name = "msm-dai-q6", |
| 1461 | .id = 2, |
| 1462 | .dev = { |
| 1463 | .platform_data = &auxpcm_rx_pdata, |
| 1464 | }, |
| 1465 | }; |
| 1466 | |
| 1467 | struct platform_device msm_cpudai_auxpcm_tx = { |
| 1468 | .name = "msm-dai-q6", |
| 1469 | .id = 3, |
| 1470 | }; |
| 1471 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1472 | struct platform_device msm_cpu_fe = { |
| 1473 | .name = "msm-dai-fe", |
| 1474 | .id = -1, |
| 1475 | }; |
| 1476 | |
| 1477 | struct platform_device msm_stub_codec = { |
| 1478 | .name = "msm-stub-codec", |
| 1479 | .id = 1, |
| 1480 | }; |
| 1481 | |
| 1482 | struct platform_device msm_voice = { |
| 1483 | .name = "msm-pcm-voice", |
| 1484 | .id = -1, |
| 1485 | }; |
| 1486 | |
| 1487 | struct platform_device msm_voip = { |
| 1488 | .name = "msm-voip-dsp", |
| 1489 | .id = -1, |
| 1490 | }; |
| 1491 | |
| 1492 | struct platform_device msm_lpa_pcm = { |
| 1493 | .name = "msm-pcm-lpa", |
| 1494 | .id = -1, |
| 1495 | }; |
| 1496 | |
Asish Bhattacharya | 96bb6f4 | 2011-11-01 20:36:09 +0530 | [diff] [blame] | 1497 | struct platform_device msm_compr_dsp = { |
| 1498 | .name = "msm-compr-dsp", |
| 1499 | .id = -1, |
| 1500 | }; |
| 1501 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1502 | struct platform_device msm_pcm_hostless = { |
| 1503 | .name = "msm-pcm-hostless", |
| 1504 | .id = -1, |
| 1505 | }; |
| 1506 | |
Laxminath Kasam | cee1d60 | 2011-08-01 19:26:57 +0530 | [diff] [blame] | 1507 | struct platform_device msm_cpudai_afe_01_rx = { |
| 1508 | .name = "msm-dai-q6", |
| 1509 | .id = 0xE0, |
| 1510 | }; |
| 1511 | |
| 1512 | struct platform_device msm_cpudai_afe_01_tx = { |
| 1513 | .name = "msm-dai-q6", |
| 1514 | .id = 0xF0, |
| 1515 | }; |
| 1516 | |
| 1517 | struct platform_device msm_cpudai_afe_02_rx = { |
| 1518 | .name = "msm-dai-q6", |
| 1519 | .id = 0xF1, |
| 1520 | }; |
| 1521 | |
| 1522 | struct platform_device msm_cpudai_afe_02_tx = { |
| 1523 | .name = "msm-dai-q6", |
| 1524 | .id = 0xE1, |
| 1525 | }; |
| 1526 | |
| 1527 | struct platform_device msm_pcm_afe = { |
| 1528 | .name = "msm-pcm-afe", |
| 1529 | .id = -1, |
| 1530 | }; |
| 1531 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1532 | struct platform_device *msm_footswitch_devices[] = { |
Nagamalleswararao Ganji | fd7454a | 2011-08-09 10:56:40 -0700 | [diff] [blame] | 1533 | FS_8X60(FS_ROT, "fs_rot"), |
Shuzhen Wang | 4d28c09 | 2011-07-14 15:40:33 -0700 | [diff] [blame] | 1534 | FS_8X60(FS_IJPEG, "fs_ijpeg"), |
| 1535 | FS_8X60(FS_VFE, "fs_vfe"), |
| 1536 | FS_8X60(FS_VPE, "fs_vpe"), |
Lucille Sylvester | a610fb1 | 2011-07-22 17:22:20 -0600 | [diff] [blame] | 1537 | FS_8X60(FS_GFX3D, "fs_gfx3d"), |
| 1538 | FS_8X60(FS_GFX2D0, "fs_gfx2d0"), |
| 1539 | FS_8X60(FS_GFX2D1, "fs_gfx2d1"), |
Gopikrishnaiah Anandan | 031eb94 | 2011-07-28 13:24:00 -0700 | [diff] [blame] | 1540 | FS_8X60(FS_VED, "fs_ved"), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1541 | }; |
| 1542 | unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices); |
| 1543 | |
| 1544 | #ifdef CONFIG_MSM_ROTATOR |
| 1545 | #define ROTATOR_HW_BASE 0x04E00000 |
| 1546 | static struct resource resources_msm_rotator[] = { |
| 1547 | { |
| 1548 | .start = ROTATOR_HW_BASE, |
| 1549 | .end = ROTATOR_HW_BASE + 0x100000 - 1, |
| 1550 | .flags = IORESOURCE_MEM, |
| 1551 | }, |
| 1552 | { |
| 1553 | .start = ROT_IRQ, |
| 1554 | .end = ROT_IRQ, |
| 1555 | .flags = IORESOURCE_IRQ, |
| 1556 | }, |
| 1557 | }; |
| 1558 | |
| 1559 | static struct msm_rot_clocks rotator_clocks[] = { |
| 1560 | { |
Matt Wagantall | bb90da9 | 2011-10-25 15:07:52 -0700 | [diff] [blame] | 1561 | .clk_name = "core_clk", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1562 | .clk_type = ROTATOR_CORE_CLK, |
Nagamalleswararao Ganji | 0bb10734 | 2011-10-10 20:55:32 -0700 | [diff] [blame] | 1563 | .clk_rate = 200 * 1000 * 1000, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1564 | }, |
| 1565 | { |
Matt Wagantall | bb90da9 | 2011-10-25 15:07:52 -0700 | [diff] [blame] | 1566 | .clk_name = "iface_clk", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1567 | .clk_type = ROTATOR_PCLK, |
| 1568 | .clk_rate = 0, |
| 1569 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1570 | }; |
| 1571 | |
| 1572 | static struct msm_rotator_platform_data rotator_pdata = { |
| 1573 | .number_of_clocks = ARRAY_SIZE(rotator_clocks), |
| 1574 | .hardware_version_number = 0x01020309, |
| 1575 | .rotator_clks = rotator_clocks, |
| 1576 | .regulator_name = "fs_rot", |
| 1577 | }; |
| 1578 | |
| 1579 | struct platform_device msm_rotator_device = { |
| 1580 | .name = "msm_rotator", |
| 1581 | .id = 0, |
| 1582 | .num_resources = ARRAY_SIZE(resources_msm_rotator), |
| 1583 | .resource = resources_msm_rotator, |
| 1584 | .dev = { |
| 1585 | .platform_data = &rotator_pdata, |
| 1586 | }, |
| 1587 | }; |
| 1588 | #endif |
| 1589 | |
| 1590 | #define MIPI_DSI_HW_BASE 0x04700000 |
| 1591 | #define MDP_HW_BASE 0x05100000 |
| 1592 | |
| 1593 | static struct resource msm_mipi_dsi1_resources[] = { |
| 1594 | { |
| 1595 | .name = "mipi_dsi", |
| 1596 | .start = MIPI_DSI_HW_BASE, |
kuogee hsieh | f12acf5 | 2011-09-06 10:49:43 -0700 | [diff] [blame] | 1597 | .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1598 | .flags = IORESOURCE_MEM, |
| 1599 | }, |
| 1600 | { |
| 1601 | .start = DSI1_IRQ, |
| 1602 | .end = DSI1_IRQ, |
| 1603 | .flags = IORESOURCE_IRQ, |
| 1604 | }, |
| 1605 | }; |
| 1606 | |
| 1607 | struct platform_device msm_mipi_dsi1_device = { |
| 1608 | .name = "mipi_dsi", |
| 1609 | .id = 1, |
| 1610 | .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources), |
| 1611 | .resource = msm_mipi_dsi1_resources, |
| 1612 | }; |
| 1613 | |
| 1614 | static struct resource msm_mdp_resources[] = { |
| 1615 | { |
| 1616 | .name = "mdp", |
| 1617 | .start = MDP_HW_BASE, |
kuogee hsieh | f12acf5 | 2011-09-06 10:49:43 -0700 | [diff] [blame] | 1618 | .end = MDP_HW_BASE + 0x000F0000 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1619 | .flags = IORESOURCE_MEM, |
| 1620 | }, |
| 1621 | { |
| 1622 | .start = MDP_IRQ, |
| 1623 | .end = MDP_IRQ, |
| 1624 | .flags = IORESOURCE_IRQ, |
| 1625 | }, |
| 1626 | }; |
| 1627 | |
| 1628 | static struct platform_device msm_mdp_device = { |
| 1629 | .name = "mdp", |
| 1630 | .id = 0, |
| 1631 | .num_resources = ARRAY_SIZE(msm_mdp_resources), |
| 1632 | .resource = msm_mdp_resources, |
| 1633 | }; |
| 1634 | |
| 1635 | static void __init msm_register_device(struct platform_device *pdev, void *data) |
| 1636 | { |
| 1637 | int ret; |
| 1638 | |
| 1639 | pdev->dev.platform_data = data; |
| 1640 | ret = platform_device_register(pdev); |
| 1641 | if (ret) |
| 1642 | dev_err(&pdev->dev, |
| 1643 | "%s: platform_device_register() failed = %d\n", |
| 1644 | __func__, ret); |
| 1645 | } |
| 1646 | |
Ravishangar Kalyanam | 882930f | 2011-07-08 17:51:52 -0700 | [diff] [blame] | 1647 | #ifdef CONFIG_MSM_BUS_SCALING |
| 1648 | static struct platform_device msm_dtv_device = { |
| 1649 | .name = "dtv", |
| 1650 | .id = 0, |
| 1651 | }; |
| 1652 | #endif |
| 1653 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1654 | void __init msm_fb_register_device(char *name, void *data) |
| 1655 | { |
| 1656 | if (!strncmp(name, "mdp", 3)) |
| 1657 | msm_register_device(&msm_mdp_device, data); |
| 1658 | else if (!strncmp(name, "mipi_dsi", 8)) |
| 1659 | msm_register_device(&msm_mipi_dsi1_device, data); |
Ravishangar Kalyanam | 882930f | 2011-07-08 17:51:52 -0700 | [diff] [blame] | 1660 | #ifdef CONFIG_MSM_BUS_SCALING |
| 1661 | else if (!strncmp(name, "dtv", 3)) |
| 1662 | msm_register_device(&msm_dtv_device, data); |
| 1663 | #endif |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1664 | else |
| 1665 | printk(KERN_ERR "%s: unknown device! %s\n", __func__, name); |
| 1666 | } |
| 1667 | |
| 1668 | static struct resource resources_sps[] = { |
| 1669 | { |
| 1670 | .name = "pipe_mem", |
| 1671 | .start = 0x12800000, |
| 1672 | .end = 0x12800000 + 0x4000 - 1, |
| 1673 | .flags = IORESOURCE_MEM, |
| 1674 | }, |
| 1675 | { |
| 1676 | .name = "bamdma_dma", |
| 1677 | .start = 0x12240000, |
| 1678 | .end = 0x12240000 + 0x1000 - 1, |
| 1679 | .flags = IORESOURCE_MEM, |
| 1680 | }, |
| 1681 | { |
| 1682 | .name = "bamdma_bam", |
| 1683 | .start = 0x12244000, |
| 1684 | .end = 0x12244000 + 0x4000 - 1, |
| 1685 | .flags = IORESOURCE_MEM, |
| 1686 | }, |
| 1687 | { |
| 1688 | .name = "bamdma_irq", |
| 1689 | .start = SPS_BAM_DMA_IRQ, |
| 1690 | .end = SPS_BAM_DMA_IRQ, |
| 1691 | .flags = IORESOURCE_IRQ, |
| 1692 | }, |
| 1693 | }; |
| 1694 | |
| 1695 | struct msm_sps_platform_data msm_sps_pdata = { |
| 1696 | .bamdma_restricted_pipes = 0x06, |
| 1697 | }; |
| 1698 | |
| 1699 | struct platform_device msm_device_sps = { |
| 1700 | .name = "msm_sps", |
| 1701 | .id = -1, |
| 1702 | .num_resources = ARRAY_SIZE(resources_sps), |
| 1703 | .resource = resources_sps, |
| 1704 | .dev.platform_data = &msm_sps_pdata, |
| 1705 | }; |
| 1706 | |
| 1707 | #ifdef CONFIG_MSM_MPM |
| 1708 | static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = { |
Praveen Chidambaram | b3d857c | 2011-05-31 16:28:07 -0600 | [diff] [blame] | 1709 | [1] = MSM_GPIO_TO_INT(46), |
| 1710 | [2] = MSM_GPIO_TO_INT(150), |
| 1711 | [4] = MSM_GPIO_TO_INT(103), |
| 1712 | [5] = MSM_GPIO_TO_INT(104), |
| 1713 | [6] = MSM_GPIO_TO_INT(105), |
| 1714 | [7] = MSM_GPIO_TO_INT(106), |
| 1715 | [8] = MSM_GPIO_TO_INT(107), |
| 1716 | [9] = MSM_GPIO_TO_INT(7), |
| 1717 | [10] = MSM_GPIO_TO_INT(11), |
| 1718 | [11] = MSM_GPIO_TO_INT(15), |
| 1719 | [12] = MSM_GPIO_TO_INT(19), |
| 1720 | [13] = MSM_GPIO_TO_INT(23), |
| 1721 | [14] = MSM_GPIO_TO_INT(27), |
| 1722 | [15] = MSM_GPIO_TO_INT(31), |
| 1723 | [16] = MSM_GPIO_TO_INT(35), |
| 1724 | [19] = MSM_GPIO_TO_INT(90), |
| 1725 | [20] = MSM_GPIO_TO_INT(92), |
| 1726 | [23] = MSM_GPIO_TO_INT(85), |
| 1727 | [24] = MSM_GPIO_TO_INT(83), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1728 | [25] = USB1_HS_IRQ, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1729 | [27] = HDMI_IRQ, |
Praveen Chidambaram | b3d857c | 2011-05-31 16:28:07 -0600 | [diff] [blame] | 1730 | [29] = MSM_GPIO_TO_INT(10), |
| 1731 | [30] = MSM_GPIO_TO_INT(102), |
| 1732 | [31] = MSM_GPIO_TO_INT(81), |
| 1733 | [32] = MSM_GPIO_TO_INT(78), |
| 1734 | [33] = MSM_GPIO_TO_INT(94), |
| 1735 | [34] = MSM_GPIO_TO_INT(72), |
| 1736 | [35] = MSM_GPIO_TO_INT(39), |
| 1737 | [36] = MSM_GPIO_TO_INT(43), |
| 1738 | [37] = MSM_GPIO_TO_INT(61), |
| 1739 | [38] = MSM_GPIO_TO_INT(50), |
| 1740 | [39] = MSM_GPIO_TO_INT(42), |
| 1741 | [41] = MSM_GPIO_TO_INT(62), |
| 1742 | [42] = MSM_GPIO_TO_INT(76), |
| 1743 | [43] = MSM_GPIO_TO_INT(75), |
| 1744 | [44] = MSM_GPIO_TO_INT(70), |
| 1745 | [45] = MSM_GPIO_TO_INT(69), |
| 1746 | [46] = MSM_GPIO_TO_INT(67), |
| 1747 | [47] = MSM_GPIO_TO_INT(65), |
| 1748 | [48] = MSM_GPIO_TO_INT(58), |
| 1749 | [49] = MSM_GPIO_TO_INT(54), |
| 1750 | [50] = MSM_GPIO_TO_INT(52), |
| 1751 | [51] = MSM_GPIO_TO_INT(49), |
| 1752 | [52] = MSM_GPIO_TO_INT(40), |
| 1753 | [53] = MSM_GPIO_TO_INT(37), |
| 1754 | [54] = MSM_GPIO_TO_INT(24), |
| 1755 | [55] = MSM_GPIO_TO_INT(14), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1756 | }; |
| 1757 | |
| 1758 | static uint16_t msm_mpm_bypassed_apps_irqs[] = { |
| 1759 | TLMM_MSM_SUMMARY_IRQ, |
| 1760 | RPM_APCC_CPU0_GP_HIGH_IRQ, |
| 1761 | RPM_APCC_CPU0_GP_MEDIUM_IRQ, |
| 1762 | RPM_APCC_CPU0_GP_LOW_IRQ, |
| 1763 | RPM_APCC_CPU0_WAKE_UP_IRQ, |
| 1764 | RPM_APCC_CPU1_GP_HIGH_IRQ, |
| 1765 | RPM_APCC_CPU1_GP_MEDIUM_IRQ, |
| 1766 | RPM_APCC_CPU1_GP_LOW_IRQ, |
| 1767 | RPM_APCC_CPU1_WAKE_UP_IRQ, |
| 1768 | MSS_TO_APPS_IRQ_0, |
| 1769 | MSS_TO_APPS_IRQ_1, |
| 1770 | MSS_TO_APPS_IRQ_2, |
| 1771 | MSS_TO_APPS_IRQ_3, |
| 1772 | MSS_TO_APPS_IRQ_4, |
| 1773 | MSS_TO_APPS_IRQ_5, |
| 1774 | MSS_TO_APPS_IRQ_6, |
| 1775 | MSS_TO_APPS_IRQ_7, |
| 1776 | MSS_TO_APPS_IRQ_8, |
| 1777 | MSS_TO_APPS_IRQ_9, |
| 1778 | LPASS_SCSS_GP_LOW_IRQ, |
| 1779 | LPASS_SCSS_GP_MEDIUM_IRQ, |
| 1780 | LPASS_SCSS_GP_HIGH_IRQ, |
David Collins | 5e2b2fd | 2011-09-08 15:23:30 -0700 | [diff] [blame] | 1781 | SPS_MTI_30, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1782 | SPS_MTI_31, |
David Collins | 5e2b2fd | 2011-09-08 15:23:30 -0700 | [diff] [blame] | 1783 | RIVA_APSS_SPARE_IRQ, |
David Collins | 84ecd0a | 2011-09-27 21:11:11 -0700 | [diff] [blame] | 1784 | RIVA_APPS_WLAN_SMSM_IRQ, |
| 1785 | RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ, |
| 1786 | RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1787 | }; |
| 1788 | |
| 1789 | struct msm_mpm_device_data msm_mpm_dev_data = { |
| 1790 | .irqs_m2a = msm_mpm_irqs_m2a, |
| 1791 | .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a), |
| 1792 | .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs, |
| 1793 | .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs), |
| 1794 | .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8, |
| 1795 | .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8, |
| 1796 | .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008, |
| 1797 | .mpm_apps_ipc_val = BIT(1), |
| 1798 | .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ, |
| 1799 | |
| 1800 | }; |
| 1801 | #endif |
| 1802 | |
Stephen Boyd | bb600ae | 2011-08-02 20:11:40 -0700 | [diff] [blame] | 1803 | static struct clk_lookup msm_clocks_8960_dummy[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1804 | CLK_DUMMY("pll2", PLL2, NULL, 0), |
| 1805 | CLK_DUMMY("pll8", PLL8, NULL, 0), |
| 1806 | CLK_DUMMY("pll4", PLL4, NULL, 0), |
| 1807 | |
| 1808 | CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0), |
| 1809 | CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0), |
| 1810 | CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0), |
| 1811 | CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0), |
| 1812 | CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0), |
| 1813 | CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0), |
| 1814 | CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0), |
| 1815 | CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0), |
| 1816 | CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0), |
| 1817 | CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0), |
| 1818 | CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0), |
| 1819 | CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0), |
| 1820 | CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0), |
| 1821 | CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0), |
| 1822 | CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0), |
| 1823 | CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0), |
| 1824 | |
Matt Wagantall | e252237 | 2011-08-17 14:52:21 -0700 | [diff] [blame] | 1825 | CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF), |
| 1826 | CLK_DUMMY("core_clk", GSBI2_UART_CLK, "msm_serial_hsl.0", OFF), |
| 1827 | CLK_DUMMY("core_clk", GSBI3_UART_CLK, NULL, OFF), |
| 1828 | CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF), |
| 1829 | CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF), |
| 1830 | CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF), |
| 1831 | CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF), |
| 1832 | CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF), |
| 1833 | CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF), |
| 1834 | CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF), |
| 1835 | CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF), |
| 1836 | CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF), |
Matt Wagantall | 62cf63e | 2011-08-17 16:34:47 -0700 | [diff] [blame] | 1837 | CLK_DUMMY("core_clk", GSBI1_QUP_CLK, "spi_qsd.0", OFF), |
| 1838 | CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF), |
| 1839 | CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF), |
| 1840 | CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF), |
| 1841 | CLK_DUMMY("core_clk", GSBI5_QUP_CLK, NULL, OFF), |
| 1842 | CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF), |
| 1843 | CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF), |
| 1844 | CLK_DUMMY("core_clk", GSBI8_QUP_CLK, NULL, OFF), |
| 1845 | CLK_DUMMY("core_clk", GSBI9_QUP_CLK, NULL, OFF), |
| 1846 | CLK_DUMMY("core_clk", GSBI10_QUP_CLK, NULL, OFF), |
| 1847 | CLK_DUMMY("core_clk", GSBI11_QUP_CLK, NULL, OFF), |
| 1848 | CLK_DUMMY("core_clk", GSBI12_QUP_CLK, NULL, OFF), |
Matt Wagantall | b86ad26 | 2011-10-24 19:50:29 -0700 | [diff] [blame] | 1849 | CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF), |
Matt Wagantall | d86d683 | 2011-08-17 14:06:55 -0700 | [diff] [blame] | 1850 | CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF), |
Matt Wagantall | c120529 | 2011-08-11 17:19:31 -0700 | [diff] [blame] | 1851 | CLK_DUMMY("core_clk", PRNG_CLK, NULL, OFF), |
Matt Wagantall | 37ce384 | 2011-08-17 16:00:36 -0700 | [diff] [blame] | 1852 | CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF), |
| 1853 | CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF), |
| 1854 | CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF), |
| 1855 | CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF), |
| 1856 | CLK_DUMMY("core_clk", SDC5_CLK, NULL, OFF), |
Matt Wagantall | 640e5fd | 2011-08-17 16:08:53 -0700 | [diff] [blame] | 1857 | CLK_DUMMY("core_clk", TSIF_REF_CLK, NULL, OFF), |
Matt Wagantall | b86ad26 | 2011-10-24 19:50:29 -0700 | [diff] [blame] | 1858 | CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1859 | CLK_DUMMY("usb_hs_clk", USB_HS1_XCVR_CLK, NULL, OFF), |
| 1860 | CLK_DUMMY("usb_phy_clk", USB_PHY0_CLK, NULL, OFF), |
| 1861 | CLK_DUMMY("usb_fs_src_clk", USB_FS1_SRC_CLK, NULL, OFF), |
| 1862 | CLK_DUMMY("usb_fs_clk", USB_FS1_XCVR_CLK, NULL, OFF), |
| 1863 | CLK_DUMMY("usb_fs_sys_clk", USB_FS1_SYS_CLK, NULL, OFF), |
| 1864 | CLK_DUMMY("usb_fs_src_clk", USB_FS2_SRC_CLK, NULL, OFF), |
| 1865 | CLK_DUMMY("usb_fs_clk", USB_FS2_XCVR_CLK, NULL, OFF), |
| 1866 | CLK_DUMMY("usb_fs_sys_clk", USB_FS2_SYS_CLK, NULL, OFF), |
Matt Wagantall | c4b3a4d | 2011-08-17 16:58:39 -0700 | [diff] [blame] | 1867 | CLK_DUMMY("iface_clk", CE2_CLK, "qce.0", OFF), |
| 1868 | CLK_DUMMY("core_clk", CE1_CORE_CLK, "qce.0", OFF), |
Matt Wagantall | 62cf63e | 2011-08-17 16:34:47 -0700 | [diff] [blame] | 1869 | CLK_DUMMY("iface_clk", GSBI1_P_CLK, "spi_qsd.0", OFF), |
| 1870 | CLK_DUMMY("iface_clk", GSBI2_P_CLK, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1871 | "msm_serial_hsl.0", OFF), |
Matt Wagantall | 62cf63e | 2011-08-17 16:34:47 -0700 | [diff] [blame] | 1872 | CLK_DUMMY("iface_clk", GSBI3_P_CLK, NULL, OFF), |
Matt Wagantall | ac29485 | 2011-08-17 15:44:58 -0700 | [diff] [blame] | 1873 | CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF), |
Matt Wagantall | 62cf63e | 2011-08-17 16:34:47 -0700 | [diff] [blame] | 1874 | CLK_DUMMY("iface_clk", GSBI5_P_CLK, NULL, OFF), |
Matt Wagantall | e252237 | 2011-08-17 14:52:21 -0700 | [diff] [blame] | 1875 | CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF), |
Matt Wagantall | 62cf63e | 2011-08-17 16:34:47 -0700 | [diff] [blame] | 1876 | CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF), |
| 1877 | CLK_DUMMY("iface_clk", GSBI8_P_CLK, NULL, OFF), |
| 1878 | CLK_DUMMY("iface_clk", GSBI9_P_CLK, NULL, OFF), |
| 1879 | CLK_DUMMY("iface_clk", GSBI10_P_CLK, NULL, OFF), |
| 1880 | CLK_DUMMY("iface_clk", GSBI11_P_CLK, NULL, OFF), |
| 1881 | CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF), |
| 1882 | CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF), |
Matt Wagantall | 640e5fd | 2011-08-17 16:08:53 -0700 | [diff] [blame] | 1883 | CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1884 | CLK_DUMMY("usb_fs_pclk", USB_FS1_P_CLK, NULL, OFF), |
| 1885 | CLK_DUMMY("usb_fs_pclk", USB_FS2_P_CLK, NULL, OFF), |
| 1886 | CLK_DUMMY("usb_hs_pclk", USB_HS1_P_CLK, NULL, OFF), |
Matt Wagantall | 37ce384 | 2011-08-17 16:00:36 -0700 | [diff] [blame] | 1887 | CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF), |
| 1888 | CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF), |
| 1889 | CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF), |
| 1890 | CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF), |
| 1891 | CLK_DUMMY("iface_clk", SDC5_P_CLK, NULL, OFF), |
Matt Wagantall | e1a8606 | 2011-08-18 17:46:10 -0700 | [diff] [blame] | 1892 | CLK_DUMMY("core_clk", ADM0_CLK, NULL, OFF), |
| 1893 | CLK_DUMMY("iface_clk", ADM0_P_CLK, NULL, OFF), |
Matt Wagantall | b86ad26 | 2011-10-24 19:50:29 -0700 | [diff] [blame] | 1894 | CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF), |
| 1895 | CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF), |
| 1896 | CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF), |
| 1897 | CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF), |
| 1898 | CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1899 | CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF), |
| 1900 | CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF), |
| 1901 | CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF), |
| 1902 | CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF), |
| 1903 | CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF), |
| 1904 | CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF), |
| 1905 | CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF), |
| 1906 | CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF), |
| 1907 | CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF), |
| 1908 | CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF), |
| 1909 | CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF), |
| 1910 | CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, "mipi_dsi.1", OFF), |
| 1911 | CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, "mipi_dsi.2", OFF), |
| 1912 | CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, "mipi_dsi.1", OFF), |
| 1913 | CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, "mipi_dsi.2", OFF), |
Matt Wagantall | 9dc0163 | 2011-08-17 18:55:04 -0700 | [diff] [blame] | 1914 | CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, OFF), |
| 1915 | CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, OFF), |
| 1916 | CLK_DUMMY("core_clk", GFX3D_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1917 | CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF), |
Matt Wagantall | 9dc0163 | 2011-08-17 18:55:04 -0700 | [diff] [blame] | 1918 | CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF), |
Matt Wagantall | b86ad26 | 2011-10-24 19:50:29 -0700 | [diff] [blame] | 1919 | CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1920 | CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF), |
| 1921 | CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF), |
| 1922 | CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF), |
Matt Wagantall | bb90da9 | 2011-10-25 15:07:52 -0700 | [diff] [blame] | 1923 | CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1924 | CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF), |
| 1925 | CLK_DUMMY("tv_enc_clk", TV_ENC_CLK, NULL, OFF), |
| 1926 | CLK_DUMMY("tv_dac_clk", TV_DAC_CLK, NULL, OFF), |
Matt Wagantall | b86ad26 | 2011-10-24 19:50:29 -0700 | [diff] [blame] | 1927 | CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1928 | CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF), |
| 1929 | CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF), |
| 1930 | CLK_DUMMY("hdmi_app_clk", HDMI_APP_CLK, NULL, OFF), |
| 1931 | CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF), |
| 1932 | CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF), |
| 1933 | CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF), |
| 1934 | CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF), |
| 1935 | CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF), |
| 1936 | CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF), |
Matt Wagantall | bb90da9 | 2011-10-25 15:07:52 -0700 | [diff] [blame] | 1937 | CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1938 | CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF), |
| 1939 | CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF), |
| 1940 | CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF), |
| 1941 | CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF), |
| 1942 | CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF), |
| 1943 | CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF), |
| 1944 | CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, "mipi_dsi.1", OFF), |
| 1945 | CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, "mipi_dsi.1", OFF), |
| 1946 | CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, "mipi_dsi.2", OFF), |
| 1947 | CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, "mipi_dsi.2", OFF), |
Matt Wagantall | 9dc0163 | 2011-08-17 18:55:04 -0700 | [diff] [blame] | 1948 | CLK_DUMMY("iface_clk", GFX2D0_P_CLK, NULL, OFF), |
| 1949 | CLK_DUMMY("iface_clk", GFX2D1_P_CLK, NULL, OFF), |
| 1950 | CLK_DUMMY("iface_clk", GFX3D_P_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1951 | CLK_DUMMY("hdmi_m_pclk", HDMI_M_P_CLK, NULL, OFF), |
| 1952 | CLK_DUMMY("hdmi_s_pclk", HDMI_S_P_CLK, NULL, OFF), |
| 1953 | CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF), |
| 1954 | CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF), |
Matt Wagantall | 9dc0163 | 2011-08-17 18:55:04 -0700 | [diff] [blame] | 1955 | CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1956 | CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF), |
Matt Wagantall | e604d71 | 2011-10-21 15:38:18 -0700 | [diff] [blame] | 1957 | CLK_DUMMY("iface_clk", SMMU_P_CLK, NULL, OFF), |
Matt Wagantall | bb90da9 | 2011-10-25 15:07:52 -0700 | [diff] [blame] | 1958 | CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1959 | CLK_DUMMY("tv_enc_pclk", TV_ENC_P_CLK, NULL, OFF), |
| 1960 | CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF), |
| 1961 | CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF), |
| 1962 | CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF), |
| 1963 | CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF), |
| 1964 | CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF), |
| 1965 | CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF), |
| 1966 | CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF), |
| 1967 | CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF), |
| 1968 | CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF), |
| 1969 | CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF), |
| 1970 | CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF), |
| 1971 | CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF), |
| 1972 | CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF), |
| 1973 | CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF), |
Matt Wagantall | e604d71 | 2011-10-21 15:38:18 -0700 | [diff] [blame] | 1974 | CLK_DUMMY("core_clk", JPEGD_AXI_CLK, NULL, 0), |
| 1975 | CLK_DUMMY("core_clk", VFE_AXI_CLK, NULL, 0), |
| 1976 | CLK_DUMMY("core_clk", VCODEC_AXI_CLK, NULL, 0), |
| 1977 | CLK_DUMMY("core_clk", GFX3D_CLK, NULL, 0), |
| 1978 | CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, 0), |
| 1979 | CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, 0), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1980 | |
| 1981 | CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0), |
| 1982 | CLK_DUMMY("dfab_usb_hs_clk", DFAB_USB_HS_CLK, NULL, 0), |
Matt Wagantall | 37ce384 | 2011-08-17 16:00:36 -0700 | [diff] [blame] | 1983 | CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, "msm_sdcc.1", 0), |
| 1984 | CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, "msm_sdcc.2", 0), |
| 1985 | CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, "msm_sdcc.3", 0), |
| 1986 | CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, "msm_sdcc.4", 0), |
| 1987 | CLK_DUMMY("bus_clk", DFAB_SDC5_CLK, "msm_sdcc.5", 0), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1988 | CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0), |
| 1989 | CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0), |
| 1990 | }; |
| 1991 | |
Stephen Boyd | bb600ae | 2011-08-02 20:11:40 -0700 | [diff] [blame] | 1992 | struct clock_init_data msm8960_dummy_clock_init_data __initdata = { |
| 1993 | .table = msm_clocks_8960_dummy, |
| 1994 | .size = ARRAY_SIZE(msm_clocks_8960_dummy), |
| 1995 | }; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1996 | |
| 1997 | #define LPASS_SLIMBUS_PHYS 0x28080000 |
| 1998 | #define LPASS_SLIMBUS_BAM_PHYS 0x28084000 |
Sagar Dharia | cc96945 | 2011-09-19 10:34:30 -0600 | [diff] [blame] | 1999 | #define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2000 | /* Board info for the slimbus slave device */ |
| 2001 | static struct resource slimbus_res[] = { |
| 2002 | { |
| 2003 | .start = LPASS_SLIMBUS_PHYS, |
| 2004 | .end = LPASS_SLIMBUS_PHYS + 8191, |
| 2005 | .flags = IORESOURCE_MEM, |
| 2006 | .name = "slimbus_physical", |
| 2007 | }, |
| 2008 | { |
| 2009 | .start = LPASS_SLIMBUS_BAM_PHYS, |
| 2010 | .end = LPASS_SLIMBUS_BAM_PHYS + 8191, |
| 2011 | .flags = IORESOURCE_MEM, |
| 2012 | .name = "slimbus_bam_physical", |
| 2013 | }, |
| 2014 | { |
Sagar Dharia | cc96945 | 2011-09-19 10:34:30 -0600 | [diff] [blame] | 2015 | .start = LPASS_SLIMBUS_SLEW, |
| 2016 | .end = LPASS_SLIMBUS_SLEW + 4 - 1, |
| 2017 | .flags = IORESOURCE_MEM, |
| 2018 | .name = "slimbus_slew_reg", |
| 2019 | }, |
| 2020 | { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2021 | .start = SLIMBUS0_CORE_EE1_IRQ, |
| 2022 | .end = SLIMBUS0_CORE_EE1_IRQ, |
| 2023 | .flags = IORESOURCE_IRQ, |
| 2024 | .name = "slimbus_irq", |
| 2025 | }, |
| 2026 | { |
| 2027 | .start = SLIMBUS0_BAM_EE1_IRQ, |
| 2028 | .end = SLIMBUS0_BAM_EE1_IRQ, |
| 2029 | .flags = IORESOURCE_IRQ, |
| 2030 | .name = "slimbus_bam_irq", |
| 2031 | }, |
| 2032 | }; |
| 2033 | |
| 2034 | struct platform_device msm_slim_ctrl = { |
| 2035 | .name = "msm_slim_ctrl", |
| 2036 | .id = 1, |
| 2037 | .num_resources = ARRAY_SIZE(slimbus_res), |
| 2038 | .resource = slimbus_res, |
| 2039 | .dev = { |
| 2040 | .coherent_dma_mask = 0xffffffffULL, |
| 2041 | }, |
| 2042 | }; |
| 2043 | |
| 2044 | #ifdef CONFIG_MSM_BUS_SCALING |
| 2045 | static struct msm_bus_vectors grp3d_init_vectors[] = { |
| 2046 | { |
| 2047 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 2048 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2049 | .ab = 0, |
| 2050 | .ib = 0, |
| 2051 | }, |
| 2052 | }; |
| 2053 | |
Lucille Sylvester | 34ec369 | 2011-08-16 16:28:04 -0600 | [diff] [blame] | 2054 | static struct msm_bus_vectors grp3d_low_vectors[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2055 | { |
| 2056 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 2057 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2058 | .ab = 0, |
Suman Tatiraju | 0123d18 | 2011-09-30 14:59:06 -0700 | [diff] [blame] | 2059 | .ib = KGSL_CONVERT_TO_MBPS(1200), |
Lucille Sylvester | 34ec369 | 2011-08-16 16:28:04 -0600 | [diff] [blame] | 2060 | }, |
| 2061 | }; |
| 2062 | |
| 2063 | static struct msm_bus_vectors grp3d_nominal_low_vectors[] = { |
| 2064 | { |
| 2065 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 2066 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2067 | .ab = 0, |
Suman Tatiraju | 0123d18 | 2011-09-30 14:59:06 -0700 | [diff] [blame] | 2068 | .ib = KGSL_CONVERT_TO_MBPS(2048), |
Lucille Sylvester | 34ec369 | 2011-08-16 16:28:04 -0600 | [diff] [blame] | 2069 | }, |
| 2070 | }; |
| 2071 | |
| 2072 | static struct msm_bus_vectors grp3d_nominal_high_vectors[] = { |
| 2073 | { |
| 2074 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 2075 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2076 | .ab = 0, |
Suman Tatiraju | 0123d18 | 2011-09-30 14:59:06 -0700 | [diff] [blame] | 2077 | .ib = KGSL_CONVERT_TO_MBPS(2656), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2078 | }, |
| 2079 | }; |
| 2080 | |
| 2081 | static struct msm_bus_vectors grp3d_max_vectors[] = { |
| 2082 | { |
| 2083 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 2084 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2085 | .ab = 0, |
Suman Tatiraju | 0123d18 | 2011-09-30 14:59:06 -0700 | [diff] [blame] | 2086 | .ib = KGSL_CONVERT_TO_MBPS(3968), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2087 | }, |
| 2088 | }; |
| 2089 | |
| 2090 | static struct msm_bus_paths grp3d_bus_scale_usecases[] = { |
| 2091 | { |
| 2092 | ARRAY_SIZE(grp3d_init_vectors), |
| 2093 | grp3d_init_vectors, |
| 2094 | }, |
| 2095 | { |
Lucille Sylvester | 34ec369 | 2011-08-16 16:28:04 -0600 | [diff] [blame] | 2096 | ARRAY_SIZE(grp3d_low_vectors), |
| 2097 | grp3d_low_vectors, |
| 2098 | }, |
| 2099 | { |
| 2100 | ARRAY_SIZE(grp3d_nominal_low_vectors), |
| 2101 | grp3d_nominal_low_vectors, |
| 2102 | }, |
| 2103 | { |
| 2104 | ARRAY_SIZE(grp3d_nominal_high_vectors), |
| 2105 | grp3d_nominal_high_vectors, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2106 | }, |
| 2107 | { |
| 2108 | ARRAY_SIZE(grp3d_max_vectors), |
| 2109 | grp3d_max_vectors, |
| 2110 | }, |
| 2111 | }; |
| 2112 | |
| 2113 | static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = { |
| 2114 | grp3d_bus_scale_usecases, |
| 2115 | ARRAY_SIZE(grp3d_bus_scale_usecases), |
| 2116 | .name = "grp3d", |
| 2117 | }; |
| 2118 | |
| 2119 | static struct msm_bus_vectors grp2d0_init_vectors[] = { |
| 2120 | { |
| 2121 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0, |
| 2122 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2123 | .ab = 0, |
| 2124 | .ib = 0, |
| 2125 | }, |
| 2126 | }; |
| 2127 | |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2128 | static struct msm_bus_vectors grp2d0_nominal_vectors[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2129 | { |
| 2130 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0, |
| 2131 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2132 | .ab = 0, |
Suman Tatiraju | 903a0ef | 2011-09-30 16:53:57 -0700 | [diff] [blame] | 2133 | .ib = KGSL_CONVERT_TO_MBPS(1200), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2134 | }, |
| 2135 | }; |
| 2136 | |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2137 | static struct msm_bus_vectors grp2d0_max_vectors[] = { |
| 2138 | { |
| 2139 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0, |
| 2140 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2141 | .ab = 0, |
| 2142 | .ib = KGSL_CONVERT_TO_MBPS(2048), |
| 2143 | }, |
| 2144 | }; |
| 2145 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2146 | static struct msm_bus_paths grp2d0_bus_scale_usecases[] = { |
| 2147 | { |
| 2148 | ARRAY_SIZE(grp2d0_init_vectors), |
| 2149 | grp2d0_init_vectors, |
| 2150 | }, |
| 2151 | { |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2152 | ARRAY_SIZE(grp2d0_nominal_vectors), |
| 2153 | grp2d0_nominal_vectors, |
| 2154 | }, |
| 2155 | { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2156 | ARRAY_SIZE(grp2d0_max_vectors), |
| 2157 | grp2d0_max_vectors, |
| 2158 | }, |
| 2159 | }; |
| 2160 | |
| 2161 | struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = { |
| 2162 | grp2d0_bus_scale_usecases, |
| 2163 | ARRAY_SIZE(grp2d0_bus_scale_usecases), |
| 2164 | .name = "grp2d0", |
| 2165 | }; |
| 2166 | |
| 2167 | static struct msm_bus_vectors grp2d1_init_vectors[] = { |
| 2168 | { |
| 2169 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1, |
| 2170 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2171 | .ab = 0, |
| 2172 | .ib = 0, |
| 2173 | }, |
| 2174 | }; |
| 2175 | |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2176 | static struct msm_bus_vectors grp2d1_nominal_vectors[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2177 | { |
| 2178 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1, |
| 2179 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2180 | .ab = 0, |
Suman Tatiraju | 903a0ef | 2011-09-30 16:53:57 -0700 | [diff] [blame] | 2181 | .ib = KGSL_CONVERT_TO_MBPS(1200), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2182 | }, |
| 2183 | }; |
| 2184 | |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2185 | static struct msm_bus_vectors grp2d1_max_vectors[] = { |
| 2186 | { |
| 2187 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1, |
| 2188 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2189 | .ab = 0, |
| 2190 | .ib = KGSL_CONVERT_TO_MBPS(2048), |
| 2191 | }, |
| 2192 | }; |
| 2193 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2194 | static struct msm_bus_paths grp2d1_bus_scale_usecases[] = { |
| 2195 | { |
| 2196 | ARRAY_SIZE(grp2d1_init_vectors), |
| 2197 | grp2d1_init_vectors, |
| 2198 | }, |
| 2199 | { |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2200 | ARRAY_SIZE(grp2d1_nominal_vectors), |
| 2201 | grp2d1_nominal_vectors, |
| 2202 | }, |
| 2203 | { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2204 | ARRAY_SIZE(grp2d1_max_vectors), |
| 2205 | grp2d1_max_vectors, |
| 2206 | }, |
| 2207 | }; |
| 2208 | |
| 2209 | struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = { |
| 2210 | grp2d1_bus_scale_usecases, |
| 2211 | ARRAY_SIZE(grp2d1_bus_scale_usecases), |
| 2212 | .name = "grp2d1", |
| 2213 | }; |
| 2214 | #endif |
| 2215 | |
| 2216 | static struct resource kgsl_3d0_resources[] = { |
| 2217 | { |
| 2218 | .name = KGSL_3D0_REG_MEMORY, |
| 2219 | .start = 0x04300000, /* GFX3D address */ |
| 2220 | .end = 0x0431ffff, |
| 2221 | .flags = IORESOURCE_MEM, |
| 2222 | }, |
| 2223 | { |
| 2224 | .name = KGSL_3D0_IRQ, |
| 2225 | .start = GFX3D_IRQ, |
| 2226 | .end = GFX3D_IRQ, |
| 2227 | .flags = IORESOURCE_IRQ, |
| 2228 | }, |
| 2229 | }; |
| 2230 | |
| 2231 | static struct kgsl_device_platform_data kgsl_3d0_pdata = { |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2232 | .pwrlevel = { |
| 2233 | { |
| 2234 | .gpu_freq = 400000000, |
| 2235 | .bus_freq = 4, |
| 2236 | .io_fraction = 0, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2237 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2238 | { |
| 2239 | .gpu_freq = 300000000, |
| 2240 | .bus_freq = 3, |
| 2241 | .io_fraction = 33, |
| 2242 | }, |
| 2243 | { |
| 2244 | .gpu_freq = 200000000, |
| 2245 | .bus_freq = 2, |
| 2246 | .io_fraction = 100, |
| 2247 | }, |
| 2248 | { |
| 2249 | .gpu_freq = 128000000, |
| 2250 | .bus_freq = 1, |
| 2251 | .io_fraction = 100, |
| 2252 | }, |
| 2253 | { |
| 2254 | .gpu_freq = 27000000, |
| 2255 | .bus_freq = 0, |
| 2256 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2257 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2258 | .init_level = 0, |
| 2259 | .num_levels = 5, |
| 2260 | .set_grp_async = NULL, |
| 2261 | .idle_timeout = HZ/5, |
| 2262 | .nap_allowed = true, |
| 2263 | .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2264 | #ifdef CONFIG_MSM_BUS_SCALING |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2265 | .bus_scale_table = &grp3d_bus_scale_pdata, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2266 | #endif |
Shubhraprakash Das | 767fdda | 2011-08-15 15:49:45 -0600 | [diff] [blame] | 2267 | .iommu_user_ctx_name = "gfx3d_user", |
| 2268 | .iommu_priv_ctx_name = NULL, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2269 | }; |
| 2270 | |
| 2271 | struct platform_device msm_kgsl_3d0 = { |
| 2272 | .name = "kgsl-3d0", |
| 2273 | .id = 0, |
| 2274 | .num_resources = ARRAY_SIZE(kgsl_3d0_resources), |
| 2275 | .resource = kgsl_3d0_resources, |
| 2276 | .dev = { |
| 2277 | .platform_data = &kgsl_3d0_pdata, |
| 2278 | }, |
| 2279 | }; |
| 2280 | |
| 2281 | static struct resource kgsl_2d0_resources[] = { |
| 2282 | { |
| 2283 | .name = KGSL_2D0_REG_MEMORY, |
| 2284 | .start = 0x04100000, /* Z180 base address */ |
| 2285 | .end = 0x04100FFF, |
| 2286 | .flags = IORESOURCE_MEM, |
| 2287 | }, |
| 2288 | { |
| 2289 | .name = KGSL_2D0_IRQ, |
| 2290 | .start = GFX2D0_IRQ, |
| 2291 | .end = GFX2D0_IRQ, |
| 2292 | .flags = IORESOURCE_IRQ, |
| 2293 | }, |
| 2294 | }; |
| 2295 | |
| 2296 | static struct kgsl_device_platform_data kgsl_2d0_pdata = { |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2297 | .pwrlevel = { |
| 2298 | { |
| 2299 | .gpu_freq = 200000000, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2300 | .bus_freq = 2, |
| 2301 | }, |
| 2302 | { |
| 2303 | .gpu_freq = 96000000, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2304 | .bus_freq = 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2305 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2306 | { |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2307 | .gpu_freq = 27000000, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2308 | .bus_freq = 0, |
| 2309 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2310 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2311 | .init_level = 0, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2312 | .num_levels = 3, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2313 | .set_grp_async = NULL, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2314 | .idle_timeout = HZ/5, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2315 | .nap_allowed = true, |
| 2316 | .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2317 | #ifdef CONFIG_MSM_BUS_SCALING |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2318 | .bus_scale_table = &grp2d0_bus_scale_pdata, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2319 | #endif |
Shubhraprakash Das | 767fdda | 2011-08-15 15:49:45 -0600 | [diff] [blame] | 2320 | .iommu_user_ctx_name = "gfx2d0_2d0", |
| 2321 | .iommu_priv_ctx_name = NULL, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2322 | }; |
| 2323 | |
| 2324 | struct platform_device msm_kgsl_2d0 = { |
| 2325 | .name = "kgsl-2d0", |
| 2326 | .id = 0, |
| 2327 | .num_resources = ARRAY_SIZE(kgsl_2d0_resources), |
| 2328 | .resource = kgsl_2d0_resources, |
| 2329 | .dev = { |
| 2330 | .platform_data = &kgsl_2d0_pdata, |
| 2331 | }, |
| 2332 | }; |
| 2333 | |
| 2334 | static struct resource kgsl_2d1_resources[] = { |
| 2335 | { |
| 2336 | .name = KGSL_2D1_REG_MEMORY, |
| 2337 | .start = 0x04200000, /* Z180 device 1 base address */ |
| 2338 | .end = 0x04200FFF, |
| 2339 | .flags = IORESOURCE_MEM, |
| 2340 | }, |
| 2341 | { |
| 2342 | .name = KGSL_2D1_IRQ, |
| 2343 | .start = GFX2D1_IRQ, |
| 2344 | .end = GFX2D1_IRQ, |
| 2345 | .flags = IORESOURCE_IRQ, |
| 2346 | }, |
| 2347 | }; |
| 2348 | |
| 2349 | static struct kgsl_device_platform_data kgsl_2d1_pdata = { |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2350 | .pwrlevel = { |
| 2351 | { |
| 2352 | .gpu_freq = 200000000, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2353 | .bus_freq = 2, |
| 2354 | }, |
| 2355 | { |
| 2356 | .gpu_freq = 96000000, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2357 | .bus_freq = 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2358 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2359 | { |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2360 | .gpu_freq = 27000000, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2361 | .bus_freq = 0, |
| 2362 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2363 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2364 | .init_level = 0, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2365 | .num_levels = 3, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2366 | .set_grp_async = NULL, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 2367 | .idle_timeout = HZ/5, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2368 | .nap_allowed = true, |
| 2369 | .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2370 | #ifdef CONFIG_MSM_BUS_SCALING |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 2371 | .bus_scale_table = &grp2d1_bus_scale_pdata, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2372 | #endif |
Shubhraprakash Das | 767fdda | 2011-08-15 15:49:45 -0600 | [diff] [blame] | 2373 | .iommu_user_ctx_name = "gfx2d1_2d1", |
| 2374 | .iommu_priv_ctx_name = NULL, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2375 | }; |
| 2376 | |
| 2377 | struct platform_device msm_kgsl_2d1 = { |
| 2378 | .name = "kgsl-2d1", |
| 2379 | .id = 1, |
| 2380 | .num_resources = ARRAY_SIZE(kgsl_2d1_resources), |
| 2381 | .resource = kgsl_2d1_resources, |
| 2382 | .dev = { |
| 2383 | .platform_data = &kgsl_2d1_pdata, |
| 2384 | }, |
| 2385 | }; |
| 2386 | |
| 2387 | #ifdef CONFIG_MSM_GEMINI |
| 2388 | static struct resource msm_gemini_resources[] = { |
| 2389 | { |
| 2390 | .start = 0x04600000, |
| 2391 | .end = 0x04600000 + SZ_1M - 1, |
| 2392 | .flags = IORESOURCE_MEM, |
| 2393 | }, |
| 2394 | { |
| 2395 | .start = JPEG_IRQ, |
| 2396 | .end = JPEG_IRQ, |
| 2397 | .flags = IORESOURCE_IRQ, |
| 2398 | }, |
| 2399 | }; |
| 2400 | |
| 2401 | struct platform_device msm8960_gemini_device = { |
| 2402 | .name = "msm_gemini", |
| 2403 | .resource = msm_gemini_resources, |
| 2404 | .num_resources = ARRAY_SIZE(msm_gemini_resources), |
| 2405 | }; |
| 2406 | #endif |
| 2407 | |
| 2408 | struct msm_rpm_map_data rpm_map_data[] __initdata = { |
| 2409 | MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1), |
| 2410 | MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1), |
| 2411 | |
| 2412 | MSM_RPM_MAP(RPM_CTL, RPM_CTL, 1), |
| 2413 | |
| 2414 | MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1), |
| 2415 | MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1), |
| 2416 | MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1), |
| 2417 | MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1), |
| 2418 | MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1), |
| 2419 | MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1), |
| 2420 | MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1), |
| 2421 | MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1), |
| 2422 | MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1), |
| 2423 | MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1), |
| 2424 | |
| 2425 | MSM_RPM_MAP(APPS_FABRIC_CFG_HALT_0, APPS_FABRIC_CFG_HALT, 2), |
| 2426 | MSM_RPM_MAP(APPS_FABRIC_CFG_CLKMOD_0, APPS_FABRIC_CFG_CLKMOD, 3), |
| 2427 | MSM_RPM_MAP(APPS_FABRIC_CFG_IOCTL, APPS_FABRIC_CFG_IOCTL, 1), |
| 2428 | MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12), |
| 2429 | |
| 2430 | MSM_RPM_MAP(SYS_FABRIC_CFG_HALT_0, SYS_FABRIC_CFG_HALT, 2), |
| 2431 | MSM_RPM_MAP(SYS_FABRIC_CFG_CLKMOD_0, SYS_FABRIC_CFG_CLKMOD, 3), |
| 2432 | MSM_RPM_MAP(SYS_FABRIC_CFG_IOCTL, SYS_FABRIC_CFG_IOCTL, 1), |
Eugene Seah | d9040ad | 2011-07-11 13:20:54 -0600 | [diff] [blame] | 2433 | MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 29), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2434 | |
| 2435 | MSM_RPM_MAP(MMSS_FABRIC_CFG_HALT_0, MMSS_FABRIC_CFG_HALT, 2), |
| 2436 | MSM_RPM_MAP(MMSS_FABRIC_CFG_CLKMOD_0, MMSS_FABRIC_CFG_CLKMOD, 3), |
| 2437 | MSM_RPM_MAP(MMSS_FABRIC_CFG_IOCTL, MMSS_FABRIC_CFG_IOCTL, 1), |
| 2438 | MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23), |
| 2439 | |
| 2440 | MSM_RPM_MAP(PM8921_S1_0, PM8921_S1, 2), |
| 2441 | MSM_RPM_MAP(PM8921_S2_0, PM8921_S2, 2), |
| 2442 | MSM_RPM_MAP(PM8921_S3_0, PM8921_S3, 2), |
| 2443 | MSM_RPM_MAP(PM8921_S4_0, PM8921_S4, 2), |
| 2444 | MSM_RPM_MAP(PM8921_S5_0, PM8921_S5, 2), |
| 2445 | MSM_RPM_MAP(PM8921_S6_0, PM8921_S6, 2), |
| 2446 | MSM_RPM_MAP(PM8921_S7_0, PM8921_S7, 2), |
| 2447 | MSM_RPM_MAP(PM8921_S8_0, PM8921_S8, 2), |
| 2448 | MSM_RPM_MAP(PM8921_L1_0, PM8921_L1, 2), |
| 2449 | MSM_RPM_MAP(PM8921_L2_0, PM8921_L2, 2), |
| 2450 | MSM_RPM_MAP(PM8921_L3_0, PM8921_L3, 2), |
| 2451 | MSM_RPM_MAP(PM8921_L4_0, PM8921_L4, 2), |
| 2452 | MSM_RPM_MAP(PM8921_L5_0, PM8921_L5, 2), |
| 2453 | MSM_RPM_MAP(PM8921_L6_0, PM8921_L6, 2), |
| 2454 | MSM_RPM_MAP(PM8921_L7_0, PM8921_L7, 2), |
| 2455 | MSM_RPM_MAP(PM8921_L8_0, PM8921_L8, 2), |
| 2456 | MSM_RPM_MAP(PM8921_L9_0, PM8921_L9, 2), |
| 2457 | MSM_RPM_MAP(PM8921_L10_0, PM8921_L10, 2), |
| 2458 | MSM_RPM_MAP(PM8921_L11_0, PM8921_L11, 2), |
| 2459 | MSM_RPM_MAP(PM8921_L12_0, PM8921_L12, 2), |
| 2460 | MSM_RPM_MAP(PM8921_L13_0, PM8921_L13, 2), |
| 2461 | MSM_RPM_MAP(PM8921_L14_0, PM8921_L14, 2), |
| 2462 | MSM_RPM_MAP(PM8921_L15_0, PM8921_L15, 2), |
| 2463 | MSM_RPM_MAP(PM8921_L16_0, PM8921_L16, 2), |
| 2464 | MSM_RPM_MAP(PM8921_L17_0, PM8921_L17, 2), |
| 2465 | MSM_RPM_MAP(PM8921_L18_0, PM8921_L18, 2), |
| 2466 | MSM_RPM_MAP(PM8921_L19_0, PM8921_L19, 2), |
| 2467 | MSM_RPM_MAP(PM8921_L20_0, PM8921_L20, 2), |
| 2468 | MSM_RPM_MAP(PM8921_L21_0, PM8921_L21, 2), |
| 2469 | MSM_RPM_MAP(PM8921_L22_0, PM8921_L22, 2), |
| 2470 | MSM_RPM_MAP(PM8921_L23_0, PM8921_L23, 2), |
| 2471 | MSM_RPM_MAP(PM8921_L24_0, PM8921_L24, 2), |
| 2472 | MSM_RPM_MAP(PM8921_L25_0, PM8921_L25, 2), |
| 2473 | MSM_RPM_MAP(PM8921_L26_0, PM8921_L26, 2), |
| 2474 | MSM_RPM_MAP(PM8921_L27_0, PM8921_L27, 2), |
| 2475 | MSM_RPM_MAP(PM8921_L28_0, PM8921_L28, 2), |
| 2476 | MSM_RPM_MAP(PM8921_L29_0, PM8921_L29, 2), |
| 2477 | MSM_RPM_MAP(PM8921_CLK1_0, PM8921_CLK1, 2), |
| 2478 | MSM_RPM_MAP(PM8921_CLK2_0, PM8921_CLK2, 2), |
| 2479 | MSM_RPM_MAP(PM8921_LVS1, PM8921_LVS1, 1), |
| 2480 | MSM_RPM_MAP(PM8921_LVS2, PM8921_LVS2, 1), |
| 2481 | MSM_RPM_MAP(PM8921_LVS3, PM8921_LVS3, 1), |
| 2482 | MSM_RPM_MAP(PM8921_LVS4, PM8921_LVS4, 1), |
| 2483 | MSM_RPM_MAP(PM8921_LVS5, PM8921_LVS5, 1), |
| 2484 | MSM_RPM_MAP(PM8921_LVS6, PM8921_LVS6, 1), |
| 2485 | MSM_RPM_MAP(PM8921_LVS7, PM8921_LVS7, 1), |
| 2486 | MSM_RPM_MAP(NCP_0, NCP, 2), |
| 2487 | MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1), |
| 2488 | MSM_RPM_MAP(USB_OTG_SWITCH, USB_OTG_SWITCH, 1), |
| 2489 | MSM_RPM_MAP(HDMI_SWITCH, HDMI_SWITCH, 1), |
Praveen Chidambaram | 27658c2 | 2011-07-07 11:00:49 -0600 | [diff] [blame] | 2490 | MSM_RPM_MAP(DDR_DMM_0, DDR_DMM, 2), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2491 | |
| 2492 | }; |
| 2493 | unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data); |
| 2494 | |
Maheshkumar Sivasubramanian | 9c8cdc9 | 2011-09-12 14:11:30 -0600 | [diff] [blame] | 2495 | struct platform_device msm_rpm_device = { |
| 2496 | .name = "msm_rpm", |
| 2497 | .id = -1, |
| 2498 | }; |
| 2499 | |
Praveen Chidambaram | 7a71223 | 2011-10-28 13:39:45 -0600 | [diff] [blame] | 2500 | static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = { |
| 2501 | .phys_addr_base = 0x0010D204, |
| 2502 | .phys_size = SZ_8K, |
| 2503 | }; |
| 2504 | |
| 2505 | struct platform_device msm_rpm_stat_device = { |
| 2506 | .name = "msm_rpm_stat", |
| 2507 | .id = -1, |
| 2508 | .dev = { |
| 2509 | .platform_data = &msm_rpm_stat_pdata, |
| 2510 | }, |
| 2511 | }; |
Maheshkumar Sivasubramanian | 9c8cdc9 | 2011-09-12 14:11:30 -0600 | [diff] [blame] | 2512 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2513 | struct platform_device msm_bus_sys_fabric = { |
| 2514 | .name = "msm_bus_fabric", |
| 2515 | .id = MSM_BUS_FAB_SYSTEM, |
| 2516 | }; |
| 2517 | struct platform_device msm_bus_apps_fabric = { |
| 2518 | .name = "msm_bus_fabric", |
| 2519 | .id = MSM_BUS_FAB_APPSS, |
| 2520 | }; |
| 2521 | struct platform_device msm_bus_mm_fabric = { |
| 2522 | .name = "msm_bus_fabric", |
| 2523 | .id = MSM_BUS_FAB_MMSS, |
| 2524 | }; |
| 2525 | struct platform_device msm_bus_sys_fpb = { |
| 2526 | .name = "msm_bus_fabric", |
| 2527 | .id = MSM_BUS_FAB_SYSTEM_FPB, |
| 2528 | }; |
| 2529 | struct platform_device msm_bus_cpss_fpb = { |
| 2530 | .name = "msm_bus_fabric", |
| 2531 | .id = MSM_BUS_FAB_CPSS_FPB, |
| 2532 | }; |
| 2533 | |
| 2534 | /* Sensors DSPS platform data */ |
| 2535 | #ifdef CONFIG_MSM_DSPS |
| 2536 | |
| 2537 | #define PPSS_REG_PHYS_BASE 0x12080000 |
| 2538 | |
| 2539 | static struct dsps_clk_info dsps_clks[] = {}; |
| 2540 | static struct dsps_regulator_info dsps_regs[] = {}; |
| 2541 | |
| 2542 | /* |
| 2543 | * Note: GPIOs field is intialized in run-time at the function |
| 2544 | * msm8960_init_dsps(). |
| 2545 | */ |
| 2546 | |
| 2547 | struct msm_dsps_platform_data msm_dsps_pdata = { |
| 2548 | .clks = dsps_clks, |
| 2549 | .clks_num = ARRAY_SIZE(dsps_clks), |
| 2550 | .gpios = NULL, |
| 2551 | .gpios_num = 0, |
| 2552 | .regs = dsps_regs, |
| 2553 | .regs_num = ARRAY_SIZE(dsps_regs), |
| 2554 | .dsps_pwr_ctl_en = 1, |
| 2555 | .signature = DSPS_SIGNATURE, |
| 2556 | }; |
| 2557 | |
| 2558 | static struct resource msm_dsps_resources[] = { |
| 2559 | { |
| 2560 | .start = PPSS_REG_PHYS_BASE, |
| 2561 | .end = PPSS_REG_PHYS_BASE + SZ_8K - 1, |
| 2562 | .name = "ppss_reg", |
| 2563 | .flags = IORESOURCE_MEM, |
| 2564 | }, |
Wentao Xu | a55500b | 2011-08-16 18:15:04 -0400 | [diff] [blame] | 2565 | |
| 2566 | { |
| 2567 | .start = PPSS_WDOG_TIMER_IRQ, |
| 2568 | .end = PPSS_WDOG_TIMER_IRQ, |
| 2569 | .name = "ppss_wdog", |
| 2570 | .flags = IORESOURCE_IRQ, |
| 2571 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2572 | }; |
| 2573 | |
| 2574 | struct platform_device msm_dsps_device = { |
| 2575 | .name = "msm_dsps", |
| 2576 | .id = 0, |
| 2577 | .num_resources = ARRAY_SIZE(msm_dsps_resources), |
| 2578 | .resource = msm_dsps_resources, |
| 2579 | .dev.platform_data = &msm_dsps_pdata, |
| 2580 | }; |
| 2581 | |
| 2582 | #endif /* CONFIG_MSM_DSPS */ |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 2583 | |
| 2584 | #ifdef CONFIG_MSM_QDSS |
| 2585 | |
| 2586 | #define MSM_QDSS_PHYS_BASE 0x01A00000 |
| 2587 | #define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000) |
| 2588 | #define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000) |
| 2589 | #define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000) |
Pratik Patel | fd6f56a | 2011-10-10 17:47:55 -0700 | [diff] [blame] | 2590 | #define MSM_DEBUG_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x10000) |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 2591 | #define MSM_PTM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000) |
| 2592 | |
| 2593 | static struct resource msm_etb_resources[] = { |
| 2594 | { |
| 2595 | .start = MSM_ETB_PHYS_BASE, |
| 2596 | .end = MSM_ETB_PHYS_BASE + SZ_4K - 1, |
| 2597 | .flags = IORESOURCE_MEM, |
| 2598 | }, |
| 2599 | }; |
| 2600 | |
| 2601 | struct platform_device msm_etb_device = { |
| 2602 | .name = "msm_etb", |
| 2603 | .id = 0, |
| 2604 | .num_resources = ARRAY_SIZE(msm_etb_resources), |
| 2605 | .resource = msm_etb_resources, |
| 2606 | }; |
| 2607 | |
| 2608 | static struct resource msm_tpiu_resources[] = { |
| 2609 | { |
| 2610 | .start = MSM_TPIU_PHYS_BASE, |
| 2611 | .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1, |
| 2612 | .flags = IORESOURCE_MEM, |
| 2613 | }, |
| 2614 | }; |
| 2615 | |
| 2616 | struct platform_device msm_tpiu_device = { |
| 2617 | .name = "msm_tpiu", |
| 2618 | .id = 0, |
| 2619 | .num_resources = ARRAY_SIZE(msm_tpiu_resources), |
| 2620 | .resource = msm_tpiu_resources, |
| 2621 | }; |
| 2622 | |
| 2623 | static struct resource msm_funnel_resources[] = { |
| 2624 | { |
| 2625 | .start = MSM_FUNNEL_PHYS_BASE, |
| 2626 | .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1, |
| 2627 | .flags = IORESOURCE_MEM, |
| 2628 | }, |
| 2629 | }; |
| 2630 | |
| 2631 | struct platform_device msm_funnel_device = { |
| 2632 | .name = "msm_funnel", |
| 2633 | .id = 0, |
| 2634 | .num_resources = ARRAY_SIZE(msm_funnel_resources), |
| 2635 | .resource = msm_funnel_resources, |
| 2636 | }; |
| 2637 | |
Pratik Patel | fd6f56a | 2011-10-10 17:47:55 -0700 | [diff] [blame] | 2638 | static struct resource msm_debug_resources[] = { |
| 2639 | { |
| 2640 | .start = MSM_DEBUG_PHYS_BASE, |
| 2641 | .end = MSM_DEBUG_PHYS_BASE + SZ_4K - 1, |
| 2642 | .flags = IORESOURCE_MEM, |
| 2643 | }, |
| 2644 | { |
| 2645 | .start = MSM_DEBUG_PHYS_BASE + (SZ_4K * 2), |
| 2646 | .end = MSM_DEBUG_PHYS_BASE + (SZ_4K * 2) + SZ_4K - 1, |
| 2647 | .flags = IORESOURCE_MEM, |
| 2648 | }, |
| 2649 | }; |
| 2650 | |
| 2651 | struct platform_device msm_debug_device = { |
| 2652 | .name = "msm_debug", |
| 2653 | .id = 0, |
| 2654 | .num_resources = ARRAY_SIZE(msm_debug_resources), |
| 2655 | .resource = msm_debug_resources, |
| 2656 | }; |
| 2657 | |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 2658 | static struct resource msm_ptm_resources[] = { |
| 2659 | { |
| 2660 | .start = MSM_PTM_PHYS_BASE, |
| 2661 | .end = MSM_PTM_PHYS_BASE + (SZ_4K * 2) - 1, |
| 2662 | .flags = IORESOURCE_MEM, |
| 2663 | }, |
| 2664 | }; |
| 2665 | |
| 2666 | struct platform_device msm_ptm_device = { |
| 2667 | .name = "msm_ptm", |
| 2668 | .id = 0, |
| 2669 | .num_resources = ARRAY_SIZE(msm_ptm_resources), |
| 2670 | .resource = msm_ptm_resources, |
| 2671 | }; |
| 2672 | |
| 2673 | #endif |