blob: ac47bfcd287eee6f8a7f22e54927a453d1c7e161 [file] [log] [blame]
Magnus Damm97991652011-04-29 02:28:08 +09001/*
2 * sh7372 Power management support
3 *
4 * Copyright (C) 2011 Magnus Damm
5 *
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
8 * for more details.
9 */
10
11#include <linux/pm.h>
12#include <linux/suspend.h>
Magnus Damm082a8ca2011-04-29 02:39:32 +090013#include <linux/cpuidle.h>
Magnus Damm97991652011-04-29 02:28:08 +090014#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/err.h>
17#include <linux/slab.h>
Rafael J. Wysockib5e8d262011-08-25 15:34:19 +020018#include <linux/pm_clock.h>
Rafael J. Wysockie3e01092011-07-01 22:13:56 +020019#include <linux/platform_device.h>
20#include <linux/delay.h>
Magnus Damm97991652011-04-29 02:28:08 +090021#include <asm/system.h>
22#include <asm/io.h>
23#include <asm/tlbflush.h>
24#include <mach/common.h>
Rafael J. Wysockie3e01092011-07-01 22:13:56 +020025#include <mach/sh7372.h>
Magnus Damm97991652011-04-29 02:28:08 +090026
27#define SMFRAM 0xe6a70000
28#define SYSTBCR 0xe6150024
29#define SBAR 0xe6180020
30#define APARMBAREA 0xe6f10020
31
Rafael J. Wysockie3e01092011-07-01 22:13:56 +020032#define SPDCR 0xe6180008
33#define SWUCR 0xe6180014
34#define PSTR 0xe6180080
35
36#define PSTR_RETRIES 100
37#define PSTR_DELAY_US 10
38
39#ifdef CONFIG_PM
40
41static int pd_power_down(struct generic_pm_domain *genpd)
42{
43 struct sh7372_pm_domain *sh7372_pd = to_sh7372_pd(genpd);
44 unsigned int mask = 1 << sh7372_pd->bit_shift;
45
46 if (__raw_readl(PSTR) & mask) {
47 unsigned int retry_count;
48
49 __raw_writel(mask, SPDCR);
50
51 for (retry_count = PSTR_RETRIES; retry_count; retry_count--) {
52 if (!(__raw_readl(SPDCR) & mask))
53 break;
54 cpu_relax();
55 }
56 }
57
58 pr_debug("sh7372 power domain down 0x%08x -> PSTR = 0x%08x\n",
59 mask, __raw_readl(PSTR));
60
61 return 0;
62}
63
64static int pd_power_up(struct generic_pm_domain *genpd)
65{
66 struct sh7372_pm_domain *sh7372_pd = to_sh7372_pd(genpd);
67 unsigned int mask = 1 << sh7372_pd->bit_shift;
68 unsigned int retry_count;
69 int ret = 0;
70
71 if (__raw_readl(PSTR) & mask)
72 goto out;
73
74 __raw_writel(mask, SWUCR);
75
76 for (retry_count = 2 * PSTR_RETRIES; retry_count; retry_count--) {
77 if (!(__raw_readl(SWUCR) & mask))
78 goto out;
79 if (retry_count > PSTR_RETRIES)
80 udelay(PSTR_DELAY_US);
81 else
82 cpu_relax();
83 }
84 if (__raw_readl(SWUCR) & mask)
85 ret = -EIO;
86
87 out:
88 pr_debug("sh7372 power domain up 0x%08x -> PSTR = 0x%08x\n",
89 mask, __raw_readl(PSTR));
90
91 return ret;
92}
93
94static bool pd_active_wakeup(struct device *dev)
95{
96 return true;
97}
98
99void sh7372_init_pm_domain(struct sh7372_pm_domain *sh7372_pd)
100{
101 struct generic_pm_domain *genpd = &sh7372_pd->genpd;
102
103 pm_genpd_init(genpd, NULL, false);
104 genpd->stop_device = pm_clk_suspend;
105 genpd->start_device = pm_clk_resume;
Rafael J. Wysocki0aa2a222011-08-25 15:37:04 +0200106 genpd->dev_irq_safe = true;
Rafael J. Wysockie3e01092011-07-01 22:13:56 +0200107 genpd->active_wakeup = pd_active_wakeup;
Rafael J. Wysocki111058c2011-08-14 13:35:39 +0200108 genpd->power_off = pd_power_down;
109 genpd->power_on = pd_power_up;
Magnus Damm775b8ae2011-07-10 10:39:32 +0200110 genpd->power_on(&sh7372_pd->genpd);
Rafael J. Wysockie3e01092011-07-01 22:13:56 +0200111}
112
113void sh7372_add_device_to_domain(struct sh7372_pm_domain *sh7372_pd,
114 struct platform_device *pdev)
115{
116 struct device *dev = &pdev->dev;
117
Rafael J. Wysockie3e01092011-07-01 22:13:56 +0200118 pm_genpd_add_device(&sh7372_pd->genpd, dev);
Rafael J. Wysocki4605ab62011-08-25 15:34:12 +0200119 if (pm_clk_no_clocks(dev))
120 pm_clk_add(dev, NULL);
Rafael J. Wysockie3e01092011-07-01 22:13:56 +0200121}
122
Rafael J. Wysocki111058c2011-08-14 13:35:39 +0200123void sh7372_pm_add_subdomain(struct sh7372_pm_domain *sh7372_pd,
124 struct sh7372_pm_domain *sh7372_sd)
125{
126 pm_genpd_add_subdomain(&sh7372_pd->genpd, &sh7372_sd->genpd);
127}
128
Rafael J. Wysockie3e01092011-07-01 22:13:56 +0200129struct sh7372_pm_domain sh7372_a4lc = {
130 .bit_shift = 1,
131};
132
Kuninori Morimotoc1ba5bb2011-07-10 10:12:08 +0200133struct sh7372_pm_domain sh7372_a4mp = {
134 .bit_shift = 2,
135};
136
Magnus Dammd24771d2011-07-10 10:38:22 +0200137struct sh7372_pm_domain sh7372_d4 = {
138 .bit_shift = 3,
139};
140
Magnus Damm33afebf2011-07-01 22:14:45 +0200141struct sh7372_pm_domain sh7372_a3rv = {
142 .bit_shift = 6,
143};
144
Magnus Damm082517a2011-07-01 22:14:53 +0200145struct sh7372_pm_domain sh7372_a3ri = {
146 .bit_shift = 8,
147};
148
Magnus Dammc47586b2011-07-01 22:15:01 +0200149struct sh7372_pm_domain sh7372_a3sg = {
150 .bit_shift = 13,
151};
152
Rafael J. Wysockie3e01092011-07-01 22:13:56 +0200153#endif /* CONFIG_PM */
154
Paul Mundt66ad1292011-05-25 11:22:58 +0900155static void sh7372_enter_core_standby(void)
Magnus Damm97991652011-04-29 02:28:08 +0900156{
157 void __iomem *smfram = (void __iomem *)SMFRAM;
158
159 __raw_writel(0, APARMBAREA); /* translate 4k */
160 __raw_writel(__pa(sh7372_cpu_resume), SBAR); /* set reset vector */
161 __raw_writel(0x10, SYSTBCR); /* enable core standby */
162
163 __raw_writel(0, smfram + 0x3c); /* clear page table address */
164
165 sh7372_cpu_suspend();
166 cpu_init();
167
168 /* if page table address is non-NULL then we have been powered down */
169 if (__raw_readl(smfram + 0x3c)) {
170 __raw_writel(__raw_readl(smfram + 0x40),
171 __va(__raw_readl(smfram + 0x3c)));
172
173 flush_tlb_all();
174 set_cr(__raw_readl(smfram + 0x38));
175 }
176
177 __raw_writel(0, SYSTBCR); /* disable core standby */
178 __raw_writel(0, SBAR); /* disable reset vector translation */
179}
180
Magnus Damm082a8ca2011-04-29 02:39:32 +0900181#ifdef CONFIG_CPU_IDLE
182static void sh7372_cpuidle_setup(struct cpuidle_device *dev)
183{
184 struct cpuidle_state *state;
185 int i = dev->state_count;
186
187 state = &dev->states[i];
188 snprintf(state->name, CPUIDLE_NAME_LEN, "C2");
189 strncpy(state->desc, "Core Standby Mode", CPUIDLE_DESC_LEN);
190 state->exit_latency = 10;
191 state->target_residency = 20 + 10;
192 state->power_usage = 1; /* perhaps not */
193 state->flags = 0;
194 state->flags |= CPUIDLE_FLAG_TIME_VALID;
195 shmobile_cpuidle_modes[i] = sh7372_enter_core_standby;
196
197 dev->state_count = i + 1;
198}
199
200static void sh7372_cpuidle_init(void)
201{
202 shmobile_cpuidle_setup = sh7372_cpuidle_setup;
203}
204#else
205static void sh7372_cpuidle_init(void) {}
206#endif
207
208#ifdef CONFIG_SUSPEND
Magnus Damm97991652011-04-29 02:28:08 +0900209static int sh7372_enter_suspend(suspend_state_t suspend_state)
210{
211 sh7372_enter_core_standby();
212 return 0;
213}
214
215static void sh7372_suspend_init(void)
216{
217 shmobile_suspend_ops.enter = sh7372_enter_suspend;
218}
219#else
220static void sh7372_suspend_init(void) {}
221#endif
222
223#define DBGREG1 0xe6100020
224#define DBGREG9 0xe6100040
225
226void __init sh7372_pm_init(void)
227{
228 /* enable DBG hardware block to kick SYSC */
229 __raw_writel(0x0000a500, DBGREG9);
230 __raw_writel(0x0000a501, DBGREG9);
231 __raw_writel(0x00000000, DBGREG1);
232
233 sh7372_suspend_init();
Magnus Damm082a8ca2011-04-29 02:39:32 +0900234 sh7372_cpuidle_init();
Magnus Damm97991652011-04-29 02:28:08 +0900235}