blob: d37fb7b10ad0943a36bf5aad574469775a1d7046 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/kernel.h>
14#include <linux/platform_device.h>
15#include <linux/io.h>
16#include <linux/irq.h>
Kenneth Heitke748593a2011-07-15 15:45:11 -060017#include <linux/i2c.h>
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -060018#include <linux/slimbus/slimbus.h>
Kenneth Heitke36920d32011-07-20 16:44:30 -060019#include <linux/msm_ssbi.h>
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -070020#include <linux/spi/spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/mach-types.h>
22#include <asm/mach/arch.h>
23#include <asm/hardware/gic.h>
Sahitya Tummala3586ed92011-08-03 09:13:23 +053024#include <asm/mach/mmc.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025
26#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <linux/usb/msm_hsusb.h>
29#include <linux/usb/android.h>
30#include <mach/socinfo.h>
Harini Jayaramanc4c58692011-07-19 14:50:10 -060031#include <mach/msm_spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032#include "timer.h"
33#include "devices.h"
Joel King4ebccc62011-07-22 09:43:22 -070034#include <mach/gpio.h>
35#include <mach/gpiomux.h>
36
Jay Chokshiea67c622011-07-29 17:12:26 -070037#include "board-apq8064.h"
38
Sahitya Tummalab4d883f2011-08-23 10:44:51 +053039/* APQ8064 have 4 SDCC controllers */
40enum sdcc_controllers {
41 SDCC1,
42 SDCC2,
43 SDCC3,
44 SDCC4,
45 MAX_SDCC_CONTROLLER
46};
47
48/* All SDCC controllers requires VDD/VCC voltage */
49static struct msm_mmc_reg_data mmc_vdd_reg_data[MAX_SDCC_CONTROLLER] = {
50 /* SDCC1 : eMMC card connected */
51 [SDCC1] = {
52 .name = "sdc_vdd",
53 .set_voltage_sup = 1,
54 .high_vol_level = 2950000,
55 .low_vol_level = 2950000,
56 .always_on = 1,
57 .lpm_sup = 1,
58 .lpm_uA = 9000,
59 .hpm_uA = 200000, /* 200mA */
60 },
61 /* SDCC3 : External card slot connected */
62 [SDCC3] = {
63 .name = "sdc_vdd",
64 .set_voltage_sup = 1,
65 .high_vol_level = 2950000,
66 .low_vol_level = 2950000,
67 .hpm_uA = 600000, /* 600mA */
68 }
69};
70
71/* Only slots having eMMC card will require VCCQ voltage */
72static struct msm_mmc_reg_data mmc_vccq_reg_data[1] = {
73 /* SDCC1 : eMMC card connected */
74 [SDCC1] = {
75 .name = "sdc_vccq",
76 .set_voltage_sup = 1,
77 .always_on = 1,
78 .high_vol_level = 1800000,
79 .low_vol_level = 1800000,
80 .hpm_uA = 200000, /* 200mA */
81 }
82};
83
84/* All SDCC controllers may require voting for VDD PAD voltage */
85static struct msm_mmc_reg_data mmc_vddp_reg_data[MAX_SDCC_CONTROLLER] = {
86 /* SDCC3 : External card slot connected */
87 [SDCC3] = {
88 .name = "sdc_vddp",
89 .set_voltage_sup = 1,
90 .high_vol_level = 2950000,
91 .low_vol_level = 1850000,
92 .always_on = 1,
93 .lpm_sup = 1,
94 /* Max. Active current required is 16 mA */
95 .hpm_uA = 16000,
96 /*
97 * Sleep current required is ~300 uA. But min. vote can be
98 * in terms of mA (min. 1 mA). So let's vote for 2 mA
99 * during sleep.
100 */
101 .lpm_uA = 2000,
102 }
103};
104
105static struct msm_mmc_slot_reg_data mmc_slot_vreg_data[MAX_SDCC_CONTROLLER] = {
106 /* SDCC1 : eMMC card connected */
107 [SDCC1] = {
108 .vdd_data = &mmc_vdd_reg_data[SDCC1],
109 .vccq_data = &mmc_vccq_reg_data[SDCC1],
110 },
111 /* SDCC3 : External card slot connected */
112 [SDCC3] = {
113 .vdd_data = &mmc_vdd_reg_data[SDCC3],
114 .vddp_data = &mmc_vddp_reg_data[SDCC3],
115 }
116};
117
118/* SDC1 pad data */
119static struct msm_mmc_pad_drv sdc1_pad_drv_on_cfg[] = {
120 {TLMM_HDRV_SDC1_CLK, GPIO_CFG_16MA},
121 {TLMM_HDRV_SDC1_CMD, GPIO_CFG_10MA},
122 {TLMM_HDRV_SDC1_DATA, GPIO_CFG_10MA}
123};
124
125static struct msm_mmc_pad_drv sdc1_pad_drv_off_cfg[] = {
126 {TLMM_HDRV_SDC1_CLK, GPIO_CFG_2MA},
127 {TLMM_HDRV_SDC1_CMD, GPIO_CFG_2MA},
128 {TLMM_HDRV_SDC1_DATA, GPIO_CFG_2MA}
129};
130
131static struct msm_mmc_pad_pull sdc1_pad_pull_on_cfg[] = {
Sahitya Tummalaf5764e82011-10-03 13:46:00 +0530132 {TLMM_PULL_SDC1_CLK, GPIO_CFG_NO_PULL},
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530133 {TLMM_PULL_SDC1_CMD, GPIO_CFG_PULL_UP},
134 {TLMM_PULL_SDC1_DATA, GPIO_CFG_PULL_UP}
135};
136
137static struct msm_mmc_pad_pull sdc1_pad_pull_off_cfg[] = {
Sahitya Tummalaf5764e82011-10-03 13:46:00 +0530138 {TLMM_PULL_SDC1_CLK, GPIO_CFG_NO_PULL},
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530139 {TLMM_PULL_SDC1_CMD, GPIO_CFG_PULL_DOWN},
140 {TLMM_PULL_SDC1_DATA, GPIO_CFG_PULL_DOWN}
141};
142
143/* SDC3 pad data */
144static struct msm_mmc_pad_drv sdc3_pad_drv_on_cfg[] = {
145 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_8MA},
146 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_8MA},
147 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_8MA}
148};
149
150static struct msm_mmc_pad_drv sdc3_pad_drv_off_cfg[] = {
151 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_2MA},
152 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_2MA},
153 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_2MA}
154};
155
156static struct msm_mmc_pad_pull sdc3_pad_pull_on_cfg[] = {
Sahitya Tummalaf5764e82011-10-03 13:46:00 +0530157 {TLMM_PULL_SDC3_CLK, GPIO_CFG_NO_PULL},
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530158 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_UP},
159 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_UP}
160};
161
162static struct msm_mmc_pad_pull sdc3_pad_pull_off_cfg[] = {
Sahitya Tummalaf5764e82011-10-03 13:46:00 +0530163 {TLMM_PULL_SDC3_CLK, GPIO_CFG_NO_PULL},
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530164 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_DOWN},
165 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_DOWN}
166};
167
168static struct msm_mmc_pad_pull_data mmc_pad_pull_data[MAX_SDCC_CONTROLLER] = {
169 [SDCC1] = {
170 .on = sdc1_pad_pull_on_cfg,
171 .off = sdc1_pad_pull_off_cfg,
172 .size = ARRAY_SIZE(sdc1_pad_pull_on_cfg)
173 },
174 [SDCC3] = {
175 .on = sdc3_pad_pull_on_cfg,
176 .off = sdc3_pad_pull_off_cfg,
177 .size = ARRAY_SIZE(sdc3_pad_pull_on_cfg)
178 },
179};
180
181static struct msm_mmc_pad_drv_data mmc_pad_drv_data[MAX_SDCC_CONTROLLER] = {
182 [SDCC1] = {
183 .on = sdc1_pad_drv_on_cfg,
184 .off = sdc1_pad_drv_off_cfg,
185 .size = ARRAY_SIZE(sdc1_pad_drv_on_cfg)
186 },
187 [SDCC3] = {
188 .on = sdc3_pad_drv_on_cfg,
189 .off = sdc3_pad_drv_off_cfg,
190 .size = ARRAY_SIZE(sdc3_pad_drv_on_cfg)
191 },
192};
193
194static struct msm_mmc_pad_data mmc_pad_data[MAX_SDCC_CONTROLLER] = {
195 [SDCC1] = {
196 .pull = &mmc_pad_pull_data[SDCC1],
197 .drv = &mmc_pad_drv_data[SDCC1]
198 },
199 [SDCC3] = {
200 .pull = &mmc_pad_pull_data[SDCC3],
201 .drv = &mmc_pad_drv_data[SDCC3]
202 },
203};
204
205static struct msm_mmc_pin_data mmc_slot_pin_data[MAX_SDCC_CONTROLLER] = {
206 [SDCC1] = {
207 .pad_data = &mmc_pad_data[SDCC1],
208 },
209 [SDCC3] = {
210 .pad_data = &mmc_pad_data[SDCC3],
211 },
212};
213
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530214#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
215static unsigned int sdc1_sup_clk_rates[] = {
216 400000, 24000000, 48000000, 96000000
217};
218
219static struct mmc_platform_data sdc1_data = {
220 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
Sahitya Tummala01431972011-10-03 13:52:26 +0530221#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
222 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
223#else
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530224 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
Sahitya Tummala01431972011-10-03 13:52:26 +0530225#endif
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530226 .sup_clk_table = sdc1_sup_clk_rates,
227 .sup_clk_cnt = ARRAY_SIZE(sdc1_sup_clk_rates),
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530228 .pin_data = &mmc_slot_pin_data[SDCC1],
229 .vreg_data = &mmc_slot_vreg_data[SDCC1],
230 .sdcc_v4_sup = true,
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530231};
232static struct mmc_platform_data *apq8064_sdc1_pdata = &sdc1_data;
233#else
234static struct mmc_platform_data *apq8064_sdc1_pdata;
235#endif
236
237#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
238static unsigned int sdc3_sup_clk_rates[] = {
239 400000, 24000000, 48000000, 96000000
240};
241
242static struct mmc_platform_data sdc3_data = {
243 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
244 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
245 .sup_clk_table = sdc3_sup_clk_rates,
246 .sup_clk_cnt = ARRAY_SIZE(sdc3_sup_clk_rates),
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530247 .pin_data = &mmc_slot_pin_data[SDCC3],
248 .vreg_data = &mmc_slot_vreg_data[SDCC3],
249 .sdcc_v4_sup = true,
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530250};
251static struct mmc_platform_data *apq8064_sdc3_pdata = &sdc3_data;
252#else
253static struct mmc_platform_data *apq8064_sdc3_pdata;
254#endif
255
256static void __init apq8064_init_mmc(void)
257{
Amol Jadi7d4ce032011-09-09 17:07:18 -0700258 if ((machine_is_apq8064_rumi3()) || machine_is_apq8064_sim()) {
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530259 if (apq8064_sdc1_pdata) {
Sahitya Tummalad9df3272011-08-19 16:50:46 +0530260 apq8064_sdc1_pdata->disable_bam = true;
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530261 apq8064_sdc1_pdata->disable_runtime_pm = true;
Sahitya Tummala85fa0702011-09-15 09:39:37 +0530262 apq8064_sdc1_pdata->disable_cmd23 = true;
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530263 }
264 if (apq8064_sdc3_pdata) {
Sahitya Tummalad9df3272011-08-19 16:50:46 +0530265 apq8064_sdc3_pdata->disable_bam = true;
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530266 apq8064_sdc3_pdata->disable_runtime_pm = true;
Sahitya Tummala85fa0702011-09-15 09:39:37 +0530267 apq8064_sdc3_pdata->disable_cmd23 = true;
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530268 }
Sahitya Tummalad9df3272011-08-19 16:50:46 +0530269 }
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530270 apq8064_add_sdcc(1, apq8064_sdc1_pdata);
271 apq8064_add_sdcc(3, apq8064_sdc3_pdata);
272}
273
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600274#define MSM_SHARED_RAM_PHYS 0x80000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275static void __init apq8064_map_io(void)
276{
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600277 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700278 msm_map_apq8064_io();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -0700279 if (socinfo_init() < 0)
280 pr_err("socinfo_init() failed!\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700281}
282
283static void __init apq8064_init_irq(void)
284{
285 unsigned int i;
286 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
287 (void *)MSM_QGIC_CPU_BASE);
288
289 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
290 writel_relaxed(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
291
292 writel_relaxed(0x0000FFFF, MSM_QGIC_DIST_BASE + GIC_DIST_ENABLE_SET);
293 mb();
294
295 /*
296 * FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
297 * as they are configured as level, which does not play nice with
298 * handle_percpu_irq.
299 */
300 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
301 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
302 irq_set_handler(i, handle_percpu_irq);
303 }
304}
305
306static struct platform_device *common_devices[] __initdata = {
Kenneth Heitke748593a2011-07-15 15:45:11 -0600307 &apq8064_device_qup_i2c_gsbi4,
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600308 &apq8064_device_qup_spi_gsbi5,
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600309 &apq8064_slim_ctrl,
Jay Chokshi9c25f072011-09-23 18:19:15 -0700310 &apq8064_device_ssbi_pmic1,
311 &apq8064_device_ssbi_pmic2,
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600312 &msm_device_smd_apq8064,
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600313};
314
Joel King4e7ad222011-08-17 15:47:38 -0700315static struct platform_device *sim_devices[] __initdata = {
316 &apq8064_device_dmov,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700317 &apq8064_device_uart_gsbi3,
Yan He06913ce2011-08-26 16:33:46 -0700318 &msm_device_sps_apq8064,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700319};
320
321static struct platform_device *rumi3_devices[] __initdata = {
322 &apq8064_device_uart_gsbi1,
Joel King4e7ad222011-08-17 15:47:38 -0700323};
324
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600325static struct msm_spi_platform_data apq8064_qup_spi_gsbi5_pdata = {
326 .max_clock_speed = 26000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700327};
328
329static struct msm_otg_platform_data msm_otg_pdata = {
330 .mode = USB_PERIPHERAL,
331 .otg_control = OTG_PHY_CONTROL,
332 .phy_type = SNPS_28NM_INTEGRATED_PHY,
333 .pclk_src_name = "dfab_usb_hs_clk",
334};
335
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700336#define KS8851_IRQ_GPIO 43
337
338static struct spi_board_info spi_board_info[] __initdata = {
339 {
340 .modalias = "ks8851",
341 .irq = MSM_GPIO_TO_INT(KS8851_IRQ_GPIO),
342 .max_speed_hz = 19200000,
343 .bus_num = 0,
344 .chip_select = 2,
345 .mode = SPI_MODE_0,
346 },
347};
348
349#ifdef CONFIG_KS8851
350static struct gpiomux_setting gpio_eth_config = {
351 .pull = GPIOMUX_PULL_NONE,
352 .drv = GPIOMUX_DRV_8MA,
353 .func = GPIOMUX_FUNC_GPIO,
354};
355
356/* The SPI configurations apply to GSBI 5*/
357static struct gpiomux_setting gpio_spi_config = {
358 .func = GPIOMUX_FUNC_2,
359 .drv = GPIOMUX_DRV_8MA,
360 .pull = GPIOMUX_PULL_NONE,
361};
362
363/* The SPI configurations apply to GSBI 5 chip select 2*/
364static struct gpiomux_setting gpio_spi_cs2_config = {
365 .func = GPIOMUX_FUNC_3,
366 .drv = GPIOMUX_DRV_8MA,
367 .pull = GPIOMUX_PULL_NONE,
368};
369#endif
370
371struct msm_gpiomux_config apq8064_ethernet_configs[NR_GPIO_IRQS] = {
372#ifdef CONFIG_KS8851
373 {
374 .gpio = KS8851_IRQ_GPIO,
375 .settings = {
376 [GPIOMUX_SUSPENDED] = &gpio_eth_config,
377 [GPIOMUX_ACTIVE] = &gpio_eth_config,
378 }
379 },
380#endif
381};
382
383static struct msm_gpiomux_config apq8064_gsbi_configs[] __initdata = {
384#ifdef CONFIG_KS8851
385 {
386 .gpio = 51, /* GSBI5 QUP SPI_DATA_MOSI */
387 .settings = {
388 [GPIOMUX_SUSPENDED] = &gpio_spi_config,
389 },
390 },
391 {
392 .gpio = 52, /* GSBI5 QUP SPI_DATA_MISO */
393 .settings = {
394 [GPIOMUX_SUSPENDED] = &gpio_spi_config,
395 },
396 },
397 {
398 .gpio = 31, /* GSBI5 QUP SPI_CS2_N */
399 .settings = {
400 [GPIOMUX_SUSPENDED] = &gpio_spi_cs2_config,
401 },
402 },
403 {
404 .gpio = 54, /* GSBI5 QUP SPI_CLK */
405 .settings = {
406 [GPIOMUX_SUSPENDED] = &gpio_spi_config,
407 },
408 },
409#endif
410};
411
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700412static struct pm8xxx_mpp_platform_data
413apq8064_pm8921_mpp_pdata __devinitdata = {
414 .mpp_base = PM8921_MPP_PM_TO_SYS(1),
415};
416
417static struct pm8xxx_gpio_platform_data
418apq8064_pm8921_gpio_pdata __devinitdata = {
419 .gpio_base = PM8921_GPIO_PM_TO_SYS(1),
420};
421
422static struct pm8xxx_irq_platform_data
423apq8064_pm8921_irq_pdata __devinitdata = {
424 .irq_base = PM8921_IRQ_BASE,
Jay Chokshi44873f72011-08-30 17:24:26 -0700425 .devirq = PM8921_USR_IRQ_N,
426 .irq_trigger_flag = IRQF_TRIGGER_HIGH,
Jay Chokshi9e926e72011-09-23 19:19:58 -0700427 .dev_id = 0,
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700428};
429
430static struct pm8921_platform_data
431apq8064_pm8921_platform_data __devinitdata = {
Jay Chokshiea67c622011-07-29 17:12:26 -0700432 .regulator_pdatas = msm8064_pm8921_regulator_pdata,
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700433 .irq_pdata = &apq8064_pm8921_irq_pdata,
434 .gpio_pdata = &apq8064_pm8921_gpio_pdata,
435 .mpp_pdata = &apq8064_pm8921_mpp_pdata,
Jay Chokshiea67c622011-07-29 17:12:26 -0700436};
437
Jay Chokshi44873f72011-08-30 17:24:26 -0700438static struct pm8xxx_irq_platform_data
439apq8064_pm8821_irq_pdata __devinitdata = {
440 .irq_base = PM8821_IRQ_BASE,
441 .devirq = PM8821_USR_IRQ_N,
442 .irq_trigger_flag = IRQF_TRIGGER_HIGH,
Jay Chokshi9e926e72011-09-23 19:19:58 -0700443 .dev_id = 1,
Jay Chokshi44873f72011-08-30 17:24:26 -0700444};
445
446static struct pm8xxx_mpp_platform_data
447apq8064_pm8821_mpp_pdata __devinitdata = {
448 .mpp_base = PM8821_MPP_PM_TO_SYS(1),
449};
450
451static struct pm8821_platform_data
452apq8064_pm8821_platform_data __devinitdata = {
453 .irq_pdata = &apq8064_pm8821_irq_pdata,
454 .mpp_pdata = &apq8064_pm8821_mpp_pdata,
455};
456
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700457static struct msm_ssbi_platform_data apq8064_ssbi_pm8921_pdata __devinitdata = {
458 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
459 .slave = {
Jay Chokshiea67c622011-07-29 17:12:26 -0700460 .name = "pm8921-core",
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700461 .platform_data = &apq8064_pm8921_platform_data,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700462 },
463};
464
465static struct msm_ssbi_platform_data apq8064_ssbi_pm8821_pdata __devinitdata = {
466 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
467 .slave = {
Jay Chokshi44873f72011-08-30 17:24:26 -0700468 .name = "pm8821-core",
469 .platform_data = &apq8064_pm8821_platform_data,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700470 },
471};
472
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600473static struct slim_boardinfo apq8064_slim_devices[] = {
474 /* Add slimbus slaves as needed */
475};
476
Kenneth Heitke748593a2011-07-15 15:45:11 -0600477static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi4_pdata = {
478 .clk_freq = 100000,
479 .src_clk_rate = 24000000,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600480};
481
482static void __init apq8064_i2c_init(void)
483{
484 apq8064_device_qup_i2c_gsbi4.dev.platform_data =
485 &apq8064_i2c_qup_gsbi4_pdata;
486}
487
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700488static int __init gpiomux_init(void)
489{
490 int rc;
491
492 rc = msm_gpiomux_init(NR_GPIO_IRQS);
493 if (rc) {
494 pr_err(KERN_ERR "msm_gpiomux_init failed %d\n", rc);
495 return rc;
496 }
497 msm_gpiomux_install(apq8064_ethernet_configs,
498 ARRAY_SIZE(apq8064_ethernet_configs));
499
500 msm_gpiomux_install(apq8064_gsbi_configs,
501 ARRAY_SIZE(apq8064_gsbi_configs));
502 return 0;
503}
504
505#ifdef CONFIG_KS8851
506static int ethernet_init(void)
507{
508 int ret;
509 ret = gpio_request(KS8851_IRQ_GPIO, "ks8851_irq");
510 if (ret) {
511 pr_err("ks8851 gpio_request failed: %d\n", ret);
512 goto fail;
513 }
514
515 return 0;
516fail:
517 return ret;
518}
519#else
520static int ethernet_init(void)
521{
522 return 0;
523}
524#endif
525
Tianyi Gou41515e22011-09-01 19:37:43 -0700526static void __init apq8064_clock_init(void)
527{
528 if (machine_is_apq8064_sim())
529 msm_clock_init(&apq8064_clock_init_data);
530 else
531 msm_clock_init(&apq8064_dummy_clock_init_data);
532}
533
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700534static void __init apq8064_common_init(void)
535{
536 if (socinfo_init() < 0)
537 pr_err("socinfo_init() failed!\n");
Tianyi Gou41515e22011-09-01 19:37:43 -0700538 apq8064_clock_init();
Joel King4ebccc62011-07-22 09:43:22 -0700539 gpiomux_init();
Kenneth Heitke748593a2011-07-15 15:45:11 -0600540 apq8064_i2c_init();
Kenneth Heitke36920d32011-07-20 16:44:30 -0600541
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600542 apq8064_device_qup_spi_gsbi5.dev.platform_data =
543 &apq8064_qup_spi_gsbi5_pdata;
Kenneth Heitke36920d32011-07-20 16:44:30 -0600544 apq8064_device_ssbi_pmic1.dev.platform_data =
Jay Chokshiea67c622011-07-29 17:12:26 -0700545 &apq8064_ssbi_pm8921_pdata;
Kenneth Heitke36920d32011-07-20 16:44:30 -0600546 apq8064_device_ssbi_pmic2.dev.platform_data =
547 &apq8064_ssbi_pm8821_pdata;
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700548 apq8064_device_otg.dev.platform_data = &msm_otg_pdata;
549 apq8064_device_gadget_peripheral.dev.parent = &apq8064_device_otg.dev;
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700550 apq8064_pm8921_platform_data.num_regulators =
Jay Chokshiea67c622011-07-29 17:12:26 -0700551 msm8064_pm8921_regulator_pdata_len;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700552 platform_add_devices(common_devices, ARRAY_SIZE(common_devices));
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530553 apq8064_init_mmc();
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600554 slim_register_board_info(apq8064_slim_devices,
555 ARRAY_SIZE(apq8064_slim_devices));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700556}
557
558static void __init apq8064_sim_init(void)
559{
560 apq8064_common_init();
Joel King4e7ad222011-08-17 15:47:38 -0700561 platform_add_devices(sim_devices, ARRAY_SIZE(sim_devices));
562}
563
564static void __init apq8064_rumi3_init(void)
565{
Jay Chokshi9c25f072011-09-23 18:19:15 -0700566 apq8064_pm8921_irq_pdata.devirq = 0;
567 apq8064_pm8821_irq_pdata.devirq = 0;
Joel King4e7ad222011-08-17 15:47:38 -0700568 apq8064_common_init();
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700569 ethernet_init();
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700570 platform_add_devices(rumi3_devices, ARRAY_SIZE(rumi3_devices));
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700571 spi_register_board_info(spi_board_info, ARRAY_SIZE(spi_board_info));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700572}
573
574MACHINE_START(APQ8064_SIM, "QCT APQ8064 SIMULATOR")
575 .map_io = apq8064_map_io,
576 .init_irq = apq8064_init_irq,
577 .timer = &msm_timer,
578 .init_machine = apq8064_sim_init,
579MACHINE_END
580
Joel King4e7ad222011-08-17 15:47:38 -0700581MACHINE_START(APQ8064_RUMI3, "QCT APQ8064 RUMI3")
582 .map_io = apq8064_map_io,
583 .init_irq = apq8064_init_irq,
584 .timer = &msm_timer,
585 .init_machine = apq8064_rumi3_init,
586MACHINE_END
587