blob: 99c0eb645d4d3ea5edbde45aede9185ac2a80709 [file] [log] [blame]
Paul Walmsley69d88a02008-03-18 10:02:50 +02001/*
2 * OMAP2/3 System Control Module register access
3 *
4 * Copyright (C) 2007 Texas Instruments, Inc.
5 * Copyright (C) 2007 Nokia Corporation
6 *
7 * Written by Paul Walmsley
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#undef DEBUG
14
15#include <linux/kernel.h>
Tony Lindgrena58caad2008-07-03 12:24:44 +030016#include <linux/io.h>
Paul Walmsley69d88a02008-03-18 10:02:50 +020017
Tony Lindgrence491cf2009-10-20 09:40:47 -070018#include <plat/common.h>
19#include <plat/control.h>
Rajendra Nayak80140782008-09-26 17:48:46 +053020#include <plat/sdrc.h>
21#include "cm-regbits-34xx.h"
22#include "prm-regbits-34xx.h"
23#include "cm.h"
24#include "prm.h"
25#include "sdrc.h"
Paul Walmsley69d88a02008-03-18 10:02:50 +020026
Tony Lindgrena58caad2008-07-03 12:24:44 +030027static void __iomem *omap2_ctrl_base;
Santosh Shilimkar0c349242010-09-27 14:02:57 -060028static void __iomem *omap4_ctrl_pad_base;
Paul Walmsley69d88a02008-03-18 10:02:50 +020029
Rajendra Nayakc96631e2008-09-26 17:49:02 +053030#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
Rajendra Nayak80140782008-09-26 17:48:46 +053031struct omap3_scratchpad {
32 u32 boot_config_ptr;
33 u32 public_restore_ptr;
34 u32 secure_ram_restore_ptr;
35 u32 sdrc_module_semaphore;
36 u32 prcm_block_offset;
37 u32 sdrc_block_offset;
38};
39
40struct omap3_scratchpad_prcm_block {
41 u32 prm_clksrc_ctrl;
42 u32 prm_clksel;
43 u32 cm_clksel_core;
44 u32 cm_clksel_wkup;
45 u32 cm_clken_pll;
46 u32 cm_autoidle_pll;
47 u32 cm_clksel1_pll;
48 u32 cm_clksel2_pll;
49 u32 cm_clksel3_pll;
50 u32 cm_clken_pll_mpu;
51 u32 cm_autoidle_pll_mpu;
52 u32 cm_clksel1_pll_mpu;
53 u32 cm_clksel2_pll_mpu;
54 u32 prcm_block_size;
55};
56
57struct omap3_scratchpad_sdrc_block {
58 u16 sysconfig;
59 u16 cs_cfg;
60 u16 sharing;
61 u16 err_type;
62 u32 dll_a_ctrl;
63 u32 dll_b_ctrl;
64 u32 power;
65 u32 cs_0;
66 u32 mcfg_0;
67 u16 mr_0;
68 u16 emr_1_0;
69 u16 emr_2_0;
70 u16 emr_3_0;
71 u32 actim_ctrla_0;
72 u32 actim_ctrlb_0;
73 u32 rfr_ctrl_0;
74 u32 cs_1;
75 u32 mcfg_1;
76 u16 mr_1;
77 u16 emr_1_1;
78 u16 emr_2_1;
79 u16 emr_3_1;
80 u32 actim_ctrla_1;
81 u32 actim_ctrlb_1;
82 u32 rfr_ctrl_1;
83 u16 dcdl_1_ctrl;
84 u16 dcdl_2_ctrl;
85 u32 flags;
86 u32 block_size;
87};
88
Tero Kristo27d59a42008-10-13 13:15:00 +030089void *omap3_secure_ram_storage;
90
Rajendra Nayak80140782008-09-26 17:48:46 +053091/*
92 * This is used to store ARM registers in SDRAM before attempting
93 * an MPU OFF. The save and restore happens from the SRAM sleep code.
94 * The address is stored in scratchpad, so that it can be used
95 * during the restore path.
96 */
97u32 omap3_arm_context[128];
98
Rajendra Nayakc96631e2008-09-26 17:49:02 +053099struct omap3_control_regs {
100 u32 sysconfig;
101 u32 devconf0;
102 u32 mem_dftrw0;
103 u32 mem_dftrw1;
104 u32 msuspendmux_0;
105 u32 msuspendmux_1;
106 u32 msuspendmux_2;
107 u32 msuspendmux_3;
108 u32 msuspendmux_4;
109 u32 msuspendmux_5;
110 u32 sec_ctrl;
111 u32 devconf1;
112 u32 csirxfe;
113 u32 iva2_bootaddr;
114 u32 iva2_bootmod;
115 u32 debobs_0;
116 u32 debobs_1;
117 u32 debobs_2;
118 u32 debobs_3;
119 u32 debobs_4;
120 u32 debobs_5;
121 u32 debobs_6;
122 u32 debobs_7;
123 u32 debobs_8;
124 u32 prog_io0;
125 u32 prog_io1;
126 u32 dss_dpll_spreading;
127 u32 core_dpll_spreading;
128 u32 per_dpll_spreading;
129 u32 usbhost_dpll_spreading;
130 u32 pbias_lite;
131 u32 temp_sensor;
132 u32 sramldo4;
133 u32 sramldo5;
134 u32 csi;
135};
136
137static struct omap3_control_regs control_context;
138#endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
139
Tony Lindgrena58caad2008-07-03 12:24:44 +0300140#define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
Paul Walmsley69d88a02008-03-18 10:02:50 +0200141
Tony Lindgrena58caad2008-07-03 12:24:44 +0300142void __init omap2_set_globals_control(struct omap_globals *omap2_globals)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200143{
Santosh Shilimkarb7ebb102010-02-15 18:03:37 +0530144 /* Static mapping, never released */
145 if (omap2_globals->ctrl) {
146 omap2_ctrl_base = ioremap(omap2_globals->ctrl, SZ_4K);
147 WARN_ON(!omap2_ctrl_base);
148 }
Santosh Shilimkar0c349242010-09-27 14:02:57 -0600149
150 /* Static mapping, never released */
151 if (omap2_globals->ctrl_pad) {
152 omap4_ctrl_pad_base = ioremap(omap2_globals->ctrl_pad, SZ_4K);
153 WARN_ON(!omap4_ctrl_pad_base);
154 }
Paul Walmsley69d88a02008-03-18 10:02:50 +0200155}
156
Tony Lindgrena58caad2008-07-03 12:24:44 +0300157void __iomem *omap_ctrl_base_get(void)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200158{
159 return omap2_ctrl_base;
160}
161
162u8 omap_ctrl_readb(u16 offset)
163{
164 return __raw_readb(OMAP_CTRL_REGADDR(offset));
165}
166
167u16 omap_ctrl_readw(u16 offset)
168{
169 return __raw_readw(OMAP_CTRL_REGADDR(offset));
170}
171
172u32 omap_ctrl_readl(u16 offset)
173{
174 return __raw_readl(OMAP_CTRL_REGADDR(offset));
175}
176
177void omap_ctrl_writeb(u8 val, u16 offset)
178{
Paul Walmsley69d88a02008-03-18 10:02:50 +0200179 __raw_writeb(val, OMAP_CTRL_REGADDR(offset));
180}
181
182void omap_ctrl_writew(u16 val, u16 offset)
183{
Paul Walmsley69d88a02008-03-18 10:02:50 +0200184 __raw_writew(val, OMAP_CTRL_REGADDR(offset));
185}
186
187void omap_ctrl_writel(u32 val, u16 offset)
188{
Paul Walmsley69d88a02008-03-18 10:02:50 +0200189 __raw_writel(val, OMAP_CTRL_REGADDR(offset));
190}
191
Rajendra Nayakc96631e2008-09-26 17:49:02 +0530192#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
Rajendra Nayak80140782008-09-26 17:48:46 +0530193/*
194 * Clears the scratchpad contents in case of cold boot-
195 * called during bootup
196 */
197void omap3_clear_scratchpad_contents(void)
198{
199 u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
200 u32 *v_addr;
201 u32 offset = 0;
202 v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
203 if (prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600204 OMAP3430_GLOBAL_COLD_RST_MASK) {
Rajendra Nayak80140782008-09-26 17:48:46 +0530205 for ( ; offset <= max_offset; offset += 0x4)
206 __raw_writel(0x0, (v_addr + offset));
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600207 prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
208 OMAP3430_GR_MOD,
209 OMAP3_PRM_RSTST_OFFSET);
Rajendra Nayak80140782008-09-26 17:48:46 +0530210 }
211}
212
213/* Populate the scratchpad structure with restore structure */
214void omap3_save_scratchpad_contents(void)
215{
216 void * __iomem scratchpad_address;
217 u32 arm_context_addr;
218 struct omap3_scratchpad scratchpad_contents;
219 struct omap3_scratchpad_prcm_block prcm_block_contents;
220 struct omap3_scratchpad_sdrc_block sdrc_block_contents;
221
222 /* Populate the Scratchpad contents */
223 scratchpad_contents.boot_config_ptr = 0x0;
Tero Kristo0795a752008-10-13 17:58:50 +0300224 if (omap_rev() != OMAP3430_REV_ES3_0 &&
225 omap_rev() != OMAP3430_REV_ES3_1)
226 scratchpad_contents.public_restore_ptr =
227 virt_to_phys(get_restore_pointer());
228 else
229 scratchpad_contents.public_restore_ptr =
230 virt_to_phys(get_es3_restore_pointer());
Tero Kristo27d59a42008-10-13 13:15:00 +0300231 if (omap_type() == OMAP2_DEVICE_TYPE_GP)
232 scratchpad_contents.secure_ram_restore_ptr = 0x0;
233 else
234 scratchpad_contents.secure_ram_restore_ptr =
235 (u32) __pa(omap3_secure_ram_storage);
Rajendra Nayak80140782008-09-26 17:48:46 +0530236 scratchpad_contents.sdrc_module_semaphore = 0x0;
237 scratchpad_contents.prcm_block_offset = 0x2C;
238 scratchpad_contents.sdrc_block_offset = 0x64;
239
240 /* Populate the PRCM block contents */
241 prcm_block_contents.prm_clksrc_ctrl = prm_read_mod_reg(OMAP3430_GR_MOD,
242 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
243 prcm_block_contents.prm_clksel = prm_read_mod_reg(OMAP3430_CCR_MOD,
244 OMAP3_PRM_CLKSEL_OFFSET);
245 prcm_block_contents.cm_clksel_core =
246 cm_read_mod_reg(CORE_MOD, CM_CLKSEL);
247 prcm_block_contents.cm_clksel_wkup =
248 cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
249 prcm_block_contents.cm_clken_pll =
Kalle Jokiniemicb0cb2b2009-05-12 14:02:16 +0300250 cm_read_mod_reg(PLL_MOD, CM_CLKEN);
Rajendra Nayak80140782008-09-26 17:48:46 +0530251 prcm_block_contents.cm_autoidle_pll =
252 cm_read_mod_reg(PLL_MOD, OMAP3430_CM_AUTOIDLE_PLL);
253 prcm_block_contents.cm_clksel1_pll =
254 cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL);
255 prcm_block_contents.cm_clksel2_pll =
256 cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL);
257 prcm_block_contents.cm_clksel3_pll =
258 cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3);
259 prcm_block_contents.cm_clken_pll_mpu =
260 cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL);
261 prcm_block_contents.cm_autoidle_pll_mpu =
262 cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL);
263 prcm_block_contents.cm_clksel1_pll_mpu =
264 cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL);
265 prcm_block_contents.cm_clksel2_pll_mpu =
266 cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL);
267 prcm_block_contents.prcm_block_size = 0x0;
268
269 /* Populate the SDRC block contents */
270 sdrc_block_contents.sysconfig =
271 (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
272 sdrc_block_contents.cs_cfg =
273 (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
274 sdrc_block_contents.sharing =
275 (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
276 sdrc_block_contents.err_type =
277 (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
278 sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
279 sdrc_block_contents.dll_b_ctrl = 0x0;
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530280 /*
281 * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
282 * be programed to issue automatic self refresh on timeout
283 * of AUTO_CNT = 1 prior to any transition to OFF mode.
284 */
285 if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
286 && (omap_rev() >= OMAP3430_REV_ES3_0))
287 sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
288 ~(SDRC_POWER_AUTOCOUNT_MASK|
289 SDRC_POWER_CLKCTRL_MASK)) |
290 (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
291 SDRC_SELF_REFRESH_ON_AUTOCOUNT;
292 else
293 sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
294
Rajendra Nayak80140782008-09-26 17:48:46 +0530295 sdrc_block_contents.cs_0 = 0x0;
296 sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
297 sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
298 sdrc_block_contents.emr_1_0 = 0x0;
299 sdrc_block_contents.emr_2_0 = 0x0;
300 sdrc_block_contents.emr_3_0 = 0x0;
301 sdrc_block_contents.actim_ctrla_0 =
302 sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
303 sdrc_block_contents.actim_ctrlb_0 =
304 sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
305 sdrc_block_contents.rfr_ctrl_0 =
306 sdrc_read_reg(SDRC_RFR_CTRL_0);
307 sdrc_block_contents.cs_1 = 0x0;
308 sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
309 sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
310 sdrc_block_contents.emr_1_1 = 0x0;
311 sdrc_block_contents.emr_2_1 = 0x0;
312 sdrc_block_contents.emr_3_1 = 0x0;
313 sdrc_block_contents.actim_ctrla_1 =
314 sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
315 sdrc_block_contents.actim_ctrlb_1 =
316 sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
317 sdrc_block_contents.rfr_ctrl_1 =
318 sdrc_read_reg(SDRC_RFR_CTRL_1);
319 sdrc_block_contents.dcdl_1_ctrl = 0x0;
320 sdrc_block_contents.dcdl_2_ctrl = 0x0;
321 sdrc_block_contents.flags = 0x0;
322 sdrc_block_contents.block_size = 0x0;
323
324 arm_context_addr = virt_to_phys(omap3_arm_context);
325
326 /* Copy all the contents to the scratchpad location */
327 scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
328 memcpy_toio(scratchpad_address, &scratchpad_contents,
329 sizeof(scratchpad_contents));
330 /* Scratchpad contents being 32 bits, a divide by 4 done here */
331 memcpy_toio(scratchpad_address +
332 scratchpad_contents.prcm_block_offset,
333 &prcm_block_contents, sizeof(prcm_block_contents));
334 memcpy_toio(scratchpad_address +
335 scratchpad_contents.sdrc_block_offset,
336 &sdrc_block_contents, sizeof(sdrc_block_contents));
337 /*
338 * Copies the address of the location in SDRAM where ARM
339 * registers get saved during a MPU OFF transition.
340 */
341 memcpy_toio(scratchpad_address +
342 scratchpad_contents.sdrc_block_offset +
343 sizeof(sdrc_block_contents), &arm_context_addr, 4);
344}
345
Rajendra Nayakc96631e2008-09-26 17:49:02 +0530346void omap3_control_save_context(void)
347{
348 control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
349 control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
350 control_context.mem_dftrw0 =
351 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
352 control_context.mem_dftrw1 =
353 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
354 control_context.msuspendmux_0 =
355 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
356 control_context.msuspendmux_1 =
357 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
358 control_context.msuspendmux_2 =
359 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
360 control_context.msuspendmux_3 =
361 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
362 control_context.msuspendmux_4 =
363 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
364 control_context.msuspendmux_5 =
365 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
366 control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
367 control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
368 control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
369 control_context.iva2_bootaddr =
370 omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
371 control_context.iva2_bootmod =
372 omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
373 control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
374 control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
375 control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
376 control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
377 control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
378 control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
379 control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
380 control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
381 control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
382 control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
383 control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
384 control_context.dss_dpll_spreading =
385 omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
386 control_context.core_dpll_spreading =
387 omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
388 control_context.per_dpll_spreading =
389 omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
390 control_context.usbhost_dpll_spreading =
391 omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
392 control_context.pbias_lite =
393 omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
394 control_context.temp_sensor =
395 omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
396 control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
397 control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
398 control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
399 return;
400}
401
402void omap3_control_restore_context(void)
403{
404 omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
405 omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
406 omap_ctrl_writel(control_context.mem_dftrw0,
407 OMAP343X_CONTROL_MEM_DFTRW0);
408 omap_ctrl_writel(control_context.mem_dftrw1,
409 OMAP343X_CONTROL_MEM_DFTRW1);
410 omap_ctrl_writel(control_context.msuspendmux_0,
411 OMAP2_CONTROL_MSUSPENDMUX_0);
412 omap_ctrl_writel(control_context.msuspendmux_1,
413 OMAP2_CONTROL_MSUSPENDMUX_1);
414 omap_ctrl_writel(control_context.msuspendmux_2,
415 OMAP2_CONTROL_MSUSPENDMUX_2);
416 omap_ctrl_writel(control_context.msuspendmux_3,
417 OMAP2_CONTROL_MSUSPENDMUX_3);
418 omap_ctrl_writel(control_context.msuspendmux_4,
419 OMAP2_CONTROL_MSUSPENDMUX_4);
420 omap_ctrl_writel(control_context.msuspendmux_5,
421 OMAP2_CONTROL_MSUSPENDMUX_5);
422 omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
423 omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
424 omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
425 omap_ctrl_writel(control_context.iva2_bootaddr,
426 OMAP343X_CONTROL_IVA2_BOOTADDR);
427 omap_ctrl_writel(control_context.iva2_bootmod,
428 OMAP343X_CONTROL_IVA2_BOOTMOD);
429 omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
430 omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
431 omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
432 omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
433 omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
434 omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
435 omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
436 omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
437 omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
438 omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
439 omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
440 omap_ctrl_writel(control_context.dss_dpll_spreading,
441 OMAP343X_CONTROL_DSS_DPLL_SPREADING);
442 omap_ctrl_writel(control_context.core_dpll_spreading,
443 OMAP343X_CONTROL_CORE_DPLL_SPREADING);
444 omap_ctrl_writel(control_context.per_dpll_spreading,
445 OMAP343X_CONTROL_PER_DPLL_SPREADING);
446 omap_ctrl_writel(control_context.usbhost_dpll_spreading,
447 OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
448 omap_ctrl_writel(control_context.pbias_lite,
449 OMAP343X_CONTROL_PBIAS_LITE);
450 omap_ctrl_writel(control_context.temp_sensor,
451 OMAP343X_CONTROL_TEMP_SENSOR);
452 omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
453 omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
454 omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
455 return;
456}
457#endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */