Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Dynamic DMA mapping support. |
| 3 | */ |
| 4 | |
| 5 | #include <linux/types.h> |
| 6 | #include <linux/mm.h> |
| 7 | #include <linux/string.h> |
| 8 | #include <linux/pci.h> |
| 9 | #include <linux/module.h> |
| 10 | #include <asm/io.h> |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 11 | #include <asm/proto.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 13 | int iommu_merge __read_mostly = 0; |
| 14 | EXPORT_SYMBOL(iommu_merge); |
| 15 | |
| 16 | dma_addr_t bad_dma_address __read_mostly; |
| 17 | EXPORT_SYMBOL(bad_dma_address); |
| 18 | |
| 19 | /* This tells the BIO block layer to assume merging. Default to off |
| 20 | because we cannot guarantee merging later. */ |
| 21 | int iommu_bio_merge __read_mostly = 0; |
| 22 | EXPORT_SYMBOL(iommu_bio_merge); |
| 23 | |
| 24 | int iommu_sac_force __read_mostly = 0; |
| 25 | EXPORT_SYMBOL(iommu_sac_force); |
| 26 | |
| 27 | int no_iommu __read_mostly; |
| 28 | #ifdef CONFIG_IOMMU_DEBUG |
| 29 | int panic_on_overflow __read_mostly = 1; |
| 30 | int force_iommu __read_mostly = 1; |
| 31 | #else |
| 32 | int panic_on_overflow __read_mostly = 0; |
| 33 | int force_iommu __read_mostly= 0; |
| 34 | #endif |
| 35 | |
Jon Mason | 8d4f6b9 | 2006-06-26 13:58:05 +0200 | [diff] [blame] | 36 | /* Set this to 1 if there is a HW IOMMU in the system */ |
| 37 | int iommu_detected __read_mostly = 0; |
| 38 | |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 39 | /* Dummy device used for NULL arguments (normally ISA). Better would |
| 40 | be probably a smaller DMA mask, but this is bug-to-bug compatible |
| 41 | to i386. */ |
| 42 | struct device fallback_dev = { |
| 43 | .bus_id = "fallback device", |
Jon Mason | 9f2036f | 2006-06-26 13:56:19 +0200 | [diff] [blame] | 44 | .coherent_dma_mask = DMA_32BIT_MASK, |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 45 | .dma_mask = &fallback_dev.coherent_dma_mask, |
| 46 | }; |
| 47 | |
| 48 | /* Allocate DMA memory on node near device */ |
| 49 | noinline static void * |
| 50 | dma_alloc_pages(struct device *dev, gfp_t gfp, unsigned order) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | { |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 52 | struct page *page; |
| 53 | int node; |
Andi Kleen | fa47dd0 | 2006-04-07 19:49:33 +0200 | [diff] [blame] | 54 | #ifdef CONFIG_PCI |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 55 | if (dev->bus == &pci_bus_type) |
| 56 | node = pcibus_to_node(to_pci_dev(dev)->bus); |
| 57 | else |
Andi Kleen | fa47dd0 | 2006-04-07 19:49:33 +0200 | [diff] [blame] | 58 | #endif |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 59 | node = numa_node_id(); |
Daniel Yeisley | 0d01532 | 2006-05-30 22:47:57 +0200 | [diff] [blame] | 60 | |
| 61 | if (node < first_node(node_online_map)) |
| 62 | node = first_node(node_online_map); |
| 63 | |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 64 | page = alloc_pages_node(node, gfp, order); |
| 65 | return page ? page_address(page) : NULL; |
| 66 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 68 | /* |
| 69 | * Allocate memory for a coherent mapping. |
| 70 | */ |
| 71 | void * |
| 72 | dma_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_handle, |
| 73 | gfp_t gfp) |
| 74 | { |
| 75 | void *memory; |
| 76 | unsigned long dma_mask = 0; |
| 77 | u64 bus; |
| 78 | |
| 79 | if (!dev) |
| 80 | dev = &fallback_dev; |
| 81 | dma_mask = dev->coherent_dma_mask; |
| 82 | if (dma_mask == 0) |
Jon Mason | 9f2036f | 2006-06-26 13:56:19 +0200 | [diff] [blame] | 83 | dma_mask = DMA_32BIT_MASK; |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 84 | |
Andi Kleen | 3056d6b | 2006-03-25 16:30:43 +0100 | [diff] [blame] | 85 | /* Don't invoke OOM killer */ |
| 86 | gfp |= __GFP_NORETRY; |
| 87 | |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 88 | /* Kludge to make it bug-to-bug compatible with i386. i386 |
| 89 | uses the normal dma_mask for alloc_coherent. */ |
| 90 | dma_mask &= *dev->dma_mask; |
| 91 | |
| 92 | /* Why <=? Even when the mask is smaller than 4GB it is often |
| 93 | larger than 16MB and in this case we have a chance of |
| 94 | finding fitting memory in the next higher zone first. If |
| 95 | not retry with true GFP_DMA. -AK */ |
Jon Mason | 9f2036f | 2006-06-26 13:56:19 +0200 | [diff] [blame] | 96 | if (dma_mask <= DMA_32BIT_MASK) |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 97 | gfp |= GFP_DMA32; |
| 98 | |
| 99 | again: |
| 100 | memory = dma_alloc_pages(dev, gfp, get_order(size)); |
| 101 | if (memory == NULL) |
| 102 | return NULL; |
| 103 | |
| 104 | { |
| 105 | int high, mmu; |
| 106 | bus = virt_to_bus(memory); |
| 107 | high = (bus + size) >= dma_mask; |
| 108 | mmu = high; |
| 109 | if (force_iommu && !(gfp & GFP_DMA)) |
| 110 | mmu = 1; |
| 111 | else if (high) { |
| 112 | free_pages((unsigned long)memory, |
| 113 | get_order(size)); |
| 114 | |
| 115 | /* Don't use the 16MB ZONE_DMA unless absolutely |
| 116 | needed. It's better to use remapping first. */ |
Jon Mason | 9f2036f | 2006-06-26 13:56:19 +0200 | [diff] [blame] | 117 | if (dma_mask < DMA_32BIT_MASK && !(gfp & GFP_DMA)) { |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 118 | gfp = (gfp & ~GFP_DMA32) | GFP_DMA; |
| 119 | goto again; |
| 120 | } |
| 121 | |
Andi Kleen | 6bca52b | 2006-02-03 21:50:59 +0100 | [diff] [blame] | 122 | /* Let low level make its own zone decisions */ |
| 123 | gfp &= ~(GFP_DMA32|GFP_DMA); |
| 124 | |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 125 | if (dma_ops->alloc_coherent) |
| 126 | return dma_ops->alloc_coherent(dev, size, |
| 127 | dma_handle, gfp); |
| 128 | return NULL; |
| 129 | } |
| 130 | |
| 131 | memset(memory, 0, size); |
| 132 | if (!mmu) { |
| 133 | *dma_handle = virt_to_bus(memory); |
| 134 | return memory; |
| 135 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | } |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 137 | |
| 138 | if (dma_ops->alloc_coherent) { |
| 139 | free_pages((unsigned long)memory, get_order(size)); |
| 140 | gfp &= ~(GFP_DMA|GFP_DMA32); |
| 141 | return dma_ops->alloc_coherent(dev, size, dma_handle, gfp); |
| 142 | } |
| 143 | |
| 144 | if (dma_ops->map_simple) { |
| 145 | *dma_handle = dma_ops->map_simple(dev, memory, |
| 146 | size, |
| 147 | PCI_DMA_BIDIRECTIONAL); |
| 148 | if (*dma_handle != bad_dma_address) |
| 149 | return memory; |
| 150 | } |
| 151 | |
| 152 | if (panic_on_overflow) |
| 153 | panic("dma_alloc_coherent: IOMMU overflow by %lu bytes\n",size); |
| 154 | free_pages((unsigned long)memory, get_order(size)); |
| 155 | return NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | } |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 157 | EXPORT_SYMBOL(dma_alloc_coherent); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 159 | /* |
| 160 | * Unmap coherent memory. |
| 161 | * The caller must ensure that the device has finished accessing the mapping. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | */ |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 163 | void dma_free_coherent(struct device *dev, size_t size, |
| 164 | void *vaddr, dma_addr_t bus) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | { |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 166 | if (dma_ops->unmap_single) |
| 167 | dma_ops->unmap_single(dev, bus, size, 0); |
| 168 | free_pages((unsigned long)vaddr, get_order(size)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 | } |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 170 | EXPORT_SYMBOL(dma_free_coherent); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 172 | int dma_supported(struct device *dev, u64 mask) |
| 173 | { |
| 174 | if (dma_ops->dma_supported) |
| 175 | return dma_ops->dma_supported(dev, mask); |
| 176 | |
| 177 | /* Copied from i386. Doesn't make much sense, because it will |
| 178 | only work for pci_alloc_coherent. |
| 179 | The caller just has to use GFP_DMA in this case. */ |
Jon Mason | 9f2036f | 2006-06-26 13:56:19 +0200 | [diff] [blame] | 180 | if (mask < DMA_24BIT_MASK) |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 181 | return 0; |
| 182 | |
| 183 | /* Tell the device to use SAC when IOMMU force is on. This |
| 184 | allows the driver to use cheaper accesses in some cases. |
| 185 | |
| 186 | Problem with this is that if we overflow the IOMMU area and |
| 187 | return DAC as fallback address the device may not handle it |
| 188 | correctly. |
| 189 | |
| 190 | As a special case some controllers have a 39bit address |
| 191 | mode that is as efficient as 32bit (aic79xx). Don't force |
| 192 | SAC for these. Assume all masks <= 40 bits are of this |
| 193 | type. Normally this doesn't make any difference, but gives |
| 194 | more gentle handling of IOMMU overflow. */ |
Jon Mason | 9f2036f | 2006-06-26 13:56:19 +0200 | [diff] [blame] | 195 | if (iommu_sac_force && (mask >= DMA_40BIT_MASK)) { |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 196 | printk(KERN_INFO "%s: Force SAC with mask %Lx\n", dev->bus_id,mask); |
| 197 | return 0; |
| 198 | } |
| 199 | |
| 200 | return 1; |
| 201 | } |
| 202 | EXPORT_SYMBOL(dma_supported); |
| 203 | |
| 204 | int dma_set_mask(struct device *dev, u64 mask) |
| 205 | { |
| 206 | if (!dev->dma_mask || !dma_supported(dev, mask)) |
| 207 | return -EIO; |
| 208 | *dev->dma_mask = mask; |
| 209 | return 0; |
| 210 | } |
| 211 | EXPORT_SYMBOL(dma_set_mask); |
| 212 | |
| 213 | /* iommu=[size][,noagp][,off][,force][,noforce][,leak][,memaper[=order]][,merge] |
| 214 | [,forcesac][,fullflush][,nomerge][,biomerge] |
| 215 | size set size of iommu (in bytes) |
| 216 | noagp don't initialize the AGP driver and use full aperture. |
| 217 | off don't use the IOMMU |
| 218 | leak turn on simple iommu leak tracing (only when CONFIG_IOMMU_LEAK is on) |
| 219 | memaper[=order] allocate an own aperture over RAM with size 32MB^order. |
| 220 | noforce don't force IOMMU usage. Default. |
| 221 | force Force IOMMU. |
| 222 | merge Do lazy merging. This may improve performance on some block devices. |
| 223 | Implies force (experimental) |
| 224 | biomerge Do merging at the BIO layer. This is more efficient than merge, |
| 225 | but should be only done with very big IOMMUs. Implies merge,force. |
| 226 | nomerge Don't do SG merging. |
| 227 | forcesac For SAC mode for masks <40bits (experimental) |
| 228 | fullflush Flush IOMMU on each allocation (default) |
| 229 | nofullflush Don't use IOMMU fullflush |
| 230 | allowed overwrite iommu off workarounds for specific chipsets. |
| 231 | soft Use software bounce buffering (default for Intel machines) |
| 232 | noaperture Don't touch the aperture for AGP. |
| 233 | */ |
| 234 | __init int iommu_setup(char *p) |
| 235 | { |
| 236 | iommu_merge = 1; |
| 237 | |
| 238 | while (*p) { |
| 239 | if (!strncmp(p,"off",3)) |
| 240 | no_iommu = 1; |
| 241 | /* gart_parse_options has more force support */ |
| 242 | if (!strncmp(p,"force",5)) |
| 243 | force_iommu = 1; |
| 244 | if (!strncmp(p,"noforce",7)) { |
| 245 | iommu_merge = 0; |
| 246 | force_iommu = 0; |
| 247 | } |
| 248 | |
| 249 | if (!strncmp(p, "biomerge",8)) { |
| 250 | iommu_bio_merge = 4096; |
| 251 | iommu_merge = 1; |
| 252 | force_iommu = 1; |
| 253 | } |
| 254 | if (!strncmp(p, "panic",5)) |
| 255 | panic_on_overflow = 1; |
| 256 | if (!strncmp(p, "nopanic",7)) |
| 257 | panic_on_overflow = 0; |
| 258 | if (!strncmp(p, "merge",5)) { |
| 259 | iommu_merge = 1; |
| 260 | force_iommu = 1; |
| 261 | } |
| 262 | if (!strncmp(p, "nomerge",7)) |
| 263 | iommu_merge = 0; |
| 264 | if (!strncmp(p, "forcesac",8)) |
| 265 | iommu_sac_force = 1; |
| 266 | |
| 267 | #ifdef CONFIG_SWIOTLB |
| 268 | if (!strncmp(p, "soft",4)) |
| 269 | swiotlb = 1; |
| 270 | #endif |
| 271 | |
Andi Kleen | a813ce4 | 2006-06-26 13:57:22 +0200 | [diff] [blame] | 272 | #ifdef CONFIG_IOMMU |
Muli Ben-Yehuda | 17a941d | 2006-01-11 22:44:42 +0100 | [diff] [blame] | 273 | gart_parse_options(p); |
| 274 | #endif |
| 275 | |
| 276 | p += strcspn(p, ","); |
| 277 | if (*p == ',') |
| 278 | ++p; |
| 279 | } |
| 280 | return 1; |
| 281 | } |
Jon Mason | 0dc243a | 2006-06-26 13:58:11 +0200 | [diff] [blame^] | 282 | __setup("iommu=", iommu_setup); |
| 283 | |
| 284 | void __init pci_iommu_alloc(void) |
| 285 | { |
| 286 | /* |
| 287 | * The order of these functions is important for |
| 288 | * fall-back/fail-over reasons |
| 289 | */ |
| 290 | #ifdef CONFIG_IOMMU |
| 291 | iommu_hole_init(); |
| 292 | #endif |
| 293 | |
| 294 | #ifdef CONFIG_SWIOTLB |
| 295 | pci_swiotlb_init(); |
| 296 | #endif |
| 297 | } |
| 298 | |
| 299 | static int __init pci_iommu_init(void) |
| 300 | { |
| 301 | #ifdef CONFIG_IOMMU |
| 302 | gart_iommu_init(); |
| 303 | #endif |
| 304 | |
| 305 | no_iommu_init(); |
| 306 | return 0; |
| 307 | } |
| 308 | |
| 309 | /* Must execute after PCI subsystem */ |
| 310 | fs_initcall(pci_iommu_init); |