blob: fbebbcec001b9718a5f34ed93caf2ff8aa20fa58 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07002#include <linux/kernel.h>
3#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/string.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
11#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070016#include <asm/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/mmu_context.h>
Alexey Dobriyan27b07da2006-06-23 02:04:18 -070018#include <asm/mtrr.h>
Alexey Dobriyana03a3e22006-06-23 02:04:20 -070019#include <asm/mce.h>
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020020#include <asm/pat.h>
H. Peter Anvinb6734c32008-08-18 17:39:32 -070021#include <asm/asm.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070022#include <asm/numa.h>
Ingo Molnarb3427972008-10-31 09:31:38 +010023#include <asm/smp.h>
Jaswinder Singh Rajputf472cdb2009-01-07 21:34:25 +053024#include <asm/cpu.h>
Jaswinder Singh Rajput06879032009-01-10 12:17:37 +053025#include <asm/cpumask.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#ifdef CONFIG_X86_LOCAL_APIC
27#include <asm/mpspec.h>
28#include <asm/apic.h>
29#include <mach_apic.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070030#include <asm/genapic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#endif
32
Yinghai Luf0fc4af2008-09-04 20:09:00 -070033#include <asm/pgtable.h>
34#include <asm/processor.h>
35#include <asm/desc.h>
36#include <asm/atomic.h>
37#include <asm/proto.h>
38#include <asm/sections.h>
39#include <asm/setup.h>
Alok Kataria88b094f2008-10-27 10:41:46 -070040#include <asm/hypervisor.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070041
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include "cpu.h"
43
Mike Travisc2d1cec2009-01-04 05:18:03 -080044#ifdef CONFIG_X86_64
45
46/* all of these masks are initialized in setup_cpu_local_masks() */
47cpumask_var_t cpu_callin_mask;
48cpumask_var_t cpu_callout_mask;
49cpumask_var_t cpu_initialized_mask;
50
51/* representing cpus for which sibling maps can be computed */
52cpumask_var_t cpu_sibling_setup_mask;
53
54#else /* CONFIG_X86_32 */
55
56cpumask_t cpu_callin_map;
57cpumask_t cpu_callout_map;
58cpumask_t cpu_initialized;
59cpumask_t cpu_sibling_setup_map;
60
61#endif /* CONFIG_X86_32 */
62
63
Yinghai Lu0a488a52008-09-04 21:09:47 +020064static struct cpu_dev *this_cpu __cpuinitdata;
65
Brian Gerst06deef82009-01-21 17:26:05 +090066DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -070067#ifdef CONFIG_X86_64
Brian Gerst06deef82009-01-21 17:26:05 +090068 /*
69 * We need valid kernel segments for data and code in long mode too
70 * IRET will check the segment types kkeil 2000/10/28
71 * Also sysret mandates a special GDT layout
72 *
73 * The TLS descriptors are currently at a different place compared to i386.
74 * Hopefully nobody expects them at a fixed place (Wine?)
75 */
Yinghai Lu950ad7f2008-09-04 20:09:01 -070076 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
77 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
78 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
79 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
80 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
81 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
Yinghai Lu950ad7f2008-09-04 20:09:01 -070082#else
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010083 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
84 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
85 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
86 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020087 /*
88 * Segments used for calling PnP BIOS have byte granularity.
89 * They code segments and data segments have fixed 64k limits,
90 * the transfer segment sizes are set at run time.
91 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010092 /* 32-bit code */
93 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
94 /* 16-bit code */
95 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
96 /* 16-bit data */
97 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
98 /* 16-bit data */
99 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
100 /* 16-bit data */
101 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200102 /*
103 * The APM segments have byte granularity and their bases
104 * are set at run time. All have 64k limits.
105 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100106 /* 32-bit code */
107 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200108 /* 16-bit code */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100109 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
110 /* data */
111 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200112
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100113 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
Brian Gerst0dd76d72009-01-21 17:26:05 +0900114 [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700115#endif
Brian Gerst06deef82009-01-21 17:26:05 +0900116} };
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200117EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200118
Yinghai Luba51dce2008-09-04 20:09:02 -0700119#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800120static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800121static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123static int __init cachesize_setup(char *str)
124{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100125 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 return 1;
127}
128__setup("cachesize=", cachesize_setup);
129
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100130static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Andi Kleen13530252008-01-30 13:33:20 +0100132 setup_clear_cpu_cap(X86_FEATURE_FXSR);
133 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 return 1;
135}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136__setup("nofxsr", x86_fxsr_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100138static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
Andi Kleen13530252008-01-30 13:33:20 +0100140 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800141 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800143__setup("nosep", x86_sep_setup);
144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145/* Standard macro to see if a specific flag is changeable */
146static inline int flag_is_changeable_p(u32 flag)
147{
148 u32 f1, f2;
149
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200150 /*
151 * Cyrix and IDT cpus allow disabling of CPUID
152 * so the code below may return different results
153 * when it is executed before and after enabling
154 * the CPUID. Add "volatile" to not allow gcc to
155 * optimize the subsequent calls to this function.
156 */
157 asm volatile ("pushfl\n\t"
158 "pushfl\n\t"
159 "popl %0\n\t"
160 "movl %0,%1\n\t"
161 "xorl %2,%0\n\t"
162 "pushl %0\n\t"
163 "popfl\n\t"
164 "pushfl\n\t"
165 "popl %0\n\t"
166 "popfl\n\t"
167 : "=&r" (f1), "=&r" (f2)
168 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170 return ((f1^f2) & flag) != 0;
171}
172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800174static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175{
176 return flag_is_changeable_p(X86_EFLAGS_ID);
177}
178
Yinghai Lu0a488a52008-09-04 21:09:47 +0200179static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
180{
181 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
182 /* Disable processor serial number */
183 unsigned long lo, hi;
184 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
185 lo |= 0x200000;
186 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
187 printk(KERN_NOTICE "CPU serial number disabled.\n");
188 clear_cpu_cap(c, X86_FEATURE_PN);
189
190 /* Disabling the serial number may affect the cpuid level */
191 c->cpuid_level = cpuid_eax(0);
192 }
193}
194
195static int __init x86_serial_nr_setup(char *s)
196{
197 disable_x86_serial_nr = 0;
198 return 1;
199}
200__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700201#else
Yinghai Lu102bbe32008-09-04 20:09:13 -0700202static inline int flag_is_changeable_p(u32 flag)
203{
204 return 1;
205}
Yinghai Luba51dce2008-09-04 20:09:02 -0700206/* Probe for the CPUID instruction */
207static inline int have_cpuid_p(void)
208{
209 return 1;
210}
Yinghai Lu102bbe32008-09-04 20:09:13 -0700211static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
212{
213}
Yinghai Luba51dce2008-09-04 20:09:02 -0700214#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216/*
217 * Naming convention should be: <Name> [(<Codename>)]
218 * This table only is used unless init_<vendor>() below doesn't set it;
219 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
220 *
221 */
222
223/* Look up CPU names by table lookup. */
224static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
225{
226 struct cpu_model_info *info;
227
228 if (c->x86_model >= 16)
229 return NULL; /* Range check */
230
231 if (!this_cpu)
232 return NULL;
233
234 info = this_cpu->c_models;
235
236 while (info && info->family) {
237 if (info->family == c->x86)
238 return info->model_names[c->x86_model];
239 info++;
240 }
241 return NULL; /* Not found */
242}
243
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Yinghai Lu9d31d352008-09-04 21:09:44 +0200246/* Current gdt points %fs at the "master" per-cpu area: after this,
247 * it's on the real one. */
248void switch_to_new_gdt(void)
249{
250 struct desc_ptr gdt_descr;
251
252 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
253 gdt_descr.size = GDT_SIZE - 1;
254 load_gdt(&gdt_descr);
Yinghai Lufab334c2008-09-04 20:09:05 -0700255#ifdef CONFIG_X86_32
Yinghai Lu9d31d352008-09-04 21:09:44 +0200256 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
Yinghai Lufab334c2008-09-04 20:09:05 -0700257#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200258}
259
Yinghai Lu10a434f2008-09-04 21:09:45 +0200260static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262static void __cpuinit default_init(struct cpuinfo_x86 *c)
263{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700264#ifdef CONFIG_X86_64
265 display_cacheinfo(c);
266#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 /* Not much we can do here... */
268 /* Check if at least it has cpuid */
269 if (c->cpuid_level == -1) {
270 /* No cpuid. It must be an ancient CPU */
271 if (c->x86 == 4)
272 strcpy(c->x86_model_id, "486");
273 else if (c->x86 == 3)
274 strcpy(c->x86_model_id, "386");
275 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700276#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277}
278
279static struct cpu_dev __cpuinitdata default_cpu = {
280 .c_init = default_init,
281 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200282 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
Yinghai Lu1b05d602008-09-06 01:52:27 -0700285static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286{
287 unsigned int *v;
288 char *p, *q;
289
Yinghai Lu3da99c92008-09-04 21:09:44 +0200290 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700291 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
293 v = (unsigned int *) c->x86_model_id;
294 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
295 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
296 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
297 c->x86_model_id[48] = 0;
298
299 /* Intel chips right-justify this string for some dumb reason;
300 undo that brain damage */
301 p = q = &c->x86_model_id[0];
302 while (*p == ' ')
303 p++;
304 if (p != q) {
305 while (*p)
306 *q++ = *p++;
307 while (q <= &c->x86_model_id[48])
308 *q++ = '\0'; /* Zero-pad the rest */
309 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310}
311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
313{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200314 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Yinghai Lu3da99c92008-09-04 21:09:44 +0200316 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200319 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200321 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
322 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700323#ifdef CONFIG_X86_64
324 /* On K8 L1 TLB is inclusive, so don't count it */
325 c->x86_tlbsize = 0;
326#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 }
328
329 if (n < 0x80000006) /* Some chips just has a large L1. */
330 return;
331
Yinghai Lu0a488a52008-09-04 21:09:47 +0200332 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 l2size = ecx >> 16;
334
Yinghai Lu140fc722008-09-04 20:09:07 -0700335#ifdef CONFIG_X86_64
336 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
337#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 /* do processor-specific cache resizing */
339 if (this_cpu->c_size_cache)
340 l2size = this_cpu->c_size_cache(c, l2size);
341
342 /* Allow user to override all this if necessary. */
343 if (cachesize_override != -1)
344 l2size = cachesize_override;
345
346 if (l2size == 0)
347 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700348#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 c->x86_cache_size = l2size;
351
352 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200353 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354}
355
Yinghai Lu9d31d352008-09-04 21:09:44 +0200356void __cpuinit detect_ht(struct cpuinfo_x86 *c)
357{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700358#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200359 u32 eax, ebx, ecx, edx;
360 int index_msb, core_bits;
361
362 if (!cpu_has(c, X86_FEATURE_HT))
363 return;
364
365 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
366 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200367
Yinghai Lu1cd78772008-09-04 20:09:08 -0700368 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
369 return;
370
Yinghai Lu9d31d352008-09-04 21:09:44 +0200371 cpuid(1, &eax, &ebx, &ecx, &edx);
372
Yinghai Lu9d31d352008-09-04 21:09:44 +0200373 smp_num_siblings = (ebx & 0xff0000) >> 16;
374
375 if (smp_num_siblings == 1) {
376 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
377 } else if (smp_num_siblings > 1) {
378
Mike Travis96289372008-12-31 18:08:46 -0800379 if (smp_num_siblings > nr_cpu_ids) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200380 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
381 smp_num_siblings);
382 smp_num_siblings = 1;
383 return;
384 }
385
386 index_msb = get_count_order(smp_num_siblings);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700387#ifdef CONFIG_X86_64
388 c->phys_proc_id = phys_pkg_id(index_msb);
389#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200390 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700391#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200392
393 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
394
395 index_msb = get_count_order(smp_num_siblings);
396
397 core_bits = get_count_order(c->x86_max_cores);
398
Yinghai Lu1cd78772008-09-04 20:09:08 -0700399#ifdef CONFIG_X86_64
400 c->cpu_core_id = phys_pkg_id(index_msb) &
401 ((1 << core_bits) - 1);
402#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200403 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
404 ((1 << core_bits) - 1);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700405#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200406 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200407
Yinghai Lu0a488a52008-09-04 21:09:47 +0200408out:
409 if ((c->x86_max_cores * smp_num_siblings) > 1) {
410 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
411 c->phys_proc_id);
412 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
413 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200414 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200415#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700416}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Yinghai Lu3da99c92008-09-04 21:09:44 +0200418static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419{
420 char *v = c->x86_vendor_id;
421 int i;
422 static int printed;
423
424 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200425 if (!cpu_devs[i])
426 break;
427
428 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
429 (cpu_devs[i]->c_ident[1] &&
430 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
431 this_cpu = cpu_devs[i];
432 c->x86_vendor = this_cpu->c_x86_vendor;
433 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 }
435 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 if (!printed) {
438 printed++;
Hans Schou43603c82008-10-09 20:47:24 +0200439 printk(KERN_ERR "CPU: vendor_id '%s' unknown, using generic init.\n", v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 printk(KERN_ERR "CPU: Your system may be unstable.\n");
441 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 c->x86_vendor = X86_VENDOR_UNKNOWN;
444 this_cpu = &default_cpu;
445}
446
Yinghai Lu9d31d352008-09-04 21:09:44 +0200447void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100450 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
451 (unsigned int *)&c->x86_vendor_id[0],
452 (unsigned int *)&c->x86_vendor_id[8],
453 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200456 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 if (c->cpuid_level >= 0x00000001) {
458 u32 junk, tfms, cap0, misc;
459 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200460 c->x86 = (tfms >> 8) & 0xf;
461 c->x86_model = (tfms >> 4) & 0xf;
462 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100463 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100465 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200466 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100467 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100468 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200469 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100470 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200473
474static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100475{
476 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200477 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100478
Yinghai Lu3da99c92008-09-04 21:09:44 +0200479 /* Intel-defined flags: level 0x00000001 */
480 if (c->cpuid_level >= 0x00000001) {
481 u32 capability, excap;
482 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
483 c->x86_capability[0] = capability;
484 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100485 }
486
Yinghai Lu3da99c92008-09-04 21:09:44 +0200487 /* AMD-defined flags: level 0x80000001 */
488 xlvl = cpuid_eax(0x80000000);
489 c->extended_cpuid_level = xlvl;
490 if ((xlvl & 0xffff0000) == 0x80000000) {
491 if (xlvl >= 0x80000001) {
492 c->x86_capability[1] = cpuid_edx(0x80000001);
493 c->x86_capability[6] = cpuid_ecx(0x80000001);
494 }
495 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700496
497#ifdef CONFIG_X86_64
Yinghai Lu5122c892008-09-04 20:09:09 -0700498 if (c->extended_cpuid_level >= 0x80000008) {
499 u32 eax = cpuid_eax(0x80000008);
500
501 c->x86_virt_bits = (eax >> 8) & 0xff;
502 c->x86_phys_bits = eax & 0xff;
503 }
504#endif
Yinghai Lue3224232008-09-06 01:52:28 -0700505
506 if (c->extended_cpuid_level >= 0x80000007)
507 c->x86_power = cpuid_edx(0x80000007);
508
Yinghai Lu093af8d2008-01-30 13:33:32 +0100509}
Yinghai Luaef93c82008-09-14 02:33:15 -0700510
511static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
512{
513#ifdef CONFIG_X86_32
514 int i;
515
516 /*
517 * First of all, decide if this is a 486 or higher
518 * It's a 486 if we can modify the AC flag
519 */
520 if (flag_is_changeable_p(X86_EFLAGS_AC))
521 c->x86 = 4;
522 else
523 c->x86 = 3;
524
525 for (i = 0; i < X86_VENDOR_NUM; i++)
526 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
527 c->x86_vendor_id[0] = 0;
528 cpu_devs[i]->c_identify(c);
529 if (c->x86_vendor_id[0]) {
530 get_cpu_vendor(c);
531 break;
532 }
533 }
534#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535}
536
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100537/*
538 * Do minimum CPU detection early.
539 * Fields really needed: vendor, cpuid_level, family, model, mask,
540 * cache alignment.
541 * The others are not touched to avoid unwanted side effects.
542 *
543 * WARNING: this function is only called on the BP. Don't add code here
544 * that is supposed to run on all CPUs.
545 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200546static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100547{
Yinghai Lu6627d242008-09-04 20:09:10 -0700548#ifdef CONFIG_X86_64
549 c->x86_clflush_size = 64;
550#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100551 c->x86_clflush_size = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700552#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200553 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100554
Yinghai Lu3da99c92008-09-04 21:09:44 +0200555 memset(&c->x86_capability, 0, sizeof c->x86_capability);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200556 c->extended_cpuid_level = 0;
557
Yinghai Luaef93c82008-09-14 02:33:15 -0700558 if (!have_cpuid_p())
559 identify_cpu_without_cpuid(c);
560
561 /* cyrix could have cpuid enabled via c_identify()*/
Rusty Russelld7cd5612006-12-07 02:14:08 +0100562 if (!have_cpuid_p())
563 return;
564
565 cpu_detect(c);
566
Yinghai Lu3da99c92008-09-04 21:09:44 +0200567 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100568
Yinghai Lu3da99c92008-09-04 21:09:44 +0200569 get_cpu_cap(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +0200570
Yinghai Lu10a434f2008-09-04 21:09:45 +0200571 if (this_cpu->c_early_init)
572 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200573
574 validate_pat_support(c);
James Bottomleybfcb4c12008-10-30 16:13:37 -0500575
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100576#ifdef CONFIG_SMP
James Bottomleybfcb4c12008-10-30 16:13:37 -0500577 c->cpu_index = boot_cpu_id;
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100578#endif
Rusty Russelld7cd5612006-12-07 02:14:08 +0100579}
580
Yinghai Lu9d31d352008-09-04 21:09:44 +0200581void __init early_cpu_init(void)
582{
Yinghai Lu10a434f2008-09-04 21:09:45 +0200583 struct cpu_dev **cdev;
584 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200585
Yinghai Lu10a434f2008-09-04 21:09:45 +0200586 printk("KERNEL supported cpus:\n");
587 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
588 struct cpu_dev *cpudev = *cdev;
589 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200590
Yinghai Lu10a434f2008-09-04 21:09:45 +0200591 if (count >= X86_VENDOR_NUM)
592 break;
593 cpu_devs[count] = cpudev;
594 count++;
595
596 for (j = 0; j < 2; j++) {
597 if (!cpudev->c_ident[j])
598 continue;
599 printk(" %s %s\n", cpudev->c_vendor,
600 cpudev->c_ident[j]);
601 }
602 }
603
Yinghai Lu9d31d352008-09-04 21:09:44 +0200604 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800605}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700607/*
608 * The NOPL instruction is supposed to exist on all CPUs with
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700609 * family >= 6; unfortunately, that's not true in practice because
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700610 * of early VIA chips and (more importantly) broken virtualizers that
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700611 * are not easy to detect. In the latter case it doesn't even *fail*
612 * reliably, so probing for it doesn't even work. Disable it completely
613 * unless we can find a reliable way to detect all the broken cases.
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700614 */
615static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
616{
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700617 clear_cpu_cap(c, X86_FEATURE_NOPL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618}
619
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100620static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200622 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623
Yinghai Luaef93c82008-09-14 02:33:15 -0700624 if (!have_cpuid_p())
625 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100626
Yinghai Luaef93c82008-09-14 02:33:15 -0700627 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +0200628 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -0700629 return;
630
Yinghai Lu3da99c92008-09-04 21:09:44 +0200631 cpu_detect(c);
632
633 get_cpu_vendor(c);
634
635 get_cpu_cap(c);
636
637 if (c->cpuid_level >= 0x00000001) {
638 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700639#ifdef CONFIG_X86_32
640# ifdef CONFIG_X86_HT
Yinghai Lu3da99c92008-09-04 21:09:44 +0200641 c->apicid = phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700642# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200643 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700644# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800645#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Yinghai Lub89d3b32008-09-04 20:09:12 -0700647#ifdef CONFIG_X86_HT
648 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200651
Yinghai Lu1b05d602008-09-06 01:52:27 -0700652 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200653
654 init_scattered_cpuid_features(c);
655 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656}
657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658/*
659 * This does the hard work of actually picking apart the CPU stuff...
660 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700661static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
663 int i;
664
665 c->loops_per_jiffy = loops_per_jiffy;
666 c->x86_cache_size = -1;
667 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 c->x86_model = c->x86_mask = 0; /* So far unknown... */
669 c->x86_vendor_id[0] = '\0'; /* Unset */
670 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100671 c->x86_max_cores = 1;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700672 c->x86_coreid_bits = 0;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700673#ifdef CONFIG_X86_64
Yinghai Lu102bbe32008-09-04 20:09:13 -0700674 c->x86_clflush_size = 64;
675#else
676 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100677 c->x86_clflush_size = 32;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700678#endif
679 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 memset(&c->x86_capability, 0, sizeof c->x86_capability);
681
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 generic_identify(c);
683
Andi Kleen38985342008-01-30 13:32:49 +0100684 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 this_cpu->c_identify(c);
686
Yinghai Lu102bbe32008-09-04 20:09:13 -0700687#ifdef CONFIG_X86_64
688 c->apicid = phys_pkg_id(0);
689#endif
690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 /*
692 * Vendor-specific initialization. In this section we
693 * canonicalize the feature flags, meaning if there are
694 * features a certain CPU supports which CPUID doesn't
695 * tell us, CPUID claiming incorrect flags, or other bugs,
696 * we handle them here.
697 *
698 * At the end of this section, c->x86_capability better
699 * indicate the features this CPU genuinely supports!
700 */
701 if (this_cpu->c_init)
702 this_cpu->c_init(c);
703
704 /* Disable the PN if appropriate */
705 squash_the_stupid_serial_number(c);
706
707 /*
708 * The vendor-specific functions might have changed features. Now
709 * we do "generic changes."
710 */
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100713 if (!c->x86_model_id[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 char *p;
715 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100716 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 strcpy(c->x86_model_id, p);
718 else
719 /* Last resort... */
720 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800721 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 }
723
Yinghai Lu102bbe32008-09-04 20:09:13 -0700724#ifdef CONFIG_X86_64
725 detect_ht(c);
726#endif
727
Alok Kataria88b094f2008-10-27 10:41:46 -0700728 init_hypervisor(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 /*
730 * On SMP, boot_cpu_data holds the common feature set between
731 * all CPUs; so make sure that we indicate which features are
732 * common between the CPUs. The first time this routine gets
733 * executed, c == &boot_cpu_data.
734 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100735 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200737 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
739 }
740
Andi Kleen7d851c82008-01-30 13:33:20 +0100741 /* Clear all flags overriden by options */
742 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100743 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100744
Yinghai Lu102bbe32008-09-04 20:09:13 -0700745#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 mcheck_init(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700748#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100749
750 select_idle_routine(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700751
752#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
753 numa_add_cpu(smp_processor_id());
754#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200755}
Shaohua Li31ab2692005-11-07 00:58:42 -0800756
Glauber Costae04d6452008-09-22 14:35:08 -0300757#ifdef CONFIG_X86_64
758static void vgetcpu_set_mode(void)
759{
760 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
761 vgetcpu_mode = VGETCPU_RDTSCP;
762 else
763 vgetcpu_mode = VGETCPU_LSL;
764}
765#endif
766
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200767void __init identify_boot_cpu(void)
768{
769 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700770#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200771 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700772 enable_sep_cpu();
Glauber Costae04d6452008-09-22 14:35:08 -0300773#else
774 vgetcpu_set_mode();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700775#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200776}
Shaohua Li3b520b22005-07-07 17:56:38 -0700777
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200778void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
779{
780 BUG_ON(c == &boot_cpu_data);
781 identify_cpu(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700782#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200783 enable_sep_cpu();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700784#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200785 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786}
787
Yinghai Lua0854a42008-09-04 21:09:46 +0200788struct msr_range {
789 unsigned min;
790 unsigned max;
791};
792
793static struct msr_range msr_range_array[] __cpuinitdata = {
794 { 0x00000000, 0x00000418},
795 { 0xc0000000, 0xc000040b},
796 { 0xc0010000, 0xc0010142},
797 { 0xc0011000, 0xc001103b},
798};
799
800static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801{
Yinghai Lua0854a42008-09-04 21:09:46 +0200802 unsigned index;
803 u64 val;
804 int i;
805 unsigned index_min, index_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Yinghai Lua0854a42008-09-04 21:09:46 +0200807 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
808 index_min = msr_range_array[i].min;
809 index_max = msr_range_array[i].max;
810 for (index = index_min; index < index_max; index++) {
811 if (rdmsrl_amd_safe(index, &val))
812 continue;
813 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 }
816}
Yinghai Lua0854a42008-09-04 21:09:46 +0200817
818static int show_msr __cpuinitdata;
819static __init int setup_show_msr(char *arg)
820{
821 int num;
822
823 get_option(&arg, &num);
824
825 if (num > 0)
826 show_msr = num;
827 return 1;
828}
829__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Andi Kleen191679f2008-01-30 13:33:21 +0100831static __init int setup_noclflush(char *arg)
832{
833 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
834 return 1;
835}
836__setup("noclflush", setup_noclflush);
837
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800838void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839{
840 char *vendor = NULL;
841
842 if (c->x86_vendor < X86_VENDOR_NUM)
843 vendor = this_cpu->c_vendor;
844 else if (c->cpuid_level >= 0)
845 vendor = c->x86_vendor_id;
846
Yinghai Lubd32a8c2008-09-19 18:41:16 -0700847 if (vendor && !strstr(c->x86_model_id, vendor))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200848 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
Yinghai Lu9d31d352008-09-04 21:09:44 +0200850 if (c->x86_model_id[0])
851 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200853 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100855 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200856 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200858 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200859
860#ifdef CONFIG_SMP
861 if (c->cpu_index < show_msr)
862 print_cpu_msr();
863#else
864 if (show_msr)
865 print_cpu_msr();
866#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867}
868
Andi Kleenac72e782008-01-30 13:33:21 +0100869static __init int setup_disablecpuid(char *arg)
870{
871 int bit;
872 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
873 setup_clear_cpu_cap(bit);
874 else
875 return 0;
876 return 1;
877}
878__setup("clearcpuid=", setup_disablecpuid);
879
Yinghai Lud5494d42008-09-04 20:09:03 -0700880#ifdef CONFIG_X86_64
Yinghai Lud5494d42008-09-04 20:09:03 -0700881struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
882
Brian Gerst947e76c2009-01-19 12:21:28 +0900883DEFINE_PER_CPU_FIRST(union irq_stack_union,
884 irq_stack_union) __aligned(PAGE_SIZE);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900885#ifdef CONFIG_SMP
886DEFINE_PER_CPU(char *, irq_stack_ptr); /* will be set during per cpu init */
887#else
888DEFINE_PER_CPU(char *, irq_stack_ptr) =
Brian Gerst947e76c2009-01-19 12:21:28 +0900889 per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
Brian Gerst26f80bd2009-01-19 00:38:58 +0900890#endif
Yinghai Lud5494d42008-09-04 20:09:03 -0700891
Brian Gerst9af45652009-01-19 00:38:58 +0900892DEFINE_PER_CPU(unsigned long, kernel_stack) =
893 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
894EXPORT_PER_CPU_SYMBOL(kernel_stack);
895
Brian Gerst56895532009-01-19 00:38:58 +0900896DEFINE_PER_CPU(unsigned int, irq_count) = -1;
897
Brian Gerst92d65b22009-01-19 00:38:58 +0900898static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
899 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
900 __aligned(PAGE_SIZE);
Yinghai Lud5494d42008-09-04 20:09:03 -0700901
902extern asmlinkage void ignore_sysret(void);
903
904/* May not be marked __init: used by software suspend */
905void syscall_init(void)
906{
907 /*
908 * LSTAR and STAR live in a bit strange symbiosis.
909 * They both write to the same internal register. STAR allows to
910 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
911 */
912 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
913 wrmsrl(MSR_LSTAR, system_call);
914 wrmsrl(MSR_CSTAR, ignore_sysret);
915
916#ifdef CONFIG_IA32_EMULATION
917 syscall32_cpu_init();
918#endif
919
920 /* Flags to clear on syscall */
921 wrmsrl(MSR_SYSCALL_MASK,
922 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
923}
924
Yinghai Lud5494d42008-09-04 20:09:03 -0700925unsigned long kernel_eflags;
926
927/*
928 * Copies of the original ist values from the tss are only accessed during
929 * debugging, no special alignment required.
930 */
931DEFINE_PER_CPU(struct orig_ist, orig_ist);
932
933#else
934
Jeremy Fitzhardinge7c3576d2007-05-02 19:27:16 +0200935/* Make sure %fs is initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -0800936struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100937{
938 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100939 regs->fs = __KERNEL_PERCPU;
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100940 return regs;
941}
Yinghai Lud5494d42008-09-04 20:09:03 -0700942#endif
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +0200943
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200944/*
945 * cpu_init() initializes state that is per-CPU. Some data is already
946 * initialized (naturally) in the bootstrap process, such as the GDT
947 * and IDT. We reload them nevertheless, this function acts as a
948 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -0700949 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200950 */
Yinghai Lu1ba76582008-09-04 20:09:04 -0700951#ifdef CONFIG_X86_64
952void __cpuinit cpu_init(void)
953{
954 int cpu = stack_smp_processor_id();
955 struct tss_struct *t = &per_cpu(init_tss, cpu);
956 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
957 unsigned long v;
Yinghai Lu1ba76582008-09-04 20:09:04 -0700958 struct task_struct *me;
959 int i;
960
Brian Gerst8ce03192009-01-19 12:21:27 +0900961 loadsegment(fs, 0);
962 loadsegment(gs, 0);
Brian Gerst947e76c2009-01-19 12:21:28 +0900963 load_gs_base(cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -0700964
Brian Gerste7a22c12009-01-19 00:38:59 +0900965#ifdef CONFIG_NUMA
966 if (cpu != 0 && percpu_read(node_number) == 0 &&
967 cpu_to_node(cpu) != NUMA_NO_NODE)
968 percpu_write(node_number, cpu_to_node(cpu));
969#endif
970
Yinghai Lu1ba76582008-09-04 20:09:04 -0700971 me = current;
972
Mike Travisc2d1cec2009-01-04 05:18:03 -0800973 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
Yinghai Lu1ba76582008-09-04 20:09:04 -0700974 panic("CPU#%d already initialized!\n", cpu);
975
976 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
977
978 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
979
980 /*
981 * Initialize the per-CPU GDT with the boot GDT,
982 * and set up the GDT descriptor:
983 */
984
985 switch_to_new_gdt();
986 load_idt((const struct desc_ptr *)&idt_descr);
987
988 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
989 syscall_init();
990
991 wrmsrl(MSR_FS_BASE, 0);
992 wrmsrl(MSR_KERNEL_GS_BASE, 0);
993 barrier();
994
995 check_efer();
996 if (cpu != 0 && x2apic)
997 enable_x2apic();
998
999 /*
1000 * set up and load the per-CPU TSS
1001 */
1002 if (!orig_ist->ist[0]) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001003 static const unsigned int sizes[N_EXCEPTION_STACKS] = {
1004 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1005 [DEBUG_STACK - 1] = DEBUG_STKSZ
Yinghai Lu1ba76582008-09-04 20:09:04 -07001006 };
Brian Gerst92d65b22009-01-19 00:38:58 +09001007 char *estacks = per_cpu(exception_stacks, cpu);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001008 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001009 estacks += sizes[v];
Yinghai Lu1ba76582008-09-04 20:09:04 -07001010 orig_ist->ist[v] = t->x86_tss.ist[v] =
1011 (unsigned long)estacks;
1012 }
1013 }
1014
1015 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1016 /*
1017 * <= is required because the CPU will access up to
1018 * 8 bits beyond the end of the IO permission bitmap.
1019 */
1020 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1021 t->io_bitmap[i] = ~0UL;
1022
1023 atomic_inc(&init_mm.mm_count);
1024 me->active_mm = &init_mm;
1025 if (me->mm)
1026 BUG();
1027 enter_lazy_tlb(&init_mm, me);
1028
1029 load_sp0(t, &current->thread);
1030 set_tss_desc(cpu, t);
1031 load_TR_desc();
1032 load_LDT(&init_mm.context);
1033
1034#ifdef CONFIG_KGDB
1035 /*
1036 * If the kgdb is connected no debug regs should be altered. This
1037 * is only applicable when KGDB and a KGDB I/O module are built
1038 * into the kernel and you are using early debugging with
1039 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1040 */
1041 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1042 arch_kgdb_ops.correct_hw_break();
1043 else {
1044#endif
1045 /*
1046 * Clear all 6 debug registers:
1047 */
1048
1049 set_debugreg(0UL, 0);
1050 set_debugreg(0UL, 1);
1051 set_debugreg(0UL, 2);
1052 set_debugreg(0UL, 3);
1053 set_debugreg(0UL, 6);
1054 set_debugreg(0UL, 7);
1055#ifdef CONFIG_KGDB
1056 /* If the kgdb is connected no debug regs should be altered. */
1057 }
1058#endif
1059
1060 fpu_init();
1061
1062 raw_local_save_flags(kernel_eflags);
1063
1064 if (is_uv_system())
1065 uv_cpu_init();
1066}
1067
1068#else
1069
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001070void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001071{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001072 int cpu = smp_processor_id();
1073 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001074 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001075 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
Mike Travisc2d1cec2009-01-04 05:18:03 -08001077 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1079 for (;;) local_irq_enable();
1080 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001081
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1083
1084 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1085 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001087 load_idt(&idt_descr);
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001088 switch_to_new_gdt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089
1090 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 * Set up and load the per-CPU TSS and LDT
1092 */
1093 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001094 curr->active_mm = &init_mm;
1095 if (curr->mm)
1096 BUG();
1097 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001099 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001100 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 load_TR_desc();
1102 load_LDT(&init_mm.context);
1103
Matt Mackall22c4e302006-01-08 01:05:24 -08001104#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 /* Set up doublefault TSS pointer in the GDT */
1106 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001107#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001109 /* Clear %gs. */
1110 asm volatile ("mov %0, %%gs" : : "r" (0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
1112 /* Clear all 6 debug registers: */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -07001113 set_debugreg(0, 0);
1114 set_debugreg(0, 1);
1115 set_debugreg(0, 2);
1116 set_debugreg(0, 3);
1117 set_debugreg(0, 6);
1118 set_debugreg(0, 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
1120 /*
1121 * Force FPU initialization:
1122 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001123 if (cpu_has_xsave)
1124 current_thread_info()->status = TS_XSAVE;
1125 else
1126 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 clear_used_math();
1128 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001129
1130 /*
1131 * Boot processor to setup the FP and extended state context info.
1132 */
James Bottomleyb3572e32008-10-30 16:00:59 -05001133 if (smp_processor_id() == boot_cpu_id)
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001134 init_thread_xstate();
1135
1136 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137}
Li Shaohuae1367da2005-06-25 14:54:56 -07001138
Yinghai Lu1ba76582008-09-04 20:09:04 -07001139
1140#endif