blob: 6e2be9d963acb42dc16a6cd723af1c0734f21696 [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudhary7d01d062010-12-02 22:12:51 -08003 * Copyright (c) 2003-2010 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050028#include <linux/bsg-lib.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070029
30#include <net/tcp.h>
31#include <scsi/scsi.h>
32#include <scsi/scsi_host.h>
33#include <scsi/scsi_device.h>
34#include <scsi/scsi_cmnd.h>
35#include <scsi/scsi_transport.h>
36#include <scsi/scsi_transport_iscsi.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050037#include <scsi/scsi_bsg_iscsi.h>
38#include <scsi/scsi_netlink.h>
Manish Rangankarb3a271a2011-07-25 13:48:53 -050039#include <scsi/libiscsi.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070040
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053041#include "ql4_dbg.h"
42#include "ql4_nx.h"
Manish Rangankarb3a271a2011-07-25 13:48:53 -050043#include "ql4_fw.h"
44#include "ql4_nvram.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070045
46#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
47#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
48#endif
49
50#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
51#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080052#endif
53
54#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
55#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
56#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070057
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053058#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
59#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
60#endif
61
Karen Higgins7eece5a2011-03-21 03:34:29 -070062#define ISP4XXX_PCI_FN_1 0x1
63#define ISP4XXX_PCI_FN_2 0x3
64
David Somayajuluafaf5a22006-09-19 10:28:00 -070065#define QLA_SUCCESS 0
66#define QLA_ERROR 1
67
68/*
69 * Data bit definitions
70 */
71#define BIT_0 0x1
72#define BIT_1 0x2
73#define BIT_2 0x4
74#define BIT_3 0x8
75#define BIT_4 0x10
76#define BIT_5 0x20
77#define BIT_6 0x40
78#define BIT_7 0x80
79#define BIT_8 0x100
80#define BIT_9 0x200
81#define BIT_10 0x400
82#define BIT_11 0x800
83#define BIT_12 0x1000
84#define BIT_13 0x2000
85#define BIT_14 0x4000
86#define BIT_15 0x8000
87#define BIT_16 0x10000
88#define BIT_17 0x20000
89#define BIT_18 0x40000
90#define BIT_19 0x80000
91#define BIT_20 0x100000
92#define BIT_21 0x200000
93#define BIT_22 0x400000
94#define BIT_23 0x800000
95#define BIT_24 0x1000000
96#define BIT_25 0x2000000
97#define BIT_26 0x4000000
98#define BIT_27 0x8000000
99#define BIT_28 0x10000000
100#define BIT_29 0x20000000
101#define BIT_30 0x40000000
102#define BIT_31 0x80000000
103
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530104/**
105 * Macros to help code, maintain, etc.
106 **/
107#define ql4_printk(level, ha, format, arg...) \
108 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
109
110
David Somayajuluafaf5a22006-09-19 10:28:00 -0700111/*
112 * Host adapter default definitions
113 ***********************************/
114#define MAX_HBAS 16
115#define MAX_BUSES 1
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530116#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700117#define MAX_LUNS 0xffff
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500118#define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530119#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700120#define MAX_PDU_ENTRIES 32
121#define INVALID_ENTRY 0xFFFF
122#define MAX_CMDS_TO_RISC 1024
123#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700124#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700125#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700126
127/*
128 * Buffer sizes
129 */
130#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
131#define RESPONSE_QUEUE_DEPTH 64
132#define QUEUE_SIZE 64
133#define DMA_BUFFER_SIZE 512
134
135/*
136 * Misc
137 */
138#define MAC_ADDR_LEN 6 /* in bytes */
139#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530140#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700141#define DRIVER_NAME "qla4xxx"
142
143#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530144#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700145
146#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200147#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700148#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700149
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530150#define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
151 /* recovery timeout */
152
David Somayajuluafaf5a22006-09-19 10:28:00 -0700153#define LSDW(x) ((u32)((u64)(x)))
154#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
155
156/*
157 * Retry & Timeout Values
158 */
159#define MBOX_TOV 60
160#define SOFT_RESET_TOV 30
161#define RESET_INTR_TOV 3
162#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530163#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700164#define ADAPTER_RESET_TOV 180
165#define EXTEND_CMD_TOV 60
166#define WAIT_CMD_TOV 30
167#define EH_WAIT_CMD_TOV 120
168#define FIRMWARE_UP_TOV 60
169#define RESET_FIRMWARE_TOV 30
170#define LOGOUT_TOV 10
171#define IOCB_TOV_MARGIN 10
172#define RELOGIN_TOV 18
173#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700174#define HBA_ONLINE_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700175
176#define MAX_RESET_HA_RETRIES 2
177
Vikas Chaudhary53698872010-04-28 11:41:59 +0530178#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
179
David Somayajuluafaf5a22006-09-19 10:28:00 -0700180/*
181 * SCSI Request Block structure (srb) that is placed
182 * on cmd->SCp location of every I/O [We have 22 bytes available]
183 */
184struct srb {
185 struct list_head list; /* (8) */
186 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800187 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700188 uint16_t flags; /* (1) Status flags. */
189
190#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300191#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700192 uint8_t state; /* (1) Status flags. */
193
194#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
195#define SRB_FREE_STATE 1
196#define SRB_ACTIVE_STATE 3
197#define SRB_ACTIVE_TIMEOUT_STATE 4
198#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
199
200 struct scsi_cmnd *cmd; /* (4) SCSI command block */
201 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530202 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700203 uint8_t err_id; /* error id */
204#define SRB_ERR_PORT 1 /* Request failed because "port down" */
205#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
206#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
207#define SRB_ERR_OTHER 4
208
209 uint16_t reserved;
210 uint16_t iocb_tov;
211 uint16_t iocb_cnt; /* Number of used iocbs */
212 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500213
214 /* Used for extended sense / status continuation */
215 uint8_t *req_sense_ptr;
216 uint16_t req_sense_len;
217 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700218};
219
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700220/*
221 * Asynchronous Event Queue structure
222 */
223struct aen {
224 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
225};
226
227struct ql4_aen_log {
228 int count;
229 struct aen entry[MAX_AEN_ENTRIES];
230};
231
232/*
233 * Device Database (DDB) structure
234 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700235struct ddb_entry {
David Somayajuluafaf5a22006-09-19 10:28:00 -0700236 struct scsi_qla_host *ha;
237 struct iscsi_cls_session *sess;
238 struct iscsi_cls_conn *conn;
239
David Somayajuluafaf5a22006-09-19 10:28:00 -0700240 uint16_t fw_ddb_index; /* DDB firmware index */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700241 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700242};
243
244/*
245 * DDB states.
246 */
247#define DDB_STATE_DEAD 0 /* We can no longer talk to
248 * this device */
249#define DDB_STATE_ONLINE 1 /* Device ready to accept
250 * commands */
251#define DDB_STATE_MISSING 2 /* Device logged off, trying
252 * to re-login */
253
254/*
255 * DDB flags.
256 */
257#define DF_RELOGIN 0 /* Relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700258#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
259#define DF_FO_MASKED 3
260
David Somayajuluafaf5a22006-09-19 10:28:00 -0700261
David Somayajuluafaf5a22006-09-19 10:28:00 -0700262
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530263struct ql82xx_hw_data {
264 /* Offsets for flash/nvram access (set to ~0 if not used). */
265 uint32_t flash_conf_off;
266 uint32_t flash_data_off;
267
268 uint32_t fdt_wrt_disable;
269 uint32_t fdt_erase_cmd;
270 uint32_t fdt_block_size;
271 uint32_t fdt_unprotect_sec_cmd;
272 uint32_t fdt_protect_sec_cmd;
273
274 uint32_t flt_region_flt;
275 uint32_t flt_region_fdt;
276 uint32_t flt_region_boot;
277 uint32_t flt_region_bootload;
278 uint32_t flt_region_fw;
279 uint32_t reserved;
280};
281
282struct qla4_8xxx_legacy_intr_set {
283 uint32_t int_vec_bit;
284 uint32_t tgt_status_reg;
285 uint32_t tgt_mask_reg;
286 uint32_t pci_int_reg;
287};
288
289/* MSI-X Support */
290
291#define QLA_MSIX_DEFAULT 0x00
292#define QLA_MSIX_RSP_Q 0x01
293
294#define QLA_MSIX_ENTRIES 2
295#define QLA_MIDX_DEFAULT 0
296#define QLA_MIDX_RSP_Q 1
297
298struct ql4_msix_entry {
299 int have_irq;
300 uint16_t msix_vector;
301 uint16_t msix_entry;
302};
303
304/*
305 * ISP Operations
306 */
307struct isp_operations {
308 int (*iospace_config) (struct scsi_qla_host *ha);
309 void (*pci_config) (struct scsi_qla_host *);
310 void (*disable_intrs) (struct scsi_qla_host *);
311 void (*enable_intrs) (struct scsi_qla_host *);
312 int (*start_firmware) (struct scsi_qla_host *);
313 irqreturn_t (*intr_handler) (int , void *);
314 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
315 int (*reset_chip) (struct scsi_qla_host *);
316 int (*reset_firmware) (struct scsi_qla_host *);
317 void (*queue_iocb) (struct scsi_qla_host *);
318 void (*complete_iocb) (struct scsi_qla_host *);
319 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
320 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
321 int (*get_sys_info) (struct scsi_qla_host *);
322};
323
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500324/*qla4xxx ipaddress configuration details */
325struct ipaddress_config {
326 uint16_t ipv4_options;
327 uint16_t tcp_options;
328 uint16_t ipv4_vlan_tag;
329 uint8_t ipv4_addr_state;
330 uint8_t ip_address[IP_ADDR_LEN];
331 uint8_t subnet_mask[IP_ADDR_LEN];
332 uint8_t gateway[IP_ADDR_LEN];
333 uint32_t ipv6_options;
334 uint32_t ipv6_addl_options;
335 uint8_t ipv6_link_local_state;
336 uint8_t ipv6_addr0_state;
337 uint8_t ipv6_addr1_state;
338 uint8_t ipv6_default_router_state;
339 uint16_t ipv6_vlan_tag;
340 struct in6_addr ipv6_link_local_addr;
341 struct in6_addr ipv6_addr0;
342 struct in6_addr ipv6_addr1;
343 struct in6_addr ipv6_default_router_addr;
344};
345
David Somayajuluafaf5a22006-09-19 10:28:00 -0700346/*
347 * Linux Host Adapter structure
348 */
349struct scsi_qla_host {
350 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700351 unsigned long flags;
352
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700353#define AF_ONLINE 0 /* 0x00000001 */
354#define AF_INIT_DONE 1 /* 0x00000002 */
355#define AF_MBOX_COMMAND 2 /* 0x00000004 */
356#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
357#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
358#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
359#define AF_LINK_UP 8 /* 0x00000100 */
360#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
361#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700362#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530363#define AF_INTx_ENABLED 15 /* 0x00008000 */
364#define AF_MSI_ENABLED 16 /* 0x00010000 */
365#define AF_MSIX_ENABLED 17 /* 0x00020000 */
366#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530367#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530368#define AF_EEH_BUSY 20 /* 0x00100000 */
369#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700370
371 unsigned long dpc_flags;
372
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700373#define DPC_RESET_HA 1 /* 0x00000002 */
374#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
375#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530376#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700377#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
378#define DPC_ISNS_RESTART 7 /* 0x00000080 */
379#define DPC_AEN 9 /* 0x00000200 */
380#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530381#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530382#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
383#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
384#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
385
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700386
387 struct Scsi_Host *host; /* pointer to host data */
388 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700389
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530390 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700391
392 /* SRB cache. */
393#define SRB_MIN_REQ 128
394 mempool_t *srb_mempool;
395
396 /* pci information */
397 struct pci_dev *pdev;
398
399 struct isp_reg __iomem *reg; /* Base I/O address */
400 unsigned long pio_address;
401 unsigned long pio_length;
402#define MIN_IOBASE_LEN 0x100
403
404 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700405
406 unsigned long host_no;
407
408 /* NVRAM registers */
409 struct eeprom_data *nvram;
410 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530411 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700412
413 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800414 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700415 uint64_t adapter_error_count;
416 uint64_t device_error_count;
417 uint64_t total_io_count;
418 uint64_t total_mbytes_xferred;
419 uint64_t link_failure_count;
420 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800421 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700422 uint32_t spurious_int_count;
423 uint32_t aborted_io_count;
424 uint32_t io_timeout_count;
425 uint32_t mailbox_timeout_count;
426 uint32_t seconds_since_last_intr;
427 uint32_t seconds_since_last_heartbeat;
428 uint32_t mac_index;
429
430 /* Info Needed for Management App */
431 /* --- From GetFwVersion --- */
432 uint32_t firmware_version[2];
433 uint32_t patch_number;
434 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700435 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700436
437 /* --- From Init_FW --- */
438 /* init_cb_t *init_cb; */
439 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700440 uint8_t alias[32];
441 uint8_t name_string[256];
442 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700443
444 /* --- From FlashSysInfo --- */
445 uint8_t my_mac[MAC_ADDR_LEN];
446 uint8_t serial_number[16];
447
448 /* --- From GetFwState --- */
449 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700450 uint32_t addl_fw_state;
451
452 /* Linux kernel thread */
453 struct workqueue_struct *dpc_thread;
454 struct work_struct dpc_work;
455
456 /* Linux timer thread */
457 struct timer_list timer;
458 uint32_t timer_active;
459
460 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700461 atomic_t check_relogin_timeouts;
462 uint32_t retry_reset_ha_cnt;
463 uint32_t isp_reset_timer; /* reset test timer */
464 uint32_t nic_reset_timer; /* simulated nic reset test timer */
465 int eh_start;
466 struct list_head free_srb_q;
467 uint16_t free_srb_q_count;
468 uint16_t num_srbs_allocated;
469
470 /* DMA Memory Block */
471 void *queues;
472 dma_addr_t queues_dma;
473 unsigned long queues_len;
474
475#define MEM_ALIGN_VALUE \
476 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
477 sizeof(struct queue_entry))
478 /* request and response queue variables */
479 dma_addr_t request_dma;
480 struct queue_entry *request_ring;
481 struct queue_entry *request_ptr;
482 dma_addr_t response_dma;
483 struct queue_entry *response_ring;
484 struct queue_entry *response_ptr;
485 dma_addr_t shadow_regs_dma;
486 struct shadow_regs *shadow_regs;
487 uint16_t request_in; /* Current indexes. */
488 uint16_t request_out;
489 uint16_t response_in;
490 uint16_t response_out;
491
492 /* aen queue variables */
493 uint16_t aen_q_count; /* Number of available aen_q entries */
494 uint16_t aen_in; /* Current indexes */
495 uint16_t aen_out;
496 struct aen aen_q[MAX_AEN_ENTRIES];
497
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700498 struct ql4_aen_log aen_log;/* tracks all aens */
499
David Somayajuluafaf5a22006-09-19 10:28:00 -0700500 /* This mutex protects several threads to do mailbox commands
501 * concurrently.
502 */
503 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700504
505 /* temporary mailbox status registers */
506 volatile uint8_t mbox_status_count;
507 volatile uint32_t mbox_status[MBOX_REG_COUNT];
508
Manish Rangankar0e7e8502011-07-25 13:48:54 -0500509 /* FW ddb index map */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700510 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
511
Karen Higgins94bced32009-07-15 15:02:58 -0500512 /* Saved srb for status continuation entry processing */
513 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530514
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530515 uint8_t acb_version;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530516
517 /* qla82xx specific fields */
518 struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
519 unsigned long nx_pcibase; /* Base I/O address */
520 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
521 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
522 unsigned long first_page_group_start;
523 unsigned long first_page_group_end;
524
525 uint32_t crb_win;
526 uint32_t curr_window;
527 uint32_t ddr_mn_window;
528 unsigned long mn_win_crb;
529 unsigned long ms_win_crb;
530 int qdr_sn_window;
531 rwlock_t hw_lock;
532 uint16_t func_num;
533 int link_width;
534
535 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
536 u32 nx_crb_mask;
537
538 uint8_t revision_id;
539 uint32_t fw_heartbeat_counter;
540
541 struct isp_operations *isp_ops;
542 struct ql82xx_hw_data hw;
543
544 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
545
546 uint32_t nx_dev_init_timeout;
547 uint32_t nx_reset_timeout;
548
549 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700550
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500551 struct ipaddress_config ip_config;
Vikas Chaudharyed1086e2011-07-25 13:48:41 -0500552 struct iscsi_iface *iface_ipv4;
553 struct iscsi_iface *iface_ipv6_0;
554 struct iscsi_iface *iface_ipv6_1;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500555
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700556 /* --- From About Firmware --- */
557 uint16_t iscsi_major;
558 uint16_t iscsi_minor;
559 uint16_t bootload_major;
560 uint16_t bootload_minor;
561 uint16_t bootload_patch;
562 uint16_t bootload_build;
Vikas Chaudharya3559432011-07-25 13:48:51 -0500563
564 uint32_t flash_state;
565#define QLFLASH_WAITING 0
566#define QLFLASH_READING 1
567#define QLFLASH_WRITING 2
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500568 struct dma_pool *chap_dma_pool;
569#define CHAP_DMA_BLOCK_SIZE 512
570 struct workqueue_struct *task_wq;
571 unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
572};
573
574struct ql4_task_data {
575 struct scsi_qla_host *ha;
576 uint8_t iocb_req_cnt;
577 dma_addr_t data_dma;
578 void *req_buffer;
579 dma_addr_t req_dma;
580 void *resp_buffer;
581 dma_addr_t resp_dma;
582 uint32_t resp_len;
583 struct iscsi_task *task;
584 struct passthru_status sts;
585 struct work_struct task_work;
586};
587
588struct qla_endpoint {
589 struct Scsi_Host *host;
590 struct sockaddr dst_addr;
591};
592
593struct qla_conn {
594 struct qla_endpoint *qla_ep;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700595};
596
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530597static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
598{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500599 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530600}
601
602static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
603{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500604 return ((ha->ip_config.ipv6_options &
605 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530606}
607
David Somayajuluafaf5a22006-09-19 10:28:00 -0700608static inline int is_qla4010(struct scsi_qla_host *ha)
609{
610 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
611}
612
613static inline int is_qla4022(struct scsi_qla_host *ha)
614{
615 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
616}
617
David C Somayajulud9150582006-11-15 17:38:40 -0800618static inline int is_qla4032(struct scsi_qla_host *ha)
619{
620 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
621}
622
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530623static inline int is_qla8022(struct scsi_qla_host *ha)
624{
625 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
626}
627
Lalit Chandivade2232be02010-07-30 14:38:47 +0530628/* Note: Currently AER/EEH is now supported only for 8022 cards
629 * This function needs to be updated when AER/EEH is enabled
630 * for other cards.
631 */
632static inline int is_aer_supported(struct scsi_qla_host *ha)
633{
634 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
635}
636
David Somayajuluafaf5a22006-09-19 10:28:00 -0700637static inline int adapter_up(struct scsi_qla_host *ha)
638{
639 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
640 (test_bit(AF_LINK_UP, &ha->flags) != 0);
641}
642
643static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
644{
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500645 return (struct scsi_qla_host *)iscsi_host_priv(shost);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700646}
647
648static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
649{
David C Somayajulud9150582006-11-15 17:38:40 -0800650 return (is_qla4010(ha) ?
651 &ha->reg->u1.isp4010.nvram :
652 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700653}
654
655static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
656{
David C Somayajulud9150582006-11-15 17:38:40 -0800657 return (is_qla4010(ha) ?
658 &ha->reg->u1.isp4010.nvram :
659 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700660}
661
662static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
663{
David C Somayajulud9150582006-11-15 17:38:40 -0800664 return (is_qla4010(ha) ?
665 &ha->reg->u2.isp4010.ext_hw_conf :
666 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700667}
668
669static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
670{
David C Somayajulud9150582006-11-15 17:38:40 -0800671 return (is_qla4010(ha) ?
672 &ha->reg->u2.isp4010.port_status :
673 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700674}
675
676static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
677{
David C Somayajulud9150582006-11-15 17:38:40 -0800678 return (is_qla4010(ha) ?
679 &ha->reg->u2.isp4010.port_ctrl :
680 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700681}
682
683static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
684{
David C Somayajulud9150582006-11-15 17:38:40 -0800685 return (is_qla4010(ha) ?
686 &ha->reg->u2.isp4010.port_err_status :
687 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700688}
689
690static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
691{
David C Somayajulud9150582006-11-15 17:38:40 -0800692 return (is_qla4010(ha) ?
693 &ha->reg->u2.isp4010.gp_out :
694 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700695}
696
697static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
698{
David C Somayajulud9150582006-11-15 17:38:40 -0800699 return (is_qla4010(ha) ?
700 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
701 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700702}
703
704int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
705void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
706int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
707
708static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
709{
David C Somayajulud9150582006-11-15 17:38:40 -0800710 if (is_qla4010(a))
711 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
712 QL4010_FLASH_SEM_BITS);
713 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700714 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
715 (QL4022_RESOURCE_BITS_BASE_CODE |
716 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700717}
718
719static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
720{
David C Somayajulud9150582006-11-15 17:38:40 -0800721 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700722 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800723 else
724 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700725}
726
727static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
728{
David C Somayajulud9150582006-11-15 17:38:40 -0800729 if (is_qla4010(a))
730 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
731 QL4010_NVRAM_SEM_BITS);
732 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700733 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
734 (QL4022_RESOURCE_BITS_BASE_CODE |
735 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700736}
737
738static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
739{
David C Somayajulud9150582006-11-15 17:38:40 -0800740 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700741 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800742 else
743 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700744}
745
746static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
747{
David C Somayajulud9150582006-11-15 17:38:40 -0800748 if (is_qla4010(a))
749 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
750 QL4010_DRVR_SEM_BITS);
751 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700752 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
753 (QL4022_RESOURCE_BITS_BASE_CODE |
754 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700755}
756
757static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
758{
David C Somayajulud9150582006-11-15 17:38:40 -0800759 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700760 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800761 else
762 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700763}
764
765/*---------------------------------------------------------------------------*/
766
767/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
768#define PRESERVE_DDB_LIST 0
769#define REBUILD_DDB_LIST 1
770
771/* Defines for process_aen() */
772#define PROCESS_ALL_AENS 0
773#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700774
David Somayajuluafaf5a22006-09-19 10:28:00 -0700775#endif /*_QLA4XXX_H */