blob: 96814fb67155cc77e6cdb2e611673f4bd7e1357e [file] [log] [blame]
Komal Shah010d4422006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d4422006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d4422006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d4422006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080039#include <linux/io.h>
Komal Shah010d4422006-08-13 23:44:09 +020040
Paul Walmsley9c76b872008-11-21 13:39:55 -080041/* I2C controller revisions */
42#define OMAP_I2C_REV_2 0x20
43
44/* I2C controller revisions present on specific hardware */
45#define OMAP_I2C_REV_ON_2430 0x36
46#define OMAP_I2C_REV_ON_3430 0x3C
47
Komal Shah010d4422006-08-13 23:44:09 +020048/* timeout waiting for the controller to respond */
49#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
50
51#define OMAP_I2C_REV_REG 0x00
52#define OMAP_I2C_IE_REG 0x04
53#define OMAP_I2C_STAT_REG 0x08
54#define OMAP_I2C_IV_REG 0x0c
Kalle Jokiniemi5043e9e2008-11-21 13:39:55 -080055/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
56#define OMAP_I2C_WE_REG 0x0c
Komal Shah010d4422006-08-13 23:44:09 +020057#define OMAP_I2C_SYSS_REG 0x10
58#define OMAP_I2C_BUF_REG 0x14
59#define OMAP_I2C_CNT_REG 0x18
60#define OMAP_I2C_DATA_REG 0x1c
61#define OMAP_I2C_SYSC_REG 0x20
62#define OMAP_I2C_CON_REG 0x24
63#define OMAP_I2C_OA_REG 0x28
64#define OMAP_I2C_SA_REG 0x2c
65#define OMAP_I2C_PSC_REG 0x30
66#define OMAP_I2C_SCLL_REG 0x34
67#define OMAP_I2C_SCLH_REG 0x38
68#define OMAP_I2C_SYSTEST_REG 0x3c
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080069#define OMAP_I2C_BUFSTAT_REG 0x40
Komal Shah010d4422006-08-13 23:44:09 +020070
71/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080072#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
73#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d4422006-08-13 23:44:09 +020074#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
75#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
76#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
77#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
78#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
79
80/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080081#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
82#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d4422006-08-13 23:44:09 +020083#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
84#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
85#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
86#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
87#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
88#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
89#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
90#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
91#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
92#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
93
Kalle Jokiniemi5043e9e2008-11-21 13:39:55 -080094/* I2C WE wakeup enable register */
95#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
96#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
97#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
98#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
99#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
100#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
101#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
102#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
103#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
104#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
105
106#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
107 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
108 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
109 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
110 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
111
Komal Shah010d4422006-08-13 23:44:09 +0200112/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
113#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800114#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d4422006-08-13 23:44:09 +0200115#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800116#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d4422006-08-13 23:44:09 +0200117
118/* I2C Configuration Register (OMAP_I2C_CON): */
119#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
120#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800121#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d4422006-08-13 23:44:09 +0200122#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
123#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
124#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
125#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
126#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
127#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
128#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
129
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800130/* I2C SCL time value when Master */
131#define OMAP_I2C_SCLL_HSSCLL 8
132#define OMAP_I2C_SCLH_HSSCLH 8
133
Komal Shah010d4422006-08-13 23:44:09 +0200134/* I2C System Test Register (OMAP_I2C_SYSTEST): */
135#ifdef DEBUG
136#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
137#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
138#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
139#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
140#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
141#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
142#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
143#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
144#endif
145
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800146/* OCP_SYSSTATUS bit definitions */
147#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d4422006-08-13 23:44:09 +0200148
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800149/* OCP_SYSCONFIG bit definitions */
150#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
151#define SYSC_SIDLEMODE_MASK (0x3 << 3)
152#define SYSC_ENAWAKEUP_MASK (1 << 2)
153#define SYSC_SOFTRESET_MASK (1 << 1)
154#define SYSC_AUTOIDLE_MASK (1 << 0)
155
156#define SYSC_IDLEMODE_SMART 0x2
157#define SYSC_CLOCKACTIVITY_FCLK 0x2
158
Komal Shah010d4422006-08-13 23:44:09 +0200159
Komal Shah010d4422006-08-13 23:44:09 +0200160struct omap_i2c_dev {
161 struct device *dev;
162 void __iomem *base; /* virtual */
163 int irq;
164 struct clk *iclk; /* Interface clock */
165 struct clk *fclk; /* Functional clock */
166 struct completion cmd_complete;
167 struct resource *ioarea;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800168 u32 speed; /* Speed of bus in Khz */
Komal Shah010d4422006-08-13 23:44:09 +0200169 u16 cmd_err;
170 u8 *buf;
171 size_t buf_len;
172 struct i2c_adapter adapter;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800173 u8 fifo_size; /* use as flag and value
174 * fifo_size==0 implies no fifo
175 * if set, should be trsh+1
176 */
Paul Walmsley9c76b872008-11-21 13:39:55 -0800177 u8 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800178 unsigned b_hw:1; /* bad h/w fixes */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100179 unsigned idle:1;
180 u16 iestate; /* Saved interrupt register */
Komal Shah010d4422006-08-13 23:44:09 +0200181};
182
183static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
184 int reg, u16 val)
185{
186 __raw_writew(val, i2c_dev->base + reg);
187}
188
189static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
190{
191 return __raw_readw(i2c_dev->base + reg);
192}
193
Paul Walmsley510be9c2008-11-21 13:39:46 -0800194static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
Komal Shah010d4422006-08-13 23:44:09 +0200195{
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800196 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Russell King1d14de02009-01-19 21:02:29 +0000197 dev->iclk = clk_get(dev->dev, "ick");
Komal Shah010d4422006-08-13 23:44:09 +0200198 if (IS_ERR(dev->iclk)) {
199 dev->iclk = NULL;
200 return -ENODEV;
201 }
202 }
203
Russell King1d14de02009-01-19 21:02:29 +0000204 dev->fclk = clk_get(dev->dev, "fck");
Komal Shah010d4422006-08-13 23:44:09 +0200205 if (IS_ERR(dev->fclk)) {
206 if (dev->iclk != NULL) {
207 clk_put(dev->iclk);
208 dev->iclk = NULL;
209 }
210 dev->fclk = NULL;
211 return -ENODEV;
212 }
213
214 return 0;
215}
216
217static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
218{
219 clk_put(dev->fclk);
220 dev->fclk = NULL;
221 if (dev->iclk != NULL) {
222 clk_put(dev->iclk);
223 dev->iclk = NULL;
224 }
225}
226
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100227static void omap_i2c_unidle(struct omap_i2c_dev *dev)
Komal Shah010d4422006-08-13 23:44:09 +0200228{
Paul Walmsley3831f152008-11-21 13:39:47 -0800229 WARN_ON(!dev->idle);
230
Komal Shah010d4422006-08-13 23:44:09 +0200231 if (dev->iclk != NULL)
232 clk_enable(dev->iclk);
233 clk_enable(dev->fclk);
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800234 dev->idle = 0;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100235 if (dev->iestate)
236 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
Komal Shah010d4422006-08-13 23:44:09 +0200237}
238
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100239static void omap_i2c_idle(struct omap_i2c_dev *dev)
Komal Shah010d4422006-08-13 23:44:09 +0200240{
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100241 u16 iv;
242
Paul Walmsley3831f152008-11-21 13:39:47 -0800243 WARN_ON(dev->idle);
244
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100245 dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
246 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
Paul Walmsley9c76b872008-11-21 13:39:55 -0800247 if (dev->rev < OMAP_I2C_REV_2) {
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800248 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800249 } else {
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100250 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800251
252 /* Flush posted write before the dev->idle store occurs */
253 omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
254 }
255 dev->idle = 1;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100256 clk_disable(dev->fclk);
Komal Shah010d4422006-08-13 23:44:09 +0200257 if (dev->iclk != NULL)
258 clk_disable(dev->iclk);
Komal Shah010d4422006-08-13 23:44:09 +0200259}
260
261static int omap_i2c_init(struct omap_i2c_dev *dev)
262{
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800263 u16 psc = 0, scll = 0, sclh = 0;
264 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
Komal Shah010d4422006-08-13 23:44:09 +0200265 unsigned long fclk_rate = 12000000;
266 unsigned long timeout;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800267 unsigned long internal_clk = 0;
Komal Shah010d4422006-08-13 23:44:09 +0200268
Paul Walmsley9c76b872008-11-21 13:39:55 -0800269 if (dev->rev >= OMAP_I2C_REV_2) {
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800270 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d4422006-08-13 23:44:09 +0200271 /* For some reason we need to set the EN bit before the
272 * reset done bit gets set. */
273 timeout = jiffies + OMAP_I2C_TIMEOUT;
274 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
275 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800276 SYSS_RESETDONE_MASK)) {
Komal Shah010d4422006-08-13 23:44:09 +0200277 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100278 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d4422006-08-13 23:44:09 +0200279 "for controller reset\n");
280 return -ETIMEDOUT;
281 }
282 msleep(1);
283 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800284
285 /* SYSC register is cleared by the reset; rewrite it */
286 if (dev->rev == OMAP_I2C_REV_ON_2430) {
287
288 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
289 SYSC_AUTOIDLE_MASK);
290
291 } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
292 u32 v;
293
294 v = SYSC_AUTOIDLE_MASK;
295 v |= SYSC_ENAWAKEUP_MASK;
296 v |= (SYSC_IDLEMODE_SMART <<
297 __ffs(SYSC_SIDLEMODE_MASK));
298 v |= (SYSC_CLOCKACTIVITY_FCLK <<
299 __ffs(SYSC_CLOCKACTIVITY_MASK));
300
301 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, v);
Kalle Jokiniemi5043e9e2008-11-21 13:39:55 -0800302 /*
303 * Enabling all wakup sources to stop I2C freezing on
304 * WFI instruction.
305 * REVISIT: Some wkup sources might not be needed.
306 */
307 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
308 OMAP_I2C_WE_ALL);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800309
310 }
Komal Shah010d4422006-08-13 23:44:09 +0200311 }
312 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
313
314 if (cpu_class_is_omap1()) {
Russell King0e9ae102009-01-22 19:31:46 +0000315 /*
316 * The I2C functional clock is the armxor_ck, so there's
317 * no need to get "armxor_ck" separately. Now, if OMAP2420
318 * always returns 12MHz for the functional clock, we can
319 * do this bit unconditionally.
320 */
321 fclk_rate = clk_get_rate(dev->fclk);
Komal Shah010d4422006-08-13 23:44:09 +0200322
Komal Shah010d4422006-08-13 23:44:09 +0200323 /* TRM for 5912 says the I2C clock must be prescaled to be
324 * between 7 - 12 MHz. The XOR input clock is typically
325 * 12, 13 or 19.2 MHz. So we should have code that produces:
326 *
327 * XOR MHz Divider Prescaler
328 * 12 1 0
329 * 13 2 1
330 * 19.2 2 1
331 */
Jean Delvared7aef132006-12-10 21:21:34 +0100332 if (fclk_rate > 12000000)
333 psc = fclk_rate / 12000000;
Komal Shah010d4422006-08-13 23:44:09 +0200334 }
335
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800336 if (cpu_is_omap2430() || cpu_is_omap34xx()) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800337
338 /* HSI2C controller internal clk rate should be 19.2 Mhz */
339 internal_clk = 19200;
340 fclk_rate = clk_get_rate(dev->fclk) / 1000;
341
342 /* Compute prescaler divisor */
343 psc = fclk_rate / internal_clk;
344 psc = psc - 1;
345
346 /* If configured for High Speed */
347 if (dev->speed > 400) {
348 /* For first phase of HS mode */
349 fsscll = internal_clk / (400 * 2) - 6;
350 fssclh = internal_clk / (400 * 2) - 6;
351
352 /* For second phase of HS mode */
353 hsscll = fclk_rate / (dev->speed * 2) - 6;
354 hssclh = fclk_rate / (dev->speed * 2) - 6;
355 } else {
356 /* To handle F/S modes */
357 fsscll = internal_clk / (dev->speed * 2) - 6;
358 fssclh = internal_clk / (dev->speed * 2) - 6;
359 }
360 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
361 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
362 } else {
363 /* Program desired operating rate */
364 fclk_rate /= (psc + 1) * 1000;
365 if (psc > 2)
366 psc = 2;
367 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
368 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
369 }
370
Komal Shah010d4422006-08-13 23:44:09 +0200371 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
372 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
373
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800374 /* SCL low and high time values */
375 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
376 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
Komal Shah010d4422006-08-13 23:44:09 +0200377
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800378 if (dev->fifo_size)
379 /* Note: setup required fifo size - 1 */
380 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG,
381 (dev->fifo_size - 1) << 8 | /* RTRSH */
382 OMAP_I2C_BUF_RXFIF_CLR |
383 (dev->fifo_size - 1) | /* XTRSH */
384 OMAP_I2C_BUF_TXFIF_CLR);
385
Komal Shah010d4422006-08-13 23:44:09 +0200386 /* Take the I2C module out of reset: */
387 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
388
389 /* Enable interrupts */
390 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG,
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800391 (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
392 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
393 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800394 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0));
Komal Shah010d4422006-08-13 23:44:09 +0200395 return 0;
396}
397
398/*
399 * Waiting on Bus Busy
400 */
401static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
402{
403 unsigned long timeout;
404
405 timeout = jiffies + OMAP_I2C_TIMEOUT;
406 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
407 if (time_after(jiffies, timeout)) {
408 dev_warn(dev->dev, "timeout waiting for bus ready\n");
409 return -ETIMEDOUT;
410 }
411 msleep(1);
412 }
413
414 return 0;
415}
416
417/*
418 * Low level master read/write transaction.
419 */
420static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
421 struct i2c_msg *msg, int stop)
422{
423 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
424 int r;
425 u16 w;
426
427 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
428 msg->addr, msg->len, msg->flags, stop);
429
430 if (msg->len == 0)
431 return -EINVAL;
432
433 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
434
435 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
436 dev->buf = msg->buf;
437 dev->buf_len = msg->len;
438
439 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
440
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800441 /* Clear the FIFO Buffers */
442 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
443 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
444 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
445
Komal Shah010d4422006-08-13 23:44:09 +0200446 init_completion(&dev->cmd_complete);
447 dev->cmd_err = 0;
448
449 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800450
451 /* High speed configuration */
452 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800453 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800454
Komal Shah010d4422006-08-13 23:44:09 +0200455 if (msg->flags & I2C_M_TEN)
456 w |= OMAP_I2C_CON_XA;
457 if (!(msg->flags & I2C_M_RD))
458 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800459
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800460 if (!dev->b_hw && stop)
Komal Shah010d4422006-08-13 23:44:09 +0200461 w |= OMAP_I2C_CON_STP;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800462
Komal Shah010d4422006-08-13 23:44:09 +0200463 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
464
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800465 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800466 * Don't write stt and stp together on some hardware.
467 */
468 if (dev->b_hw && stop) {
469 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
470 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
471 while (con & OMAP_I2C_CON_STT) {
472 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
473
474 /* Let the user know if i2c is in a bad state */
475 if (time_after(jiffies, delay)) {
476 dev_err(dev->dev, "controller timed out "
477 "waiting for start condition to finish\n");
478 return -ETIMEDOUT;
479 }
480 cpu_relax();
481 }
482
483 w |= OMAP_I2C_CON_STP;
484 w &= ~OMAP_I2C_CON_STT;
485 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
486 }
487
488 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800489 * REVISIT: We should abort the transfer on signals, but the bus goes
490 * into arbitration and we're currently unable to recover from it.
491 */
492 r = wait_for_completion_timeout(&dev->cmd_complete,
493 OMAP_I2C_TIMEOUT);
Komal Shah010d4422006-08-13 23:44:09 +0200494 dev->buf_len = 0;
495 if (r < 0)
496 return r;
497 if (r == 0) {
498 dev_err(dev->dev, "controller timed out\n");
499 omap_i2c_init(dev);
500 return -ETIMEDOUT;
501 }
502
503 if (likely(!dev->cmd_err))
504 return 0;
505
506 /* We have an error */
507 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
508 OMAP_I2C_STAT_XUDF)) {
509 omap_i2c_init(dev);
510 return -EIO;
511 }
512
513 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
514 if (msg->flags & I2C_M_IGNORE_NAK)
515 return 0;
516 if (stop) {
517 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
518 w |= OMAP_I2C_CON_STP;
519 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
520 }
521 return -EREMOTEIO;
522 }
523 return -EIO;
524}
525
526
527/*
528 * Prepare controller for a transaction and call omap_i2c_xfer_msg
529 * to do the work during IRQ processing.
530 */
531static int
532omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
533{
534 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
535 int i;
536 int r;
537
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100538 omap_i2c_unidle(dev);
Komal Shah010d4422006-08-13 23:44:09 +0200539
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800540 r = omap_i2c_wait_for_bb(dev);
541 if (r < 0)
Komal Shah010d4422006-08-13 23:44:09 +0200542 goto out;
543
544 for (i = 0; i < num; i++) {
545 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
546 if (r != 0)
547 break;
548 }
549
550 if (r == 0)
551 r = num;
552out:
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100553 omap_i2c_idle(dev);
Komal Shah010d4422006-08-13 23:44:09 +0200554 return r;
555}
556
557static u32
558omap_i2c_func(struct i2c_adapter *adap)
559{
560 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
561}
562
563static inline void
564omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
565{
566 dev->cmd_err |= err;
567 complete(&dev->cmd_complete);
568}
569
570static inline void
571omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
572{
573 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
574}
575
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800576/* rev1 devices are apparently only on some 15xx */
577#ifdef CONFIG_ARCH_OMAP15XX
578
Komal Shah010d4422006-08-13 23:44:09 +0200579static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100580omap_i2c_rev1_isr(int this_irq, void *dev_id)
Komal Shah010d4422006-08-13 23:44:09 +0200581{
582 struct omap_i2c_dev *dev = dev_id;
583 u16 iv, w;
584
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100585 if (dev->idle)
586 return IRQ_NONE;
587
Komal Shah010d4422006-08-13 23:44:09 +0200588 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
589 switch (iv) {
590 case 0x00: /* None */
591 break;
592 case 0x01: /* Arbitration lost */
593 dev_err(dev->dev, "Arbitration lost\n");
594 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
595 break;
596 case 0x02: /* No acknowledgement */
597 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
598 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
599 break;
600 case 0x03: /* Register access ready */
601 omap_i2c_complete_cmd(dev, 0);
602 break;
603 case 0x04: /* Receive data ready */
604 if (dev->buf_len) {
605 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
606 *dev->buf++ = w;
607 dev->buf_len--;
608 if (dev->buf_len) {
609 *dev->buf++ = w >> 8;
610 dev->buf_len--;
611 }
612 } else
613 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
614 break;
615 case 0x05: /* Transmit data ready */
616 if (dev->buf_len) {
617 w = *dev->buf++;
618 dev->buf_len--;
619 if (dev->buf_len) {
620 w |= *dev->buf++ << 8;
621 dev->buf_len--;
622 }
623 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
624 } else
625 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
626 break;
627 default:
628 return IRQ_NONE;
629 }
630
631 return IRQ_HANDLED;
632}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800633#else
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800634#define omap_i2c_rev1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800635#endif
Komal Shah010d4422006-08-13 23:44:09 +0200636
637static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100638omap_i2c_isr(int this_irq, void *dev_id)
Komal Shah010d4422006-08-13 23:44:09 +0200639{
640 struct omap_i2c_dev *dev = dev_id;
641 u16 bits;
642 u16 stat, w;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800643 int err, count = 0;
Komal Shah010d4422006-08-13 23:44:09 +0200644
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100645 if (dev->idle)
646 return IRQ_NONE;
647
Komal Shah010d4422006-08-13 23:44:09 +0200648 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
649 while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
650 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
651 if (count++ == 100) {
652 dev_warn(dev->dev, "Too much work in one IRQ\n");
653 break;
654 }
655
656 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
657
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800658 err = 0;
659 if (stat & OMAP_I2C_STAT_NACK) {
660 err |= OMAP_I2C_STAT_NACK;
661 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
662 OMAP_I2C_CON_STP);
663 }
664 if (stat & OMAP_I2C_STAT_AL) {
665 dev_err(dev->dev, "Arbitration lost\n");
666 err |= OMAP_I2C_STAT_AL;
667 }
668 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
669 OMAP_I2C_STAT_AL))
670 omap_i2c_complete_cmd(dev, err);
671 if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
672 u8 num_bytes = 1;
673 if (dev->fifo_size) {
674 if (stat & OMAP_I2C_STAT_RRDY)
675 num_bytes = dev->fifo_size;
676 else
677 num_bytes = omap_i2c_read_reg(dev,
678 OMAP_I2C_BUFSTAT_REG);
679 }
680 while (num_bytes) {
681 num_bytes--;
682 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
683 if (dev->buf_len) {
684 *dev->buf++ = w;
685 dev->buf_len--;
686 /* Data reg from 2430 is 8 bit wide */
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800687 if (!cpu_is_omap2430() &&
688 !cpu_is_omap34xx()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800689 if (dev->buf_len) {
690 *dev->buf++ = w >> 8;
691 dev->buf_len--;
692 }
693 }
694 } else {
695 if (stat & OMAP_I2C_STAT_RRDY)
696 dev_err(dev->dev,
697 "RRDY IRQ while no data"
698 " requested\n");
699 if (stat & OMAP_I2C_STAT_RDR)
700 dev_err(dev->dev,
701 "RDR IRQ while no data"
702 " requested\n");
703 break;
704 }
705 }
706 omap_i2c_ack_stat(dev,
707 stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
Komal Shah010d4422006-08-13 23:44:09 +0200708 continue;
709 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800710 if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
711 u8 num_bytes = 1;
712 if (dev->fifo_size) {
713 if (stat & OMAP_I2C_STAT_XRDY)
714 num_bytes = dev->fifo_size;
715 else
716 num_bytes = omap_i2c_read_reg(dev,
717 OMAP_I2C_BUFSTAT_REG);
718 }
719 while (num_bytes) {
720 num_bytes--;
721 w = 0;
Komal Shah010d4422006-08-13 23:44:09 +0200722 if (dev->buf_len) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800723 w = *dev->buf++;
Komal Shah010d4422006-08-13 23:44:09 +0200724 dev->buf_len--;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800725 /* Data reg from 2430 is 8 bit wide */
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800726 if (!cpu_is_omap2430() &&
727 !cpu_is_omap34xx()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800728 if (dev->buf_len) {
729 w |= *dev->buf++ << 8;
730 dev->buf_len--;
731 }
732 }
733 } else {
734 if (stat & OMAP_I2C_STAT_XRDY)
735 dev_err(dev->dev,
736 "XRDY IRQ while no "
737 "data to send\n");
738 if (stat & OMAP_I2C_STAT_XDR)
739 dev_err(dev->dev,
740 "XDR IRQ while no "
741 "data to send\n");
742 break;
Komal Shah010d4422006-08-13 23:44:09 +0200743 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800744 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
745 }
746 omap_i2c_ack_stat(dev,
747 stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Komal Shah010d4422006-08-13 23:44:09 +0200748 continue;
749 }
750 if (stat & OMAP_I2C_STAT_ROVR) {
751 dev_err(dev->dev, "Receive overrun\n");
752 dev->cmd_err |= OMAP_I2C_STAT_ROVR;
753 }
754 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800755 dev_err(dev->dev, "Transmit underflow\n");
Komal Shah010d4422006-08-13 23:44:09 +0200756 dev->cmd_err |= OMAP_I2C_STAT_XUDF;
757 }
Komal Shah010d4422006-08-13 23:44:09 +0200758 }
759
760 return count ? IRQ_HANDLED : IRQ_NONE;
761}
762
Jean Delvare8f9082c2006-09-03 22:39:46 +0200763static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d4422006-08-13 23:44:09 +0200764 .master_xfer = omap_i2c_xfer,
765 .functionality = omap_i2c_func,
766};
767
Paul Walmsley510be9c2008-11-21 13:39:46 -0800768static int __init
Komal Shah010d4422006-08-13 23:44:09 +0200769omap_i2c_probe(struct platform_device *pdev)
770{
771 struct omap_i2c_dev *dev;
772 struct i2c_adapter *adap;
773 struct resource *mem, *irq, *ioarea;
Ben Dookse3552042008-12-16 22:08:08 +0000774 irq_handler_t isr;
Komal Shah010d4422006-08-13 23:44:09 +0200775 int r;
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800776 u32 speed = 0;
Komal Shah010d4422006-08-13 23:44:09 +0200777
778 /* NOTE: driver uses the static register mapping */
779 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
780 if (!mem) {
781 dev_err(&pdev->dev, "no mem resource?\n");
782 return -ENODEV;
783 }
784 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
785 if (!irq) {
786 dev_err(&pdev->dev, "no irq resource?\n");
787 return -ENODEV;
788 }
789
790 ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
791 pdev->name);
792 if (!ioarea) {
793 dev_err(&pdev->dev, "I2C region already claimed\n");
794 return -EBUSY;
795 }
796
Komal Shah010d4422006-08-13 23:44:09 +0200797 dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
798 if (!dev) {
799 r = -ENOMEM;
800 goto err_release_region;
801 }
802
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800803 if (pdev->dev.platform_data != NULL)
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800804 speed = *(u32 *)pdev->dev.platform_data;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800805 else
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800806 speed = 100; /* Defualt speed */
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800807
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800808 dev->speed = speed;
Paul Walmsley3831f152008-11-21 13:39:47 -0800809 dev->idle = 1;
Komal Shah010d4422006-08-13 23:44:09 +0200810 dev->dev = &pdev->dev;
811 dev->irq = irq->start;
Russell King55c381e2008-09-04 14:07:22 +0100812 dev->base = ioremap(mem->start, mem->end - mem->start + 1);
813 if (!dev->base) {
814 r = -ENOMEM;
815 goto err_free_mem;
816 }
817
Komal Shah010d4422006-08-13 23:44:09 +0200818 platform_set_drvdata(pdev, dev);
819
820 if ((r = omap_i2c_get_clocks(dev)) != 0)
Russell King55c381e2008-09-04 14:07:22 +0100821 goto err_iounmap;
Komal Shah010d4422006-08-13 23:44:09 +0200822
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100823 omap_i2c_unidle(dev);
Komal Shah010d4422006-08-13 23:44:09 +0200824
Paul Walmsley9c76b872008-11-21 13:39:55 -0800825 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
Komal Shah010d4422006-08-13 23:44:09 +0200826
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800827 if (cpu_is_omap2430() || cpu_is_omap34xx()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800828 u16 s;
829
830 /* Set up the fifo size - Get total size */
831 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
832 dev->fifo_size = 0x8 << s;
833
834 /*
835 * Set up notification threshold as half the total available
836 * size. This is to ensure that we can handle the status on int
837 * call back latencies.
838 */
839 dev->fifo_size = (dev->fifo_size / 2);
840 dev->b_hw = 1; /* Enable hardware fixes */
841 }
842
Komal Shah010d4422006-08-13 23:44:09 +0200843 /* reset ASAP, clearing any IRQs */
844 omap_i2c_init(dev);
845
Paul Walmsley9c76b872008-11-21 13:39:55 -0800846 isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
847 r = request_irq(dev->irq, isr, 0, pdev->name, dev);
Komal Shah010d4422006-08-13 23:44:09 +0200848
849 if (r) {
850 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
851 goto err_unuse_clocks;
852 }
Paul Walmsley9c76b872008-11-21 13:39:55 -0800853
Komal Shah010d4422006-08-13 23:44:09 +0200854 dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
Paul Walmsley9c76b872008-11-21 13:39:55 -0800855 pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
Komal Shah010d4422006-08-13 23:44:09 +0200856
Paul Walmsley3831f152008-11-21 13:39:47 -0800857 omap_i2c_idle(dev);
858
Komal Shah010d4422006-08-13 23:44:09 +0200859 adap = &dev->adapter;
860 i2c_set_adapdata(adap, dev);
861 adap->owner = THIS_MODULE;
862 adap->class = I2C_CLASS_HWMON;
863 strncpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
864 adap->algo = &omap_i2c_algo;
865 adap->dev.parent = &pdev->dev;
866
867 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +0200868 adap->nr = pdev->id;
869 r = i2c_add_numbered_adapter(adap);
Komal Shah010d4422006-08-13 23:44:09 +0200870 if (r) {
871 dev_err(dev->dev, "failure adding adapter\n");
872 goto err_free_irq;
873 }
874
Komal Shah010d4422006-08-13 23:44:09 +0200875 return 0;
876
877err_free_irq:
878 free_irq(dev->irq, dev);
879err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +0100880 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100881 omap_i2c_idle(dev);
Komal Shah010d4422006-08-13 23:44:09 +0200882 omap_i2c_put_clocks(dev);
Russell King55c381e2008-09-04 14:07:22 +0100883err_iounmap:
884 iounmap(dev->base);
Komal Shah010d4422006-08-13 23:44:09 +0200885err_free_mem:
886 platform_set_drvdata(pdev, NULL);
887 kfree(dev);
888err_release_region:
Komal Shah010d4422006-08-13 23:44:09 +0200889 release_mem_region(mem->start, (mem->end - mem->start) + 1);
890
891 return r;
892}
893
894static int
895omap_i2c_remove(struct platform_device *pdev)
896{
897 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
898 struct resource *mem;
899
900 platform_set_drvdata(pdev, NULL);
901
902 free_irq(dev->irq, dev);
903 i2c_del_adapter(&dev->adapter);
904 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
905 omap_i2c_put_clocks(dev);
Russell King55c381e2008-09-04 14:07:22 +0100906 iounmap(dev->base);
Komal Shah010d4422006-08-13 23:44:09 +0200907 kfree(dev);
908 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
909 release_mem_region(mem->start, (mem->end - mem->start) + 1);
910 return 0;
911}
912
913static struct platform_driver omap_i2c_driver = {
914 .probe = omap_i2c_probe,
915 .remove = omap_i2c_remove,
916 .driver = {
917 .name = "i2c_omap",
918 .owner = THIS_MODULE,
919 },
920};
921
922/* I2C may be needed to bring up other drivers */
923static int __init
924omap_i2c_init_driver(void)
925{
926 return platform_driver_register(&omap_i2c_driver);
927}
928subsys_initcall(omap_i2c_init_driver);
929
930static void __exit omap_i2c_exit_driver(void)
931{
932 platform_driver_unregister(&omap_i2c_driver);
933}
934module_exit(omap_i2c_exit_driver);
935
936MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
937MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
938MODULE_LICENSE("GPL");
Kay Sieversadd8eda2008-04-22 22:16:49 +0200939MODULE_ALIAS("platform:i2c_omap");