blob: 631d5200403c9e7e7e317748ba60ae58038187fb [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
2 * Idle processing for ARMv7-based Qualcomm SoCs.
3 *
4 * Copyright (C) 2007 Google, Inc.
Pratik Patel17f3b822011-11-21 12:41:47 -08005 * Copyright (c) 2007-2009, 2011-2012 Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006 *
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18#include <linux/linkage.h>
19#include <linux/threads.h>
20#include <asm/assembler.h>
21
22#ifdef CONFIG_MSM_CPU_AVS
23/* 11 general purpose registers (r4-r14), 10 cp15 registers, 3 AVS registers */
24#define CPU_SAVED_STATE_SIZE (4 * 11 + 4 * 10 + 4 * 3)
25#else
26/* 11 general purpose registers (r4-r14), 10 cp15 registers */
27#define CPU_SAVED_STATE_SIZE (4 * 11 + 4 * 10)
28#endif
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -060029#ifdef CONFIG_ARCH_MSM_KRAIT
30#define SCM_SVC_BOOT 0x1
31#define SCM_CMD_TERMINATE_PC 0x2
32#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033
34ENTRY(msm_arch_idle)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035 wfi
Pratik Patelcbcc1f02011-11-08 12:58:00 -080036#ifdef CONFIG_ARCH_MSM8X60
37 mrc p14, 1, r1, c1, c5, 4 /* read ETM PDSR to clear sticky bit */
38 mrc p14, 0, r1, c1, c5, 4 /* read DBG PRSR to clear sticky bit */
39 isb
40#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041 bx lr
42
43ENTRY(msm_pm_collapse)
44#if defined(CONFIG_MSM_FIQ_SUPPORT)
45 cpsid f
46#endif
47
48 ldr r0, =saved_state
49#if (NR_CPUS >= 2)
50 mrc p15, 0, r1, c0, c0, 5 /* MPIDR */
51 ands r1, r1, #15 /* What CPU am I */
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -070052 mov r2, #CPU_SAVED_STATE_SIZE
53 mul r1, r1, r2
54 add r0, r0, r1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#endif
56
57 stmia r0!, {r4-r14}
58 mrc p15, 0, r1, c1, c0, 0 /* MMU control */
59 mrc p15, 0, r2, c2, c0, 0 /* TTBR0 */
60 mrc p15, 0, r3, c3, c0, 0 /* dacr */
61#ifdef CONFIG_ARCH_MSM_SCORPION
62 /* This instruction is not valid for non scorpion processors */
63 mrc p15, 3, r4, c15, c0, 3 /* L2CR1 is the L2 cache control reg 1 */
64#endif
65 mrc p15, 0, r5, c10, c2, 0 /* PRRR */
66 mrc p15, 0, r6, c10, c2, 1 /* NMRR */
67 mrc p15, 0, r7, c1, c0, 1 /* ACTLR */
68 mrc p15, 0, r8, c2, c0, 1 /* TTBR1 */
69 mrc p15, 0, r9, c13, c0, 3 /* TPIDRURO */
70 mrc p15, 0, ip, c13, c0, 1 /* context ID */
71 stmia r0!, {r1-r9, ip}
72#ifdef CONFIG_MSM_CPU_AVS
73 mrc p15, 7, r1, c15, c1, 7 /* AVSCSR is the Adaptive Voltage Scaling
74 * Control and Status Register */
75 mrc p15, 7, r2, c15, c0, 6 /* AVSDSCR is the Adaptive Voltage
76 * Scaling Delay Synthesizer Control
77 * Register */
78#ifndef CONFIG_ARCH_MSM_KRAIT
79 mrc p15, 7, r3, c15, c1, 0 /* TSCSR is the Temperature Status and
80 * Control Register
81 */
82#endif
83
84 stmia r0!, {r1-r3}
85#endif
86
Pratik Patel17f3b822011-11-21 12:41:47 -080087#ifdef CONFIG_MSM_JTAG
88 bl msm_jtag_save_state
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089#endif
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -060090
91 ldr r0, =msm_pm_flush_l2_flag
92 ldr r0, [r0]
93 mov r1, #0
94 mcr p15, 2, r1, c0, c0, 0 /*CCSELR*/
Maheshkumar Sivasubramanian1d2b69c2011-11-17 10:26:09 -070095 isb
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -060096 mrc p15, 1, r1, c0, c0, 0 /*CCSIDR*/
97 mov r2, #1
98 and r1, r2, r1, ASR #30 /* Check if the cache is write back */
99 orr r1, r0, r1
100 cmp r1, #1
101 bne skip
102 bl v7_flush_dcache_all
103
104skip: ldr r0, =saved_state
105 ldr r1, =saved_state_end
106 sub r1, r1, r0
107 bl v7_flush_kern_dcache_area
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600109 mrc p15, 0, r4, c1, c0, 0 /* read current CR */
110 bic r0, r4, #(1 << 2) /* clear dcache bit */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700111 bic r0, r0, #(1 << 12) /* clear icache bit */
112 mcr p15, 0, r0, c1, c0, 0 /* disable d/i cache */
113
114 dsb
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600115#ifdef CONFIG_ARCH_MSM_KRAIT
116 ldr r0, =SCM_SVC_BOOT
117 ldr r1, =SCM_CMD_TERMINATE_PC
Maheshkumar Sivasubramanian16588412011-10-13 12:16:23 -0600118 ldr r2, =msm_pm_flush_l2_flag
119 ldr r2, [r2]
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600120 bl scm_call_atomic1
121#else
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122 wfi
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600123#endif
124 mcr p15, 0, r4, c1, c0, 0 /* restore d/i cache */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125 isb
126
127#if defined(CONFIG_MSM_FIQ_SUPPORT)
128 cpsie f
129#endif
Pratik Patel17f3b822011-11-21 12:41:47 -0800130#ifdef CONFIG_MSM_JTAG
131 bl msm_jtag_restore_state
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700132#endif
133 ldr r0, =saved_state /* restore registers */
134#if (NR_CPUS >= 2)
135 mrc p15, 0, r1, c0, c0, 5 /* MPIDR */
136 ands r1, r1, #15 /* What CPU am I */
137 addne r0, r0, #CPU_SAVED_STATE_SIZE
138#endif
139
140 ldmfd r0, {r4-r14}
141 mov r0, #0 /* return power collapse failed */
142 bx lr
143
144ENTRY(msm_pm_collapse_exit)
145#if 0 /* serial debug */
146 mov r0, #0x80000016
147 mcr p15, 0, r0, c15, c2, 4
148 mov r0, #0xA9000000
149 add r0, r0, #0x00A00000 /* UART1 */
150 /*add r0, r0, #0x00C00000*/ /* UART3 */
151 mov r1, #'A'
152 str r1, [r0, #0x00C]
153#endif
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -0700154 ldr r1, =saved_state
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700155 ldr r2, =msm_pm_collapse_exit
156 adr r3, msm_pm_collapse_exit
157 add r1, r1, r3
158 sub r1, r1, r2
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -0700159 add r1, r1, #CPU_SAVED_STATE_SIZE
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700160#if (NR_CPUS >= 2)
161 mrc p15, 0, r2, c0, c0, 5 /* MPIDR */
162 ands r2, r2, #15 /* What CPU am I */
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -0700163 mov r3, #CPU_SAVED_STATE_SIZE
164 mul r2, r2, r3
165 add r1, r1, r2
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700166#endif
167
168#ifdef CONFIG_MSM_CPU_AVS
169 ldmdb r1!, {r2-r4}
170#ifndef CONFIG_ARCH_MSM_KRAIT
171 mcr p15, 7, r4, c15, c1, 0 /* TSCSR */
172#endif
173 mcr p15, 7, r3, c15, c0, 6 /* AVSDSCR */
174 mcr p15, 7, r2, c15, c1, 7 /* AVSCSR */
175#endif
176 ldmdb r1!, {r2-r11}
177 mcr p15, 0, r4, c3, c0, 0 /* dacr */
178 mcr p15, 0, r3, c2, c0, 0 /* TTBR0 */
179#ifdef CONFIG_ARCH_MSM_SCORPION
180 /* This instruction is not valid for non scorpion processors */
181 mcr p15, 3, r5, c15, c0, 3 /* L2CR1 */
182#endif
183 mcr p15, 0, r6, c10, c2, 0 /* PRRR */
184 mcr p15, 0, r7, c10, c2, 1 /* NMRR */
185 mcr p15, 0, r8, c1, c0, 1 /* ACTLR */
186 mcr p15, 0, r9, c2, c0, 1 /* TTBR1 */
187 mcr p15, 0, r10, c13, c0, 3 /* TPIDRURO */
188 mcr p15, 0, r11, c13, c0, 1 /* context ID */
189 isb
190 ldmdb r1!, {r4-r14}
191 ldr r0, =msm_pm_pc_pgd
192 ldr r1, =msm_pm_collapse_exit
193 adr r3, msm_pm_collapse_exit
194 add r0, r0, r3
195 sub r0, r0, r1
196 ldr r0, [r0]
197 mrc p15, 0, r1, c2, c0, 0 /* save current TTBR0 */
198 and r3, r1, #0x7f /* mask to get TTB flags */
199 orr r0, r0, r3 /* add TTB flags to switch TTBR value */
200 mcr p15, 0, r0, c2, c0, 0 /* temporary switch TTBR0 */
201 isb
202 mcr p15, 0, r2, c1, c0, 0 /* MMU control */
203 isb
204msm_pm_mapped_pa:
205 /* Switch to virtual */
206 ldr r0, =msm_pm_pa_to_va
207 mov pc, r0
208msm_pm_pa_to_va:
209 mcr p15, 0, r1, c2, c0, 0 /* restore TTBR0 */
210 isb
211 mcr p15, 0, r3, c8, c7, 0 /* UTLBIALL */
212 mcr p15, 0, r3, c7, c5, 6 /* BPIALL */
213 dsb
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700214 isb
Stepan Moskovchenko6fd9c922011-12-08 18:15:05 -0800215#ifdef CONFIG_ARCH_MSM_KRAIT
216 mrc p15, 0, r1, c0, c0, 0
217 ldr r3, =0xff00fc00
218 and r3, r1, r3
219 ldr r1, =0x51000400
220 cmp r3, r1
221 mrceq p15, 7, r3, c15, c0, 2
222 biceq r3, r3, #0x400
223 mcreq p15, 7, r3, c15, c0, 2
224#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700225 stmfd sp!, {lr}
226 bl v7_flush_kern_cache_all
Pratik Patel17f3b822011-11-21 12:41:47 -0800227#ifdef CONFIG_MSM_JTAG
228 bl msm_jtag_restore_state
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700229#endif
230 ldmfd sp!, {lr}
231 mov r0, #1
232 bx lr
233 nop
234 nop
235 nop
236 nop
237 nop
2381: b 1b
239
240ENTRY(msm_pm_boot_entry)
241 mrc p15, 0, r0, c0, c0, 5 /* MPIDR */
242 and r0, r0, #15 /* what CPU am I */
243
244 ldr r1, =msm_pm_boot_vector
245 ldr r2, =msm_pm_boot_entry
246 adr r3, msm_pm_boot_entry
247 add r1, r1, r3 /* translate virt to phys addr */
248 sub r1, r1, r2
249
250 add r1, r1, r0, LSL #2 /* locate boot vector for our cpu */
251 ldr pc, [r1] /* jump */
252
253ENTRY(msm_pm_write_boot_vector)
254 ldr r2, =msm_pm_boot_vector
255 add r2, r2, r0, LSL #2 /* locate boot vector for our cpu */
256 str r1, [r2]
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600257 mov r0, r2
258 ldr r1, =4
259 stmfd sp!, {lr}
260 bl v7_flush_kern_dcache_area
261 ldmfd sp!, {lr}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700262 bx lr
263
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600264ENTRY(msm_pm_set_l2_flush_flag)
265 ldr r1, =msm_pm_flush_l2_flag
266 str r0, [r1]
267 bx lr
268
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700269 .data
270
271 .globl msm_pm_pc_pgd
272msm_pm_pc_pgd:
273 .long 0x0
274
275saved_state:
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -0700276 .space CPU_SAVED_STATE_SIZE * NR_CPUS
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700277saved_state_end:
278
279msm_pm_boot_vector:
280 .space 4 * NR_CPUS
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600281
282/*
283 * Default the l2 flush flag to 1 so that caches are flushed during power
284 * collapse unless the L2 driver decides to flush them only during L2
285 * Power collapse.
286 */
287msm_pm_flush_l2_flag:
288 .long 0x1