blob: df85ed9c7531e2ba2d16d08c06135aed15ff6dfc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel AGPGART routines.
3 */
4
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/module.h>
6#include <linux/pci.h>
7#include <linux/init.h>
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02008#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/pagemap.h>
10#include <linux/agp_backend.h>
11#include "agp.h"
12
Zhenyu Wang17661682009-07-27 12:59:57 +010013/*
14 * If we have Intel graphics, we're not going to have anything other than
15 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
16 * on the Intel IOMMU support (CONFIG_DMAR).
17 * Only newer chipsets need to bother with this, of course.
18 */
19#ifdef CONFIG_DMAR
20#define USE_PCI_DMA_API 1
21#endif
22
Carlos Martíne914a362008-01-24 10:34:09 +100023#define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
24#define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
Eric Anholt65c25aa2006-09-06 11:57:18 -040025#define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
26#define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
Zhenyu Wang9119f852008-01-23 15:49:26 +100027#define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
28#define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
Eric Anholt65c25aa2006-09-06 11:57:18 -040029#define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
30#define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
31#define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
32#define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
Wang Zhenyu4598af32007-04-09 08:51:36 +080033#define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
34#define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
Zhenyu Wangdde47872007-07-26 09:18:09 +080035#define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
Wang Zhenyuc8eebfd2007-05-31 11:34:06 +080036#define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
Zhenyu Wangdde47872007-07-26 09:18:09 +080037#define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
Wang Zhenyudf80b142007-05-31 11:51:12 +080038#define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
Adam Jackson107f5172009-12-03 17:14:41 -050039#define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
40#define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
41#define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
42#define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
Wang Zhenyu874808c62007-06-06 11:16:25 +080043#define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
44#define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
45#define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
46#define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
47#define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
48#define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
Fabian Henze38d8a952009-09-08 00:59:58 +080049#define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
50#define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
Zhenyu Wang99d32bd2008-07-30 12:26:50 -070051#define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
52#define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
Adam Jackson107f5172009-12-03 17:14:41 -050053#define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
54#define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100055#define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
56#define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
57#define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
58#define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080059#define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
60#define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
Adam Jackson107f5172009-12-03 17:14:41 -050061#define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
62#define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
63#define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
64#define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
Dave Airlie3ff99162009-12-08 14:03:47 +100065#define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
Adam Jackson107f5172009-12-03 17:14:41 -050066#define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
Eric Anholt1089e302009-10-22 16:10:52 -070067#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
68#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
Eric Anholt65c25aa2006-09-06 11:57:18 -040069
Dave Airlief011ae72008-01-25 11:23:04 +100070/* cover 915 and 945 variants */
71#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
72 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
73 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
74 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
75 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
76 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
77
Eric Anholt65c25aa2006-09-06 11:57:18 -040078#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
Dave Airlief011ae72008-01-25 11:23:04 +100079 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
80 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
81 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
82 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070083 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040084
Wang Zhenyu874808c62007-06-06 11:16:25 +080085#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
86 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
Shaohua Li21778322009-02-23 15:19:16 +080087 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
Adam Jackson107f5172009-12-03 17:14:41 -050088 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
89 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
Shaohua Li21778322009-02-23 15:19:16 +080090
Adam Jackson107f5172009-12-03 17:14:41 -050091#define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
92 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040093
Adam Jackson107f5172009-12-03 17:14:41 -050094#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100095 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070096 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080097 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
Zhenyu Wang32cb0552009-06-05 15:38:36 +080098 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
Fabian Henze38d8a952009-09-08 00:59:58 +080099 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
Adam Jackson107f5172009-12-03 17:14:41 -0500100 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
101 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
Dave Airlie3ff99162009-12-08 14:03:47 +1000102 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
Eric Anholt1089e302009-10-22 16:10:52 -0700103 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
104 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000105
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100106extern int agp_memory_reserved;
107
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109/* Intel 815 register */
110#define INTEL_815_APCONT 0x51
111#define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
112
113/* Intel i820 registers */
114#define INTEL_I820_RDCR 0x51
115#define INTEL_I820_ERRSTS 0xc8
116
117/* Intel i840 registers */
118#define INTEL_I840_MCHCFG 0x50
119#define INTEL_I840_ERRSTS 0xc8
120
121/* Intel i850 registers */
122#define INTEL_I850_MCHCFG 0x50
123#define INTEL_I850_ERRSTS 0xc8
124
125/* intel 915G registers */
126#define I915_GMADDR 0x18
127#define I915_MMADDR 0x10
128#define I915_PTEADDR 0x1C
129#define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
130#define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000131#define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
132#define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
133#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
134#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
135#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
136#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
137
Dave Airlie6c00a612007-10-29 18:06:10 +1000138#define I915_IFPADDR 0x60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
Eric Anholt65c25aa2006-09-06 11:57:18 -0400140/* Intel 965G registers */
141#define I965_MSAC 0x62
Dave Airlie6c00a612007-10-29 18:06:10 +1000142#define I965_IFPADDR 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
144/* Intel 7505 registers */
145#define INTEL_I7505_APSIZE 0x74
146#define INTEL_I7505_NCAPID 0x60
147#define INTEL_I7505_NISTAT 0x6c
148#define INTEL_I7505_ATTBASE 0x78
149#define INTEL_I7505_ERRSTS 0x42
150#define INTEL_I7505_AGPCTRL 0x70
151#define INTEL_I7505_MCHCFG 0x50
152
Dave Jonese5524f32007-02-22 18:41:28 -0500153static const struct aper_size_info_fixed intel_i810_sizes[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 {64, 16384, 4},
156 /* The 32M mode still requires a 64k gatt */
157 {32, 8192, 4}
158};
159
160#define AGP_DCACHE_MEMORY 1
161#define AGP_PHYS_MEMORY 2
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100162#define INTEL_AGP_CACHED_MEMORY 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
164static struct gatt_mask intel_i810_masks[] =
165{
166 {.mask = I810_PTE_VALID, .type = 0},
167 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100168 {.mask = I810_PTE_VALID, .type = 0},
169 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
170 .type = INTEL_AGP_CACHED_MEMORY}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171};
172
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800173static struct _intel_private {
174 struct pci_dev *pcidev; /* device one */
175 u8 __iomem *registers;
176 u32 __iomem *gtt; /* I915G */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 int num_dcache_entries;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800178 /* gtt_entries is the number of gtt entries that are already mapped
179 * to stolen memory. Stolen memory is larger than the memory mapped
180 * through gtt_entries, as it includes some reserved space for the BIOS
181 * popup and for the GTT.
182 */
183 int gtt_entries; /* i830+ */
David Woodhousefc619012009-12-02 11:00:05 +0000184 int gtt_total_size;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000185 union {
186 void __iomem *i9xx_flush_page;
187 void *i8xx_flush_page;
188 };
189 struct page *i8xx_page;
Dave Airlie6c00a612007-10-29 18:06:10 +1000190 struct resource ifp_resource;
Dave Airlie4d64dd92008-01-23 15:34:29 +1000191 int resource_valid;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800192} intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Zhenyu Wang17661682009-07-27 12:59:57 +0100194#ifdef USE_PCI_DMA_API
David Woodhousec2980d82009-07-29 08:39:26 +0100195static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
Zhenyu Wang17661682009-07-27 12:59:57 +0100196{
David Woodhousec2980d82009-07-29 08:39:26 +0100197 *ret = pci_map_page(intel_private.pcidev, page, 0,
198 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100199 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
200 return -EINVAL;
201 return 0;
202}
203
David Woodhousec2980d82009-07-29 08:39:26 +0100204static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
Zhenyu Wang17661682009-07-27 12:59:57 +0100205{
David Woodhousec2980d82009-07-29 08:39:26 +0100206 pci_unmap_page(intel_private.pcidev, dma,
207 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100208}
209
David Woodhouse91b8e302009-07-29 08:49:12 +0100210static void intel_agp_free_sglist(struct agp_memory *mem)
211{
David Woodhousef6927752009-07-29 09:28:45 +0100212 struct sg_table st;
David Woodhouse91b8e302009-07-29 08:49:12 +0100213
David Woodhousef6927752009-07-29 09:28:45 +0100214 st.sgl = mem->sg_list;
215 st.orig_nents = st.nents = mem->page_count;
216
217 sg_free_table(&st);
218
David Woodhouse91b8e302009-07-29 08:49:12 +0100219 mem->sg_list = NULL;
220 mem->num_sg = 0;
221}
222
Zhenyu Wang17661682009-07-27 12:59:57 +0100223static int intel_agp_map_memory(struct agp_memory *mem)
224{
David Woodhousef6927752009-07-29 09:28:45 +0100225 struct sg_table st;
Zhenyu Wang17661682009-07-27 12:59:57 +0100226 struct scatterlist *sg;
227 int i;
228
229 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
230
David Woodhousef6927752009-07-29 09:28:45 +0100231 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Zhenyu Wang17661682009-07-27 12:59:57 +0100232 return -ENOMEM;
Zhenyu Wang17661682009-07-27 12:59:57 +0100233
David Woodhousef6927752009-07-29 09:28:45 +0100234 mem->sg_list = sg = st.sgl;
235
Zhenyu Wang17661682009-07-27 12:59:57 +0100236 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
237 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
238
239 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
240 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100241 if (unlikely(!mem->num_sg)) {
242 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100243 return -ENOMEM;
244 }
245 return 0;
246}
247
248static void intel_agp_unmap_memory(struct agp_memory *mem)
249{
250 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
251
252 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
253 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100254 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100255}
256
257static void intel_agp_insert_sg_entries(struct agp_memory *mem,
258 off_t pg_start, int mask_type)
259{
260 struct scatterlist *sg;
261 int i, j;
262
263 j = pg_start;
264
265 WARN_ON(!mem->num_sg);
266
267 if (mem->num_sg == mem->page_count) {
268 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
269 writel(agp_bridge->driver->mask_memory(agp_bridge,
270 sg_dma_address(sg), mask_type),
271 intel_private.gtt+j);
272 j++;
273 }
274 } else {
275 /* sg may merge pages, but we have to seperate
276 * per-page addr for GTT */
277 unsigned int len, m;
278
279 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
280 len = sg_dma_len(sg) / PAGE_SIZE;
281 for (m = 0; m < len; m++) {
282 writel(agp_bridge->driver->mask_memory(agp_bridge,
283 sg_dma_address(sg) + m * PAGE_SIZE,
284 mask_type),
285 intel_private.gtt+j);
286 j++;
287 }
288 }
289 }
290 readl(intel_private.gtt+j-1);
291}
292
293#else
294
295static void intel_agp_insert_sg_entries(struct agp_memory *mem,
296 off_t pg_start, int mask_type)
297{
298 int i, j;
299
300 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
301 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +0100302 page_to_phys(mem->pages[i]), mask_type),
Zhenyu Wang17661682009-07-27 12:59:57 +0100303 intel_private.gtt+j);
304 }
305
306 readl(intel_private.gtt+j-1);
307}
308
309#endif
310
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311static int intel_i810_fetch_size(void)
312{
313 u32 smram_miscc;
314 struct aper_size_info_fixed *values;
315
316 pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
317 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
318
319 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700320 dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 return 0;
322 }
323 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
324 agp_bridge->previous_size =
325 agp_bridge->current_size = (void *) (values + 1);
326 agp_bridge->aperture_size_idx = 1;
327 return values[1].size;
328 } else {
329 agp_bridge->previous_size =
330 agp_bridge->current_size = (void *) (values);
331 agp_bridge->aperture_size_idx = 0;
332 return values[0].size;
333 }
334
335 return 0;
336}
337
338static int intel_i810_configure(void)
339{
340 struct aper_size_info_fixed *current_size;
341 u32 temp;
342 int i;
343
344 current_size = A_SIZE_FIX(agp_bridge->current_size);
345
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800346 if (!intel_private.registers) {
347 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Dave Jonese4ac5e42007-02-04 17:37:42 -0500348 temp &= 0xfff80000;
349
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800350 intel_private.registers = ioremap(temp, 128 * 4096);
351 if (!intel_private.registers) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700352 dev_err(&intel_private.pcidev->dev,
353 "can't remap memory\n");
Dave Jonese4ac5e42007-02-04 17:37:42 -0500354 return -ENOMEM;
355 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 }
357
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800358 if ((readl(intel_private.registers+I810_DRAM_CTL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
360 /* This will need to be dynamically assigned */
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700361 dev_info(&intel_private.pcidev->dev,
362 "detected 4MB dedicated video ram\n");
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800363 intel_private.num_dcache_entries = 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800365 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800367 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
368 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
370 if (agp_bridge->driver->needs_scratch_page) {
371 for (i = 0; i < current_size->num_entries; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800372 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 }
Keith Packard44d49442008-10-14 17:18:45 -0700374 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
376 global_cache_flush();
377 return 0;
378}
379
380static void intel_i810_cleanup(void)
381{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800382 writel(0, intel_private.registers+I810_PGETBL_CTL);
383 readl(intel_private.registers); /* PCI Posting. */
384 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385}
386
387static void intel_i810_tlbflush(struct agp_memory *mem)
388{
389 return;
390}
391
392static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
393{
394 return;
395}
396
397/* Exists to support ARGB cursors */
Dave Airlie07613ba2009-06-12 14:11:41 +1000398static struct page *i8xx_alloc_pages(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399{
Dave Airlief011ae72008-01-25 11:23:04 +1000400 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Linus Torvalds66c669b2006-11-22 14:55:29 -0800402 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 if (page == NULL)
404 return NULL;
405
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100406 if (set_pages_uc(page, 4) < 0) {
407 set_pages_wb(page, 4);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100408 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 return NULL;
410 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 get_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 atomic_inc(&agp_bridge->current_memory_agp);
Dave Airlie07613ba2009-06-12 14:11:41 +1000413 return page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
Dave Airlie07613ba2009-06-12 14:11:41 +1000416static void i8xx_destroy_pages(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
Dave Airlie07613ba2009-06-12 14:11:41 +1000418 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 return;
420
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100421 set_pages_wb(page, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 put_page(page);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100423 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 atomic_dec(&agp_bridge->current_memory_agp);
425}
426
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100427static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
428 int type)
429{
430 if (type < AGP_USER_TYPES)
431 return type;
432 else if (type == AGP_USER_CACHED_MEMORY)
433 return INTEL_AGP_CACHED_MEMORY;
434 else
435 return 0;
436}
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
439 int type)
440{
441 int i, j, num_entries;
442 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100443 int ret = -EINVAL;
444 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100446 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100447 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100448
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 temp = agp_bridge->current_size;
450 num_entries = A_SIZE_FIX(temp)->num_entries;
451
Dave Jones6a92a4e2006-02-28 00:54:25 -0500452 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100453 goto out_err;
454
Dave Jones6a92a4e2006-02-28 00:54:25 -0500455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100457 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
458 ret = -EBUSY;
459 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 }
462
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100463 if (type != mem->type)
464 goto out_err;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100465
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100466 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
467
468 switch (mask_type) {
469 case AGP_DCACHE_MEMORY:
470 if (!mem->is_flushed)
471 global_cache_flush();
472 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
473 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800474 intel_private.registers+I810_PTE_BASE+(i*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100475 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800476 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100477 break;
478 case AGP_PHYS_MEMORY:
479 case AGP_NORMAL_MEMORY:
480 if (!mem->is_flushed)
481 global_cache_flush();
482 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
483 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +0100484 page_to_phys(mem->pages[i]), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800485 intel_private.registers+I810_PTE_BASE+(j*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100486 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800487 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100488 break;
489 default:
490 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100494out:
495 ret = 0;
496out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000497 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100498 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499}
500
501static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
502 int type)
503{
504 int i;
505
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100506 if (mem->page_count == 0)
507 return 0;
508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800510 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800512 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 agp_bridge->driver->tlb_flush(mem);
515 return 0;
516}
517
518/*
519 * The i810/i830 requires a physical address to program its mouse
520 * pointer into hardware.
521 * However the Xserver still writes to it through the agp aperture.
522 */
523static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
524{
525 struct agp_memory *new;
Dave Airlie07613ba2009-06-12 14:11:41 +1000526 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 switch (pg_count) {
Dave Airlie07613ba2009-06-12 14:11:41 +1000529 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 break;
531 case 4:
532 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000533 page = i8xx_alloc_pages();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 break;
535 default:
536 return NULL;
537 }
538
Dave Airlie07613ba2009-06-12 14:11:41 +1000539 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 return NULL;
541
542 new = agp_create_memory(pg_count);
543 if (new == NULL)
544 return NULL;
545
Dave Airlie07613ba2009-06-12 14:11:41 +1000546 new->pages[0] = page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 if (pg_count == 4) {
548 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000549 new->pages[1] = new->pages[0] + 1;
550 new->pages[2] = new->pages[1] + 1;
551 new->pages[3] = new->pages[2] + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 }
553 new->page_count = pg_count;
554 new->num_scratch_pages = pg_count;
555 new->type = AGP_PHYS_MEMORY;
Dave Airlie07613ba2009-06-12 14:11:41 +1000556 new->physical = page_to_phys(new->pages[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 return new;
558}
559
560static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
561{
562 struct agp_memory *new;
563
564 if (type == AGP_DCACHE_MEMORY) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800565 if (pg_count != intel_private.num_dcache_entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 return NULL;
567
568 new = agp_create_memory(1);
569 if (new == NULL)
570 return NULL;
571
572 new->type = AGP_DCACHE_MEMORY;
573 new->page_count = pg_count;
574 new->num_scratch_pages = 0;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100575 agp_free_page_array(new);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 return new;
577 }
578 if (type == AGP_PHYS_MEMORY)
579 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 return NULL;
581}
582
583static void intel_i810_free_by_type(struct agp_memory *curr)
584{
585 agp_free_key(curr->key);
Dave Jones6a92a4e2006-02-28 00:54:25 -0500586 if (curr->type == AGP_PHYS_MEMORY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 if (curr->page_count == 4)
Dave Airlie07613ba2009-06-12 14:11:41 +1000588 i8xx_destroy_pages(curr->pages[0]);
Alan Hourihane88d51962005-11-06 23:35:34 -0800589 else {
Dave Airlie07613ba2009-06-12 14:11:41 +1000590 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000591 AGP_PAGE_DESTROY_UNMAP);
Dave Airlie07613ba2009-06-12 14:11:41 +1000592 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000593 AGP_PAGE_DESTROY_FREE);
Alan Hourihane88d51962005-11-06 23:35:34 -0800594 }
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100595 agp_free_page_array(curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 }
597 kfree(curr);
598}
599
600static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100601 dma_addr_t addr, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602{
603 /* Type checking must be done elsewhere */
604 return addr | bridge->driver->masks[type].mask;
605}
606
607static struct aper_size_info_fixed intel_i830_sizes[] =
608{
609 {128, 32768, 5},
610 /* The 64M mode still requires a 128k gatt */
611 {64, 16384, 5},
612 {256, 65536, 6},
Eric Anholt65c25aa2006-09-06 11:57:18 -0400613 {512, 131072, 7},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614};
615
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616static void intel_i830_init_gtt_entries(void)
617{
618 u16 gmch_ctrl;
619 int gtt_entries;
620 u8 rdct;
621 int local = 0;
622 static const int ddt[4] = { 0, 16, 32, 64 };
Eric Anholtc41e0de2006-12-19 12:57:24 -0800623 int size; /* reserved space (in kb) at the top of stolen memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Dave Airlief011ae72008-01-25 11:23:04 +1000625 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
Eric Anholtc41e0de2006-12-19 12:57:24 -0800627 if (IS_I965) {
628 u32 pgetbl_ctl;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800629 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
Eric Anholtc41e0de2006-12-19 12:57:24 -0800630
Eric Anholtc41e0de2006-12-19 12:57:24 -0800631 /* The 965 has a field telling us the size of the GTT,
632 * which may be larger than what is necessary to map the
633 * aperture.
634 */
635 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
636 case I965_PGETBL_SIZE_128KB:
637 size = 128;
638 break;
639 case I965_PGETBL_SIZE_256KB:
640 size = 256;
641 break;
642 case I965_PGETBL_SIZE_512KB:
643 size = 512;
644 break;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +1000645 case I965_PGETBL_SIZE_1MB:
646 size = 1024;
647 break;
648 case I965_PGETBL_SIZE_2MB:
649 size = 2048;
650 break;
651 case I965_PGETBL_SIZE_1_5MB:
652 size = 1024 + 512;
653 break;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800654 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700655 dev_info(&intel_private.pcidev->dev,
656 "unknown page table size, assuming 512KB\n");
Eric Anholtc41e0de2006-12-19 12:57:24 -0800657 size = 512;
658 }
659 size += 4; /* add in BIOS popup space */
Adam Jackson107f5172009-12-03 17:14:41 -0500660 } else if (IS_G33 && !IS_PINEVIEW) {
Wang Zhenyu874808c62007-06-06 11:16:25 +0800661 /* G33's GTT size defined in gmch_ctrl */
662 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
663 case G33_PGETBL_SIZE_1M:
664 size = 1024;
665 break;
666 case G33_PGETBL_SIZE_2M:
667 size = 2048;
668 break;
669 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700670 dev_info(&agp_bridge->dev->dev,
671 "unknown page table size 0x%x, assuming 512KB\n",
Wang Zhenyu874808c62007-06-06 11:16:25 +0800672 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
673 size = 512;
674 }
675 size += 4;
Adam Jackson107f5172009-12-03 17:14:41 -0500676 } else if (IS_G4X || IS_PINEVIEW) {
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000677 /* On 4 series hardware, GTT stolen is separate from graphics
Eric Anholt82e14a62008-10-14 11:28:58 -0700678 * stolen, ignore it in stolen gtt entries counting. However,
679 * 4KB of the stolen memory doesn't get mapped to the GTT.
680 */
681 size = 4;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800682 } else {
683 /* On previous hardware, the GTT size was just what was
684 * required to map the aperture.
685 */
686 size = agp_bridge->driver->fetch_size() + 4;
687 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
689 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
690 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
691 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
692 case I830_GMCH_GMS_STOLEN_512:
693 gtt_entries = KB(512) - KB(size);
694 break;
695 case I830_GMCH_GMS_STOLEN_1024:
696 gtt_entries = MB(1) - KB(size);
697 break;
698 case I830_GMCH_GMS_STOLEN_8192:
699 gtt_entries = MB(8) - KB(size);
700 break;
701 case I830_GMCH_GMS_LOCAL:
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800702 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
704 MB(ddt[I830_RDRAM_DDT(rdct)]);
705 local = 1;
706 break;
707 default:
708 gtt_entries = 0;
709 break;
710 }
Eric Anholt1089e302009-10-22 16:10:52 -0700711 } else if (agp_bridge->dev->device ==
712 PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB) {
713 /* XXX: This is what my A1 silicon has. What's the right
714 * answer?
715 */
716 gtt_entries = MB(64) - KB(size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 } else {
Dave Airliee67aa272007-09-18 22:46:35 -0700718 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 case I855_GMCH_GMS_STOLEN_1M:
720 gtt_entries = MB(1) - KB(size);
721 break;
722 case I855_GMCH_GMS_STOLEN_4M:
723 gtt_entries = MB(4) - KB(size);
724 break;
725 case I855_GMCH_GMS_STOLEN_8M:
726 gtt_entries = MB(8) - KB(size);
727 break;
728 case I855_GMCH_GMS_STOLEN_16M:
729 gtt_entries = MB(16) - KB(size);
730 break;
731 case I855_GMCH_GMS_STOLEN_32M:
732 gtt_entries = MB(32) - KB(size);
733 break;
734 case I915_GMCH_GMS_STOLEN_48M:
735 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000736 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 gtt_entries = MB(48) - KB(size);
738 else
739 gtt_entries = 0;
740 break;
741 case I915_GMCH_GMS_STOLEN_64M:
742 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000743 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 gtt_entries = MB(64) - KB(size);
745 else
746 gtt_entries = 0;
Wang Zhenyu874808c62007-06-06 11:16:25 +0800747 break;
748 case G33_GMCH_GMS_STOLEN_128M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000749 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800750 gtt_entries = MB(128) - KB(size);
751 else
752 gtt_entries = 0;
753 break;
754 case G33_GMCH_GMS_STOLEN_256M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000755 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800756 gtt_entries = MB(256) - KB(size);
757 else
758 gtt_entries = 0;
759 break;
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000760 case INTEL_GMCH_GMS_STOLEN_96M:
761 if (IS_I965 || IS_G4X)
762 gtt_entries = MB(96) - KB(size);
763 else
764 gtt_entries = 0;
765 break;
766 case INTEL_GMCH_GMS_STOLEN_160M:
767 if (IS_I965 || IS_G4X)
768 gtt_entries = MB(160) - KB(size);
769 else
770 gtt_entries = 0;
771 break;
772 case INTEL_GMCH_GMS_STOLEN_224M:
773 if (IS_I965 || IS_G4X)
774 gtt_entries = MB(224) - KB(size);
775 else
776 gtt_entries = 0;
777 break;
778 case INTEL_GMCH_GMS_STOLEN_352M:
779 if (IS_I965 || IS_G4X)
780 gtt_entries = MB(352) - KB(size);
781 else
782 gtt_entries = 0;
783 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 default:
785 gtt_entries = 0;
786 break;
787 }
788 }
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700789 if (gtt_entries > 0) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700790 dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 gtt_entries / KB(1), local ? "local" : "stolen");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700792 gtt_entries /= KB(4);
793 } else {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700794 dev_info(&agp_bridge->dev->dev,
795 "no pre-allocated video memory detected\n");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700796 gtt_entries = 0;
797 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800799 intel_private.gtt_entries = gtt_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800}
801
Dave Airlie2162e6a2007-11-21 16:36:31 +1000802static void intel_i830_fini_flush(void)
803{
804 kunmap(intel_private.i8xx_page);
805 intel_private.i8xx_flush_page = NULL;
806 unmap_page_from_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000807
808 __free_page(intel_private.i8xx_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000809 intel_private.i8xx_page = NULL;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000810}
811
812static void intel_i830_setup_flush(void)
813{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000814 /* return if we've already set the flush mechanism up */
815 if (intel_private.i8xx_page)
816 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000817
818 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
Dave Airlief011ae72008-01-25 11:23:04 +1000819 if (!intel_private.i8xx_page)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000820 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000821
Dave Airlie2162e6a2007-11-21 16:36:31 +1000822 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
823 if (!intel_private.i8xx_flush_page)
824 intel_i830_fini_flush();
825}
826
Eric Anholte517a5e2009-09-10 17:48:48 -0700827static void
828do_wbinvd(void *null)
829{
830 wbinvd();
831}
832
833/* The chipset_flush interface needs to get data that has already been
834 * flushed out of the CPU all the way out to main memory, because the GPU
835 * doesn't snoop those buffers.
836 *
837 * The 8xx series doesn't have the same lovely interface for flushing the
838 * chipset write buffers that the later chips do. According to the 865
839 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
840 * that buffer out, we just fill 1KB and clflush it out, on the assumption
841 * that it'll push whatever was in there out. It appears to work.
842 */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000843static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
844{
845 unsigned int *pg = intel_private.i8xx_flush_page;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000846
Eric Anholte517a5e2009-09-10 17:48:48 -0700847 memset(pg, 0, 1024);
Dave Airlief011ae72008-01-25 11:23:04 +1000848
Eric Anholte517a5e2009-09-10 17:48:48 -0700849 if (cpu_has_clflush) {
850 clflush_cache_range(pg, 1024);
851 } else {
852 if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
853 printk(KERN_ERR "Timed out waiting for cache flush.\n");
854 }
Dave Airlie2162e6a2007-11-21 16:36:31 +1000855}
856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857/* The intel i830 automatically initializes the agp aperture during POST.
858 * Use the memory already set aside for in the GTT.
859 */
860static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
861{
862 int page_order;
863 struct aper_size_info_fixed *size;
864 int num_entries;
865 u32 temp;
866
867 size = agp_bridge->current_size;
868 page_order = size->page_order;
869 num_entries = size->num_entries;
870 agp_bridge->gatt_table_real = NULL;
871
Dave Airlief011ae72008-01-25 11:23:04 +1000872 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 temp &= 0xfff80000;
874
Dave Airlief011ae72008-01-25 11:23:04 +1000875 intel_private.registers = ioremap(temp, 128 * 4096);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800876 if (!intel_private.registers)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 return -ENOMEM;
878
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800879 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 global_cache_flush(); /* FIXME: ?? */
881
882 /* we have to call this as early as possible after the MMIO base address is known */
883 intel_i830_init_gtt_entries();
884
885 agp_bridge->gatt_table = NULL;
886
887 agp_bridge->gatt_bus_addr = temp;
888
889 return 0;
890}
891
892/* Return the gatt table to a sane state. Use the top of stolen
893 * memory for the GTT.
894 */
895static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
896{
897 return 0;
898}
899
900static int intel_i830_fetch_size(void)
901{
902 u16 gmch_ctrl;
903 struct aper_size_info_fixed *values;
904
905 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
906
907 if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
908 agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
909 /* 855GM/852GM/865G has 128MB aperture size */
910 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
911 agp_bridge->aperture_size_idx = 0;
912 return values[0].size;
913 }
914
Dave Airlief011ae72008-01-25 11:23:04 +1000915 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
917 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
918 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
919 agp_bridge->aperture_size_idx = 0;
920 return values[0].size;
921 } else {
922 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
923 agp_bridge->aperture_size_idx = 1;
924 return values[1].size;
925 }
926
927 return 0;
928}
929
930static int intel_i830_configure(void)
931{
932 struct aper_size_info_fixed *current_size;
933 u32 temp;
934 u16 gmch_ctrl;
935 int i;
936
937 current_size = A_SIZE_FIX(agp_bridge->current_size);
938
Dave Airlief011ae72008-01-25 11:23:04 +1000939 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
941
Dave Airlief011ae72008-01-25 11:23:04 +1000942 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +1000944 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800946 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
947 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
949 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800950 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
951 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 }
Keith Packard44d49442008-10-14 17:18:45 -0700953 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 }
955
956 global_cache_flush();
Dave Airlie2162e6a2007-11-21 16:36:31 +1000957
958 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 return 0;
960}
961
962static void intel_i830_cleanup(void)
963{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800964 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965}
966
Dave Airlief011ae72008-01-25 11:23:04 +1000967static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
968 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969{
Dave Airlief011ae72008-01-25 11:23:04 +1000970 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100972 int ret = -EINVAL;
973 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100975 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100976 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 temp = agp_bridge->current_size;
979 num_entries = A_SIZE_FIX(temp)->num_entries;
980
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800981 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700982 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
983 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
984 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700986 dev_info(&intel_private.pcidev->dev,
987 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100988 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 }
990
991 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100992 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
994 /* The i830 can't check the GTT for entries since its read only,
995 * depend on the caller to make the correct offset decisions.
996 */
997
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100998 if (type != mem->type)
999 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001001 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1002
1003 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1004 mask_type != INTEL_AGP_CACHED_MEMORY)
1005 goto out_err;
1006
1007 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001008 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
1010 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1011 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +01001012 page_to_phys(mem->pages[i]), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001013 intel_private.registers+I810_PTE_BASE+(j*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001015 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001017
1018out:
1019 ret = 0;
1020out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001021 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001022 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023}
1024
Dave Airlief011ae72008-01-25 11:23:04 +10001025static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1026 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027{
1028 int i;
1029
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001030 if (mem->page_count == 0)
1031 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001033 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001034 dev_info(&intel_private.pcidev->dev,
1035 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 return -EINVAL;
1037 }
1038
1039 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001040 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001042 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 agp_bridge->driver->tlb_flush(mem);
1045 return 0;
1046}
1047
Dave Airlief011ae72008-01-25 11:23:04 +10001048static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049{
1050 if (type == AGP_PHYS_MEMORY)
1051 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 /* always return NULL for other allocation types for now */
1053 return NULL;
1054}
1055
Dave Airlie6c00a612007-10-29 18:06:10 +10001056static int intel_alloc_chipset_flush_resource(void)
1057{
1058 int ret;
1059 ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1060 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1061 pcibios_align_resource, agp_bridge->dev);
Dave Airlie6c00a612007-10-29 18:06:10 +10001062
Dave Airlie2162e6a2007-11-21 16:36:31 +10001063 return ret;
Dave Airlie6c00a612007-10-29 18:06:10 +10001064}
1065
1066static void intel_i915_setup_chipset_flush(void)
1067{
1068 int ret;
1069 u32 temp;
1070
1071 pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
1072 if (!(temp & 0x1)) {
1073 intel_alloc_chipset_flush_resource();
Dave Airlie4d64dd92008-01-23 15:34:29 +10001074 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001075 pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1076 } else {
1077 temp &= ~1;
1078
Dave Airlie4d64dd92008-01-23 15:34:29 +10001079 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001080 intel_private.ifp_resource.start = temp;
1081 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1082 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001083 /* some BIOSes reserve this area in a pnp some don't */
1084 if (ret)
1085 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001086 }
1087}
1088
1089static void intel_i965_g33_setup_chipset_flush(void)
1090{
1091 u32 temp_hi, temp_lo;
1092 int ret;
1093
1094 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
1095 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
1096
1097 if (!(temp_lo & 0x1)) {
1098
1099 intel_alloc_chipset_flush_resource();
1100
Dave Airlie4d64dd92008-01-23 15:34:29 +10001101 intel_private.resource_valid = 1;
Andrew Morton1fa4db72007-11-29 10:00:48 +10001102 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
1103 upper_32_bits(intel_private.ifp_resource.start));
Dave Airlie6c00a612007-10-29 18:06:10 +10001104 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Dave Airlie6c00a612007-10-29 18:06:10 +10001105 } else {
1106 u64 l64;
Dave Airlief011ae72008-01-25 11:23:04 +10001107
Dave Airlie6c00a612007-10-29 18:06:10 +10001108 temp_lo &= ~0x1;
1109 l64 = ((u64)temp_hi << 32) | temp_lo;
1110
Dave Airlie4d64dd92008-01-23 15:34:29 +10001111 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001112 intel_private.ifp_resource.start = l64;
1113 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1114 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001115 /* some BIOSes reserve this area in a pnp some don't */
1116 if (ret)
1117 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001118 }
1119}
1120
Dave Airlie2162e6a2007-11-21 16:36:31 +10001121static void intel_i9xx_setup_flush(void)
1122{
Dave Airlie4d64dd92008-01-23 15:34:29 +10001123 /* return if already configured */
1124 if (intel_private.ifp_resource.start)
1125 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +10001126
Dave Airlie4d64dd92008-01-23 15:34:29 +10001127 /* setup a resource for this object */
Dave Airlie2162e6a2007-11-21 16:36:31 +10001128 intel_private.ifp_resource.name = "Intel Flush Page";
1129 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1130
1131 /* Setup chipset flush for 915 */
Zhenyu Wang7d15ddf2008-06-20 11:48:06 +10001132 if (IS_I965 || IS_G33 || IS_G4X) {
Dave Airlie2162e6a2007-11-21 16:36:31 +10001133 intel_i965_g33_setup_chipset_flush();
1134 } else {
1135 intel_i915_setup_chipset_flush();
1136 }
1137
1138 if (intel_private.ifp_resource.start) {
1139 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1140 if (!intel_private.i9xx_flush_page)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001141 dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
Dave Airlie2162e6a2007-11-21 16:36:31 +10001142 }
1143}
1144
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145static int intel_i915_configure(void)
1146{
1147 struct aper_size_info_fixed *current_size;
1148 u32 temp;
1149 u16 gmch_ctrl;
1150 int i;
1151
1152 current_size = A_SIZE_FIX(agp_bridge->current_size);
1153
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001154 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
1156 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1157
Dave Airlief011ae72008-01-25 11:23:04 +10001158 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +10001160 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001162 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1163 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
1165 if (agp_bridge->driver->needs_scratch_page) {
David Woodhousefc619012009-12-02 11:00:05 +00001166 for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001167 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 }
Keith Packard44d49442008-10-14 17:18:45 -07001169 readl(intel_private.gtt+i-1); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 }
1171
1172 global_cache_flush();
Dave Airlie6c00a612007-10-29 18:06:10 +10001173
Dave Airlie2162e6a2007-11-21 16:36:31 +10001174 intel_i9xx_setup_flush();
Dave Airlief011ae72008-01-25 11:23:04 +10001175
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 return 0;
1177}
1178
1179static void intel_i915_cleanup(void)
1180{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001181 if (intel_private.i9xx_flush_page)
1182 iounmap(intel_private.i9xx_flush_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001183 if (intel_private.resource_valid)
1184 release_resource(&intel_private.ifp_resource);
1185 intel_private.ifp_resource.start = 0;
1186 intel_private.resource_valid = 0;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001187 iounmap(intel_private.gtt);
1188 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189}
1190
Dave Airlie6c00a612007-10-29 18:06:10 +10001191static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1192{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001193 if (intel_private.i9xx_flush_page)
1194 writel(1, intel_private.i9xx_flush_page);
Dave Airlie6c00a612007-10-29 18:06:10 +10001195}
1196
Dave Airlief011ae72008-01-25 11:23:04 +10001197static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1198 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199{
Zhenyu Wang17661682009-07-27 12:59:57 +01001200 int num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001202 int ret = -EINVAL;
1203 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001205 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001206 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001207
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 temp = agp_bridge->current_size;
1209 num_entries = A_SIZE_FIX(temp)->num_entries;
1210
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001211 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001212 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1213 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1214 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001216 dev_info(&intel_private.pcidev->dev,
1217 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001218 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 }
1220
1221 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001222 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223
Zhenyu Wang17661682009-07-27 12:59:57 +01001224 /* The i915 can't check the GTT for entries since it's read only;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 * depend on the caller to make the correct offset decisions.
1226 */
1227
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001228 if (type != mem->type)
1229 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001231 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1232
1233 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1234 mask_type != INTEL_AGP_CACHED_MEMORY)
1235 goto out_err;
1236
1237 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001238 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
Zhenyu Wang17661682009-07-27 12:59:57 +01001240 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001242
1243 out:
1244 ret = 0;
1245 out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001246 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001247 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248}
1249
Dave Airlief011ae72008-01-25 11:23:04 +10001250static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1251 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252{
1253 int i;
1254
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001255 if (mem->page_count == 0)
1256 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001258 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001259 dev_info(&intel_private.pcidev->dev,
1260 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 return -EINVAL;
1262 }
1263
Dave Airlief011ae72008-01-25 11:23:04 +10001264 for (i = pg_start; i < (mem->page_count + pg_start); i++)
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001265 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Dave Airlief011ae72008-01-25 11:23:04 +10001266
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001267 readl(intel_private.gtt+i-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 agp_bridge->driver->tlb_flush(mem);
1270 return 0;
1271}
1272
Eric Anholtc41e0de2006-12-19 12:57:24 -08001273/* Return the aperture size by just checking the resource length. The effect
1274 * described in the spec of the MSAC registers is just changing of the
1275 * resource size.
1276 */
1277static int intel_i9xx_fetch_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278{
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02001279 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
Eric Anholtc41e0de2006-12-19 12:57:24 -08001280 int aper_size; /* size in megabytes */
1281 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001283 aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
Eric Anholtc41e0de2006-12-19 12:57:24 -08001285 for (i = 0; i < num_sizes; i++) {
1286 if (aper_size == intel_i830_sizes[i].size) {
1287 agp_bridge->current_size = intel_i830_sizes + i;
1288 agp_bridge->previous_size = agp_bridge->current_size;
1289 return aper_size;
1290 }
1291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
Eric Anholtc41e0de2006-12-19 12:57:24 -08001293 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294}
1295
1296/* The intel i915 automatically initializes the agp aperture during POST.
1297 * Use the memory already set aside for in the GTT.
1298 */
1299static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1300{
1301 int page_order;
1302 struct aper_size_info_fixed *size;
1303 int num_entries;
1304 u32 temp, temp2;
Zhenyu Wang47406222007-09-11 15:23:58 -07001305 int gtt_map_size = 256 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
1307 size = agp_bridge->current_size;
1308 page_order = size->page_order;
1309 num_entries = size->num_entries;
1310 agp_bridge->gatt_table_real = NULL;
1311
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001312 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Dave Airlief011ae72008-01-25 11:23:04 +10001313 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
Zhenyu Wang47406222007-09-11 15:23:58 -07001315 if (IS_G33)
1316 gtt_map_size = 1024 * 1024; /* 1M on G33 */
1317 intel_private.gtt = ioremap(temp2, gtt_map_size);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001318 if (!intel_private.gtt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 return -ENOMEM;
1320
David Woodhousefc619012009-12-02 11:00:05 +00001321 intel_private.gtt_total_size = gtt_map_size / 4;
1322
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 temp &= 0xfff80000;
1324
Dave Airlief011ae72008-01-25 11:23:04 +10001325 intel_private.registers = ioremap(temp, 128 * 4096);
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001326 if (!intel_private.registers) {
1327 iounmap(intel_private.gtt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 return -ENOMEM;
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001329 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001331 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 global_cache_flush(); /* FIXME: ? */
1333
1334 /* we have to call this as early as possible after the MMIO base address is known */
1335 intel_i830_init_gtt_entries();
1336
1337 agp_bridge->gatt_table = NULL;
1338
1339 agp_bridge->gatt_bus_addr = temp;
1340
1341 return 0;
1342}
Linus Torvalds7d915a32006-11-22 09:37:54 -08001343
1344/*
1345 * The i965 supports 36-bit physical addresses, but to keep
1346 * the format of the GTT the same, the bits that don't fit
1347 * in a 32-bit word are shifted down to bits 4..7.
1348 *
1349 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1350 * is always zero on 32-bit architectures, so no need to make
1351 * this conditional.
1352 */
1353static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +01001354 dma_addr_t addr, int type)
Linus Torvalds7d915a32006-11-22 09:37:54 -08001355{
1356 /* Shift high bits down */
1357 addr |= (addr >> 28) & 0xf0;
1358
1359 /* Type checking must be done elsewhere */
1360 return addr | bridge->driver->masks[type].mask;
1361}
1362
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001363static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1364{
1365 switch (agp_bridge->dev->device) {
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07001366 case PCI_DEVICE_ID_INTEL_GM45_HB:
Adam Jackson107f5172009-12-03 17:14:41 -05001367 case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001368 case PCI_DEVICE_ID_INTEL_Q45_HB:
1369 case PCI_DEVICE_ID_INTEL_G45_HB:
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08001370 case PCI_DEVICE_ID_INTEL_G41_HB:
Fabian Henze38d8a952009-09-08 00:59:58 +08001371 case PCI_DEVICE_ID_INTEL_B43_HB:
Adam Jackson107f5172009-12-03 17:14:41 -05001372 case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
1373 case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
1374 case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
Dave Airlie3ff99162009-12-08 14:03:47 +10001375 case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
Eric Anholt1089e302009-10-22 16:10:52 -07001376 case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001377 *gtt_offset = *gtt_size = MB(2);
1378 break;
1379 default:
1380 *gtt_offset = *gtt_size = KB(512);
1381 }
1382}
1383
Eric Anholt65c25aa2006-09-06 11:57:18 -04001384/* The intel i965 automatically initializes the agp aperture during POST.
Eric Anholtc41e0de2006-12-19 12:57:24 -08001385 * Use the memory already set aside for in the GTT.
1386 */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001387static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1388{
Dave Airlie62c96b92008-06-19 14:27:53 +10001389 int page_order;
1390 struct aper_size_info_fixed *size;
1391 int num_entries;
1392 u32 temp;
1393 int gtt_offset, gtt_size;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001394
Dave Airlie62c96b92008-06-19 14:27:53 +10001395 size = agp_bridge->current_size;
1396 page_order = size->page_order;
1397 num_entries = size->num_entries;
1398 agp_bridge->gatt_table_real = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001399
Dave Airlie62c96b92008-06-19 14:27:53 +10001400 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001401
Dave Airlie62c96b92008-06-19 14:27:53 +10001402 temp &= 0xfff00000;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001403
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001404 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001405
Dave Airlie62c96b92008-06-19 14:27:53 +10001406 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001407
Dave Airlie62c96b92008-06-19 14:27:53 +10001408 if (!intel_private.gtt)
1409 return -ENOMEM;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +10001410
David Woodhousefc619012009-12-02 11:00:05 +00001411 intel_private.gtt_total_size = gtt_size / 4;
1412
Dave Airlie62c96b92008-06-19 14:27:53 +10001413 intel_private.registers = ioremap(temp, 128 * 4096);
1414 if (!intel_private.registers) {
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001415 iounmap(intel_private.gtt);
1416 return -ENOMEM;
1417 }
Eric Anholt65c25aa2006-09-06 11:57:18 -04001418
Dave Airlie62c96b92008-06-19 14:27:53 +10001419 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1420 global_cache_flush(); /* FIXME: ? */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001421
Dave Airlie62c96b92008-06-19 14:27:53 +10001422 /* we have to call this as early as possible after the MMIO base address is known */
1423 intel_i830_init_gtt_entries();
Eric Anholt65c25aa2006-09-06 11:57:18 -04001424
Dave Airlie62c96b92008-06-19 14:27:53 +10001425 agp_bridge->gatt_table = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001426
Dave Airlie62c96b92008-06-19 14:27:53 +10001427 agp_bridge->gatt_bus_addr = temp;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001428
Dave Airlie62c96b92008-06-19 14:27:53 +10001429 return 0;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001430}
1431
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
1433static int intel_fetch_size(void)
1434{
1435 int i;
1436 u16 temp;
1437 struct aper_size_info_16 *values;
1438
1439 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
1440 values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
1441
1442 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1443 if (temp == values[i].size_value) {
1444 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
1445 agp_bridge->aperture_size_idx = i;
1446 return values[i].size;
1447 }
1448 }
1449
1450 return 0;
1451}
1452
1453static int __intel_8xx_fetch_size(u8 temp)
1454{
1455 int i;
1456 struct aper_size_info_8 *values;
1457
1458 values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
1459
1460 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1461 if (temp == values[i].size_value) {
1462 agp_bridge->previous_size =
1463 agp_bridge->current_size = (void *) (values + i);
1464 agp_bridge->aperture_size_idx = i;
1465 return values[i].size;
1466 }
1467 }
1468 return 0;
1469}
1470
1471static int intel_8xx_fetch_size(void)
1472{
1473 u8 temp;
1474
1475 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1476 return __intel_8xx_fetch_size(temp);
1477}
1478
1479static int intel_815_fetch_size(void)
1480{
1481 u8 temp;
1482
1483 /* Intel 815 chipsets have a _weird_ APSIZE register with only
1484 * one non-reserved bit, so mask the others out ... */
1485 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1486 temp &= (1 << 3);
1487
1488 return __intel_8xx_fetch_size(temp);
1489}
1490
1491static void intel_tlbflush(struct agp_memory *mem)
1492{
1493 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
1494 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1495}
1496
1497
1498static void intel_8xx_tlbflush(struct agp_memory *mem)
1499{
1500 u32 temp;
1501 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1502 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
1503 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1504 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
1505}
1506
1507
1508static void intel_cleanup(void)
1509{
1510 u16 temp;
1511 struct aper_size_info_16 *previous_size;
1512
1513 previous_size = A_SIZE_16(agp_bridge->previous_size);
1514 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1515 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1516 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1517}
1518
1519
1520static void intel_8xx_cleanup(void)
1521{
1522 u16 temp;
1523 struct aper_size_info_8 *previous_size;
1524
1525 previous_size = A_SIZE_8(agp_bridge->previous_size);
1526 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1527 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1528 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1529}
1530
1531
1532static int intel_configure(void)
1533{
1534 u32 temp;
1535 u16 temp2;
1536 struct aper_size_info_16 *current_size;
1537
1538 current_size = A_SIZE_16(agp_bridge->current_size);
1539
1540 /* aperture size */
1541 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1542
1543 /* address to map to */
1544 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1545 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1546
1547 /* attbase - aperture base */
1548 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1549
1550 /* agpctrl */
1551 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1552
1553 /* paccfg/nbxcfg */
1554 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1555 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
1556 (temp2 & ~(1 << 10)) | (1 << 9));
1557 /* clear any possible error conditions */
1558 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
1559 return 0;
1560}
1561
1562static int intel_815_configure(void)
1563{
1564 u32 temp, addr;
1565 u8 temp2;
1566 struct aper_size_info_8 *current_size;
1567
1568 /* attbase - aperture base */
1569 /* the Intel 815 chipset spec. says that bits 29-31 in the
1570 * ATTBASE register are reserved -> try not to write them */
1571 if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001572 dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 return -EINVAL;
1574 }
1575
1576 current_size = A_SIZE_8(agp_bridge->current_size);
1577
1578 /* aperture size */
1579 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1580 current_size->size_value);
1581
1582 /* address to map to */
1583 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1584 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1585
1586 pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
1587 addr &= INTEL_815_ATTBASE_MASK;
1588 addr |= agp_bridge->gatt_bus_addr;
1589 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
1590
1591 /* agpctrl */
1592 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1593
1594 /* apcont */
1595 pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
1596 pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
1597
1598 /* clear any possible error conditions */
1599 /* Oddness : this chipset seems to have no ERRSTS register ! */
1600 return 0;
1601}
1602
1603static void intel_820_tlbflush(struct agp_memory *mem)
1604{
1605 return;
1606}
1607
1608static void intel_820_cleanup(void)
1609{
1610 u8 temp;
1611 struct aper_size_info_8 *previous_size;
1612
1613 previous_size = A_SIZE_8(agp_bridge->previous_size);
1614 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
1615 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
1616 temp & ~(1 << 1));
1617 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1618 previous_size->size_value);
1619}
1620
1621
1622static int intel_820_configure(void)
1623{
1624 u32 temp;
1625 u8 temp2;
1626 struct aper_size_info_8 *current_size;
1627
1628 current_size = A_SIZE_8(agp_bridge->current_size);
1629
1630 /* aperture size */
1631 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1632
1633 /* address to map to */
1634 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1635 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1636
1637 /* attbase - aperture base */
1638 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1639
1640 /* agpctrl */
1641 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1642
1643 /* global enable aperture access */
1644 /* This flag is not accessed through MCHCFG register as in */
1645 /* i850 chipset. */
1646 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
1647 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
1648 /* clear any possible AGP-related error conditions */
1649 pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
1650 return 0;
1651}
1652
1653static int intel_840_configure(void)
1654{
1655 u32 temp;
1656 u16 temp2;
1657 struct aper_size_info_8 *current_size;
1658
1659 current_size = A_SIZE_8(agp_bridge->current_size);
1660
1661 /* aperture size */
1662 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1663
1664 /* address to map to */
1665 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1666 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1667
1668 /* attbase - aperture base */
1669 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1670
1671 /* agpctrl */
1672 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1673
1674 /* mcgcfg */
1675 pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
1676 pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
1677 /* clear any possible error conditions */
1678 pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
1679 return 0;
1680}
1681
1682static int intel_845_configure(void)
1683{
1684 u32 temp;
1685 u8 temp2;
1686 struct aper_size_info_8 *current_size;
1687
1688 current_size = A_SIZE_8(agp_bridge->current_size);
1689
1690 /* aperture size */
1691 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1692
Matthew Garrettb0825482005-07-29 14:03:39 -07001693 if (agp_bridge->apbase_config != 0) {
1694 pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
1695 agp_bridge->apbase_config);
1696 } else {
1697 /* address to map to */
1698 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1699 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1700 agp_bridge->apbase_config = temp;
1701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702
1703 /* attbase - aperture base */
1704 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1705
1706 /* agpctrl */
1707 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1708
1709 /* agpm */
1710 pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
1711 pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
1712 /* clear any possible error conditions */
1713 pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
Dave Airlie2162e6a2007-11-21 16:36:31 +10001714
1715 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 return 0;
1717}
1718
1719static int intel_850_configure(void)
1720{
1721 u32 temp;
1722 u16 temp2;
1723 struct aper_size_info_8 *current_size;
1724
1725 current_size = A_SIZE_8(agp_bridge->current_size);
1726
1727 /* aperture size */
1728 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1729
1730 /* address to map to */
1731 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1732 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1733
1734 /* attbase - aperture base */
1735 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1736
1737 /* agpctrl */
1738 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1739
1740 /* mcgcfg */
1741 pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
1742 pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
1743 /* clear any possible AGP-related error conditions */
1744 pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
1745 return 0;
1746}
1747
1748static int intel_860_configure(void)
1749{
1750 u32 temp;
1751 u16 temp2;
1752 struct aper_size_info_8 *current_size;
1753
1754 current_size = A_SIZE_8(agp_bridge->current_size);
1755
1756 /* aperture size */
1757 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1758
1759 /* address to map to */
1760 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1761 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1762
1763 /* attbase - aperture base */
1764 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1765
1766 /* agpctrl */
1767 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1768
1769 /* mcgcfg */
1770 pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
1771 pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
1772 /* clear any possible AGP-related error conditions */
1773 pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
1774 return 0;
1775}
1776
1777static int intel_830mp_configure(void)
1778{
1779 u32 temp;
1780 u16 temp2;
1781 struct aper_size_info_8 *current_size;
1782
1783 current_size = A_SIZE_8(agp_bridge->current_size);
1784
1785 /* aperture size */
1786 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1787
1788 /* address to map to */
1789 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1790 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1791
1792 /* attbase - aperture base */
1793 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1794
1795 /* agpctrl */
1796 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1797
1798 /* gmch */
1799 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1800 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
1801 /* clear any possible AGP-related error conditions */
1802 pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
1803 return 0;
1804}
1805
1806static int intel_7505_configure(void)
1807{
1808 u32 temp;
1809 u16 temp2;
1810 struct aper_size_info_8 *current_size;
1811
1812 current_size = A_SIZE_8(agp_bridge->current_size);
1813
1814 /* aperture size */
1815 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1816
1817 /* address to map to */
1818 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1819 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1820
1821 /* attbase - aperture base */
1822 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1823
1824 /* agpctrl */
1825 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1826
1827 /* mchcfg */
1828 pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
1829 pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
1830
1831 return 0;
1832}
1833
1834/* Setup function */
Dave Jonese5524f32007-02-22 18:41:28 -05001835static const struct gatt_mask intel_generic_masks[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836{
1837 {.mask = 0x00000017, .type = 0}
1838};
1839
Dave Jonese5524f32007-02-22 18:41:28 -05001840static const struct aper_size_info_8 intel_815_sizes[2] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
1842 {64, 16384, 4, 0},
1843 {32, 8192, 3, 8},
1844};
1845
Dave Jonese5524f32007-02-22 18:41:28 -05001846static const struct aper_size_info_8 intel_8xx_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847{
1848 {256, 65536, 6, 0},
1849 {128, 32768, 5, 32},
1850 {64, 16384, 4, 48},
1851 {32, 8192, 3, 56},
1852 {16, 4096, 2, 60},
1853 {8, 2048, 1, 62},
1854 {4, 1024, 0, 63}
1855};
1856
Dave Jonese5524f32007-02-22 18:41:28 -05001857static const struct aper_size_info_16 intel_generic_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858{
1859 {256, 65536, 6, 0},
1860 {128, 32768, 5, 32},
1861 {64, 16384, 4, 48},
1862 {32, 8192, 3, 56},
1863 {16, 4096, 2, 60},
1864 {8, 2048, 1, 62},
1865 {4, 1024, 0, 63}
1866};
1867
Dave Jonese5524f32007-02-22 18:41:28 -05001868static const struct aper_size_info_8 intel_830mp_sizes[4] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869{
1870 {256, 65536, 6, 0},
1871 {128, 32768, 5, 32},
1872 {64, 16384, 4, 48},
1873 {32, 8192, 3, 56}
1874};
1875
Dave Jonese5524f32007-02-22 18:41:28 -05001876static const struct agp_bridge_driver intel_generic_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 .owner = THIS_MODULE,
1878 .aperture_sizes = intel_generic_sizes,
1879 .size_type = U16_APER_SIZE,
1880 .num_aperture_sizes = 7,
1881 .configure = intel_configure,
1882 .fetch_size = intel_fetch_size,
1883 .cleanup = intel_cleanup,
1884 .tlb_flush = intel_tlbflush,
1885 .mask_memory = agp_generic_mask_memory,
1886 .masks = intel_generic_masks,
1887 .agp_enable = agp_generic_enable,
1888 .cache_flush = global_cache_flush,
1889 .create_gatt_table = agp_generic_create_gatt_table,
1890 .free_gatt_table = agp_generic_free_gatt_table,
1891 .insert_memory = agp_generic_insert_memory,
1892 .remove_memory = agp_generic_remove_memory,
1893 .alloc_by_type = agp_generic_alloc_by_type,
1894 .free_by_type = agp_generic_free_by_type,
1895 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001896 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001898 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001899 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900};
1901
Dave Jonese5524f32007-02-22 18:41:28 -05001902static const struct agp_bridge_driver intel_810_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 .owner = THIS_MODULE,
1904 .aperture_sizes = intel_i810_sizes,
1905 .size_type = FIXED_APER_SIZE,
1906 .num_aperture_sizes = 2,
Joe Perchesc7258012008-03-26 14:10:02 -07001907 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 .configure = intel_i810_configure,
1909 .fetch_size = intel_i810_fetch_size,
1910 .cleanup = intel_i810_cleanup,
1911 .tlb_flush = intel_i810_tlbflush,
1912 .mask_memory = intel_i810_mask_memory,
1913 .masks = intel_i810_masks,
1914 .agp_enable = intel_i810_agp_enable,
1915 .cache_flush = global_cache_flush,
1916 .create_gatt_table = agp_generic_create_gatt_table,
1917 .free_gatt_table = agp_generic_free_gatt_table,
1918 .insert_memory = intel_i810_insert_entries,
1919 .remove_memory = intel_i810_remove_entries,
1920 .alloc_by_type = intel_i810_alloc_by_type,
1921 .free_by_type = intel_i810_free_by_type,
1922 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001923 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001925 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001926 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927};
1928
Dave Jonese5524f32007-02-22 18:41:28 -05001929static const struct agp_bridge_driver intel_815_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 .owner = THIS_MODULE,
1931 .aperture_sizes = intel_815_sizes,
1932 .size_type = U8_APER_SIZE,
1933 .num_aperture_sizes = 2,
1934 .configure = intel_815_configure,
1935 .fetch_size = intel_815_fetch_size,
1936 .cleanup = intel_8xx_cleanup,
1937 .tlb_flush = intel_8xx_tlbflush,
1938 .mask_memory = agp_generic_mask_memory,
1939 .masks = intel_generic_masks,
1940 .agp_enable = agp_generic_enable,
1941 .cache_flush = global_cache_flush,
1942 .create_gatt_table = agp_generic_create_gatt_table,
1943 .free_gatt_table = agp_generic_free_gatt_table,
1944 .insert_memory = agp_generic_insert_memory,
1945 .remove_memory = agp_generic_remove_memory,
1946 .alloc_by_type = agp_generic_alloc_by_type,
1947 .free_by_type = agp_generic_free_by_type,
1948 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001949 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001951 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10001952 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953};
1954
Dave Jonese5524f32007-02-22 18:41:28 -05001955static const struct agp_bridge_driver intel_830_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 .owner = THIS_MODULE,
1957 .aperture_sizes = intel_i830_sizes,
1958 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04001959 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07001960 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 .configure = intel_i830_configure,
1962 .fetch_size = intel_i830_fetch_size,
1963 .cleanup = intel_i830_cleanup,
1964 .tlb_flush = intel_i810_tlbflush,
1965 .mask_memory = intel_i810_mask_memory,
1966 .masks = intel_i810_masks,
1967 .agp_enable = intel_i810_agp_enable,
1968 .cache_flush = global_cache_flush,
1969 .create_gatt_table = intel_i830_create_gatt_table,
1970 .free_gatt_table = intel_i830_free_gatt_table,
1971 .insert_memory = intel_i830_insert_entries,
1972 .remove_memory = intel_i830_remove_entries,
1973 .alloc_by_type = intel_i830_alloc_by_type,
1974 .free_by_type = intel_i810_free_by_type,
1975 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001976 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001978 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001979 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10001980 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981};
1982
Dave Jonese5524f32007-02-22 18:41:28 -05001983static const struct agp_bridge_driver intel_820_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 .owner = THIS_MODULE,
1985 .aperture_sizes = intel_8xx_sizes,
1986 .size_type = U8_APER_SIZE,
1987 .num_aperture_sizes = 7,
1988 .configure = intel_820_configure,
1989 .fetch_size = intel_8xx_fetch_size,
1990 .cleanup = intel_820_cleanup,
1991 .tlb_flush = intel_820_tlbflush,
1992 .mask_memory = agp_generic_mask_memory,
1993 .masks = intel_generic_masks,
1994 .agp_enable = agp_generic_enable,
1995 .cache_flush = global_cache_flush,
1996 .create_gatt_table = agp_generic_create_gatt_table,
1997 .free_gatt_table = agp_generic_free_gatt_table,
1998 .insert_memory = agp_generic_insert_memory,
1999 .remove_memory = agp_generic_remove_memory,
2000 .alloc_by_type = agp_generic_alloc_by_type,
2001 .free_by_type = agp_generic_free_by_type,
2002 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002003 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002005 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002006 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007};
2008
Dave Jonese5524f32007-02-22 18:41:28 -05002009static const struct agp_bridge_driver intel_830mp_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 .owner = THIS_MODULE,
2011 .aperture_sizes = intel_830mp_sizes,
2012 .size_type = U8_APER_SIZE,
2013 .num_aperture_sizes = 4,
2014 .configure = intel_830mp_configure,
2015 .fetch_size = intel_8xx_fetch_size,
2016 .cleanup = intel_8xx_cleanup,
2017 .tlb_flush = intel_8xx_tlbflush,
2018 .mask_memory = agp_generic_mask_memory,
2019 .masks = intel_generic_masks,
2020 .agp_enable = agp_generic_enable,
2021 .cache_flush = global_cache_flush,
2022 .create_gatt_table = agp_generic_create_gatt_table,
2023 .free_gatt_table = agp_generic_free_gatt_table,
2024 .insert_memory = agp_generic_insert_memory,
2025 .remove_memory = agp_generic_remove_memory,
2026 .alloc_by_type = agp_generic_alloc_by_type,
2027 .free_by_type = agp_generic_free_by_type,
2028 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002029 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002031 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002032 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033};
2034
Dave Jonese5524f32007-02-22 18:41:28 -05002035static const struct agp_bridge_driver intel_840_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 .owner = THIS_MODULE,
2037 .aperture_sizes = intel_8xx_sizes,
2038 .size_type = U8_APER_SIZE,
2039 .num_aperture_sizes = 7,
2040 .configure = intel_840_configure,
2041 .fetch_size = intel_8xx_fetch_size,
2042 .cleanup = intel_8xx_cleanup,
2043 .tlb_flush = intel_8xx_tlbflush,
2044 .mask_memory = agp_generic_mask_memory,
2045 .masks = intel_generic_masks,
2046 .agp_enable = agp_generic_enable,
2047 .cache_flush = global_cache_flush,
2048 .create_gatt_table = agp_generic_create_gatt_table,
2049 .free_gatt_table = agp_generic_free_gatt_table,
2050 .insert_memory = agp_generic_insert_memory,
2051 .remove_memory = agp_generic_remove_memory,
2052 .alloc_by_type = agp_generic_alloc_by_type,
2053 .free_by_type = agp_generic_free_by_type,
2054 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002055 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002057 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002058 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059};
2060
Dave Jonese5524f32007-02-22 18:41:28 -05002061static const struct agp_bridge_driver intel_845_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 .owner = THIS_MODULE,
2063 .aperture_sizes = intel_8xx_sizes,
2064 .size_type = U8_APER_SIZE,
2065 .num_aperture_sizes = 7,
2066 .configure = intel_845_configure,
2067 .fetch_size = intel_8xx_fetch_size,
2068 .cleanup = intel_8xx_cleanup,
2069 .tlb_flush = intel_8xx_tlbflush,
2070 .mask_memory = agp_generic_mask_memory,
2071 .masks = intel_generic_masks,
2072 .agp_enable = agp_generic_enable,
2073 .cache_flush = global_cache_flush,
2074 .create_gatt_table = agp_generic_create_gatt_table,
2075 .free_gatt_table = agp_generic_free_gatt_table,
2076 .insert_memory = agp_generic_insert_memory,
2077 .remove_memory = agp_generic_remove_memory,
2078 .alloc_by_type = agp_generic_alloc_by_type,
2079 .free_by_type = agp_generic_free_by_type,
2080 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002081 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002083 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002084 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10002085 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086};
2087
Dave Jonese5524f32007-02-22 18:41:28 -05002088static const struct agp_bridge_driver intel_850_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 .owner = THIS_MODULE,
2090 .aperture_sizes = intel_8xx_sizes,
2091 .size_type = U8_APER_SIZE,
2092 .num_aperture_sizes = 7,
2093 .configure = intel_850_configure,
2094 .fetch_size = intel_8xx_fetch_size,
2095 .cleanup = intel_8xx_cleanup,
2096 .tlb_flush = intel_8xx_tlbflush,
2097 .mask_memory = agp_generic_mask_memory,
2098 .masks = intel_generic_masks,
2099 .agp_enable = agp_generic_enable,
2100 .cache_flush = global_cache_flush,
2101 .create_gatt_table = agp_generic_create_gatt_table,
2102 .free_gatt_table = agp_generic_free_gatt_table,
2103 .insert_memory = agp_generic_insert_memory,
2104 .remove_memory = agp_generic_remove_memory,
2105 .alloc_by_type = agp_generic_alloc_by_type,
2106 .free_by_type = agp_generic_free_by_type,
2107 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002108 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002110 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002111 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112};
2113
Dave Jonese5524f32007-02-22 18:41:28 -05002114static const struct agp_bridge_driver intel_860_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 .owner = THIS_MODULE,
2116 .aperture_sizes = intel_8xx_sizes,
2117 .size_type = U8_APER_SIZE,
2118 .num_aperture_sizes = 7,
2119 .configure = intel_860_configure,
2120 .fetch_size = intel_8xx_fetch_size,
2121 .cleanup = intel_8xx_cleanup,
2122 .tlb_flush = intel_8xx_tlbflush,
2123 .mask_memory = agp_generic_mask_memory,
2124 .masks = intel_generic_masks,
2125 .agp_enable = agp_generic_enable,
2126 .cache_flush = global_cache_flush,
2127 .create_gatt_table = agp_generic_create_gatt_table,
2128 .free_gatt_table = agp_generic_free_gatt_table,
2129 .insert_memory = agp_generic_insert_memory,
2130 .remove_memory = agp_generic_remove_memory,
2131 .alloc_by_type = agp_generic_alloc_by_type,
2132 .free_by_type = agp_generic_free_by_type,
2133 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002134 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002136 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002137 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138};
2139
Dave Jonese5524f32007-02-22 18:41:28 -05002140static const struct agp_bridge_driver intel_915_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 .owner = THIS_MODULE,
2142 .aperture_sizes = intel_i830_sizes,
2143 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04002144 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07002145 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146 .configure = intel_i915_configure,
Eric Anholtc41e0de2006-12-19 12:57:24 -08002147 .fetch_size = intel_i9xx_fetch_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 .cleanup = intel_i915_cleanup,
2149 .tlb_flush = intel_i810_tlbflush,
2150 .mask_memory = intel_i810_mask_memory,
2151 .masks = intel_i810_masks,
2152 .agp_enable = intel_i810_agp_enable,
2153 .cache_flush = global_cache_flush,
2154 .create_gatt_table = intel_i915_create_gatt_table,
2155 .free_gatt_table = intel_i830_free_gatt_table,
2156 .insert_memory = intel_i915_insert_entries,
2157 .remove_memory = intel_i915_remove_entries,
2158 .alloc_by_type = intel_i830_alloc_by_type,
2159 .free_by_type = intel_i810_free_by_type,
2160 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002161 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002163 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002164 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002165 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002166#ifdef USE_PCI_DMA_API
2167 .agp_map_page = intel_agp_map_page,
2168 .agp_unmap_page = intel_agp_unmap_page,
2169 .agp_map_memory = intel_agp_map_memory,
2170 .agp_unmap_memory = intel_agp_unmap_memory,
2171#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172};
2173
Dave Jonese5524f32007-02-22 18:41:28 -05002174static const struct agp_bridge_driver intel_i965_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002175 .owner = THIS_MODULE,
2176 .aperture_sizes = intel_i830_sizes,
2177 .size_type = FIXED_APER_SIZE,
2178 .num_aperture_sizes = 4,
2179 .needs_scratch_page = true,
Dave Airlie0e480e52008-06-19 14:57:31 +10002180 .configure = intel_i915_configure,
2181 .fetch_size = intel_i9xx_fetch_size,
Dave Airlie62c96b92008-06-19 14:27:53 +10002182 .cleanup = intel_i915_cleanup,
2183 .tlb_flush = intel_i810_tlbflush,
2184 .mask_memory = intel_i965_mask_memory,
2185 .masks = intel_i810_masks,
2186 .agp_enable = intel_i810_agp_enable,
2187 .cache_flush = global_cache_flush,
2188 .create_gatt_table = intel_i965_create_gatt_table,
2189 .free_gatt_table = intel_i830_free_gatt_table,
2190 .insert_memory = intel_i915_insert_entries,
2191 .remove_memory = intel_i915_remove_entries,
2192 .alloc_by_type = intel_i830_alloc_by_type,
2193 .free_by_type = intel_i810_free_by_type,
2194 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002195 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002196 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002197 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002198 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002199 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002200#ifdef USE_PCI_DMA_API
2201 .agp_map_page = intel_agp_map_page,
2202 .agp_unmap_page = intel_agp_unmap_page,
2203 .agp_map_memory = intel_agp_map_memory,
2204 .agp_unmap_memory = intel_agp_unmap_memory,
2205#endif
Eric Anholt65c25aa2006-09-06 11:57:18 -04002206};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207
Dave Jonese5524f32007-02-22 18:41:28 -05002208static const struct agp_bridge_driver intel_7505_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 .owner = THIS_MODULE,
2210 .aperture_sizes = intel_8xx_sizes,
2211 .size_type = U8_APER_SIZE,
2212 .num_aperture_sizes = 7,
2213 .configure = intel_7505_configure,
2214 .fetch_size = intel_8xx_fetch_size,
2215 .cleanup = intel_8xx_cleanup,
2216 .tlb_flush = intel_8xx_tlbflush,
2217 .mask_memory = agp_generic_mask_memory,
2218 .masks = intel_generic_masks,
2219 .agp_enable = agp_generic_enable,
2220 .cache_flush = global_cache_flush,
2221 .create_gatt_table = agp_generic_create_gatt_table,
2222 .free_gatt_table = agp_generic_free_gatt_table,
2223 .insert_memory = agp_generic_insert_memory,
2224 .remove_memory = agp_generic_remove_memory,
2225 .alloc_by_type = agp_generic_alloc_by_type,
2226 .free_by_type = agp_generic_free_by_type,
2227 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002228 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002230 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002231 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232};
2233
Wang Zhenyu874808c62007-06-06 11:16:25 +08002234static const struct agp_bridge_driver intel_g33_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002235 .owner = THIS_MODULE,
2236 .aperture_sizes = intel_i830_sizes,
2237 .size_type = FIXED_APER_SIZE,
2238 .num_aperture_sizes = 4,
2239 .needs_scratch_page = true,
2240 .configure = intel_i915_configure,
2241 .fetch_size = intel_i9xx_fetch_size,
2242 .cleanup = intel_i915_cleanup,
2243 .tlb_flush = intel_i810_tlbflush,
2244 .mask_memory = intel_i965_mask_memory,
2245 .masks = intel_i810_masks,
2246 .agp_enable = intel_i810_agp_enable,
2247 .cache_flush = global_cache_flush,
2248 .create_gatt_table = intel_i915_create_gatt_table,
2249 .free_gatt_table = intel_i830_free_gatt_table,
2250 .insert_memory = intel_i915_insert_entries,
2251 .remove_memory = intel_i915_remove_entries,
2252 .alloc_by_type = intel_i830_alloc_by_type,
2253 .free_by_type = intel_i810_free_by_type,
2254 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002255 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002256 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002257 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002258 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002259 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002260#ifdef USE_PCI_DMA_API
2261 .agp_map_page = intel_agp_map_page,
2262 .agp_unmap_page = intel_agp_unmap_page,
2263 .agp_map_memory = intel_agp_map_memory,
2264 .agp_unmap_memory = intel_agp_unmap_memory,
2265#endif
Wang Zhenyu874808c62007-06-06 11:16:25 +08002266};
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002267
2268static int find_gmch(u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269{
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002270 struct pci_dev *gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002272 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
2273 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
2274 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
Dave Airlief011ae72008-01-25 11:23:04 +10002275 device, gmch_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 }
2277
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002278 if (!gmch_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 return 0;
2280
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002281 intel_private.pcidev = gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282 return 1;
2283}
2284
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002285/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
2286 * driver and gmch_driver must be non-null, and find_gmch will determine
2287 * which one should be used if a gmch_chip_id is present.
2288 */
2289static const struct intel_driver_description {
2290 unsigned int chip_id;
2291 unsigned int gmch_chip_id;
Wang Zhenyu88889852007-06-14 10:01:04 +08002292 unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002293 char *name;
2294 const struct agp_bridge_driver *driver;
2295 const struct agp_bridge_driver *gmch_driver;
2296} intel_agp_chipsets[] = {
Wang Zhenyu88889852007-06-14 10:01:04 +08002297 { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
2298 { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
2299 { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
2300 { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002301 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002302 { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002303 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002304 { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002305 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002306 { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
2307 &intel_815_driver, &intel_810_driver },
2308 { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
2309 { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
2310 { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002311 &intel_830mp_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002312 { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
2313 { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
2314 { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002315 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002316 { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
Stefan Husemann347486b2009-04-13 14:40:10 -07002317 { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
2318 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002319 { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
2320 { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002321 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002322 { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
2323 { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002324 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002325 { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
Carlos Martíne914a362008-01-24 10:34:09 +10002326 { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
2327 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002328 { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002329 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002330 { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002331 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002332 { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002333 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002334 { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002335 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002336 { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002337 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002338 { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002339 NULL, &intel_i965_driver },
Zhenyu Wang9119f852008-01-23 15:49:26 +10002340 { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002341 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002342 { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002343 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002344 { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002345 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002346 { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002347 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002348 { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002349 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002350 { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
2351 { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
2352 { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002353 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002354 { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002355 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002356 { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002357 NULL, &intel_g33_driver },
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002358 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150",
Shaohua Li21778322009-02-23 15:19:16 +08002359 NULL, &intel_g33_driver },
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002360 { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150",
Shaohua Li21778322009-02-23 15:19:16 +08002361 NULL, &intel_g33_driver },
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002362 { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
Adam Jackson107f5172009-12-03 17:14:41 -05002363 "GM45", NULL, &intel_i965_driver },
2364 { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
2365 "Eaglelake", NULL, &intel_i965_driver },
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002366 { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
2367 "Q45/Q43", NULL, &intel_i965_driver },
2368 { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
2369 "G45/G43", NULL, &intel_i965_driver },
Fabian Henze38d8a952009-09-08 00:59:58 +08002370 { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
2371 "B43", NULL, &intel_i965_driver },
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002372 { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
2373 "G41", NULL, &intel_i965_driver },
Adam Jackson107f5172009-12-03 17:14:41 -05002374 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002375 "HD Graphics", NULL, &intel_i965_driver },
Adam Jackson107f5172009-12-03 17:14:41 -05002376 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002377 "HD Graphics", NULL, &intel_i965_driver },
Adam Jackson107f5172009-12-03 17:14:41 -05002378 { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002379 "HD Graphics", NULL, &intel_i965_driver },
Dave Airlie3ff99162009-12-08 14:03:47 +10002380 { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002381 "HD Graphics", NULL, &intel_i965_driver },
Eric Anholt1089e302009-10-22 16:10:52 -07002382 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0,
2383 "Sandybridge", NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002384 { 0, 0, 0, NULL, NULL, NULL }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002385};
2386
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387static int __devinit agp_intel_probe(struct pci_dev *pdev,
2388 const struct pci_device_id *ent)
2389{
2390 struct agp_bridge_data *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391 u8 cap_ptr = 0;
2392 struct resource *r;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002393 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394
2395 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
2396
2397 bridge = agp_alloc_bridge();
2398 if (!bridge)
2399 return -ENOMEM;
2400
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002401 for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
2402 /* In case that multiple models of gfx chip may
2403 stand on same host bridge type, this can be
2404 sure we detect the right IGD. */
Wang Zhenyu88889852007-06-14 10:01:04 +08002405 if (pdev->device == intel_agp_chipsets[i].chip_id) {
2406 if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
2407 find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
2408 bridge->driver =
2409 intel_agp_chipsets[i].gmch_driver;
2410 break;
2411 } else if (intel_agp_chipsets[i].multi_gmch_chip) {
2412 continue;
2413 } else {
2414 bridge->driver = intel_agp_chipsets[i].driver;
2415 break;
2416 }
2417 }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002418 }
2419
2420 if (intel_agp_chipsets[i].name == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002422 dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
2423 pdev->vendor, pdev->device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424 agp_put_bridge(bridge);
2425 return -ENODEV;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002426 }
2427
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002428 if (bridge->driver == NULL) {
Wang Zhenyu47d46372007-06-21 13:43:18 +08002429 /* bridge has no AGP and no IGD detected */
2430 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002431 dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
2432 intel_agp_chipsets[i].gmch_chip_id);
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002433 agp_put_bridge(bridge);
2434 return -ENODEV;
Dave Airlief011ae72008-01-25 11:23:04 +10002435 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436
2437 bridge->dev = pdev;
2438 bridge->capndx = cap_ptr;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002439 bridge->dev_private_data = &intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002441 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442
2443 /*
2444 * The following fixes the case where the BIOS has "forgotten" to
2445 * provide an address range for the GART.
2446 * 20030610 - hamish@zot.org
2447 */
2448 r = &pdev->resource[0];
2449 if (!r->start && r->end) {
Dave Jones6a92a4e2006-02-28 00:54:25 -05002450 if (pci_assign_resource(pdev, 0)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002451 dev_err(&pdev->dev, "can't assign resource 0\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 agp_put_bridge(bridge);
2453 return -ENODEV;
2454 }
2455 }
2456
2457 /*
2458 * If the device has not been properly setup, the following will catch
2459 * the problem and should stop the system from crashing.
2460 * 20030610 - hamish@zot.org
2461 */
2462 if (pci_enable_device(pdev)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002463 dev_err(&pdev->dev, "can't enable PCI device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 agp_put_bridge(bridge);
2465 return -ENODEV;
2466 }
2467
2468 /* Fill in the mode register */
2469 if (cap_ptr) {
2470 pci_read_config_dword(pdev,
2471 bridge->capndx+PCI_AGP_STATUS,
2472 &bridge->mode);
2473 }
2474
Zhenyu Wang9b974cc2010-01-05 11:25:06 +08002475 if (bridge->driver->mask_memory == intel_i965_mask_memory) {
David Woodhouseec402ba2009-11-18 10:22:46 +00002476 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
2477 dev_err(&intel_private.pcidev->dev,
2478 "set gfx device dma mask 36bit failed!\n");
Zhenyu Wang9b974cc2010-01-05 11:25:06 +08002479 else
2480 pci_set_consistent_dma_mask(intel_private.pcidev,
2481 DMA_BIT_MASK(36));
2482 }
David Woodhouseec402ba2009-11-18 10:22:46 +00002483
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 pci_set_drvdata(pdev, bridge);
2485 return agp_add_bridge(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486}
2487
2488static void __devexit agp_intel_remove(struct pci_dev *pdev)
2489{
2490 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2491
2492 agp_remove_bridge(bridge);
2493
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002494 if (intel_private.pcidev)
2495 pci_dev_put(intel_private.pcidev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496
2497 agp_put_bridge(bridge);
2498}
2499
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002500#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501static int agp_intel_resume(struct pci_dev *pdev)
2502{
2503 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
Keith Packarda8c84df2008-07-31 15:48:07 +10002504 int ret_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506 if (bridge->driver == &intel_generic_driver)
2507 intel_configure();
2508 else if (bridge->driver == &intel_850_driver)
2509 intel_850_configure();
2510 else if (bridge->driver == &intel_845_driver)
2511 intel_845_configure();
2512 else if (bridge->driver == &intel_830mp_driver)
2513 intel_830mp_configure();
2514 else if (bridge->driver == &intel_915_driver)
2515 intel_i915_configure();
2516 else if (bridge->driver == &intel_830_driver)
2517 intel_i830_configure();
2518 else if (bridge->driver == &intel_810_driver)
2519 intel_i810_configure();
Dave Jones08da3f42006-09-10 21:09:26 -04002520 else if (bridge->driver == &intel_i965_driver)
2521 intel_i915_configure();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522
Keith Packarda8c84df2008-07-31 15:48:07 +10002523 ret_val = agp_rebind_memory();
2524 if (ret_val != 0)
2525 return ret_val;
2526
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 return 0;
2528}
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002529#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530
2531static struct pci_device_id agp_intel_pci_table[] = {
2532#define ID(x) \
2533 { \
2534 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
2535 .class_mask = ~0, \
2536 .vendor = PCI_VENDOR_ID_INTEL, \
2537 .device = x, \
2538 .subvendor = PCI_ANY_ID, \
2539 .subdevice = PCI_ANY_ID, \
2540 }
2541 ID(PCI_DEVICE_ID_INTEL_82443LX_0),
2542 ID(PCI_DEVICE_ID_INTEL_82443BX_0),
2543 ID(PCI_DEVICE_ID_INTEL_82443GX_0),
2544 ID(PCI_DEVICE_ID_INTEL_82810_MC1),
2545 ID(PCI_DEVICE_ID_INTEL_82810_MC3),
2546 ID(PCI_DEVICE_ID_INTEL_82810E_MC),
2547 ID(PCI_DEVICE_ID_INTEL_82815_MC),
2548 ID(PCI_DEVICE_ID_INTEL_82820_HB),
2549 ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
2550 ID(PCI_DEVICE_ID_INTEL_82830_HB),
2551 ID(PCI_DEVICE_ID_INTEL_82840_HB),
2552 ID(PCI_DEVICE_ID_INTEL_82845_HB),
2553 ID(PCI_DEVICE_ID_INTEL_82845G_HB),
2554 ID(PCI_DEVICE_ID_INTEL_82850_HB),
Stefan Husemann347486b2009-04-13 14:40:10 -07002555 ID(PCI_DEVICE_ID_INTEL_82854_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
2557 ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
2558 ID(PCI_DEVICE_ID_INTEL_82860_HB),
2559 ID(PCI_DEVICE_ID_INTEL_82865_HB),
2560 ID(PCI_DEVICE_ID_INTEL_82875_HB),
2561 ID(PCI_DEVICE_ID_INTEL_7505_0),
2562 ID(PCI_DEVICE_ID_INTEL_7205_0),
Carlos Martíne914a362008-01-24 10:34:09 +10002563 ID(PCI_DEVICE_ID_INTEL_E7221_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 ID(PCI_DEVICE_ID_INTEL_82915G_HB),
2565 ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
Alan Hourihaned0de98f2005-05-31 19:50:49 +01002566 ID(PCI_DEVICE_ID_INTEL_82945G_HB),
Alan Hourihane3b0e8ea2006-01-19 14:08:40 +00002567 ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002568 ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
Adam Jackson107f5172009-12-03 17:14:41 -05002569 ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
2570 ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002571 ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
Zhenyu Wang9119f852008-01-23 15:49:26 +10002572 ID(PCI_DEVICE_ID_INTEL_82G35_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002573 ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
2574 ID(PCI_DEVICE_ID_INTEL_82965G_HB),
Wang Zhenyu4598af32007-04-09 08:51:36 +08002575 ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002576 ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
Wang Zhenyu874808c62007-06-06 11:16:25 +08002577 ID(PCI_DEVICE_ID_INTEL_G33_HB),
2578 ID(PCI_DEVICE_ID_INTEL_Q35_HB),
2579 ID(PCI_DEVICE_ID_INTEL_Q33_HB),
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002580 ID(PCI_DEVICE_ID_INTEL_GM45_HB),
Adam Jackson107f5172009-12-03 17:14:41 -05002581 ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002582 ID(PCI_DEVICE_ID_INTEL_Q45_HB),
2583 ID(PCI_DEVICE_ID_INTEL_G45_HB),
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002584 ID(PCI_DEVICE_ID_INTEL_G41_HB),
Fabian Henze38d8a952009-09-08 00:59:58 +08002585 ID(PCI_DEVICE_ID_INTEL_B43_HB),
Adam Jackson107f5172009-12-03 17:14:41 -05002586 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
2587 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
2588 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
Dave Airlie3ff99162009-12-08 14:03:47 +10002589 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
Eric Anholt1089e302009-10-22 16:10:52 -07002590 ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591 { }
2592};
2593
2594MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
2595
2596static struct pci_driver agp_intel_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597 .name = "agpgart-intel",
2598 .id_table = agp_intel_pci_table,
2599 .probe = agp_intel_probe,
2600 .remove = __devexit_p(agp_intel_remove),
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002601#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602 .resume = agp_intel_resume,
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002603#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604};
2605
2606static int __init agp_intel_init(void)
2607{
2608 if (agp_off)
2609 return -EINVAL;
2610 return pci_register_driver(&agp_intel_pci_driver);
2611}
2612
2613static void __exit agp_intel_cleanup(void)
2614{
2615 pci_unregister_driver(&agp_intel_pci_driver);
2616}
2617
2618module_init(agp_intel_init);
2619module_exit(agp_intel_cleanup);
2620
Dave Jonesf4432c52008-10-20 13:31:45 -04002621MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622MODULE_LICENSE("GPL and additional rights");