blob: fdd6042843eb461ceaf5754b5a5aa45683cc964a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
Ralf Baechlea754f702007-11-03 01:01:37 +000010#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010012#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010014#include <linux/linkage.h>
Ralf Baechlec1bc0072013-09-17 12:44:31 +020015#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010019#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/bitops.h>
21
22#include <asm/bcache.h>
23#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000024#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/cacheops.h>
26#include <asm/cpu.h>
27#include <asm/cpu-features.h>
28#include <asm/io.h>
29#include <asm/page.h>
30#include <asm/pgtable.h>
31#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010032#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/mmu_context.h>
34#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000035#include <asm/cacheflush.h> /* for run_uncached() */
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010037
38/*
39 * Special Variant of smp_call_function for use by cache functions:
40 *
41 * o No return value
42 * o collapses to normal function call on UP kernels
43 * o collapses to normal function call on systems with a single shared
44 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010045 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010046 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010047static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010048{
49 preempt_disable();
50
51#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle48a26e62010-10-29 19:08:25 +010052 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010053#endif
54 func(info);
55 preempt_enable();
56}
57
Ralf Baechle39b8d522008-04-28 17:14:26 +010058#if defined(CONFIG_MIPS_CMP)
59#define cpu_has_safe_index_cacheops 0
60#else
61#define cpu_has_safe_index_cacheops 1
62#endif
63
Ralf Baechleec74e362005-07-13 11:48:45 +000064/*
65 * Must die.
66 */
67static unsigned long icache_size __read_mostly;
68static unsigned long dcache_size __read_mostly;
69static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
71/*
72 * Dummy cache handling routines for machines without boardcaches
73 */
Chris Dearman73f40352006-06-20 18:06:52 +010074static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010077 .bc_enable = (void *)cache_noop,
78 .bc_disable = (void *)cache_noop,
79 .bc_wback_inv = (void *)cache_noop,
80 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
83struct bcache_ops *bcops = &no_sc_ops;
84
Thiemo Seufer330cfe02005-09-01 18:33:58 +000085#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
86#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88#define R4600_HIT_CACHEOP_WAR_IMPL \
89do { \
90 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
91 *(volatile unsigned long *)CKSEG1; \
92 if (R4600_V1_HIT_CACHEOP_WAR) \
93 __asm__ __volatile__("nop;nop;nop;nop"); \
94} while (0)
95
96static void (*r4k_blast_dcache_page)(unsigned long addr);
97
98static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
99{
100 R4600_HIT_CACHEOP_WAR_IMPL;
101 blast_dcache32_page(addr);
102}
103
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700104static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
105{
106 R4600_HIT_CACHEOP_WAR_IMPL;
107 blast_dcache64_page(addr);
108}
109
Ralf Baechle234fcd12008-03-08 09:56:28 +0000110static void __cpuinit r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111{
112 unsigned long dc_lsize = cpu_dcache_line_size();
113
Chris Dearman73f40352006-06-20 18:06:52 +0100114 if (dc_lsize == 0)
115 r4k_blast_dcache_page = (void *)cache_noop;
116 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 r4k_blast_dcache_page = blast_dcache16_page;
118 else if (dc_lsize == 32)
119 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700120 else if (dc_lsize == 64)
121 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122}
123
124static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
125
Ralf Baechle234fcd12008-03-08 09:56:28 +0000126static void __cpuinit r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127{
128 unsigned long dc_lsize = cpu_dcache_line_size();
129
Chris Dearman73f40352006-06-20 18:06:52 +0100130 if (dc_lsize == 0)
131 r4k_blast_dcache_page_indexed = (void *)cache_noop;
132 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
134 else if (dc_lsize == 32)
135 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700136 else if (dc_lsize == 64)
137 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138}
139
140static void (* r4k_blast_dcache)(void);
141
Ralf Baechle234fcd12008-03-08 09:56:28 +0000142static void __cpuinit r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143{
144 unsigned long dc_lsize = cpu_dcache_line_size();
145
Chris Dearman73f40352006-06-20 18:06:52 +0100146 if (dc_lsize == 0)
147 r4k_blast_dcache = (void *)cache_noop;
148 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 r4k_blast_dcache = blast_dcache16;
150 else if (dc_lsize == 32)
151 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700152 else if (dc_lsize == 64)
153 r4k_blast_dcache = blast_dcache64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154}
155
156/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
157#define JUMP_TO_ALIGN(order) \
158 __asm__ __volatile__( \
159 "b\t1f\n\t" \
160 ".align\t" #order "\n\t" \
161 "1:\n\t" \
162 )
163#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
164#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
165
166static inline void blast_r4600_v1_icache32(void)
167{
168 unsigned long flags;
169
170 local_irq_save(flags);
171 blast_icache32();
172 local_irq_restore(flags);
173}
174
175static inline void tx49_blast_icache32(void)
176{
177 unsigned long start = INDEX_BASE;
178 unsigned long end = start + current_cpu_data.icache.waysize;
179 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
180 unsigned long ws_end = current_cpu_data.icache.ways <<
181 current_cpu_data.icache.waybit;
182 unsigned long ws, addr;
183
184 CACHE32_UNROLL32_ALIGN2;
185 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700186 for (ws = 0; ws < ws_end; ws += ws_inc)
187 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100188 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 CACHE32_UNROLL32_ALIGN;
190 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700191 for (ws = 0; ws < ws_end; ws += ws_inc)
192 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100193 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
196static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
197{
198 unsigned long flags;
199
200 local_irq_save(flags);
201 blast_icache32_page_indexed(page);
202 local_irq_restore(flags);
203}
204
205static inline void tx49_blast_icache32_page_indexed(unsigned long page)
206{
Atsushi Nemoto67a3f6d2006-04-04 17:34:14 +0900207 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
208 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 unsigned long end = start + PAGE_SIZE;
210 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
211 unsigned long ws_end = current_cpu_data.icache.ways <<
212 current_cpu_data.icache.waybit;
213 unsigned long ws, addr;
214
215 CACHE32_UNROLL32_ALIGN2;
216 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700217 for (ws = 0; ws < ws_end; ws += ws_inc)
218 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100219 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 CACHE32_UNROLL32_ALIGN;
221 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700222 for (ws = 0; ws < ws_end; ws += ws_inc)
223 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100224 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
227static void (* r4k_blast_icache_page)(unsigned long addr);
228
Ralf Baechle234fcd12008-03-08 09:56:28 +0000229static void __cpuinit r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
231 unsigned long ic_lsize = cpu_icache_line_size();
232
Chris Dearman73f40352006-06-20 18:06:52 +0100233 if (ic_lsize == 0)
234 r4k_blast_icache_page = (void *)cache_noop;
235 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 r4k_blast_icache_page = blast_icache16_page;
237 else if (ic_lsize == 32)
238 r4k_blast_icache_page = blast_icache32_page;
239 else if (ic_lsize == 64)
240 r4k_blast_icache_page = blast_icache64_page;
241}
242
243
244static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
245
Ralf Baechle234fcd12008-03-08 09:56:28 +0000246static void __cpuinit r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 unsigned long ic_lsize = cpu_icache_line_size();
249
Chris Dearman73f40352006-06-20 18:06:52 +0100250 if (ic_lsize == 0)
251 r4k_blast_icache_page_indexed = (void *)cache_noop;
252 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
254 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000255 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 r4k_blast_icache_page_indexed =
257 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000258 else if (TX49XX_ICACHE_INDEX_INV_WAR)
259 r4k_blast_icache_page_indexed =
260 tx49_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 else
262 r4k_blast_icache_page_indexed =
263 blast_icache32_page_indexed;
264 } else if (ic_lsize == 64)
265 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
266}
267
268static void (* r4k_blast_icache)(void);
269
Ralf Baechle234fcd12008-03-08 09:56:28 +0000270static void __cpuinit r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
272 unsigned long ic_lsize = cpu_icache_line_size();
273
Chris Dearman73f40352006-06-20 18:06:52 +0100274 if (ic_lsize == 0)
275 r4k_blast_icache = (void *)cache_noop;
276 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 r4k_blast_icache = blast_icache16;
278 else if (ic_lsize == 32) {
279 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
280 r4k_blast_icache = blast_r4600_v1_icache32;
281 else if (TX49XX_ICACHE_INDEX_INV_WAR)
282 r4k_blast_icache = tx49_blast_icache32;
283 else
284 r4k_blast_icache = blast_icache32;
285 } else if (ic_lsize == 64)
286 r4k_blast_icache = blast_icache64;
287}
288
289static void (* r4k_blast_scache_page)(unsigned long addr);
290
Ralf Baechle234fcd12008-03-08 09:56:28 +0000291static void __cpuinit r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292{
293 unsigned long sc_lsize = cpu_scache_line_size();
294
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000295 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100296 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000297 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 r4k_blast_scache_page = blast_scache16_page;
299 else if (sc_lsize == 32)
300 r4k_blast_scache_page = blast_scache32_page;
301 else if (sc_lsize == 64)
302 r4k_blast_scache_page = blast_scache64_page;
303 else if (sc_lsize == 128)
304 r4k_blast_scache_page = blast_scache128_page;
305}
306
307static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
308
Ralf Baechle234fcd12008-03-08 09:56:28 +0000309static void __cpuinit r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310{
311 unsigned long sc_lsize = cpu_scache_line_size();
312
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000313 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100314 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000315 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
317 else if (sc_lsize == 32)
318 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
319 else if (sc_lsize == 64)
320 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
321 else if (sc_lsize == 128)
322 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
323}
324
325static void (* r4k_blast_scache)(void);
326
Ralf Baechle234fcd12008-03-08 09:56:28 +0000327static void __cpuinit r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328{
329 unsigned long sc_lsize = cpu_scache_line_size();
330
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000331 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100332 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000333 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 r4k_blast_scache = blast_scache16;
335 else if (sc_lsize == 32)
336 r4k_blast_scache = blast_scache32;
337 else if (sc_lsize == 64)
338 r4k_blast_scache = blast_scache64;
339 else if (sc_lsize == 128)
340 r4k_blast_scache = blast_scache128;
341}
342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343static inline void local_r4k___flush_cache_all(void * args)
344{
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800345#if defined(CONFIG_CPU_LOONGSON2)
346 r4k_blast_scache();
347 return;
348#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 r4k_blast_dcache();
350 r4k_blast_icache();
351
Ralf Baechle10cc3522007-10-11 23:46:15 +0100352 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 case CPU_R4000SC:
354 case CPU_R4000MC:
355 case CPU_R4400SC:
356 case CPU_R4400MC:
357 case CPU_R10000:
358 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400359 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 r4k_blast_scache();
361 }
362}
363
364static void r4k___flush_cache_all(void)
365{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100366 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
368
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100369static inline int has_valid_asid(const struct mm_struct *mm)
370{
371#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
372 int i;
373
374 for_each_online_cpu(i)
375 if (cpu_context(i, mm))
376 return 1;
377
378 return 0;
379#else
380 return cpu_context(smp_processor_id(), mm);
381#endif
382}
383
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100384static void r4k__flush_cache_vmap(void)
385{
386 r4k_blast_dcache();
387}
388
389static void r4k__flush_cache_vunmap(void)
390{
391 r4k_blast_dcache();
392}
393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394static inline void local_r4k_flush_cache_range(void * args)
395{
396 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000397 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100399 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 return;
401
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900402 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000403 if (exec)
404 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405}
406
407static void r4k_flush_cache_range(struct vm_area_struct *vma,
408 unsigned long start, unsigned long end)
409{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000410 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900411
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000412 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100413 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
416static inline void local_r4k_flush_cache_mm(void * args)
417{
418 struct mm_struct *mm = args;
419
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100420 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 return;
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 /*
424 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
425 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000426 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
427 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100429 if (current_cpu_type() == CPU_R4000SC ||
430 current_cpu_type() == CPU_R4000MC ||
431 current_cpu_type() == CPU_R4400SC ||
432 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000434 return;
435 }
436
437 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
440static void r4k_flush_cache_mm(struct mm_struct *mm)
441{
442 if (!cpu_has_dc_aliases)
443 return;
444
Ralf Baechle48a26e62010-10-29 19:08:25 +0100445 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446}
447
448struct flush_cache_page_args {
449 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100450 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900451 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452};
453
454static inline void local_r4k_flush_cache_page(void *args)
455{
456 struct flush_cache_page_args *fcp_args = args;
457 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100458 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100459 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 int exec = vma->vm_flags & VM_EXEC;
461 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100462 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000464 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 pmd_t *pmdp;
466 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100467 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Ralf Baechle79acf832005-02-10 13:54:37 +0000469 /*
470 * If ownes no valid ASID yet, cannot possibly have gotten
471 * this page into the cache.
472 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100473 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000474 return;
475
Ralf Baechle6ec25802005-10-12 00:02:34 +0100476 addr &= PAGE_MASK;
477 pgdp = pgd_offset(mm, addr);
478 pudp = pud_offset(pgdp, addr);
479 pmdp = pmd_offset(pudp, addr);
480 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 /*
483 * If the page isn't marked valid, the page cannot possibly be
484 * in the cache.
485 */
Ralf Baechle526af352008-01-29 10:14:55 +0000486 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 return;
488
Ralf Baechledb813fe2007-09-27 18:26:43 +0100489 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
490 vaddr = NULL;
491 else {
492 /*
493 * Use kmap_coherent or kmap_atomic to do flushes for
494 * another ASID than the current one.
495 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100496 map_coherent = (cpu_has_dc_aliases &&
497 page_mapped(page) && !Page_dcache_dirty(page));
498 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100499 vaddr = kmap_coherent(page, addr);
500 else
Cong Wang9c020482011-11-25 23:14:15 +0800501 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100502 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 }
504
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100506 r4k_blast_dcache_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100507 if (exec && !cpu_icache_snoops_remote_store)
508 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 }
510 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100511 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 int cpu = smp_processor_id();
513
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000514 if (cpu_context(cpu, mm) != 0)
515 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 } else
Ralf Baechledb813fe2007-09-27 18:26:43 +0100517 r4k_blast_icache_page(addr);
518 }
519
520 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100521 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100522 kunmap_coherent();
523 else
Cong Wang9c020482011-11-25 23:14:15 +0800524 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 }
526}
527
Ralf Baechle6ec25802005-10-12 00:02:34 +0100528static void r4k_flush_cache_page(struct vm_area_struct *vma,
529 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
531 struct flush_cache_page_args args;
532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100534 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900535 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Ralf Baechle48a26e62010-10-29 19:08:25 +0100537 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538}
539
540static inline void local_r4k_flush_data_cache_page(void * addr)
541{
542 r4k_blast_dcache_page((unsigned long) addr);
543}
544
545static void r4k_flush_data_cache_page(unsigned long addr)
546{
Ralf Baechlea754f702007-11-03 01:01:37 +0000547 if (in_atomic())
548 local_r4k_flush_data_cache_page((void *)addr);
549 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100550 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551}
552
553struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900554 unsigned long start;
555 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556};
557
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200558static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100561 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 r4k_blast_dcache();
563 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000564 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900565 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 }
568
569 if (end - start > icache_size)
570 r4k_blast_icache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900571 else
572 protected_blast_icache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573}
574
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200575static inline void local_r4k_flush_icache_range_ipi(void *args)
576{
577 struct flush_icache_range_args *fir_args = args;
578 unsigned long start = fir_args->start;
579 unsigned long end = fir_args->end;
580
581 local_r4k_flush_icache_range(start, end);
582}
583
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900584static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585{
586 struct flush_icache_range_args args;
587
588 args.start = start;
589 args.end = end;
590
Ralf Baechle48a26e62010-10-29 19:08:25 +0100591 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000592 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593}
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595#ifdef CONFIG_DMA_NONCOHERENT
596
597static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
598{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 /* Catch bad driver code */
600 BUG_ON(size == 0);
601
Ralf Baechlec1bc0072013-09-17 12:44:31 +0200602 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100603 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900604 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900606 else
607 blast_scache_range(addr, addr + size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700608 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 return;
610 }
611
612 /*
613 * Either no secondary cache or the available caches don't have the
614 * subset property so we have to flush the primary caches
615 * explicitly
616 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100617 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 r4k_blast_dcache();
619 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900621 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 }
Ralf Baechlec1bc0072013-09-17 12:44:31 +0200623 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
625 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700626 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627}
628
629static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
630{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 /* Catch bad driver code */
632 BUG_ON(size == 0);
633
Ralf Baechlec1bc0072013-09-17 12:44:31 +0200634 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100635 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900636 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000638 else {
639 unsigned long lsize = cpu_scache_line_size();
640 unsigned long almask = ~(lsize - 1);
641
642 /*
643 * There is no clearly documented alignment requirement
644 * for the cache instruction on MIPS processors and
645 * some processors, among them the RM5200 and RM7000
646 * QED processors will throw an address error for cache
647 * hit ops with insufficient alignment. Solved by
648 * aligning the address to cache line size.
649 */
650 cache_op(Hit_Writeback_Inv_SD, addr & almask);
651 cache_op(Hit_Writeback_Inv_SD,
652 (addr + size - 1) & almask);
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100653 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000654 }
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700655 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 return;
657 }
658
Ralf Baechle39b8d522008-04-28 17:14:26 +0100659 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 r4k_blast_dcache();
661 } else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000662 unsigned long lsize = cpu_dcache_line_size();
663 unsigned long almask = ~(lsize - 1);
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 R4600_HIT_CACHEOP_WAR_IMPL;
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000666 cache_op(Hit_Writeback_Inv_D, addr & almask);
667 cache_op(Hit_Writeback_Inv_D, (addr + size - 1) & almask);
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100668 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 }
Ralf Baechlec1bc0072013-09-17 12:44:31 +0200670 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700673 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674}
675#endif /* CONFIG_DMA_NONCOHERENT */
676
677/*
678 * While we're protected against bad userland addresses we don't care
679 * very much about what happens in that case. Usually a segmentation
680 * fault will dump the process later on anyway ...
681 */
682static void local_r4k_flush_cache_sigtramp(void * arg)
683{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000684 unsigned long ic_lsize = cpu_icache_line_size();
685 unsigned long dc_lsize = cpu_dcache_line_size();
686 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 unsigned long addr = (unsigned long) arg;
688
689 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100690 if (dc_lsize)
691 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000692 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100694 if (ic_lsize)
695 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 if (MIPS4K_ICACHE_REFILL_WAR) {
697 __asm__ __volatile__ (
698 ".set push\n\t"
699 ".set noat\n\t"
700 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700701#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 "la $at,1f\n\t"
703#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700704#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 "dla $at,1f\n\t"
706#endif
707 "cache %0,($at)\n\t"
708 "nop; nop; nop\n"
709 "1:\n\t"
710 ".set pop"
711 :
712 : "i" (Hit_Invalidate_I));
713 }
714 if (MIPS_CACHE_SYNC_WAR)
715 __asm__ __volatile__ ("sync");
716}
717
718static void r4k_flush_cache_sigtramp(unsigned long addr)
719{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100720 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721}
722
723static void r4k_flush_icache_all(void)
724{
725 if (cpu_has_vtag_icache)
726 r4k_blast_icache();
727}
728
Ralf Baechled9cdc902011-06-17 16:20:28 +0100729struct flush_kernel_vmap_range_args {
730 unsigned long vaddr;
731 int size;
732};
733
734static inline void local_r4k_flush_kernel_vmap_range(void *args)
735{
736 struct flush_kernel_vmap_range_args *vmra = args;
737 unsigned long vaddr = vmra->vaddr;
738 int size = vmra->size;
739
740 /*
741 * Aliases only affect the primary caches so don't bother with
742 * S-caches or T-caches.
743 */
744 if (cpu_has_safe_index_cacheops && size >= dcache_size)
745 r4k_blast_dcache();
746 else {
747 R4600_HIT_CACHEOP_WAR_IMPL;
748 blast_dcache_range(vaddr, vaddr + size);
749 }
750}
751
752static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
753{
754 struct flush_kernel_vmap_range_args args;
755
756 args.vaddr = (unsigned long) vaddr;
757 args.size = size;
758
759 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
760}
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762static inline void rm7k_erratum31(void)
763{
764 const unsigned long ic_lsize = 32;
765 unsigned long addr;
766
767 /* RM7000 erratum #31. The icache is screwed at startup. */
768 write_c0_taglo(0);
769 write_c0_taghi(0);
770
771 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
772 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000773 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 ".set noreorder\n\t"
775 ".set mips3\n\t"
776 "cache\t%1, 0(%0)\n\t"
777 "cache\t%1, 0x1000(%0)\n\t"
778 "cache\t%1, 0x2000(%0)\n\t"
779 "cache\t%1, 0x3000(%0)\n\t"
780 "cache\t%2, 0(%0)\n\t"
781 "cache\t%2, 0x1000(%0)\n\t"
782 "cache\t%2, 0x2000(%0)\n\t"
783 "cache\t%2, 0x3000(%0)\n\t"
784 "cache\t%1, 0(%0)\n\t"
785 "cache\t%1, 0x1000(%0)\n\t"
786 "cache\t%1, 0x2000(%0)\n\t"
787 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000788 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 :
790 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
791 }
792}
793
Ralf Baechle234fcd12008-03-08 09:56:28 +0000794static char *way_string[] __cpuinitdata = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
796};
797
Ralf Baechle234fcd12008-03-08 09:56:28 +0000798static void __cpuinit probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799{
800 struct cpuinfo_mips *c = &current_cpu_data;
801 unsigned int config = read_c0_config();
802 unsigned int prid = read_c0_prid();
803 unsigned long config1;
804 unsigned int lsize;
805
806 switch (c->cputype) {
807 case CPU_R4600: /* QED style two way caches? */
808 case CPU_R4700:
809 case CPU_R5000:
810 case CPU_NEVADA:
811 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
812 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
813 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900814 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
816 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
817 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
818 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900819 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
821 c->options |= MIPS_CPU_CACHE_CDEX_P;
822 break;
823
824 case CPU_R5432:
825 case CPU_R5500:
826 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
827 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
828 c->icache.ways = 2;
829 c->icache.waybit= 0;
830
831 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
832 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
833 c->dcache.ways = 2;
834 c->dcache.waybit = 0;
835
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900836 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 break;
838
839 case CPU_TX49XX:
840 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
841 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
842 c->icache.ways = 4;
843 c->icache.waybit= 0;
844
845 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
846 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
847 c->dcache.ways = 4;
848 c->dcache.waybit = 0;
849
850 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900851 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 break;
853
854 case CPU_R4000PC:
855 case CPU_R4000SC:
856 case CPU_R4000MC:
857 case CPU_R4400PC:
858 case CPU_R4400SC:
859 case CPU_R4400MC:
860 case CPU_R4300:
861 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
862 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
863 c->icache.ways = 1;
864 c->icache.waybit = 0; /* doesn't matter */
865
866 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
867 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
868 c->dcache.ways = 1;
869 c->dcache.waybit = 0; /* does not matter */
870
871 c->options |= MIPS_CPU_CACHE_CDEX_P;
872 break;
873
874 case CPU_R10000:
875 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400876 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
878 c->icache.linesz = 64;
879 c->icache.ways = 2;
880 c->icache.waybit = 0;
881
882 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
883 c->dcache.linesz = 32;
884 c->dcache.ways = 2;
885 c->dcache.waybit = 0;
886
887 c->options |= MIPS_CPU_PREFETCH;
888 break;
889
890 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900891 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 case CPU_VR4131:
893 /* Workaround for cache instruction bug of VR4131 */
894 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
895 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900896 config |= 0x00400000U;
897 if (c->processor_id == 0x0c80U)
898 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +0900900 } else
901 c->options |= MIPS_CPU_CACHE_CDEX_P;
902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
904 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
905 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900906 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
908 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
909 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
910 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900911 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 break;
913
914 case CPU_VR41XX:
915 case CPU_VR4111:
916 case CPU_VR4121:
917 case CPU_VR4122:
918 case CPU_VR4181:
919 case CPU_VR4181A:
920 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
921 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
922 c->icache.ways = 1;
923 c->icache.waybit = 0; /* doesn't matter */
924
925 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
926 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
927 c->dcache.ways = 1;
928 c->dcache.waybit = 0; /* does not matter */
929
930 c->options |= MIPS_CPU_CACHE_CDEX_P;
931 break;
932
933 case CPU_RM7000:
934 rm7k_erratum31();
935
936 case CPU_RM9000:
937 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
938 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
939 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900940 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
942 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
943 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
944 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900945 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946
947#if !defined(CONFIG_SMP) || !defined(RM9000_CDEX_SMP_WAR)
948 c->options |= MIPS_CPU_CACHE_CDEX_P;
949#endif
950 c->options |= MIPS_CPU_PREFETCH;
951 break;
952
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800953 case CPU_LOONGSON2:
954 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
955 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
956 if (prid & 0x3)
957 c->icache.ways = 4;
958 else
959 c->icache.ways = 2;
960 c->icache.waybit = 0;
961
962 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
963 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
964 if (prid & 0x3)
965 c->dcache.ways = 4;
966 else
967 c->dcache.ways = 2;
968 c->dcache.waybit = 0;
969 break;
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 default:
972 if (!(config & MIPS_CONF_M))
973 panic("Don't know how to probe P-caches on this cpu.");
974
975 /*
976 * So we seem to be a MIPS32 or MIPS64 CPU
977 * So let's probe the I-cache ...
978 */
979 config1 = read_c0_config1();
980
981 if ((lsize = ((config1 >> 19) & 7)))
982 c->icache.linesz = 2 << lsize;
983 else
984 c->icache.linesz = lsize;
985 c->icache.sets = 64 << ((config1 >> 22) & 7);
986 c->icache.ways = 1 + ((config1 >> 16) & 7);
987
988 icache_size = c->icache.sets *
989 c->icache.ways *
990 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900991 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
993 if (config & 0x8) /* VI bit */
994 c->icache.flags |= MIPS_CACHE_VTAG;
995
996 /*
997 * Now probe the MIPS32 / MIPS64 data cache.
998 */
999 c->dcache.flags = 0;
1000
1001 if ((lsize = ((config1 >> 10) & 7)))
1002 c->dcache.linesz = 2 << lsize;
1003 else
1004 c->dcache.linesz= lsize;
1005 c->dcache.sets = 64 << ((config1 >> 13) & 7);
1006 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1007
1008 dcache_size = c->dcache.sets *
1009 c->dcache.ways *
1010 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001011 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
1013 c->options |= MIPS_CPU_PREFETCH;
1014 break;
1015 }
1016
1017 /*
1018 * Processor configuration sanity check for the R4000SC erratum
1019 * #5. With page sizes larger than 32kB there is no possibility
1020 * to get a VCE exception anymore so we don't care about this
1021 * misconfiguration. The case is rather theoretical anyway;
1022 * presumably no vendor is shipping his hardware in the "bad"
1023 * configuration.
1024 */
1025 if ((prid & 0xff00) == PRID_IMP_R4000 && (prid & 0xff) < 0x40 &&
1026 !(config & CONF_SC) && c->icache.linesz != 16 &&
1027 PAGE_SIZE <= 0x8000)
1028 panic("Improper R4000SC processor configuration detected");
1029
1030 /* compute a couple of other cache variables */
1031 c->icache.waysize = icache_size / c->icache.ways;
1032 c->dcache.waysize = dcache_size / c->dcache.ways;
1033
Chris Dearman73f40352006-06-20 18:06:52 +01001034 c->icache.sets = c->icache.linesz ?
1035 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1036 c->dcache.sets = c->dcache.linesz ?
1037 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
1039 /*
1040 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1041 * 2-way virtually indexed so normally would suffer from aliases. So
1042 * normally they'd suffer from aliases but magic in the hardware deals
1043 * with that for us so we don't need to take care ourselves.
1044 */
Ralf Baechled1e344e2005-02-04 15:51:26 +00001045 switch (c->cputype) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001046 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001047 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001048 case CPU_SB1:
1049 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301050 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001051 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001052 break;
1053
Ralf Baechled1e344e2005-02-04 15:51:26 +00001054 case CPU_R10000:
1055 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001056 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001057 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001058
Ralf Baechled1e344e2005-02-04 15:51:26 +00001059 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001060 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001061 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001062 case CPU_1004K:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001063 if ((read_c0_config7() & (1 << 16))) {
1064 /* effectively physically indexed dcache,
1065 thus no virtual aliases. */
1066 c->dcache.flags |= MIPS_CACHE_PINDEX;
1067 break;
1068 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001069 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001070 if (c->dcache.waysize > PAGE_SIZE)
1071 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001072 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
1074 switch (c->cputype) {
1075 case CPU_20KC:
1076 /*
1077 * Some older 20Kc chips doesn't have the 'VI' bit in
1078 * the config register.
1079 */
1080 c->icache.flags |= MIPS_CACHE_VTAG;
1081 break;
1082
Manuel Lauss270717a2009-03-25 17:49:28 +01001083 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1085 break;
1086 }
1087
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001088#ifdef CONFIG_CPU_LOONGSON2
1089 /*
1090 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1091 * one op will act on all 4 ways
1092 */
1093 c->icache.ways = 1;
1094#endif
1095
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1097 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001098 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 way_string[c->icache.ways], c->icache.linesz);
1100
Ralf Baechle64bfca52007-10-15 16:35:45 +01001101 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1102 dcache_size >> 10, way_string[c->dcache.ways],
1103 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1104 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1105 "cache aliases" : "no aliases",
1106 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107}
1108
1109/*
1110 * If you even _breathe_ on this function, look at the gcc output and make sure
1111 * it does not pop things on and off the stack for the cache sizing loop that
1112 * executes in KSEG1 space or else you will crash and burn badly. You have
1113 * been warned.
1114 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001115static int __cpuinit probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 unsigned long flags, addr, begin, end, pow2;
1118 unsigned int config = read_c0_config();
1119 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
1121 if (config & CONF_SC)
1122 return 0;
1123
Ralf Baechlee001e522007-07-28 12:45:47 +01001124 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 begin &= ~((4 * 1024 * 1024) - 1);
1126 end = begin + (4 * 1024 * 1024);
1127
1128 /*
1129 * This is such a bitch, you'd think they would make it easy to do
1130 * this. Away you daemons of stupidity!
1131 */
1132 local_irq_save(flags);
1133
1134 /* Fill each size-multiple cache line with a valid tag. */
1135 pow2 = (64 * 1024);
1136 for (addr = begin; addr < end; addr = (begin + pow2)) {
1137 unsigned long *p = (unsigned long *) addr;
1138 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1139 pow2 <<= 1;
1140 }
1141
1142 /* Load first line with zero (therefore invalid) tag. */
1143 write_c0_taglo(0);
1144 write_c0_taghi(0);
1145 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1146 cache_op(Index_Store_Tag_I, begin);
1147 cache_op(Index_Store_Tag_D, begin);
1148 cache_op(Index_Store_Tag_SD, begin);
1149
1150 /* Now search for the wrap around point. */
1151 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1153 cache_op(Index_Load_Tag_SD, addr);
1154 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1155 if (!read_c0_taglo())
1156 break;
1157 pow2 <<= 1;
1158 }
1159 local_irq_restore(flags);
1160 addr -= begin;
1161
1162 scache_size = addr;
1163 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1164 c->scache.ways = 1;
1165 c->dcache.waybit = 0; /* does not matter */
1166
1167 return 1;
1168}
1169
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001170#if defined(CONFIG_CPU_LOONGSON2)
1171static void __init loongson2_sc_init(void)
1172{
1173 struct cpuinfo_mips *c = &current_cpu_data;
1174
1175 scache_size = 512*1024;
1176 c->scache.linesz = 32;
1177 c->scache.ways = 4;
1178 c->scache.waybit = 0;
1179 c->scache.waysize = scache_size / (c->scache.ways);
1180 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1181 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1182 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1183
1184 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1185}
1186#endif
1187
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188extern int r5k_sc_init(void);
1189extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001190extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Ralf Baechle234fcd12008-03-08 09:56:28 +00001192static void __cpuinit setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193{
1194 struct cpuinfo_mips *c = &current_cpu_data;
1195 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 int sc_present = 0;
1197
1198 /*
1199 * Do the probing thing on R4000SC and R4400SC processors. Other
1200 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001201 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 */
1203 switch (c->cputype) {
1204 case CPU_R4000SC:
1205 case CPU_R4000MC:
1206 case CPU_R4400SC:
1207 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001208 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 if (sc_present)
1210 c->options |= MIPS_CPU_CACHE_CDEX_S;
1211 break;
1212
1213 case CPU_R10000:
1214 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001215 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1217 c->scache.linesz = 64 << ((config >> 13) & 1);
1218 c->scache.ways = 2;
1219 c->scache.waybit= 0;
1220 sc_present = 1;
1221 break;
1222
1223 case CPU_R5000:
1224 case CPU_NEVADA:
1225#ifdef CONFIG_R5000_CPU_SCACHE
1226 r5k_sc_init();
1227#endif
1228 return;
1229
1230 case CPU_RM7000:
1231 case CPU_RM9000:
1232#ifdef CONFIG_RM7000_CPU_SCACHE
1233 rm7k_sc_init();
1234#endif
1235 return;
1236
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001237#if defined(CONFIG_CPU_LOONGSON2)
1238 case CPU_LOONGSON2:
1239 loongson2_sc_init();
1240 return;
1241#endif
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001242 case CPU_XLP:
1243 /* don't need to worry about L2, fully coherent */
1244 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 default:
Chris Dearman9318c512006-06-20 17:15:20 +01001247 if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
1248 c->isa_level == MIPS_CPU_ISA_M32R2 ||
1249 c->isa_level == MIPS_CPU_ISA_M64R1 ||
1250 c->isa_level == MIPS_CPU_ISA_M64R2) {
1251#ifdef CONFIG_MIPS_CPU_SCACHE
1252 if (mips_sc_init ()) {
1253 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1254 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1255 scache_size >> 10,
1256 way_string[c->scache.ways], c->scache.linesz);
1257 }
1258#else
1259 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1260 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1261#endif
1262 return;
1263 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 sc_present = 0;
1265 }
1266
1267 if (!sc_present)
1268 return;
1269
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 /* compute a couple of other cache variables */
1271 c->scache.waysize = scache_size / c->scache.ways;
1272
1273 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1274
1275 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1276 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1277
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001278 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279}
1280
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001281void au1x00_fixup_config_od(void)
1282{
1283 /*
1284 * c0_config.od (bit 19) was write only (and read as 0)
1285 * on the early revisions of Alchemy SOCs. It disables the bus
1286 * transaction overlapping and needs to be set to fix various errata.
1287 */
1288 switch (read_c0_prid()) {
1289 case 0x00030100: /* Au1000 DA */
1290 case 0x00030201: /* Au1000 HA */
1291 case 0x00030202: /* Au1000 HB */
1292 case 0x01030200: /* Au1500 AB */
1293 /*
1294 * Au1100 errata actually keeps silence about this bit, so we set it
1295 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001296 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001297 */
1298 case 0x02030200: /* Au1100 AB */
1299 case 0x02030201: /* Au1100 BA */
1300 case 0x02030202: /* Au1100 BC */
1301 set_c0_config(1 << 19);
1302 break;
1303 }
1304}
1305
Ralf Baechle89052bd2008-06-12 17:26:02 +01001306/* CP0 hazard avoidance. */
1307#define NXP_BARRIER() \
1308 __asm__ __volatile__( \
1309 ".set noreorder\n\t" \
1310 "nop; nop; nop; nop; nop; nop;\n\t" \
1311 ".set reorder\n\t")
1312
1313static void nxp_pr4450_fixup_config(void)
1314{
1315 unsigned long config0;
1316
1317 config0 = read_c0_config();
1318
1319 /* clear all three cache coherency fields */
1320 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1321 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1322 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1323 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1324 write_c0_config(config0);
1325 NXP_BARRIER();
1326}
1327
Chris Dearman35133692007-09-19 00:58:24 +01001328static int __cpuinitdata cca = -1;
1329
1330static int __init cca_setup(char *str)
1331{
1332 get_option(&str, &cca);
1333
1334 return 1;
1335}
1336
1337__setup("cca=", cca_setup);
1338
Ralf Baechle234fcd12008-03-08 09:56:28 +00001339static void __cpuinit coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340{
Chris Dearman35133692007-09-19 00:58:24 +01001341 if (cca < 0 || cca > 7)
1342 cca = read_c0_config() & CONF_CM_CMASK;
1343 _page_cachable_default = cca << _CACHE_SHIFT;
1344
1345 pr_debug("Using cache attribute %d\n", cca);
1346 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
1348 /*
1349 * c0_status.cu=0 specifies that updates by the sc instruction use
1350 * the coherency mode specified by the TLB; 1 means cachable
1351 * coherent update on write will be used. Not all processors have
1352 * this bit and; some wire it to zero, others like Toshiba had the
1353 * silly idea of putting something else there ...
1354 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001355 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 case CPU_R4000PC:
1357 case CPU_R4000SC:
1358 case CPU_R4000MC:
1359 case CPU_R4400PC:
1360 case CPU_R4400SC:
1361 case CPU_R4400MC:
1362 clear_c0_config(CONF_CU);
1363 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001364 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001365 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001366 * the write-only co_config.od bit and set it back to one on:
1367 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001368 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001369 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001370 au1x00_fixup_config_od();
1371 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001372
1373 case PRID_IMP_PR4450:
1374 nxp_pr4450_fixup_config();
1375 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 }
1377}
1378
Ralf Baechle39b8d522008-04-28 17:14:26 +01001379#if defined(CONFIG_DMA_NONCOHERENT)
1380
1381static int __cpuinitdata coherentio;
1382
1383static int __init setcoherentio(char *str)
1384{
1385 coherentio = 1;
1386
1387 return 1;
1388}
1389
1390__setup("coherentio", setcoherentio);
1391#endif
1392
Ralf Baechle234fcd12008-03-08 09:56:28 +00001393void __cpuinit r4k_cache_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394{
1395 extern void build_clear_page(void);
1396 extern void build_copy_page(void);
Ralf Baechle641e97f2007-10-11 23:46:05 +01001397 extern char __weak except_vec2_generic;
1398 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 struct cpuinfo_mips *c = &current_cpu_data;
1400
Ralf Baechle641e97f2007-10-11 23:46:05 +01001401 switch (c->cputype) {
1402 case CPU_SB1:
1403 case CPU_SB1A:
1404 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1405 break;
1406
1407 default:
1408 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1409 break;
1410 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411
1412 probe_pcache();
1413 setup_scache();
1414
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 r4k_blast_dcache_page_setup();
1416 r4k_blast_dcache_page_indexed_setup();
1417 r4k_blast_dcache_setup();
1418 r4k_blast_icache_page_setup();
1419 r4k_blast_icache_page_indexed_setup();
1420 r4k_blast_icache_setup();
1421 r4k_blast_scache_page_setup();
1422 r4k_blast_scache_page_indexed_setup();
1423 r4k_blast_scache_setup();
1424
1425 /*
1426 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1427 * This code supports virtually indexed processors and will be
1428 * unnecessarily inefficient on physically indexed processors.
1429 */
Chris Dearman73f40352006-06-20 18:06:52 +01001430 if (c->dcache.linesz)
1431 shm_align_mask = max_t( unsigned long,
1432 c->dcache.sets * c->dcache.linesz - 1,
1433 PAGE_SIZE - 1);
1434 else
1435 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001436
1437 __flush_cache_vmap = r4k__flush_cache_vmap;
1438 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1439
Ralf Baechledb813fe2007-09-27 18:26:43 +01001440 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 __flush_cache_all = r4k___flush_cache_all;
1442 flush_cache_mm = r4k_flush_cache_mm;
1443 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 flush_cache_range = r4k_flush_cache_range;
1445
Ralf Baechled9cdc902011-06-17 16:20:28 +01001446 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1447
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1449 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001450 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 flush_data_cache_page = r4k_flush_data_cache_page;
1452 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001453 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Ralf Baechle39b8d522008-04-28 17:14:26 +01001455#if defined(CONFIG_DMA_NONCOHERENT)
1456 if (coherentio) {
1457 _dma_cache_wback_inv = (void *)cache_noop;
1458 _dma_cache_wback = (void *)cache_noop;
1459 _dma_cache_inv = (void *)cache_noop;
1460 } else {
1461 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1462 _dma_cache_wback = r4k_dma_cache_wback_inv;
1463 _dma_cache_inv = r4k_dma_cache_inv;
1464 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465#endif
1466
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 build_clear_page();
1468 build_copy_page();
Ralf Baechle39b8d522008-04-28 17:14:26 +01001469#if !defined(CONFIG_MIPS_CMP)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001470 local_r4k___flush_cache_all(NULL);
Ralf Baechle39b8d522008-04-28 17:14:26 +01001471#endif
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001472 coherency_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473}