blob: 7c00735001737de0c5f99af9cf767112c970426b [file] [log] [blame]
David S. Miller2a7e2992005-09-21 18:50:51 -07001/* arch/sparc64/kernel/ktlb.S: Kernel mapping TLB miss handling.
2 *
David S. Millerbf4a7972008-01-10 21:10:54 -08003 * Copyright (C) 1995, 1997, 2005, 2008 David S. Miller <davem@davemloft.net>
David S. Miller2a7e2992005-09-21 18:50:51 -07004 * Copyright (C) 1996 Eddie C. Dost (ecd@brainaid.de)
5 * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx)
6 * Copyright (C) 1996,98,99 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
David S. Miller74bf4312006-01-31 18:29:18 -08007 */
David S. Miller2a7e2992005-09-21 18:50:51 -07008
David S. Miller2a7e2992005-09-21 18:50:51 -07009#include <asm/head.h>
10#include <asm/asi.h>
11#include <asm/page.h>
12#include <asm/pgtable.h>
David S. Miller74bf4312006-01-31 18:29:18 -080013#include <asm/tsb.h>
David S. Miller2a7e2992005-09-21 18:50:51 -070014
15 .text
16 .align 32
17
David S. Miller74bf4312006-01-31 18:29:18 -080018kvmap_itlb:
19 /* g6: TAG TARGET */
20 mov TLB_TAG_ACCESS, %g4
21 ldxa [%g4] ASI_IMMU, %g4
22
David S. Millerd257d5d2006-02-06 23:44:37 -080023 /* sun4v_itlb_miss branches here with the missing virtual
24 * address already loaded into %g4
25 */
26kvmap_itlb_4v:
27
David S. Miller74bf4312006-01-31 18:29:18 -080028 /* Catch kernel NULL pointer calls. */
29 sethi %hi(PAGE_SIZE), %g5
30 cmp %g4, %g5
Kirill Tkhaicad9d822013-08-02 19:23:18 +040031 blu,pn %xcc, kvmap_itlb_longpath
David S. Miller74bf4312006-01-31 18:29:18 -080032 nop
33
34 KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_itlb_load)
35
36kvmap_itlb_tsb_miss:
David S. Miller2a7e2992005-09-21 18:50:51 -070037 sethi %hi(LOW_OBP_ADDRESS), %g5
38 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -080039 blu,pn %xcc, kvmap_itlb_vmalloc_addr
David S. Miller2a7e2992005-09-21 18:50:51 -070040 mov 0x1, %g5
41 sllx %g5, 32, %g5
42 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -080043 blu,pn %xcc, kvmap_itlb_obp
David S. Miller2a7e2992005-09-21 18:50:51 -070044 nop
45
David S. Miller74bf4312006-01-31 18:29:18 -080046kvmap_itlb_vmalloc_addr:
47 KERN_PGTABLE_WALK(%g4, %g5, %g2, kvmap_itlb_longpath)
David S. Miller2a7e2992005-09-21 18:50:51 -070048
David S. Miller9076d0e2011-08-05 00:53:57 -070049 TSB_LOCK_TAG(%g1, %g2, %g7)
David S. Miller2a7e2992005-09-21 18:50:51 -070050
David S. Miller74bf4312006-01-31 18:29:18 -080051 /* Load and check PTE. */
52 ldxa [%g5] ASI_PHYS_USE_EC, %g5
David S. Miller8b234272006-02-17 18:01:02 -080053 mov 1, %g7
54 sllx %g7, TSB_TAG_INVALID_BIT, %g7
David S. Miller74bf4312006-01-31 18:29:18 -080055 brgez,a,pn %g5, kvmap_itlb_longpath
David S. Miller9076d0e2011-08-05 00:53:57 -070056 TSB_STORE(%g1, %g7)
David S. Miller2a7e2992005-09-21 18:50:51 -070057
David S. Miller9076d0e2011-08-05 00:53:57 -070058 TSB_WRITE(%g1, %g5, %g6)
David S. Miller2a7e2992005-09-21 18:50:51 -070059
David S. Miller74bf4312006-01-31 18:29:18 -080060 /* fallthrough to TLB load */
David S. Miller2a7e2992005-09-21 18:50:51 -070061
David S. Miller74bf4312006-01-31 18:29:18 -080062kvmap_itlb_load:
David S. Miller459b6e62006-02-11 12:21:20 -080063
64661: stxa %g5, [%g0] ASI_ITLB_DATA_IN
David S. Miller2a7e2992005-09-21 18:50:51 -070065 retry
David S. Miller459b6e62006-02-11 12:21:20 -080066 .section .sun4v_2insn_patch, "ax"
67 .word 661b
68 nop
69 nop
70 .previous
71
72 /* For sun4v the ASI_ITLB_DATA_IN store and the retry
73 * instruction get nop'd out and we get here to branch
74 * to the sun4v tlb load code. The registers are setup
75 * as follows:
76 *
77 * %g4: vaddr
78 * %g5: PTE
79 * %g6: TAG
80 *
81 * The sun4v TLB load wants the PTE in %g3 so we fix that
82 * up here.
83 */
84 ba,pt %xcc, sun4v_itlb_load
85 mov %g5, %g3
David S. Miller2a7e2992005-09-21 18:50:51 -070086
David S. Miller74bf4312006-01-31 18:29:18 -080087kvmap_itlb_longpath:
David S. Miller45fec052006-02-05 22:27:28 -080088
89661: rdpr %pstate, %g5
David S. Miller74bf4312006-01-31 18:29:18 -080090 wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
David S. Millerdf7d6ae2006-02-07 00:00:16 -080091 .section .sun4v_2insn_patch, "ax"
David S. Miller45fec052006-02-05 22:27:28 -080092 .word 661b
David S. Miller6cc200d2006-02-18 16:36:39 -080093 SET_GL(1)
David S. Miller45fec052006-02-05 22:27:28 -080094 nop
95 .previous
96
David S. Miller74bf4312006-01-31 18:29:18 -080097 rdpr %tpc, %g5
98 ba,pt %xcc, sparc64_realfault_common
99 mov FAULT_CODE_ITLB, %g4
David S. Millerc9c10832005-10-12 12:22:46 -0700100
David S. Miller74bf4312006-01-31 18:29:18 -0800101kvmap_itlb_obp:
102 OBP_TRANS_LOOKUP(%g4, %g5, %g2, %g3, kvmap_itlb_longpath)
David S. Miller2a7e2992005-09-21 18:50:51 -0700103
David S. Miller9076d0e2011-08-05 00:53:57 -0700104 TSB_LOCK_TAG(%g1, %g2, %g7)
David S. Miller2a7e2992005-09-21 18:50:51 -0700105
David S. Miller9076d0e2011-08-05 00:53:57 -0700106 TSB_WRITE(%g1, %g5, %g6)
David S. Miller2a7e2992005-09-21 18:50:51 -0700107
David S. Miller74bf4312006-01-31 18:29:18 -0800108 ba,pt %xcc, kvmap_itlb_load
109 nop
David S. Millerc9c10832005-10-12 12:22:46 -0700110
David S. Miller74bf4312006-01-31 18:29:18 -0800111kvmap_dtlb_obp:
112 OBP_TRANS_LOOKUP(%g4, %g5, %g2, %g3, kvmap_dtlb_longpath)
113
David S. Miller9076d0e2011-08-05 00:53:57 -0700114 TSB_LOCK_TAG(%g1, %g2, %g7)
David S. Miller74bf4312006-01-31 18:29:18 -0800115
David S. Miller9076d0e2011-08-05 00:53:57 -0700116 TSB_WRITE(%g1, %g5, %g6)
David S. Miller74bf4312006-01-31 18:29:18 -0800117
118 ba,pt %xcc, kvmap_dtlb_load
119 nop
120
David S. Miller2a7e2992005-09-21 18:50:51 -0700121 .align 32
David S. Millerd7744a02006-02-21 22:31:11 -0800122kvmap_dtlb_tsb4m_load:
David S. Miller9076d0e2011-08-05 00:53:57 -0700123 TSB_LOCK_TAG(%g1, %g2, %g7)
124 TSB_WRITE(%g1, %g5, %g6)
David S. Millerd7744a02006-02-21 22:31:11 -0800125 ba,pt %xcc, kvmap_dtlb_load
126 nop
127
David S. Miller74bf4312006-01-31 18:29:18 -0800128kvmap_dtlb:
129 /* %g6: TAG TARGET */
130 mov TLB_TAG_ACCESS, %g4
131 ldxa [%g4] ASI_DMMU, %g4
David S. Millerd257d5d2006-02-06 23:44:37 -0800132
133 /* sun4v_dtlb_miss branches here with the missing virtual
134 * address already loaded into %g4
135 */
136kvmap_dtlb_4v:
David S. Miller74bf4312006-01-31 18:29:18 -0800137 brgez,pn %g4, kvmap_dtlb_nonlinear
David S. Miller56425302005-09-25 16:46:57 -0700138 nop
139
David S. Millerd1acb422007-03-16 17:20:28 -0700140#ifdef CONFIG_DEBUG_PAGEALLOC
141 /* Index through the base page size TSB even for linear
142 * mappings when using page allocation debugging.
143 */
144 KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
145#else
David S. Millerd7744a02006-02-21 22:31:11 -0800146 /* Correct TAG_TARGET is already in %g6, check 4mb TSB. */
147 KERN_TSB4M_LOOKUP_TL1(%g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
David S. Millerd1acb422007-03-16 17:20:28 -0700148#endif
David S. Millerd7744a02006-02-21 22:31:11 -0800149 /* TSB entry address left in %g1, lookup linear PTE.
150 * Must preserve %g1 and %g6 (TAG).
151 */
152kvmap_dtlb_tsb4m_miss:
David S. Millerd8ed1d42009-08-25 16:47:46 -0700153 /* Clear the PAGE_OFFSET top virtual bits, shift
154 * down to get PFN, and make sure PFN is in range.
155 */
156 sllx %g4, 21, %g5
157
158 /* Check to see if we know about valid memory at the 4MB
159 * chunk this physical address will reside within.
160 */
161 srlx %g5, 21 + 41, %g2
162 brnz,pn %g2, kvmap_dtlb_longpath
163 nop
164
165 /* This unconditional branch and delay-slot nop gets patched
166 * by the sethi sequence once the bitmap is properly setup.
167 */
168 .globl valid_addr_bitmap_insn
169valid_addr_bitmap_insn:
170 ba,pt %xcc, 2f
171 nop
172 .subsection 2
173 .globl valid_addr_bitmap_patch
174valid_addr_bitmap_patch:
175 sethi %hi(sparc64_valid_addr_bitmap), %g7
176 or %g7, %lo(sparc64_valid_addr_bitmap), %g7
177 .previous
178
179 srlx %g5, 21 + 22, %g2
180 srlx %g2, 6, %g5
181 and %g2, 63, %g2
182 sllx %g5, 3, %g5
183 ldx [%g7 + %g5], %g5
184 mov 1, %g7
185 sllx %g7, %g2, %g7
186 andcc %g5, %g7, %g0
187 be,pn %xcc, kvmap_dtlb_longpath
188
1892: sethi %hi(kpte_linear_bitmap), %g2
David S. Miller9cc3a1a2006-02-21 20:51:13 -0800190 or %g2, %lo(kpte_linear_bitmap), %g2
191
David S. Millerd8ed1d42009-08-25 16:47:46 -0700192 /* Get the 256MB physical address index. */
David S. Miller9cc3a1a2006-02-21 20:51:13 -0800193 sllx %g4, 21, %g5
194 mov 1, %g7
195 srlx %g5, 21 + 28, %g5
196
197 /* Don't try this at home kids... this depends upon srlx
198 * only taking the low 6 bits of the shift count in %g5.
199 */
200 sllx %g7, %g5, %g7
201
202 /* Divide by 64 to get the offset into the bitmask. */
203 srlx %g5, 6, %g5
David S. Miller68893312006-02-26 23:09:37 -0800204 sllx %g5, 3, %g5
David S. Miller9cc3a1a2006-02-21 20:51:13 -0800205
206 /* kern_linear_pte_xor[((mask & bit) ? 1 : 0)] */
207 ldx [%g2 + %g5], %g2
208 andcc %g2, %g7, %g0
209 sethi %hi(kern_linear_pte_xor), %g5
210 or %g5, %lo(kern_linear_pte_xor), %g5
211 bne,a,pt %xcc, 1f
212 add %g5, 8, %g5
213
2141: ldx [%g5], %g2
David S. Miller74bf4312006-01-31 18:29:18 -0800215
David S. Miller56425302005-09-25 16:46:57 -0700216 .globl kvmap_linear_patch
217kvmap_linear_patch:
David S. Millerd7744a02006-02-21 22:31:11 -0800218 ba,pt %xcc, kvmap_dtlb_tsb4m_load
David S. Miller2a7e2992005-09-21 18:50:51 -0700219 xor %g2, %g4, %g5
220
David S. Miller74bf4312006-01-31 18:29:18 -0800221kvmap_dtlb_vmalloc_addr:
222 KERN_PGTABLE_WALK(%g4, %g5, %g2, kvmap_dtlb_longpath)
David S. Miller56425302005-09-25 16:46:57 -0700223
David S. Miller9076d0e2011-08-05 00:53:57 -0700224 TSB_LOCK_TAG(%g1, %g2, %g7)
David S. Miller74bf4312006-01-31 18:29:18 -0800225
226 /* Load and check PTE. */
227 ldxa [%g5] ASI_PHYS_USE_EC, %g5
David S. Miller8b234272006-02-17 18:01:02 -0800228 mov 1, %g7
229 sllx %g7, TSB_TAG_INVALID_BIT, %g7
David S. Miller74bf4312006-01-31 18:29:18 -0800230 brgez,a,pn %g5, kvmap_dtlb_longpath
David S. Miller9076d0e2011-08-05 00:53:57 -0700231 TSB_STORE(%g1, %g7)
David S. Miller74bf4312006-01-31 18:29:18 -0800232
David S. Miller9076d0e2011-08-05 00:53:57 -0700233 TSB_WRITE(%g1, %g5, %g6)
David S. Miller74bf4312006-01-31 18:29:18 -0800234
235 /* fallthrough to TLB load */
236
237kvmap_dtlb_load:
David S. Miller459b6e62006-02-11 12:21:20 -0800238
239661: stxa %g5, [%g0] ASI_DTLB_DATA_IN ! Reload TLB
David S. Miller74bf4312006-01-31 18:29:18 -0800240 retry
David S. Miller459b6e62006-02-11 12:21:20 -0800241 .section .sun4v_2insn_patch, "ax"
242 .word 661b
243 nop
244 nop
245 .previous
246
247 /* For sun4v the ASI_DTLB_DATA_IN store and the retry
248 * instruction get nop'd out and we get here to branch
249 * to the sun4v tlb load code. The registers are setup
250 * as follows:
251 *
252 * %g4: vaddr
253 * %g5: PTE
254 * %g6: TAG
255 *
256 * The sun4v TLB load wants the PTE in %g3 so we fix that
257 * up here.
258 */
259 ba,pt %xcc, sun4v_dtlb_load
260 mov %g5, %g3
David S. Miller74bf4312006-01-31 18:29:18 -0800261
David S. Millerbf4a7972008-01-10 21:10:54 -0800262#ifdef CONFIG_SPARSEMEM_VMEMMAP
David Miller46644c22007-10-16 01:24:16 -0700263kvmap_vmemmap:
264 sub %g4, %g5, %g5
265 srlx %g5, 22, %g5
266 sethi %hi(vmemmap_table), %g1
267 sllx %g5, 3, %g5
268 or %g1, %lo(vmemmap_table), %g1
269 ba,pt %xcc, kvmap_dtlb_load
270 ldx [%g1 + %g5], %g5
David S. Millerbf4a7972008-01-10 21:10:54 -0800271#endif
David Miller46644c22007-10-16 01:24:16 -0700272
David S. Miller74bf4312006-01-31 18:29:18 -0800273kvmap_dtlb_nonlinear:
274 /* Catch kernel NULL pointer derefs. */
275 sethi %hi(PAGE_SIZE), %g5
276 cmp %g4, %g5
277 bleu,pn %xcc, kvmap_dtlb_longpath
278 nop
279
David S. Millerbf4a7972008-01-10 21:10:54 -0800280#ifdef CONFIG_SPARSEMEM_VMEMMAP
David Miller46644c22007-10-16 01:24:16 -0700281 /* Do not use the TSB for vmemmap. */
David S. Miller1b6b9d62009-09-28 14:39:58 -0700282 mov (VMEMMAP_BASE >> 40), %g5
283 sllx %g5, 40, %g5
David Miller46644c22007-10-16 01:24:16 -0700284 cmp %g4,%g5
285 bgeu,pn %xcc, kvmap_vmemmap
286 nop
David S. Millerbf4a7972008-01-10 21:10:54 -0800287#endif
David Miller46644c22007-10-16 01:24:16 -0700288
David S. Miller74bf4312006-01-31 18:29:18 -0800289 KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
290
291kvmap_dtlb_tsbmiss:
David S. Miller2a7e2992005-09-21 18:50:51 -0700292 sethi %hi(MODULES_VADDR), %g5
293 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800294 blu,pn %xcc, kvmap_dtlb_longpath
David S. Miller1b6b9d62009-09-28 14:39:58 -0700295 mov (VMALLOC_END >> 40), %g5
296 sllx %g5, 40, %g5
David S. Miller2a7e2992005-09-21 18:50:51 -0700297 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800298 bgeu,pn %xcc, kvmap_dtlb_longpath
David S. Miller2a7e2992005-09-21 18:50:51 -0700299 nop
300
301kvmap_check_obp:
302 sethi %hi(LOW_OBP_ADDRESS), %g5
303 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800304 blu,pn %xcc, kvmap_dtlb_vmalloc_addr
David S. Miller2a7e2992005-09-21 18:50:51 -0700305 mov 0x1, %g5
306 sllx %g5, 32, %g5
307 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800308 blu,pn %xcc, kvmap_dtlb_obp
309 nop
310 ba,pt %xcc, kvmap_dtlb_vmalloc_addr
David S. Miller2a7e2992005-09-21 18:50:51 -0700311 nop
312
David S. Miller74bf4312006-01-31 18:29:18 -0800313kvmap_dtlb_longpath:
David S. Miller45fec052006-02-05 22:27:28 -0800314
315661: rdpr %pstate, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800316 wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
David S. Millerdf7d6ae2006-02-07 00:00:16 -0800317 .section .sun4v_2insn_patch, "ax"
David S. Miller45fec052006-02-05 22:27:28 -0800318 .word 661b
David S. Miller8b234272006-02-17 18:01:02 -0800319 SET_GL(1)
320 ldxa [%g0] ASI_SCRATCHPAD, %g5
David S. Miller45fec052006-02-05 22:27:28 -0800321 .previous
322
David S. Miller459b6e62006-02-11 12:21:20 -0800323 rdpr %tl, %g3
324 cmp %g3, 1
325
326661: mov TLB_TAG_ACCESS, %g4
David S. Miller74bf4312006-01-31 18:29:18 -0800327 ldxa [%g4] ASI_DMMU, %g5
David S. Miller459b6e62006-02-11 12:21:20 -0800328 .section .sun4v_2insn_patch, "ax"
329 .word 661b
David S. Miller8b234272006-02-17 18:01:02 -0800330 ldx [%g5 + HV_FAULT_D_ADDR_OFFSET], %g5
David S. Miller459b6e62006-02-11 12:21:20 -0800331 nop
332 .previous
333
David S. Miller74bf4312006-01-31 18:29:18 -0800334 be,pt %xcc, sparc64_realfault_common
335 mov FAULT_CODE_DTLB, %g4
336 ba,pt %xcc, winfix_trampoline
David S. Miller2a7e2992005-09-21 18:50:51 -0700337 nop